# TL082 Wide Bandwidth Dual JFET Input Operational Amplifier Check for Samples: TL082-N ### **FEATURES** Internally Trimmed Offset Voltage: 15 mV Low Input Bias Current: 50 pA Low Input Noise Voltage: 16nV/√Hz • Low Input Noise Current: 0.01 pA/√Hz • Wide Gain Bandwidth: 4 MHz High Slew Rate: 13 V/µs Low Supply Current: 3.6 mA High Input Impedance: 10<sup>12</sup>Ω Low Total Harmonic Distortion: ≤0.02% • Low 1/f Noise Corner: 50 Hz Fast Settling Time to 0.01%: 2 μs ### **DESCRIPTION** These devices are low cost, high speed, dual JFET input operational amplifiers with an internally trimmed input offset voltage (BI-FET II<sup>TM</sup> technology). They require low supply current yet maintain a large gain bandwidth product and fast slew rate. In addition, well matched high voltage JFET input devices provide very low input bias and offset currents. The TL082 is pin compatible with the standard LM1558 allowing designers to immediately upgrade the overall performance of existing LM1558 and most LM358 designs. These amplifiers may be used in applications such as high speed integrators, fast D/A converters, sample and hold circuits and many other circuits requiring low input offset voltage, low input bias current, high input impedance, high slew rate and wide bandwidth. The devices also exhibit low noise and offset voltage drift. ### **Typical Connection** ### **Connection Diagram** Figure 1. PDIP/SOIC Package (Top View) See Package Number D0008A or P0008E M Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. BI-FET II is a trademark of dcl\_owner. All other trademarks are the property of their respective owners. ### Simplified Schematic These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### Absolute Maximum Ratings (1)(2) | Supply Voltage | ±18V | |------------------------------------|-----------------| | Power Dissipation <sup>(3)</sup> | (4) | | Operating Temperature Range | 0°C to +70°C | | $T_{j(MAX)}$ | 150°C | | Differential Input Voltage | ±30V | | Input Voltage Range (5) | ±15V | | Output Short Circuit Duration | Continuous | | Storage Temperature Range | -65°C to +150°C | | Lead Temp. (Soldering, 10 seconds) | 260°C | | ESD rating to be determined. | | | | | - (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications. - (3) The power dissipation limit, however, cannot be exceeded. - (4) For operating at elevated temperature, the device must be derated based on a thermal resistance of 115°C/W junction to ambient for the P0008E package. - (5) Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage. ### DC Electrical Characteristics (1) | | | | | TL082C | | | |----------------------|------------------------------------|--------------------------------------------------------------------|-----|------------------|-----|-------| | Symbol | Parameter | Conditions | Min | Тур | Max | Units | | Vos | Input Offset Voltage | $R_S = 10 \text{ k}\Omega, T_A = 25^{\circ}\text{C}$ | | 5 | 15 | mV | | | | Over Temperature | | | 20 | mV | | ΔV <sub>OS</sub> /ΔΤ | Average TC of Input Offset Voltage | $R_S = 10 \text{ k}\Omega$ | | 10 | | μV/°C | | Ios | Input Offset Current | $T_j = 25^{\circ}C, (1)(2)$ | | 25 | 200 | pA | | | | T <sub>i</sub> ≤ 70°C | | | 4 | nA | | I <sub>B</sub> | Input Bias Current | $T_j = 25^{\circ}C, (1)(2)$ | | 50 | 400 | pA | | | | T <sub>i</sub> ≤ 70°C | | | 8 | nA | | R <sub>IN</sub> | Input Resistance | T <sub>j</sub> = 25°C | | 10 <sup>12</sup> | | Ω | | A <sub>VOL</sub> | Large Signal Voltage Gain | $V_S = \pm 15V, T_A = 25^{\circ}C, V_O = \pm 10V, R_L = 2 k\Omega$ | 25 | 100 | | V/mV | | | | Over Temperature | 15 | | | V/mV | | Vo | Output Voltage Swing | $V_S = \pm 15V, R_L = 10 \text{ k}\Omega$ | ±12 | ±13.5 | | V | | V <sub>CM</sub> | Input Common-Mode Voltage | V <sub>S</sub> = ±15V | ±11 | +15 | | V | | | Range | | | -12 | | V | | CMRR | Common-Mode Rejection Ratio | R <sub>S</sub> ≤ 10 kΩ | 70 | 100 | | dB | | PSRR | Supply Voltage Rejection Ratio | (3) | 70 | 100 | | dB | | I <sub>S</sub> | Supply Current | | | 3.6 | 5.6 | mA | - These specifications apply for $V_S = \pm 15 V$ and $0^{\circ}C \le T_A \le +70^{\circ}C$ . $V_{OS}$ , $I_B$ and $I_{OS}$ are measured at $V_{CM} = 0$ . The input bias currents are junction leakage currents which approximately double for every $10^{\circ}C$ increase in the junction temperature, T<sub>i</sub>. Due to the limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, $P_D$ . $T_j = T_A + \theta_{jA} P_D$ where $\theta_{jA}$ is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum. - Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously in accordance with common practice. $V_S = \pm 6V$ to $\pm 15V$ . ### **AC Electrical Characteristics** (1) | Cumbal | Paramatar | Conditions | | TL082C | | Units | | | |----------------|---------------------------------|-------------------------------------------------------------------------------------|-----|--------|-----|--------|--|--| | Symbol | Parameter | Conditions | Min | Тур | Max | Ullits | | | | | Amplifier to Amplifier Coupling | T <sub>A</sub> = 25°C, f = 1Hz-20 kHz<br>(Input Referred) | | -120 | | dB | | | | SR | Slew Rate | $V_S = \pm 15V, T_A = 25^{\circ}C$ | 8 | 13 | | V/µs | | | | GBW | Gain Bandwidth Product | $V_S = \pm 15V, T_A = 25^{\circ}C$ | | 4 | | MHz | | | | e <sub>n</sub> | Equivalent Input Noise Voltage | $T_A = 25^{\circ}C$ , $R_S = 100\Omega$ , $f = 1000 \text{ Hz}$ | | 25 | | nV/√Hz | | | | i <sub>n</sub> | Equivalent Input Noise Current | T <sub>j</sub> = 25°C, f = 1000 Hz | | 0.01 | | pA/√Hz | | | | THD | Total Harmonic Distortion | $A_V = +10$ , $R_L = 10k$ ,<br>$V_O = 20 \text{ Vp - p}$ ,<br>BW = 20 Hz - 20 kHz | | <0.02 | | % | | | (1) These specifications apply for $V_S = \pm 15V$ and $0^{\circ}C \le T_A \le +70^{\circ}C$ . $V_{OS}$ , $I_B$ and $I_{OS}$ are measured at $V_{CM} = 0$ . Product Folder Links: TL082-N ## **Typical Performance Characteristics** Figure 2. Negative Common-Mode Input Voltage Limit Figure 3. Figure 5. Figure 7. ### **Typical Performance Characteristics (continued)** Figure 8. Figure 10. Figure 9. Slew Rate 15 V<sub>S</sub> = ±15V R\_ = 2k $A_V = 1$ FALLING 14 SLEW RATE (V/µs) 13 RISING 12 11 10 20 30 TEMPERATURE (°C) Figure 13. Copyright © 1998-2013, Texas Instruments Incorporated ### **Typical Performance Characteristics (continued)** Figure 18. # Typical Performance Characteristics (continued) Open Loop Voltage Gain (V/V) Output # **Pulse Response** ### **Small Signal Inverting** TIME $(0.2~\mu\text{s}/\text{D}\text{IV})$ # Figure 23. ### **Small Signal Non-Inverting** TIME (0.2 $\mu$ s/DIV) Figure 25. ### **Large Signal Inverting** TIME (2 $\mu s/DIV$ ) Figure 24. ## Large Signal Non-Inverting TIME (2 µs/DIV) Figure 26. # Pulse Response (continued) Current Limit ( $R_L = 100\Omega$ ) TIME (5 $\mu s/DIV$ ) Figure 27. Copyright © 1998–2013, Texas Instruments Incorporated ### **APPLICATION HINTS** These devices are op amps with an internally trimmed input offset voltage and JFET input devices (BI-FET II). These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore, large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit. Exceeding the negative common-mode limit on either input will cause a reversal of the phase to the output and force the amplifier output to the corresponding high or low state. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode. Exceeding the positive common-mode limit on a single input will not change the phase of the output; however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state. The amplifiers will operate with a common-mode input voltage equal to the positive supply; however, the gain bandwidth and slew rate may be decreased in this condition. When the negative common-mode voltage swings to within 3V of the negative supply, an increase in input offset voltage may occur. Each amplifier is individually biased by a zener reference which allows normal circuit operation on ±6V power supplies. Supply voltages less than these may result in lower gain bandwidth and slew rate. The amplifiers will drive a 2 k $\Omega$ load resistance to ±10V over the full temperature range of 0°C to +70°C. If the amplifier is forced to drive heavier load currents, however, an increase in input offset voltage may occur on the negative voltage swing and finally reach an active current limit on both positive and negative swings. Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit. Because these amplifiers are JFET rather than MOSFET input op amps they do not require special handling. As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pick-up" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground. A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to AC ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately 6 times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant. Product Folder Links: TL082-N ### **Detailed Schematic** ### **Typical Applications** - All potentiometers are linear taper - Use the LF347 Quad for stereo applications All controls flat. Bass and treble boost, mid flat. Bass and treble cut, mid flat. Mid boost, bass and treble flat. Mid cut, bass and treble flat. Figure 28. Three-Band Active Tone Control $$A_V = \left(\frac{2R2}{R1} + 1\right) \frac{R5}{R4}$$ and are separate isolated grounds Matching of R2's, R4's and R5's control CMRR With A<sub>VT</sub> = 1400, resistor matching = 0.01%: CMRR = 136 dB - Very high input impedance - Super high CMRR Figure 29. Improved CMRR Instrumentation Amplifier - Corner frequency (f<sub>c</sub>) = $\sqrt{\frac{1}{\text{R1R2CC1}}} \cdot \frac{1}{2\pi} = \sqrt{\frac{1}{\text{R1'R2'CC1}}} \cdot \frac{1}{2\pi}$ - Passband gain ( $H_O$ ) = (1 + R4/R3) (1 + R4'/R3') - First stage Q = 1.31 - Second stage Q = 0.541 - Circuit shown uses nearest 5% tolerance resistor values for a filter with a corner frequency of 100 Hz and a passband gain of 100 - Offset nulling necessary for accurate DC performance Figure 30. Fourth Order Low Pass Butterworth Filter - Corner frequency (f<sub>c</sub>) = $\sqrt{\frac{1}{\text{R1R2C}^2}} \cdot \frac{1}{2\pi} = \sqrt{\frac{1}{\text{R1'R2'C}^2}} \cdot \frac{1}{2\pi}$ - Passband gain ( $H_0$ ) = (1 + R4/R3) (1 + R4'/R3') - First stage Q = 1.31 - Second stage Q = 0.541 - Circuit shown uses closest 5% tolerance resistor values for a filter with a corner frequency of 1 kHz and a passband gain of 10 Figure 31. Fourth Order High Pass Butterworth Filter $$V_{O} = \frac{1V}{R_{LADDER}} \times R_{X}$$ Where $R_{\mbox{\scriptsize LADDER}}$ is the resistance from switch S1 pole to pin 7 of the TL082CP. Figure 32. Ohms to Volts Converter ### SNOSBW5C-APRIL 1998-REVISED APRIL 2013 ### **REVISION HISTORY** | Changes from Revision B (April 2013) to Revision C | | | | | |----------------------------------------------------|----------------------------------------------------|----|---|--| | • | Changed layout of National Data Sheet to TI format | 1! | 5 | | 19-Mar-2015 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TL082CM/NOPB | ACTIVE | SOIC | D | 8 | 95 | Green (RoHS | CU SN | Level-1-260C-UNLIM | 0 to 70 | TL | Samples | | | | | | | | & no Sb/Br) | | | | 082CM | | | TL082CMX | NRND | SOIC | D | 8 | 2500 | TBD | Call TI | Call TI | 0 to 70 | TL<br>082CM | | | TL082CMX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | 0 to 70 | TL<br>082CM | Samples | | TL082CP/NOPB | ACTIVE | PDIP | Р | 8 | 40 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-NA-UNLIM | 0 to 70 | TL082<br>CP | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. ### PACKAGE OPTION ADDENDUM 19-Mar-2015 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 8-Apr-2013 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ı | TL082CMX | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | ı | TL082CMX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | www.ti.com 8-Apr-2013 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TL082CMX | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | TL082CMX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | # P (R-PDIP-T8) # PLASTIC DUAL-IN-LINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. # D (R-PDSO-G8) ### PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity