### **General Description**

The MAX17250 DC-DC boost converter is a highefficiency, low quiescent current, synchronous boost (step-up) converter with True Shutdown™, programmable input current limit, and short-circuit protection. The MAX17250 has a wide input voltage range of 2.7V to 18V and generates an output voltage of 3V to 18V. The MAX17250 has a maximum on-time of 800ns and implements three modes of operation. The first mode of operation is a soft-start mode at power-up. The second mode of operation is normal operation and utilizes a fixed on-time/minimum off-time Pulse Frequency Modulation (PFM) architecture that uses only 60μA (typ) quiescent current due to the converter switching only when needed. The last mode is True Shutdown, where the output is completely disconnected from the input, and the battery drain is minimized to 0.1µA (typ) shutdown current. The MAX17250 is available in a compact, 12-bump, 1.72mm x 1.49mm wafer-level package (WLP) or a 14-pin, 3mm x 3mm TDFN package.

## **Applications**

- Digital Cameras
- Battery Powered Internet of Things (IoT) Device
- 1 or 2 Cell Li-ion Battery Applications
- Display Supply
- **Buzzer/Alarm Driver**

*True Shutdown is a trademark of Maxim Integrated Products.*

## <span id="page-0-0"></span>**Typical Application Circuit**

### **Benefits and Features**

- Input Voltage Range 2.7V to 18V
	- 1 or 2 Cell Li-ion Batteries
- Output Voltage Range 3V to 18V,  $>$  V<sub>IN</sub>
- Integrated Power FETs
- Selectable Input Peak Current Limit (ISET) • 3.5A, 2.7A, or 1.85A
- 93% Efficiency
- Low Power
	- 0.1µA True Shutdown Current
	- 60µA Quiescent Current
- Protection
	- True Shutdown Prevents Current Flowing Between Input and Output
	- Soft-Start Inrush Protection
	- Short-Circuit Protection
	- Overtemperature Protection
	- -40°C to +125°C Operation

*[Ordering Information](#page-11-0) appears at end of data sheet.*





## **Absolute Maximum Ratings**



TDFN Continuous Power Dissipation  $(T_A = +70^{\circ}C,$  derate 24.4mW/ $^{\circ}C$  above +70 $^{\circ}C$ .)....1951.2mW Operating Temperature Range......................... -40°C to +125°C Junction Temperature......................................................+150°C Storage Temperature Range............................ -65°C to +150°C Lead Temperature (soldering, 10 seconds).....................+300°C Soldering Temperature (reflow).......................................+260°C

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these *or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.*

## <span id="page-1-0"></span>**Package Information**

### **14 pin TDFN**



### **12 bump WLP**



For the latest package outline information and land patterns (footprints), go to **[www.maximintegrated.com/packages](http://www.maximintegrated.com/packages)**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to **[www.maximintegrated.com/thermal-tutorial](http://www.maximintegrated.com/thermal-tutorial)**.

## <span id="page-2-0"></span>**Electrical Characteristics**





## **Electrical Characteristics (continued)**

(V<sub>IN</sub> = 7.2V, V<sub>PVH</sub> = V<sub>OUT</sub> = 10V, V<sub>EN</sub> = 5V,T<sub>A</sub> = -40°C to +125°C, typical values are at T<sub>A</sub> = +25°C, unless otherwise noted.) (Note 1)



**Note 1:** Limits are 100% production tested at  $T_A$  = +25°C. Limits over the operating temperature range are guaranteed through correlation using statistical quality control (SQC) methods.

**Note 2:** This is a static measurement. The actual dynamic threshold depends upon V<sub>IN</sub>, V<sub>OUT</sub> and the inductor due to propagation delays.

## <span id="page-4-0"></span>**Typical Operating Characteristics**

 $(MAX17250\text{ANC}^+, V_{IN} = 7.2V, V_{OUT} = 12V, C_{IN} = 2 \times 10 \mu\text{F}, C_{OUT} = 10 \mu\text{F}, C_{PVH} = 2 \times 22 \mu\text{F}, C_{VL} = 2.2 \mu\text{F}, T_A = 25^{\circ}\text{C}, \text{unless otherwise}$ noted.)

















**SWITCHING FREQUENCY vs. LOAD CURRENT**



## **Typical Operating Characteristics (continued)**

 $(MAX17250ANC+, V_{IN} = 7.2V, V_{OUT} = 12V, C_{IN} = 2 \times 10 \mu F, C_{OUT} = 10 \mu F, C_{PVH} = 2 \times 22 \mu F, C_{VL} = 2.2 \mu F, T_A = 25^{\circ}C,$  unless otherwise noted.)



# **Pin Configurations**





## **Pin Description**



## **Functional Diagram**

**Boost Converter with Short-Circuit Protection and Programmable Input Current Limit**



### **Detailed Description**

The MAX17250 compact, high-efficiency, step-up DC-DC converters have low quiescent current and are guaranteed to operate with input voltages ranging from 2.7V to 18V. True Shutdown disconnects the input from the output, eliminating the need for external load switches. Switching frequencies up to 1MHz are supported. Tiny package options, short-circuit protection, 18V operation, 800ns fixed on time, and the three current-limit options allow the user to minimize the total solution size.

The MAX17250 utilizes a fixed on-time, current-limited, pulse-frequency-modulation (PFM) control scheme that allows low quiescent current and high efficiency over a wide output current range. The inductor current is limited by the 1.85A/2.7A/3.5A low-side FET current limit or by the 800ns switch maximum on-time. When the error comparator senses that the feedback signal has fallen below the regulation threshold, the low-side FET is turned on. This is the beginning of a switching cycle and the inductor current starts ramping up from the input source. Once the on-time elapses or the maximum current limit is reached the low-side FET turns off, the high-side FET turns on and the inductor current starts discharging to the output. The high-side FET turns off when the inductor current reaches zero or if the feedback signal falls below the regulation threshold after the minimum off time (200ns) has elapsed. The MAX17250 PFM control scheme allows for both continuous conduction mode (CCM) or discontinuous conduction mode (DCM) operation.

The switching frequency in CCM can be calculated by the equation below.

$$
fsw = \left[\frac{1}{t_{ON} + t_{OFF}}\right] = \frac{1}{t_{ON}} \left[\frac{V_{OUT} - V_{IN}}{V_{OUT}}\right]
$$

For example, with an input voltage of 7.2V and an output voltage of 12V, the switching frequency in CCM can be calculated as:

 $f_{SW}$  = 1/800ns x (12 - 7.2) $V/12V$  = 500kHz

In DCM, the switching frequency varies with load current.

If the input voltage  $(V_{\text{IN}})$  is greater than the output voltage ( $V_{\text{OUT}}$ ) by a diode drop ( $V_{\text{DIODE}}$  varies from  $\sim$ 0.2V at light load to  $\sim$ 0.7V at heavy load), the output voltage is clamped to a diode drop below the input voltage  $(i.e., V<sub>OUT</sub> = V<sub>IN</sub> - V<sub>DIODE</sub>).$ 

MAX17250 provides over temperature and output shortcircuit protection. Should junction temperature be raised to undesired levels, the device will stop switching and will monitor temperature as it starts to decline. Once temperature has fallen to manageable levels, switching will resume. The output voltage short-circuit protection will cause the device to stop switching once an output shortcircuit condition is detected upon which the output will be permanently latched off. The device will have to be reset either by power cycling or using enable signal to resume regulation.

### **Design Procedure Feedback Resistor Divider Selection for Output Voltage**

The output voltage of the MAX17250 is set through the resistor divider (R1, Rz, and R2) from VOUT to AGND, as shown in the *[Typical Application Circuit](#page-0-0)*. The bottom resistor (R2) is recommended to be 10.0kΩ. This recommendation is to minimize noise levels at the feedback pin, which is relevant in continuous conduction mode of operation. In applications where lower output power is required and the device operates in discontinuous conduction mode of operation, larger divider impedance can be used to minimize current consumption. The top resistor  $(R1 + Rz)$  is calculated by the equation below, where 1.25V represents the internal reference voltage. Recommended Rz value is 1kΩ. Because resistor tolerance will have direct effect on  $V_{\text{OUT}}$  accuracy, these resistors should have 1% accuracy or better.

$$
R1 + Rz = R2 \times (V_{OUT}/1.25 - 1)
$$

### **Inductor and Peak Current Limit Selection**

Inductor value depends on the output voltage setting. For proper inductance selection, refer to [Table 1](#page-8-0).

The MAX17250 has a three-state ISET input pin used to select the inductor peak current limit ( $I_{PFAK}$ ), as shown in the [Table 2.](#page-8-1) ISET value is read when VL crosses its UVLO

### <span id="page-8-0"></span>**Table 1. Inductance Selection**



### <span id="page-8-1"></span>**Table 2. Inductor IPEAK Selection Table**



threshold during power-up, or when EN transitions low-tohigh. (See VL UVLO in the *[Electrical Characteristics](#page-2-0)* table).

The inductor peak current limit setting should be determined as follows:

Calculate the inductor ripple current (∆I) using the equation below.

$$
\Delta I = \frac{V_{IN\_MIN} \times t_{ON}}{L}
$$

where  $V_{IN}$  MIN is the minimum input voltage, t<sub>ON</sub> is the 800ns on time.

Calculate the maximum input current  $(I_{\text{INPFAK}})$  using the equation below.

$$
I_{\text{INPEAK}} = \frac{V_{\text{OUT}} \times I_{\text{OUT}}}{V_{\text{INMIN}} \times \eta} + \frac{\Delta I}{2}
$$

where  $V_{\text{OUT}}$  is the output voltage,  $I_{\text{OUT}}$  is the maximum load current, V<sub>IN</sub> MIN is the minimum input voltage and  $\eta$ is the conversion efficiency.

If the calculated value of  $I_{\text{INPEAK}}$  is lower than 1.3A use the ISET = Open setting for  $IPEAK$  (1.85A, typical).

If the calculated value of  $I_{\text{INPEAK}}$  is between 1.3A and 2A, use the ISET = AGND setting for  $I_{PFAK}$  (2.7A, typical).

If the calculated value of  $I_{\text{INPFAK}}$  is between 2A and 2.7A, use the ISET = VL setting for  $IPEAK$  (3.5A, typical).

For example, if the minimum input voltage is 6V, the output voltage is 12V, and the output current is 500mA, assuming the conversion efficiency is 92%,

$$
\Delta I = (V_{IN} \times t_{ON})/L = (6V \times 800 \text{ns})/(2.2 \mu H) = 2.2 \text{A}
$$
  
 
$$
I_{INPEAK} = (V_{OUT} \times I_{OUT})/(V_{IN} \times \eta) + \Delta I/2 =
$$
  
(12V x 500mA)/(6V x 0.92) + 2.2A/2 = 2.2A

So, the ISET = VL setting for  $I_{PEAK}$  (3.5A, typical) should be chosen.

## MAX17250 2.7V to 18V Input, Boost Converter with 0.1µA True Shutdown, Short-Circuit Protection and Selectable Input Current Limit

### **Capacitor Selection**

Input capacitors reduce current peaks from the battery and increase efficiency. For the input capacitor, choose a ceramic capacitor because they have the lowest equivalent series resistance (ESR), smallest size, and lowest cost. Choose an acceptable dielectric, such as X5R or X7R. Other capacitor types can be used as well but will have larger ESRs. Due to ceramic capacitors' capacitance drop with DC bias, two standard 10µF ceramic capacitors are recommended at the input for most applications. The minimum recommended effective capacitance at the input is 10µF for most applications. For lower input voltage applications, the input capacitor value can be reduced. However, additional capacitance may be needed for input voltages close to 2.7V to prevent disabling the part by input voltage ripple which results in  $V_{IN}$  <  $V_{UVLO}$ .

For output and PVH capacitors refer to [Table 3](#page-9-0) for proper selection.

The output ripple on the MAX17250 is small because the ripple at PVH pin gets further filtered and attenuated by the on-resistance of the load switch and the capacitance at OUT.

### **Duty Cycle Limitation**

Maximum duty ratio MAX17250 can provide is 78%. Whether specific application meets this reqirement can be checked using the following formula

$$
D = (1 - ((V_{IN MIN} \times \eta)) / V_{OUT}) < 78\%
$$

Where,

D is duty cycle.

 $V_{IN}$  MIN is minimum input voltage.

VOUT is output voltage.

η is efficiency.

### **Output Current Limitation**

The output current will be limited by the input peak current limit selection for a specific application. The output current expressed as a function of the Peak Input Current is shown below:

 $I_{\text{OUT MAX}} = ((I_{\text{PFAK}} - \Delta I/2) \times (V_{\text{IN}} \times \eta))/V_{\text{OUT}}$ 

### <span id="page-9-0"></span>**Table 3. OUT and PVH Capacitor Selection**



For example, for  $7.2V_{IN}$ ,  $12V_{OUIT}$  application with efficiency of 92% maximum output current recommended is 0.76A which will allow 30% margin to the peak input current limit set to 3.5A.

$$
I_{PEAK MAX} = I_{LIMIT}/1.3 = 3.5A/1.3 = 2.7A
$$
  
ΔI = (V<sub>IN</sub> t<sub>ON</sub>)/L = (7.2V x 800ns)/(2.2µH) = 2.62A  

$$
I_{OUT MAX} = ((I_{PEAK} - ΔI/2) x (V_{IN} x η)) / V_{OUT} = 0.76A
$$

In addition, the output current is a function of the device package and PCB thermal performance. The maximum junction temperature should be restricted to 125°C under normal operating conditions. Calculate the maximum allowable power dissipation and keep the actual power dissipation less than or equal to that. The maximum power dissipation limit is determined using the following equation.

Power Disipation Max (W) =  $((125^{\circ}C - T_A^{\circ}C))$ / (RθJA (°C)/W)

where,

 $T_A$  is the maximum ambient temperature for the application.

RθJA is the junction-to-ambient thermal resistance given in the *[Package Information](#page-1-0)* section.

So, for the same example as above,  $7.2V_{IN}$ ,  $12V_{OUT}$ ,  $I<sub>OUT</sub> = 0.76A$  internal power dissipation will be 0.3W. This will cause the junction temperature to rise 22°C above ambient temperature using the WLP package.

The TDFN package would have smaller junction to ambient thermal resistance and therefore better thermal performance.

At low  $V_{\text{IN}}$  and high  $V_{\text{OUT}}$  applications, where the MAX17250 is approaching maximum duty cycle limitation, output current will be limited. Please refer to the *[Typical](#page-4-0) [Operating Characteristics](#page-4-0)* for reference.

### **Enabling MAX17250**

The MAX17250 has a dedicated EN pin. This pin can be driven by a digital signal. It is recommended that the digital signal to enable the device after  $V_{IN}$  crosses the UVLO threshold.

In applications where the EN pin is not driven, it can be pulled high to  $V_{IN}$ . If  $V_{IN}$  range is below 5.5V, EN can be

connected directly to  $V_{IN}$ . If  $V_{IN}$  is above, resistor divider needs to be used. The divider should be designed that EN pin voltage is well above its threshold at the instant device starts regulation. This will assure that sag appearing at  $V_{IN}$  due to enabled regulation will not cause EN being toggled. Fast transient at enable that makes device disable and re-enable can cause device not to power up properly, including misreading the peak input current limit setting. In some cases, a small value capacitor from the EN pin to GND can be used. For high input voltage applications, voltage at the EN pin must not exceed its rating.

### **PCB Layout Guidelines**

Minimize trace lengths to reduce parasitic capacitance, inductance and resistance, and radiated noise. Keep the main power path from IN, LX, PVH, OUT, and PGND as tight and short as possible. Minimize the surface area used for LX since this is the noisiest node. The trace between the feedback resistor divider and the FB pin should be as short as possible and should be isolated from the noisy power path. VL decoupling capacitor must be as close to the pin as possible referenced to PGND pin. Refer to the EV kit layout for best practices.

The PCB layout is important for robust thermal design. The junction to ambient thermal resistance of the package greatly depends on the PCB type, layout, and pad connections. Using thick PCB copper and having the SW, PVH, VOUT, and PGND copper pours will enhance the thermal performance. The TDFN package would have smaller junction to ambient thermal resistance and, therefore, better thermal performance. It has a large thermal pad under the package which creates excellent thermal path to PCB. This pad is electrically connected to PGND. Its PCB pad should have multiple thermal vias connecting the pad to internal PGND plane. Thermal vias should either be capped or have small diameter to minimize solder wicking and voids.

# <span id="page-11-0"></span>**Ordering Information**



*+ Denotes a lead(Pb)-free/RoHS-compliant package.*

*T Denotes tape-and-reel.*

*\* Future product—Contact factory for availability.*

## **Revision History**



For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

*Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses*  are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) *shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.*