

## 25A, Dual PolyPhase Regulator with Digital Power System Management

#### **FEATURES**

- PMBus/I<sup>2</sup>C Compliant Serial Interface
  - Telemetry Read-Back Includes  $V_{IN}, I_{IN}, V_{OUT}, I_{OUT},$  Temperature and Faults
  - Programmable Voltage, Current Limit, Digital Soft-Start/Stop, Sequencing, Margining, OV/UV/OC
- Sub-Milliohm DCR Current Sensing
- Digitally Adjustable Loop Compensation Parameters
- ±0.5% Output Voltage Accuracy Over Temperature
- Integrated Input Current Sense Amplifier
- Internal EEPROM with ECC and Fault Logging
- Integrated N-Channel MOSFET Gate Drivers

#### **Power Conversion**

- Wide V<sub>IN</sub> Range: 4.5V to 20V
- V<sub>OUT</sub> Range: 0.5V to 3.5V (with Ultralow DCR Setting);
   0.5V to 5.5V (Typical DCR Setting)
- Accurate PolyPhase® Current Sharing for Up to 6 Phases
- Available in a 140-Lead (9mm × 11.25mm × 2.22mm)
   BGA Package

#### **APPLICATIONS**

- Telecom, Datacom and Storage Systems
- Industrial and Point-of-Load Applications

#### DESCRIPTION

The LTC®7132 is a dual output PolyPhase DC/DC synchronous step-down monolithic regulator with an I<sup>2</sup>C-based PMBus compliant serial interface. The regulator employs a constant-frequency current mode architecture, together with a unique scheme to provide excellent performance in sub-milliohm DCR applications. The LTC7132 is supported by the LTpowerPlay® software development tool with graphical user interface (GUI).

Programmable loop compensation allows the regulator to be compensated digitally. The switching frequency, channel phasing and device address can be programmed both by the digital interface as well as the external configuration resistors. Additionally, parameters can be set via the digital interface and stored in EEPROM. Both outputs have independent power good indicators and FAULT function.

The LTC7132 can be configured to operate in discontinuous (pulse-skipping) mode or forced continuous conduction mode. Each channel can deliver up to 25A of load current; the total current capability will depend on the total power dissipations on both channels.

All registered trademarks and trademarks are the property of their respective owners. Protected by U.S. Patents including 5481178, 5705919, 5929620, 6144194, 6177787, 6580258, 5408150, 7420359, 8648623, 8786265, 8823352, 7000125. Licensed under U.S. Patent 7000125 and other related patents worldwide.

%

EFFICIENCY

#### TYPICAL APPLICATION



# VS Load Current 100 EXTV<sub>CC</sub> = 5.5V V<sub>IN</sub> = 12V 95 T<sub>SW</sub> = 42SkHz CCM 85 80 80 2 2 (W)

**Efficiency and Power Loss** 

75
0
4
8
12
16
2
LOAD CURRENT (A)
7152 TAB10

EFFICIENCY
VOUT = 1.8V
VOUT = 1.0V
VOUT = 1.0V

## LTC7132

### TABLE OF CONTENTS

| Features 1                                     | Device Addres               |
|------------------------------------------------|-----------------------------|
| Applications 1                                 | Responses to                |
| Typical Application                            | Output Ove                  |
| Description                                    | Output Und                  |
| Table of Contents                              | Peak Outpu                  |
| Absolute Maximum Ratings 4                     | Responses to                |
| Order Information 4                            | Responses to                |
| Pin Configuration 4                            | Responses to                |
| Electrical Characteristics                     | Internal Ov                 |
| Typical Performance Characteristics11          | External Ov                 |
| Pin Functions                                  | Fault Respo                 |
| Block Diagram17                                | Responses to                |
| Operation                                      | Undercurrent                |
| Overview18                                     | Responses to                |
| Main Control Loop19                            | Fault Logging               |
| EEPROM19                                       | Bus Timeout F               |
| Power-Up and Initialization20                  | Similarity Bety             |
| Soft-Start20                                   | Interface                   |
| Time-Based Sequencing21                        | PMBus Serial                |
| Voltage-Based Sequencing21                     | PMBus Comman                |
| Shutdown22                                     | PMBus Comm                  |
| Light-Load Current Operation22                 | *Data Format                |
| Switching Frequency and Phase22                | Applications Info           |
| PWM Loop Compensation23                        | Current Limit               |
| Output Voltage Sensing23                       | I <sub>SENSE0</sub> ± and I |
| INTV <sub>CC</sub> /EXTV <sub>CC</sub> Power23 | Inductor D(                 |
| Output Current Sensing and Sub-Milliohm DCR    | Inductor Value              |
| Current Sensing24                              | Inductor Core               |
| Input Current Sensing25                        | Low Value Res               |
| PolyPhase Load Sharing25                       | Slope Comper                |
| External/Internal Temperature Sense25          | Variable Delay              |
| RCONFIG (Resistor Configuration) Pins26        | Ramping                     |
| Fault Detection and Handling27                 | Digital Servo I             |
| Status Registers and ALERT Masking27           | Soft Off (Sequ              |
| Mapping Faults to FAULT Pins29                 | INTV <sub>CC</sub> /EXTV    |
| Power Good Pins                                | Topside MOSF                |
| CRC Protection                                 | Undervoltage                |
| Serial Interface                               | $C_{IN}$ and $C_{OUT}$      |
| Communication Protection30                     | Fault INDICAT               |

|   | Device Addressing                                                          | 30  |
|---|----------------------------------------------------------------------------|-----|
|   | Responses to V <sub>OUT</sub> and I <sub>IN</sub> /I <sub>OUT</sub> Faults | 30  |
|   | Output Overvoltage Fault Response                                          |     |
|   | Output Undervoltage Response                                               |     |
|   | Peak Output Overcurrent Fault Response                                     |     |
|   | Responses to Timing Faults                                                 |     |
|   | Responses to V <sub>IN</sub> OV Faults                                     |     |
|   | Responses to OT/UT Faults                                                  |     |
|   | Internal Overtemperature Fault Response                                    | 32  |
|   | External Overtemperature and Undertemperatur                               |     |
|   | Fault Response                                                             |     |
|   | Responses to Input Overcurrent and Output                                  |     |
|   | Undercurrent Faults                                                        | 32  |
|   | Responses to External Faults                                               |     |
|   | Fault Logging                                                              |     |
|   | Bus Timeout Protection                                                     | 33  |
|   | Similarity Between PMBus, SMBus and I <sup>2</sup> C 2-Wire                |     |
|   | Interface                                                                  | 33  |
|   | PMBus Serial Digital Interface                                             | 33  |
| P | MBus Command Summary                                                       | 38  |
|   | PMBus Commands                                                             |     |
|   | *Data Format                                                               |     |
| ۱ | oplications Information                                                    |     |
|   | Current Limit Programming                                                  |     |
|   | I <sub>SENSE0</sub> <sup>±</sup> and I <sub>SENSE1</sub> <sup>±</sup> Pins | 44  |
|   | Inductor DCR Sensing                                                       |     |
|   | Inductor Value Calculation                                                 | 46  |
|   | Inductor Core Selection                                                    |     |
|   | Low Value Resistor Current Sensing                                         |     |
|   | Slope Compensation and Inductor Peak Current                               |     |
|   | Variable Delay Time, Soft-Start and Output Voltage                         |     |
|   | Ramping                                                                    | 48  |
|   | Digital Servo Mode                                                         |     |
|   | Soft Off (Sequenced Off)                                                   |     |
|   | INTV <sub>CC</sub> /EXTV <sub>CC</sub> Power                               |     |
|   | Topside MOSFET Driver Supply $(C_B, D_B)$                                  |     |
|   | Undervoltage Lockout                                                       | 50  |
|   | C <sub>IN</sub> and C <sub>OUT</sub> Selection                             | 51  |
|   | Facilit INIDIOATION                                                        | F-4 |

## TABLE OF CONTENTS

| Open-Drain Pins                                             | 52 |
|-------------------------------------------------------------|----|
| Phase-Locked Loop and Frequency Synchronization             | n. |
| 53                                                          |    |
| Minimum On-Time Considerations                              | 53 |
| External Temperature Sense                                  |    |
| Input Current Sense Amplifier                               | 54 |
| External Resistor Configuration Pins (RCONFIG)              | 55 |
| Voltage Selection                                           | 55 |
| Frequency Selection                                         |    |
| Phase Selection                                             | 56 |
| Address Selection Using RCONFIG                             |    |
| Efficiency Considerations                                   | 57 |
| Thermal Considerations                                      |    |
| Programmable Loop Compensation                              | 59 |
| Checking Transient Response                                 | 59 |
| PolyPhase Configuration                                     |    |
| PC Board Layout Checklist                                   |    |
| PC Board Layout Debugging                                   |    |
| Design Example                                              | 63 |
| Additional Design Checks                                    |    |
| Connecting the USB to I <sup>2</sup> C/SMBus/PMBus Controll |    |
| to the LTC7132 in System                                    |    |
| LTpowerPlay: An Interactive GUI for Digital Power.          |    |
| PMBus Communication and Command Processing                  |    |
| IBus Command Details                                        |    |
| Addressing and Write Protect                                |    |
| General Configuration Commands                              |    |
| On/Off/Margin                                               |    |
| PWM Configuration                                           |    |
| Voltage                                                     |    |
| Input Voltage and Limits                                    |    |
| Output Voltage and Limits                                   |    |
| Output Current and Limits                                   | 8( |

| Input Current and Limits             | 82  |
|--------------------------------------|-----|
| Temperature                          |     |
| External Temperature Calibration     |     |
| Timing                               |     |
| Timing—On Sequence/Ramp              |     |
| Timing—Off Sequence/Ramp             |     |
| Precondition for Restart             |     |
| Fault Response                       |     |
| Fault Responses All Faults           |     |
| Fault Responses Input Voltage        |     |
| Fault Responses Output Voltage       |     |
| Fault Responses Output Current       |     |
| Fault Responses IC Temperature       |     |
| Fault Responses External Temperature |     |
| Fault Sharing                        |     |
| Fault Sharing Propagation            |     |
| Fault Sharing Response               |     |
| Scratchpad                           |     |
| Identification                       |     |
| Fault Warning and Status             | 97  |
| Telemetry                            |     |
| NVM Memory Commands                  |     |
| Store/Restore                        |     |
| Fault Logging                        | 109 |
| Block Memory Write/Read              |     |
| Typical Applications                 |     |
| Package Description                  |     |
| Typical Application                  |     |
| Related Parts                        |     |

#### **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| ` ,                                                                                            |
|------------------------------------------------------------------------------------------------|
| SV <sub>IN</sub> , PV <sub>IN0</sub> , PV <sub>IN1</sub> , $I_{IN}^+$ , $I_{IN}^-$ 0.3V to 20V |
| $(V_{IN}-I_{IN}^{+}), (I_{IN}^{+}-I_{IN}^{-})$ 0.3V to 0.3V                                    |
| BOOST0, BOOST10.3V to 26V                                                                      |
| Switch Transient Voltage (SW0, SW1)5V to 26V                                                   |
| Isenseo <sup>+</sup> , Isenseo <sup>-</sup> , Isense1 <sup>+</sup> , Isense1 <sup>-</sup> ,    |
| V <sub>SENSE0</sub> <sup>+</sup> , V <sub>SENSE1</sub> <sup>+</sup> 0.3V to 6V                 |
| V <sub>SENSE0</sub> <sup>-</sup> , V <sub>SENSE1</sub> <sup>-</sup> 0.3V to 0.3V               |
| (BOOSTO-SW0), (BOOST1-SW1)0.3V to 6V                                                           |
| EXTV <sub>CC</sub> , INTV <sub>CC</sub> 0.3V to 6V                                             |
| PG00D0, PG00D10.3V to 3.6V                                                                     |
| RUNO, RUN1, SDA, SCL, ALERT –0.3V to 5.5V                                                      |
| ASEL0, ASEL1, V <sub>OUT0_CFG0</sub> , V <sub>OUT1_CFG</sub> , FREQ_CFG,                       |
| PHASE_CFG0.3V to 2.75V                                                                         |
| FAULTO, FAULT1, SHARE_CLK, WP, SYNC -0.3V to 3.6V                                              |
|                                                                                                |
| TSNS0, TSNS10.3V to 2.2V                                                                       |
| I <sub>TH0</sub> , I <sub>TH1</sub> , I <sub>THR0</sub> , I <sub>THR1</sub> 0.3V to 2.7V       |
| Operating Junction Temperature Range                                                           |
| (Notes 2, 17, 18)40°C to 125°C                                                                 |
| Storage Temperature Range–55°C to 125°C                                                        |
| *See Derating EEPROM Retention at Temperature in Applications                                  |
| Information section for junction temperatures in excess of 125°C.                              |

#### PIN CONFIGURATION



#### ORDER INFORMATION

|               |                    | PART MARKING* |             | PACKAGE | MSL    | TEMPERATURE RANGE |
|---------------|--------------------|---------------|-------------|---------|--------|-------------------|
| PART NUMBER   | PAD OR BALL FINISH | DEVICE        | FINISH CODE | TYPE    | RATING | (SEE NOTE 2)      |
| LTC7132EY#PBF | CACOOE (DoHC)      | LTC7132Y      | 01          | DC A    | 4      | -40°C to 125°C    |
| LTC7132IY#PBF | SAC305 (RoHS)      | L10/132Y      | e1          | BGA     | 4      | -40 6 10 125 6    |

<sup>•</sup> Contact the factory for parts specified with wider operating temperature ranges. \*Pad or ball finish code is per IPC/JEDEC J-STD-609.

- Recommended LGA and BGA PCB Assembly and Manufacturing Procedures
- LGA and BGA Package and Tray Drawings

| SYMBOL                                 | PARAMETER                                                                                              | CONDITION                                                                                                                                                                                                                                                                             |   | MIN  | TYP                     | MAX         | UNITS                        |
|----------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|-------------------------|-------------|------------------------------|
| Input Voltage                          |                                                                                                        | ,                                                                                                                                                                                                                                                                                     |   |      |                         |             |                              |
| SV <sub>IN</sub> , PV <sub>INO/1</sub> | Input Voltage Range                                                                                    | (Note 11)                                                                                                                                                                                                                                                                             | • | 4.5  |                         | 20          | V                            |
| IQ                                     | Input Voltage Supply Current                                                                           | V <sub>RUN0,1</sub> = 3.3V (Note 16)<br>V <sub>RUN0,1</sub> = 0V (Note 16)                                                                                                                                                                                                            |   |      | 25<br>23                |             | mA<br>mA                     |
| $V_{UVLO}$                             | Undervoltage Lockout Threshold<br>When V <sub>IN</sub> > 4.3V                                          | V <sub>INTVCC</sub> Falling<br>V <sub>INTVCC</sub> Rising                                                                                                                                                                                                                             |   |      | 3.55<br>3.90            |             | V                            |
| t <sub>INIT</sub>                      | Initialization Time                                                                                    | Time from V <sub>IN</sub> Applied Until the TON_DELAY<br>Timer Starts                                                                                                                                                                                                                 |   |      | 35                      |             | ms                           |
| t <sub>OFF(MIN)</sub>                  | Short Cycle Retry Time                                                                                 |                                                                                                                                                                                                                                                                                       |   |      | 120                     |             | ms                           |
| Control Loop                           |                                                                                                        |                                                                                                                                                                                                                                                                                       |   |      |                         |             |                              |
| V <sub>OUTRL</sub>                     | Range 1 Maximum V <sub>OUT</sub><br>Set Point Accuracy (0.6V ~ 2.5V)<br>Resolution<br>LSB Step Size    | 0.6V \le V <sub>OUT</sub> \le 2.5V<br>MFR_PWM_MODE[1] = 1<br>(Notes 9, 10, 13)                                                                                                                                                                                                        | • | -0.5 | 2.75<br>12<br>0.688     | 0.5         | V<br>%<br>Bits<br>mV         |
| V <sub>OUTRH</sub>                     | Range 0 Maximum V <sub>OUT</sub><br>Set Point Accuracy (0.6V ~ 5.0V)<br>Resolution<br>LSB Step Size    | 1.2V \le V <sub>OUT</sub> \le 5.5V<br>MFR_PWM_MODE[1] = 0<br>(Notes 9, 10, 13)                                                                                                                                                                                                        | • | -0.5 | 5.5<br>12<br>1.375      | 0.5         | V<br>%<br>Bits<br>mV         |
| V <sub>LINEREG</sub>                   | Line Regulation                                                                                        | 6V < V <sub>IN</sub> < 20V                                                                                                                                                                                                                                                            | • |      |                         | ±0.02       | %/V                          |
| V <sub>LOADREG</sub>                   | Load Regulation                                                                                        | ΔV <sub>ITH</sub> = 1.35V ~ 0.7V<br>ΔV <sub>ITH</sub> = 1.35V ~ 2V                                                                                                                                                                                                                    | • |      | 0.01<br>-0.01           | 0.1<br>-0.1 | %<br>%                       |
| I <sub>ISENSE0,1</sub>                 | Input Pin Bias Current                                                                                 | 0V ≤ V <sub>PIN</sub> ≤ 5.5V                                                                                                                                                                                                                                                          | • |      | ±1                      | ±3          | μА                           |
| V <sub>SENSERINO,1</sub>               | V <sub>SENSE</sub> Input Resistance to GND                                                             | $0V \le V_{PIN} \le 5.5V$                                                                                                                                                                                                                                                             |   |      | 50                      |             | kΩ                           |
| V <sub>ILIMIT</sub>                    | V <sub>ILIM_</sub> HIGH                                                                                | MFR_PWM_MODE[7],[2]=0, 1, $I_{LIM}$ [3:0]=1100, $V_{OUT} \le 3.5V$ (Note 15)                                                                                                                                                                                                          | • | 14.5 | 16.5                    | 18.5        | mV                           |
|                                        | VILIM_LOW<br>V <sub>REV</sub>                                                                          | $\begin{array}{l} \dot{\text{MFR}}\_\text{PWM}\_\text{MODE}[7],[2] = 0, \ 1, \ I_{\text{LIM}}[3:0] = 0001, \ V_{\text{OUT}} \leq 3.5V \\ \dot{\text{MFR}}\_\text{PWM}\_\text{MODE}[7],[2] = 0, \ 1, \ V_{\text{OUT}} \geq V_{\text{OV}} \end{array}$                                  |   |      | 9.5<br>-7.5             |             | mV<br>mV                     |
|                                        | VILIM_HIGH<br>VILIM_LOW<br>VREV                                                                        | $\begin{array}{l} \text{MFR\_PWM\_MODE[7][2]=1, 1, } I_{\text{LIM}}[3:0]=1100, V_{\text{OUT}} \leq 3.5V \\ \text{MFR\_PWM\_MODE[7][2]=1, 1, } I_{\text{LIM}}[3:0]=0001, V_{\text{OUT}} \leq 3.5V \\ \text{MFR\_PWM\_MODE[7][2]=1, 1, } V_{\text{OUT}} \geq V_{\text{OV}} \end{array}$ | • | 27.0 | 29.5<br>17.0<br>–15     | 31.0        | mV<br>mV<br>mV               |
|                                        | V <sub>ILIM_</sub> HIGH<br>V <sub>ILIM_</sub> LOW<br>V <sub>REV</sub>                                  | MFR_PWM_MODE[7][2]=0, 0, I <sub>LIM</sub> [3:0]=1100<br>MFR_PWM_MODE[7][2]=0, 0, I <sub>LIM</sub> [3:0]=0001<br>MFR_PWM_MODE[7][2]=0, 0, V <sub>OUT</sub> ≥ V <sub>OV</sub>                                                                                                           | • | 35   | 41.38<br>25<br>–18.8    | 49          | mV<br>mV<br>mV               |
|                                        | V <sub>ILIM_HIGH</sub> V <sub>ILIM_LOW</sub> V <sub>REV</sub>                                          | MFR_PWM_MODE[7][2]=1, 0, I <sub>LIM</sub> [3:0]=1100<br>MFR_PWM_MODE[7][2]=1, 0, I <sub>LIM</sub> [3:0]=0001<br>MFR_PWM_MODE[7][2]=1, 0, V <sub>OUT</sub> ≥ V <sub>OV</sub>                                                                                                           | • | 67.5 | 74.5<br>43.5<br>–37.5   | 81.5        | mV<br>mV<br>mV               |
| g <sub>m0,1</sub>                      | Resolution Error Amplifier g <sub>m(MAX)</sub> Error Amplifier g <sub>m(MIN)</sub> LSB Step Size       | I <sub>TH0,1</sub> = 1.35V, MFR_PWM_CONFIG[7:5] = 0 to 7                                                                                                                                                                                                                              |   |      | 3<br>4.6<br>0.8<br>0.54 |             | Bits<br>mmho<br>mmho<br>mmho |
| R <sub>TH0, 1</sub>                    | Resolution<br>Compensation Resistor R <sub>TH(MAX)</sub><br>Compensation Resistor R <sub>TH(MIN)</sub> | MFR_PWM_CONFIG[4:0] = 0 to 31 (See Figure 1)                                                                                                                                                                                                                                          |   |      | 5<br>62<br>0            |             | Bits<br>kΩ<br>kΩ             |
| t <sub>ON(MIN)</sub>                   | Minimum On-Time                                                                                        |                                                                                                                                                                                                                                                                                       |   |      | 90                      |             | ns                           |
| R <sub>DS(ON)</sub>                    |                                                                                                        |                                                                                                                                                                                                                                                                                       |   |      |                         |             |                              |
| R <sub>TOP</sub>                       | Top Power NMOS On-Resistance                                                                           |                                                                                                                                                                                                                                                                                       |   |      | 7.3                     |             | mΩ                           |
| R <sub>BOTTOM</sub>                    | Bottom Power NMOS On-Resistance                                                                        |                                                                                                                                                                                                                                                                                       |   |      | 2.1                     |             | $m\Omega$                    |

| SYMBOL                     | PARAMETER                                                                           | CONDITION                                                                                                                                                                                                                               |   | MIN TYP                       | MAX        | UNITS          |
|----------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------------------|------------|----------------|
| OV/UV Output               | Voltage Supervisor Channel 0/1                                                      |                                                                                                                                                                                                                                         | * |                               |            |                |
| N                          | Resolution                                                                          |                                                                                                                                                                                                                                         |   | 9                             |            | Bits           |
| V <sub>OUSTPSP_RL</sub>    | LSB Step Size                                                                       | MFR_PWM_MODE[1] = 1 (Note 13)                                                                                                                                                                                                           |   | 5.6                           |            | mV             |
| V <sub>OUSTPSP_RH</sub>    | LSB Step Size                                                                       | MFR_PWM_MODE[1] = 0 (Note 13)                                                                                                                                                                                                           |   | 11.2                          |            | mV             |
| V <sub>RANGE_RL</sub>      | Range 0 Maximum Threshold                                                           | MFR_PWM_MODE[1] = 1                                                                                                                                                                                                                     |   | 2.86                          |            | V              |
| V <sub>RANGE_RH</sub>      | Range 1 Maximum Threshold                                                           | MFR_PWM_MODE[1] = 0                                                                                                                                                                                                                     |   | 5.74                          |            | V              |
| V <sub>THACO_RL</sub>      | Threshold Accuracy 1V < V <sub>OUT</sub> < 2.75V                                    | MFR_PWM_MODE[1] = 1                                                                                                                                                                                                                     | • |                               | ±1.5       | %              |
| V <sub>THAC1_RH</sub>      | Threshold Accuracy 2V < V <sub>OUT</sub> < 5.5V                                     | MFR_PWM_MODE[1] = 0                                                                                                                                                                                                                     | • |                               | ±1.5       | %              |
| t <sub>PROPOV</sub>        | OV Comparator Response Time                                                         | V <sub>OD</sub> = 10% of Threshold                                                                                                                                                                                                      |   |                               | 100        | μs             |
| t <sub>PROPUV</sub>        | UV Comparator Response Time                                                         | V <sub>OD</sub> = 10% of Threshold                                                                                                                                                                                                      |   |                               | 100        | μs             |
| V <sub>IN</sub> Voltage Si | upervisor                                                                           |                                                                                                                                                                                                                                         |   |                               |            |                |
| N                          | Resolution                                                                          |                                                                                                                                                                                                                                         |   | 9                             |            | Bits           |
| V <sub>INSTP</sub>         | LSB Step Size                                                                       |                                                                                                                                                                                                                                         |   | 76                            |            | mV             |
| V <sub>IN</sub>            | Full-Scale Voltage                                                                  |                                                                                                                                                                                                                                         |   | 20                            |            | V              |
| V <sub>INTHACCM</sub>      | Threshold Accuracy $9V < V_{IN} < 20V$<br>Threshold Accuracy $4.5V < V_{IN} \le 9V$ |                                                                                                                                                                                                                                         | • |                               | ±3<br>±6.0 | %              |
| t <sub>PROPVIN</sub>       | Comparator Response Time<br>(VIN_ON and VIN_OFF)                                    | V <sub>OD</sub> = 10% of threshold                                                                                                                                                                                                      |   |                               | 100        | μs             |
| Output Voltag              | <u>'</u>                                                                            |                                                                                                                                                                                                                                         |   |                               |            |                |
| N                          | Resolution                                                                          |                                                                                                                                                                                                                                         |   | 16                            |            | Bits           |
| V <sub>OUTSTP</sub>        | LSB Step Size                                                                       |                                                                                                                                                                                                                                         |   | 244                           |            | μV             |
| V <sub>F/S</sub>           | Full-Scale Sense Voltage                                                            | $V_{RUNn} = 0$ (Note 8)                                                                                                                                                                                                                 |   | 8                             |            | V              |
| V <sub>OUT_TUE</sub>       | Total Unadjusted Error                                                              | V <sub>OUT</sub> > 0.6V (Note 8)                                                                                                                                                                                                        | • | -0.5                          | 0.5        | %              |
| V <sub>OS</sub>            | Zero-Code Offset Voltage                                                            | ,                                                                                                                                                                                                                                       | • |                               | ±500       | μV             |
| t <sub>CONVERT</sub>       | Update Rate                                                                         | (Note 6)                                                                                                                                                                                                                                |   | 90                            |            | ms             |
| V <sub>IN</sub> Voltage R  | eadback                                                                             |                                                                                                                                                                                                                                         |   |                               |            |                |
| N                          | Resolution                                                                          | (Note 5)                                                                                                                                                                                                                                |   | 10                            |            | Bits           |
| V <sub>F/S</sub>           | Full-Scale Input Voltage                                                            | (Note 11)                                                                                                                                                                                                                               |   | 20                            |            | V              |
| V <sub>INTUE</sub>         | Total Unadjusted Error                                                              | V <sub>VIN</sub> > 4.5V (Note 8)                                                                                                                                                                                                        | • |                               | 0.5<br>2   | %<br>%         |
| t <sub>CONVERT</sub>       | Update Rate                                                                         | (Note 6)                                                                                                                                                                                                                                |   | 90                            |            | ms             |
| Output Curren              |                                                                                     | 1.                                                                                                                                                                                                                                      |   |                               |            |                |
| N                          | Resolution                                                                          | (Note 5)                                                                                                                                                                                                                                |   | 10                            |            | Bits           |
| V <sub>IOUTSTP</sub>       | LSB Step Size                                                                       | $ \begin{array}{l} 0V \leq  V_{ISENSE}^+ - V_{ISENSE}^-  < 16mV \\ 16mV \leq  V_{ISENSE}^+ - V_{ISENSE}^-  < 32mV \\ 32mV \leq  V_{ISENSE}^+ - V_{ISENSE}^-  < 64mV \\ 64mV \leq  V_{ISENSE}^+ - V_{ISENSE}^-  < 100mV \\ \end{array} $ |   | 15.63<br>31.25<br>62.5<br>125 |            | μV<br>μV<br>μV |
| I <sub>F/S</sub>           | Full-Scale Input Current                                                            | (Note 7) DCR or $R_{ISENSE} = 1m\Omega$                                                                                                                                                                                                 |   | ±100                          |            | А              |
| I <sub>OUT_TUE</sub>       | Total Unadjusted Error                                                              | 100mV > (V <sub>ISENSE</sub> <sup>+</sup> - V <sub>ISENSE</sub> <sup>-</sup> ) > 6mV (Note 8)                                                                                                                                           | • |                               | ±1.25      | %              |
| V <sub>OS</sub>            | Zero-Code Offset Voltage                                                            |                                                                                                                                                                                                                                         |   |                               | ±50        | μV             |
|                            | Update Rate                                                                         | (Note 6)                                                                                                                                                                                                                                |   | 90                            |            | ms             |

| SYMBOL                  | PARAMETER                                                                                                               | CONDITION                                                                                                                                                                                                                                                                                                                          |   | MIN       | TYP                  | MAX                | UNITS          |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------|----------------------|--------------------|----------------|
| Input Currer            | nt Readback                                                                                                             |                                                                                                                                                                                                                                                                                                                                    |   |           |                      |                    |                |
| N                       | Resolution                                                                                                              | (Note 5)                                                                                                                                                                                                                                                                                                                           |   |           | 10                   |                    | Bits           |
| V <sub>IINSTP</sub>     | LSB Step Size Full-Scale Range = 16mV<br>LSB Step Size Full-Scale Range = 32mV<br>LSB Step Size Full-Scale Range = 64mV |                                                                                                                                                                                                                                                                                                                                    |   |           | 15.26<br>30.52<br>61 |                    | μV<br>μV<br>μV |
| I <sub>IN_TUE</sub>     | Total Unadjusted Error                                                                                                  | $\begin{array}{l} \text{Gain} = 8,  2.5 \text{mV} \leq  V_{IIN}^+ - V_{IIN}^-  \leq 5 \text{mV}   (\text{Note 8}) \\ \text{Gain} = 4,  4 \text{mV} \leq  V_{IIN}^+ - V_{IIN}^-  \leq 20 \text{mV}   (\text{Note 8}) \\ \text{Gain} = 2,  6 \text{mV} \leq  V_{IIN}^+ - V_{IIN}^-  \leq 50 \text{mV}   (\text{Note 8}) \end{array}$ |   |           |                      | ±2<br>±1.3<br>±1.2 | %<br>%<br>%    |
| $\overline{V_{0S}}$     | Zero-Code Offset Voltage                                                                                                |                                                                                                                                                                                                                                                                                                                                    |   |           |                      | ±50                | μV             |
| t <sub>CONVERT</sub>    | Update Rate                                                                                                             | (Note 6)                                                                                                                                                                                                                                                                                                                           |   |           | 90                   |                    | ms             |
| Supply Curr             | ent Readback                                                                                                            |                                                                                                                                                                                                                                                                                                                                    |   |           |                      |                    |                |
| N                       | Resolution                                                                                                              | (Note 5)                                                                                                                                                                                                                                                                                                                           |   |           | 10                   |                    | Bits           |
| V <sub>ICHIPSTP</sub>   | LSB Step Size Full-Scale Range = 256mV                                                                                  |                                                                                                                                                                                                                                                                                                                                    |   |           | 244                  |                    | μV             |
| I <sub>CHIPTUE</sub>    | Total Unadjusted Error                                                                                                  | $ 20mV \le  V_{IIN}^+ - V_{IN}  \le 150mV \text{ (Note 19)}$                                                                                                                                                                                                                                                                       | • |           |                      | ±3                 | %              |
| t <sub>CONVERT</sub>    | Update Rate                                                                                                             | (Note 6)                                                                                                                                                                                                                                                                                                                           |   |           | 90                   |                    | ms             |
| Temperature             | e Readback (T0, T1)                                                                                                     |                                                                                                                                                                                                                                                                                                                                    |   |           |                      |                    |                |
| T <sub>RES_T</sub>      | Resolution                                                                                                              |                                                                                                                                                                                                                                                                                                                                    |   |           | 0.25                 |                    | °C             |
| T0_TUE                  | External Temperature Total<br>Unadjusted Readback Error                                                                 | TSNS0, TSNS1 ≤ 1.85V (Note 8)  MFR_PWM_MODE_[5] = 0  MFR_PWM_MODE_[5] = 1 (Note 14)                                                                                                                                                                                                                                                | • | -3<br>-10 |                      | 3<br>10            | °C<br>°C       |
| T1_TUE                  | Internal TSNS TUE                                                                                                       | V <sub>RUN0,1</sub> = 0.0, f <sub>SYNC</sub> = 0kHz (Note 8)                                                                                                                                                                                                                                                                       |   |           | ±1                   |                    | °C             |
| t <sub>CONVERT</sub>    | Update Rate                                                                                                             | (Note 6)                                                                                                                                                                                                                                                                                                                           |   |           | 100                  |                    | ms             |
| INTV <sub>CC</sub> Regi | ulator/EXTV <sub>CC</sub>                                                                                               |                                                                                                                                                                                                                                                                                                                                    |   |           |                      |                    |                |
| V <sub>INTVCC</sub>     | Internal V <sub>CC</sub> Voltage No Load                                                                                | 6V ≤ V <sub>IN</sub> ≤ 20V                                                                                                                                                                                                                                                                                                         | • | 5.25      | 5.5                  | 5.75               | V              |
| V <sub>LDO_INT</sub>    | INTV <sub>CC</sub> Load Regulation                                                                                      | $I_{CC}$ = 0mA to 20mA, 6V $\leq$ $V_{IN} \leq$ 20V                                                                                                                                                                                                                                                                                |   |           | 0.5                  | ±2                 | %              |
| V <sub>EXTVCC</sub>     | EXTV <sub>CC</sub> Switchover Voltage                                                                                   | $V_{IN} \ge 7V$ , EXTV <sub>CC</sub> Rising                                                                                                                                                                                                                                                                                        | • | 4.5       | 4.7                  | 4.9                | V              |
| V <sub>LDO_HYS</sub>    | EXTV <sub>CC</sub> Hysteresis                                                                                           |                                                                                                                                                                                                                                                                                                                                    |   |           | 290                  |                    | mV             |
| V <sub>LDO_EXT</sub>    | EXTV <sub>CC</sub> Voltage Drop                                                                                         | I <sub>CC</sub> = 20mA, V <sub>EXTVCC</sub> = 5.5V                                                                                                                                                                                                                                                                                 |   |           | 50                   | 100                | mV             |
| V <sub>IN_THR</sub>     | V <sub>IN</sub> Threshold to Enable EXTV <sub>CC</sub><br>Switchover                                                    | V <sub>IN</sub> Rising                                                                                                                                                                                                                                                                                                             |   |           |                      | 7.4                | V              |
| V <sub>IN_HYS</sub>     | V <sub>IN</sub> Hysteresis to Disable EXTV <sub>CC</sub><br>Switchover                                                  | V <sub>IN</sub> Rising – V <sub>IN</sub> Falling                                                                                                                                                                                                                                                                                   |   |           | 600                  |                    | mV             |
| V <sub>DD33</sub> Regul | lator                                                                                                                   |                                                                                                                                                                                                                                                                                                                                    |   |           |                      |                    |                |
| $V_{DD33}$              | Internal V <sub>DD33</sub> Voltage                                                                                      | 4.5V < V <sub>INTVCC</sub> or 4.8V < V <sub>EXTVCC</sub>                                                                                                                                                                                                                                                                           |   | 3.2       | 3.3                  | 3.4                | V              |
| I <sub>LIM</sub>        | V <sub>DD33</sub> Current Limit                                                                                         | $V_{DD33} = GND, V_{IN} = INTV_{CC} = 4.5V$                                                                                                                                                                                                                                                                                        |   |           | 100                  |                    | mA             |
| $V_{DD33\_OV}$          | V <sub>DD33</sub> Overvoltage Threshold                                                                                 |                                                                                                                                                                                                                                                                                                                                    |   |           | 3.5                  |                    | V              |
| V <sub>DD33_UV</sub>    | V <sub>DD33</sub> Undervoltage Threshold                                                                                |                                                                                                                                                                                                                                                                                                                                    |   |           | 3.1                  |                    | V              |
| V <sub>DD25</sub> Regul | lator                                                                                                                   |                                                                                                                                                                                                                                                                                                                                    |   |           |                      |                    |                |
| $V_{DD25}$              | Internal V <sub>DD25</sub> Voltage                                                                                      |                                                                                                                                                                                                                                                                                                                                    |   |           | 2.5                  |                    | V              |
| I <sub>LIM</sub>        | V <sub>DD25</sub> Current Limit                                                                                         | $V_{DD25} = GND, V_{IN} = INTV_{CC} = 4.5V$                                                                                                                                                                                                                                                                                        |   |           | 80                   |                    | mA             |
|                         |                                                                                                                         |                                                                                                                                                                                                                                                                                                                                    |   |           |                      |                    |                |

| SYMBOL                  | PARAMETER                                                                                     | CONDITION                                                                                                                               |   | MIN    | TYP                             | MAX  | UNITS                           |
|-------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---|--------|---------------------------------|------|---------------------------------|
| Oscillator an           | d Phase-Locked Loop                                                                           |                                                                                                                                         |   |        |                                 |      |                                 |
| f <sub>RANGE</sub>      | PLL SYNC Range                                                                                | Syncronized with Falling Edge of SYNC                                                                                                   | • | 200    |                                 | 1000 | kHz                             |
| f <sub>OSC</sub>        | Oscillator Frequency Accuracy                                                                 | Frequency Switch = 250kHz to 1000kHz                                                                                                    | • |        |                                 | ±7.5 | %                               |
| V <sub>TH(SYNC)</sub>   | SYNC Input Threshold                                                                          | V <sub>SYNC</sub> Falling<br>V <sub>SYNC</sub> Rising                                                                                   |   |        | 1<br>1.5                        |      | V                               |
| V <sub>OL(SYNC)</sub>   | SYNC Low Output Voltage                                                                       | I <sub>LOAD</sub> = 3mA                                                                                                                 |   |        | 0.2                             | 0.4  | V                               |
| I <sub>LEAK(SYNC)</sub> | SYNC Leakage Current in Slave Mode                                                            | $0V \le V_{PIN} \le 3.6V$                                                                                                               |   |        |                                 | ±5   | μA                              |
| θSYNC-θ0                | SYNC to Ch0 Phase Relationship<br>Based on the Falling Edge of Sync<br>and Rising Edge of TG0 | MFR_PWM_CONFIG[2:0] = 0,2,3<br>MFR_PWM_CONFIG[2:0] = 5<br>MFR_PWM_CONFIG[2:0] = 1<br>MFR_PWM_CONFIG[2:0] = 4,6                          |   |        | 0<br>60<br>90<br>120            |      | Deg<br>Deg<br>Deg<br>Deg        |
| θSYNC-θ1                | SYNC to Ch1 Phase Relationship<br>Based on the Falling Edge of Sync<br>and Rising Edge of TG1 | MFR_PWM_CONFIG[2:0] = 3<br>MFR_PWM_CONFIG[2:0] = 0<br>MFR_PWM_CONFIG[2:0] = 2,4,5<br>MFR_PWM_CONFIG[2:0] = 1<br>MFR_PWM_CONFIG[2:0] = 6 |   |        | 120<br>180<br>240<br>270<br>300 |      | Deg<br>Deg<br>Deg<br>Deg<br>Deg |
| EEPROM Cha              | nracteristics                                                                                 |                                                                                                                                         |   |        |                                 |      |                                 |
| Endurance               | (Note 12)                                                                                     | 0°C < T <sub>J</sub> < 85°C EEPROM Write Operations                                                                                     | • | 10,000 |                                 |      | Cycles                          |
| Retention               | (Note 12)                                                                                     | T <sub>J</sub> < 125°C                                                                                                                  | • | 10     |                                 |      | Years                           |
| Mass_Write              | Mass Write Operation Time                                                                     | STORE_USER_ALL, 0°C < T <sub>J</sub> < 85°C<br>During EEPROM Write Operation                                                            | • |        | 440                             | 4100 | ms                              |
| Leakage Cur             | rent SDA, SCL, ALERT, RUN                                                                     |                                                                                                                                         |   |        |                                 |      |                                 |
| I <sub>OL</sub>         | Input Leakage Current                                                                         | $OV \le V_{PIN} \le 5.5V$                                                                                                               | • |        |                                 | ±5   | μА                              |
| Leakage Cur             | rent FAULT <i>n</i> , PGOOD <i>n</i>                                                          |                                                                                                                                         |   |        |                                 |      |                                 |
| $I_{GL}$                | Input Leakage Current                                                                         | $OV \le V_{PIN} \le 3.6V$                                                                                                               | • |        |                                 | ±2   | μА                              |
| Digital Input           | S SCL, SDA, RUN <i>n</i> , FAULT <i>n</i>                                                     |                                                                                                                                         |   |        |                                 |      |                                 |
| $V_{IH}$                | Input High Threshold Voltage                                                                  |                                                                                                                                         | • |        |                                 | 1.35 | V                               |
| $V_{IL}$                | Input Low Threshold Voltage                                                                   |                                                                                                                                         | • | 0.8    |                                 |      | V                               |
| V <sub>HYST</sub>       | Input Hysteresis                                                                              | SCL, SDA                                                                                                                                |   |        | 0.08                            |      | V                               |
| C <sub>PIN</sub>        | Input Capacitance                                                                             |                                                                                                                                         |   |        |                                 | 10   | pF                              |
| <b>Digital Input</b>    | WP                                                                                            |                                                                                                                                         |   |        |                                 |      |                                 |
| I <sub>PUWP</sub>       | Input Pull-Up Current                                                                         | WP                                                                                                                                      |   |        | 10                              |      | μΑ                              |
| Open-Drain (            | Outputs SCL, SDA, FAULT <i>n</i> , ALERT, RU                                                  | N <i>n</i> , Share_Clk, Pg00D <i>n</i>                                                                                                  |   |        |                                 |      |                                 |
| $V_{OL}$                | Output Low Voltage                                                                            | I <sub>SINK</sub> = 3mA                                                                                                                 |   |        |                                 | 0.4  | V                               |
| Digital Inputs          | s SHARE_CLK, WP                                                                               |                                                                                                                                         |   |        |                                 |      |                                 |
| V <sub>IH</sub>         | Input High Threshold Voltage                                                                  |                                                                                                                                         | • |        | 1.5                             | 1.8  | V                               |
| V <sub>IL</sub>         | Input Low Threshold Voltage                                                                   |                                                                                                                                         | • | 0.6    | 1                               |      | V                               |
| Digital Filter          | ing of FAULT <i>n</i>                                                                         |                                                                                                                                         |   |        |                                 |      |                                 |
| I <sub>FLTG</sub>       | Input Digital Filtering FAULT n                                                               |                                                                                                                                         |   |        | 3                               |      | μs                              |
| _                       |                                                                                               |                                                                                                                                         |   |        |                                 |      |                                 |

| SYMBOL                   | PARAMETER                                                                                      | CONDITION                                |   | MIN      | TYP       | MAX   | UNITS    |
|--------------------------|------------------------------------------------------------------------------------------------|------------------------------------------|---|----------|-----------|-------|----------|
| Digital Filteri          | ng of PGOOD <i>n</i>                                                                           |                                          |   |          |           |       |          |
| I <sub>FLTG</sub>        | Output Digital Filtering PGOOD <i>n</i>                                                        |                                          |   |          | 60        |       | μs       |
| Digital Filteri          | ng of RUN <i>n</i>                                                                             |                                          |   |          |           |       |          |
| I <sub>FLTG</sub>        | Input Digital Filtering RUN                                                                    |                                          |   |          | 10        |       | μs       |
| PMBus Interfa            | ace Timing Characteristics                                                                     |                                          |   |          |           |       |          |
| f <sub>SCL</sub>         | Serial Bus Operating Frequency                                                                 |                                          | • | 10       |           | 400   | kHz      |
| t <sub>BUF</sub>         | Bus Free Time Between Stop and<br>Start                                                        |                                          | • | 1.3      |           |       | μs       |
| t <sub>HD(STA)</sub>     | Hold Time After Repeated Start<br>Condition After This Period, the First<br>Clock is Generated |                                          | • | 0.6      |           |       | μs       |
| t <sub>SU(STA)</sub>     | Repeated Start Condition Setup Time                                                            |                                          | • | 0.6      |           | 10000 | μs       |
| t <sub>SU(ST0)</sub>     | Stop Condition Setup Time                                                                      |                                          | • | 0.6      |           |       | μs       |
| t <sub>HD(DAT)</sub>     | Data Hold Time<br>Receiving Data<br>Transmitting Data                                          |                                          | • | 0<br>0.3 |           | 0.9   | μs<br>μs |
| t <sub>SU(DAT)</sub>     | Data Setup Time<br>Receiving Data                                                              |                                          |   | 0.1      |           |       | μs       |
| t <sub>TIMEOUT_SMB</sub> | Stuck PMBus Timer Non-Block Reads<br>Stuck PMBus Timer Block Reads                             | Measured from the Last PMBus Start Event |   |          | 32<br>255 |       | ms       |
| $t_{LOW}$                | Serial Clock Low Period                                                                        |                                          | • | 1.3      |           | 10000 | μs       |
| t <sub>HIGH</sub>        | Serial Clock High Period                                                                       |                                          | • | 0.6      |           |       | μs       |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC7132 is tested under pulsed load conditions such that  $T_J \approx T_A$ . The LTC7132E is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the -40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC7132I is guaranteed over the full -40°C to 125°C operating junction temperature range.  $T_J$  is calculated from the ambient temperature  $T_A$  and power dissipation  $P_D$  according to the following formula:

$$T_{.I} = T_A + (P_D \bullet \theta_{.IA})$$

The maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors.

**Note 3:** All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified

**Note 4:** Rise and fall times are measured using 10% and 90% levels. Delay times are measured using 50% levels.  $C_{LOAD}$  = 3500pF is guaranteed by design.

**Note 5:** The data format in PMBus is 5 bits exponent (signed) and 11 bits mantissa (signed). This limits the output resolution to 10 bits though the internal ADC is 16 bits and the calculations use 32-bit words.

**Note 6:** The data conversion is done by default in round robin fashion. All inputs signals are continuously converted for a typical latency of 90ms. Setting MFR\_ADC\_CONTRL value to be 0 to 12, LTC7132 can do fast data conversion with only 8ms to 10ms. See section PMBus Command for details.

**Note 7:** The IOUT\_CAL\_GAIN =  $1.0m\Omega$  and MFR\_IOUT\_TC = 0.0. Value as read from READ\_IOUT in Amperes.

**Note 8:** Part tested with PWM disabled. Evaluation in application demonstrates capability. TUE(%) = ADC Gain Error (%) +100 • (Zero code Offset + ADC Linearity Error)/Actual Value.

**Note 9:** All  $V_{OUT}$  commands assume the ADC is used to auto zero the output to achieve the stated accuracy. LTC7132 is tested in a feedback loop that servos  $V_{OUT}$  to a specified value.

#### **ELECTRICAL CHARACTERISTICS**

**Note 10:** The maximum programmable  $V_{OUT}$  voltage is 5.5V when the output voltage range is High and 2.75V when the output voltage range is Low.

Note 11: The maximum V<sub>IN</sub> voltage is 20V.

Note 12: EEPROM endurance and retention are guaranteed by design, characterization and correlation with statistical process controls. Data retention is production tested via a high temperature at wafer level. The minimum retention specification applies for devices whose EEPROM has been cycled less than the minimum endurance specification. The RESTORE\_USER\_ALL command (NVM read) is valid over the entire operating junction temperature range.

**Note 13:** MFR\_PWM\_MODE[1]=1 or 0 sets the output voltage range Low or High.

**Note 14:** MFR\_PWM\_MODE\_[5] = 0 or 1 sets the temperature measurement method through  $\Delta V_{BE}$ , or through  $2V_{BE}$ .

**Note 15:** MFR\_PWM\_MODE[2] = 1 or 0 sets device in ultralow DCR mode or typical DCR mode respectively. MFR\_PWM\_MODE[7]=1 or 0 sets device in high output current range or low current range. See "Output Current Sensing and Sub-Milliohm DCR Current Sensing" in Operation Section for details. Only  $V_{LIMIT}$  codes 1-9 are supported for DCR sensing.

Note 16: The LTC7132 quiescent current (IQ) equals the IQ of  $V_{IN}$  plus the IQ of EXTV<sub>CC</sub>.

**Note 17:** The LTC7132 includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 18:** Write operations above  $T_J = 85^{\circ}\text{C}$  or below 0°C are possible although the Electrical Characteristics are not guaranteed and the EEPROM will be degraded. Read operations performed at temperatures below 125°C will not degrade the EEPROM. Writing to the EEPROM above 85°C will result in a degradation of retention characteristics.

**Note 19:** Properly adjust the input current sensing resistor  $R_{VIN}$  to set the sensing voltage within the maximum voltage of 150mV.



Figure 1. Programmable R<sub>TH</sub>

 $T_A = 25^{\circ}C$ ,  $V_{IN} = 12V$ ,  $L = 0.3\mu H$ , DCR = 0.29m $\Omega$ , EXTV<sub>CC</sub> = 0V unless otherwise noted.

















 $T_A = 25$ °C,  $V_{IN} = 12V$ ,  $L = 0.3 \mu H$ , DCR =  $0.29 m \Omega$ , EXTV<sub>CC</sub> = 0V unless otherwise noted.











V<sub>OUT</sub> = 1V f<sub>SW</sub> = 425kHz 0A TO 20A LOAD STEP

Dynamic Current Sharing During a Load Transient in a 2-Phase System



V<sub>OUT</sub> = 1V f<sub>SW</sub> = 425kHz 0A TO 20A LOAD STEP

Dynamic Current Sharing During a Load Transient in a 4-Phase System



Dynamic Current Sharing During a Load Transient in a 4-Phase System



 $V_{OUT}$  = 1V  $f_{SW}$  = 425kHz 0A TO 40A LOAD STEP

Current Limit During an Output Short Condition



DC Output Current Matching in a 2-Phase System



 $T_A = 25^{\circ}C$ ,  $V_{IN} = 12V$ ,  $L = 0.3 \mu H$ , DCR =  $0.29 m \Omega$ , EXTV<sub>CC</sub> = 0V unless otherwise noted.



















 $T_A = 25$ °C,  $V_{IN} = 12V$ ,  $L = 0.3\mu H$ , DCR = 0.29m $\Omega$ , EXTV<sub>CC</sub> = 0V unless otherwise noted.

















#### PIN FUNCTIONS

**V**sense0<sup>+</sup>/**V**sense1<sup>+</sup> (A9/F7): Positive Output Voltage Sense Inputs.

**V<sub>SENSEO</sub>**<sup>-</sup>/**V<sub>SENSE1</sub>**<sup>-</sup> **(A10/E7)**: Negative Output Voltage Sense Inputs.

 $I_{TH0}/I_{TH1}$  (A7/E5): Current Control Threshold and Error Amplifier Compensation Nodes. Each associated channel's current comparator tripping threshold increases with its  $I_{TH}$  voltage.

I<sub>THR0</sub>/I<sub>THR1</sub> (B7/E6): Loop Compensation Nodes.

**I**SENSEO<sup>+</sup>/**I**SENSE1<sup>+</sup> (**B6/A8**): Current sense comparator positive inputs, normally connected to DCR sensing networks or current sensing resistors.

I<sub>SENSEO</sub> /I<sub>SENSE1</sub> (A6/B8): Current sense comparator negative inputs, normally connected to outputs.

**SYNC (A4):** External Clock Synchronization Input and Open-Drain Output Pin. If an external clock is present at this pin, the switching frequency will be synchronized to the external clock. If clock master mode is enabled, this pin will pull low at the switching frequency with a 500ns pulse to ground. A resistor pull-up to 3.3V is required in the application if the LTC7132 is the master.

**SCL (B3):** Serial Bus Clock Input. Open-drain output can hold the output low if clock stretching is enabled. A pull-up resistor to 3.3V is required in the application.

**SDA (A3):** Serial Bus Data Input and Output. A pull-up resistor to 3.3V is required in the application.

**ALERT** (A2): Open-Drain Digital Output. Connect the SMBALERT signal to this pin. A pull-up resistor to 3.3V is required in the application.

**FAULTO/FAULT1 (A1/B1):** Digital Programmable FAULT Inputs and Outputs. Open-drain output. A pull-up resistor to 3.3V is required in the application.

**RUNO/RUN1 (C1/C2):** Enable Run Input and Output. Logic high on these pins enables the controller. An open-drain output holds the pin low until the LTC7132 is out of reset. A pull-up resistor to 3.3V is required in the application.

**ASELO/ASEL1 (D1/E1):** Serial Bus Address Select Inputs. Connect optional  $\pm 1\%$  resistor dividers between  $V_{DD25}$  and SGND to these pins to select the serial bus interface address. Refer to the Applications Information section for more details. Minimize capacitance when the pin is open to assure accurate detection of the pin state.

 $V_{OUTO\_CFG}/V_{OUT1\_CFG}$  (D2/F1): Output Voltage Select Pins. Connect optional  $\pm 1\%$  resistor divider between  $V_{DD25}$  VOUT\_CFG and SGND in order to select output voltage for each channel. If the pin is left open, the IC will use the value programmed in EEPROM. Refer to the Applications Information section for more details. Minimize capacitance when the pin is open to assure accurate detection of the pin state.

**FREQ\_CFG (E2):** Frequency Select Pin. Connect optional  $\pm 1\%$  resistor divider between  $V_{DD25}$  and FREQ\_CFG SGND in order to select PWM switching frequency. Refer to the Applications Information section for more details. Minimize capacitance when the pin is open to assure accurate detection of the pin state.

**PHASE\_CFG (F2):** Phase Select Pin. Connect  $\pm 1\%$  resistor divider between V<sub>DD25</sub> PHASE\_CFG SGND to this pin to configure the phase of each PWM channel relative to SYNC. If the pin is left open, the IC will use the value programmed in the NVM. Refer to the Applications Information section for more details. Minimize capacitance when the pin is open to assure accurate detection of the pin state.

 $V_{DD25}$  (F3): Internally Generated 2.5V Power Supply Output Pin. Bypass this pin to SGND with a low ESR 1 $\mu$ F capacitor. Do not load this pin with external current except for the  $\pm 1\%$  resistor dividers required for the configuration pins.

WP (E4): Write Protect Pin Active High. An internal  $10\mu$ A current source pulls the pin to  $V_{DD33}$ . If WP is high, the PMBus writes are restricted.

**SHARE\_CLK (E3):** Share Clock, Bidirectional Open-Drain Clock Sharing Pin. Nominally 100kHz. Used to synchronize the timing between multiple LTC7132s. Tie all SHARE\_CLK pins together. All LTC7132s will synchronize to the fastest clock. A pull-up resistor to 3.3V is required.

#### PIN FUNCTIONS

**V**<sub>DD33</sub> **(F4):** Internally Generated 3.3V Power Supply Output Pin. Bypass this pin to SGND with a low ESR 1μF capacitor. Do not load this pin with external current except for the pull-up resistors required for FAULT *n*, SHARE\_CLK, SYNC and possibly RUN *n*, SDA and SCL, PGOOD *n*.

**INTV**<sub>CC</sub> **(E10)**: Internal Regulator 5.5V Output. The control circuits are powered from this voltage. Decouple this pin to PGND with a minimum of  $4.7\mu\text{F}$  low ESR tantalum or ceramic capacitor. This regulator is mainly designed for internal circuits, not to be used as supply for the other ICs.

**EXTV**<sub>CC</sub> (**D9**): External Power Input to an Internal Switch Connected to INTV<sub>CC</sub>. This switch closes and supplies the IC power, bypassing the internal regulator whenever EXTV<sub>CC</sub> is higher than 4.7V and V<sub>IN</sub> is higher than 7V. EXTV<sub>CC</sub> also powers up V<sub>DD33</sub> when EXTV<sub>CC</sub> is higher than 4.7V and INTV<sub>CC</sub> is lower than 3.8V. Do not exceed 6V on this pin. Decouple this pin to PGND with a minimum of 4.7 $\mu$ F low ESR tantalum or ceramic capacitor. If the EXTV<sub>CC</sub> pin is not used to power INTV<sub>CC</sub>, the EXTV<sub>CC</sub> pin must be tied to GND. The EXTV<sub>CC</sub> pin may be connected to a higher voltage than the V<sub>IN</sub> pin.

 $\text{SV}_{\text{IN}}$  (D8): Signal  $V_{\text{IN}}.$  This pin is the input voltage to power the internal 5.5V INTV<sub>CC</sub> LDO. Tie this pin to  $V_{\text{IN}}$  with a 2.2 $\Omega$  resistor in series between  $V_{\text{IN}}$  and SV<sub>IN</sub>. Decouple this pin to PGND with a ceramic capacitor (1µF to 10µF typical).

**BOOSTO/BOOST1(C9/F10):** Boosted Floating Driver Supplies. The (+) terminal of the booststrap capacitors connect to these pins. These pins swing from a diode voltage drop below  $INTV_{CC}$  up to  $V_{IN} + INTV_{CC}$ .

SW0/SW1 (C10, N6, N7, N8, N9, N10, P6, P7, P8, P9, P10/F9, N1, N2, N3, N4, N5, P1, P2, P3, P4, P5): Switch Node Connections to the Output Inductors. Voltage swings at the pins are from a diode (internal body diode) voltage drop below ground to  $V_{IN}$ .

TSNS0/TSNS1 (A5/B5): External Diode Temperature Sense. Connect to the anode of a diode connected PNP transistor and star-connect the cathode to GND (Pin 49) in order to sense remote temperature. A bypass capacitor between the anode and cathode must be located in close proximity to the transistor. If external temperature sense elements are not installed, short pin to ground and set the UT\_FAULT\_LIMIT to -275°C and the UT\_FAULT\_RESPONSE to ignore.

 $I_{IN}^+$  (B10): Positive Current Sense Comparator Input. If the input current sense amplifier is not used, this pin must be shorted to the  $I_{IN}^-$  and  $V_{IN}$  pins.

 $I_{IN}^-$  (B9): Negative Current Sense Comparator Input. If the input current sense amplifier is not used, this pin must be shorted to the  $I_{IN}^+$  and  $V_{IN}$  pins.

**PGOODO/PGOOD1 (C8/F8):** Power Good Indicator Outputs. Open-drain logic output that is pulled to ground when the output exceeds the UV and OV regulation window. The output is deglitched by an internal 60µs filter. A pull-up resistor to 3.3V is required in the application.

**SGND (C3, C4, C5, C6, C7, D3, D4, D5, D6, D7):** Internal Signal Ground. All small-signal and compensation components should connect to this ground, which in turn connects to PGND at a single point.

 $PV_{INO}/PV_{IN1}$  (G6, G7, G8, G9, G10, H6, H7, J6, J7, K6, K7, L6, L7, M6, M7/H1, H2, J1, J2, K1, K2, L1, L2, M1, M2): Main Input Supply. These pins connect directly to the drain of the internal high side power MOSFETs. Decouple these pins to PGND with the input capacitance  $C_{IN}$ .

PGND (Pins D10, G1, G2, G3, G4, G5, H3, H4, H5, H8, H9, H10, J3, J4, J5, J8, J9, J10, K3, K4, K5, K8, K9, K10, L3, L4, L5, L8, L9, L10, M3, M4, M5, M8, M9, M10): Power Ground.

## **BLOCK DIAGRAM** (UK PACKAGE)



#### **OVERVIEW**

The LTC7132 is a dual channel/dual phase, constant-frequency, analog peak current mode controller for DC/DC step-down applications with a digital interface. The LTC7132 digital interface is compatible with PMBus which supports bus speeds of up to 400kHz. A Typical Application circuit is shown on the first page of this data sheet.

Major features include:

- Sub-Milliohm DCR Sensing
- Dedicated Power Good Indicators
- Direct Input and Chip Current Sensing
- Programmable Loop Compensation Parameters
- T<sub>INIT</sub> Start-Up Time: 35ms
- PWM Synchronization Circuit, (See Frequency and Phasing Section for Details)
- MFR\_ADC\_CONTROL for Fast ADC Sampling of One Parameter (as Fast as 8ms) (See PMBus Command for Details)
- Fully Differential Output Sensing for Both Channels;
   VOUTO/1 Both Programmable Up to 5.5V
- Power-Up and Program EEPROM with EXTV<sub>CC</sub>
- Input Voltage Up to 20V
- Dual Diode Temperature Sensing
- SYNC Contention Circuit (Refer to Frequency and Phase Section for Details)
- Fault Logging
- Programmable Output Voltage
- Programmable Input Voltage On and Off Threshold Voltage
- Programmable Current Limit
- Programmable Switching Frequency
- Programmable OV and UV Threshold voltage
- Programmable ON and Off Delay Times
- Programmable Output Rise/Fall Times

- Phase-Locked Loop for Synchronous PolyPhase Operation (2, 3, 4 or 6 Phases).
- Integrated Gate Drivers
- Nonvolatile Configuration Memory with ECC
- Optional External Configuration Resistors for Key Operating Parameters
- Optional Timebase Interconnect for Synchronization Between Multiple Controllers
- WP Pin to Protect Internal Configuration
- Stand Along Operation After User Factory Configuration
- PMBus, Version 1.2, 400kHz Compliant Interface

The PMBus interface provides access to important power management data during system operation including:

- Internal Controller Temperature
- External System Temperature via Optional Diode Sense Elements
- Average Output Current
- Average Output Voltage
- Average Input Voltage
- Average Input Current
- Average Chip Input Current from V<sub>IN</sub>
- Configurable, Latched and Unlatched Individual Fault and Warning Status

Individual channels are accessed through the PMBus using the PAGE command, i.e., PAGE 0 or 1.

Fault reporting and shutdown behavior are fully configurable. Two individual FAULTO, FAULT1 outputs are provided, both of which can be masked independently. Three dedicated pins for ALERT, PGOODO/1 functions are provided. The shutdown operation also allows all faults to be individually masked and can be operated in either unlatched (hiccup) or latched modes.

Individual status commands enable fault reporting over the serial bus to identify the specific fault event. Fault or warning detection includes the following:

Output Undervoltage/Overvoltage

- Input Undervoltage/Overvoltage
- Input and Output Overcurrent
- Internal Overtemperature
- External Overtemperature
- Communication, Memory or Logic (CML) Fault

#### MAIN CONTROL LOOP

The LTC7132 is a constant-frequency, current mode stepdown controller containing two channels operating with user-defined relative phasing. During normal operation the top MOSFET is turned on when the clock for that channel sets the RS latch, and turned off when the main current comparator, I<sub>CMP</sub>, resets the RS latch. The peak inductor current at which ICMP resets the RS latch is controlled by the voltage on the I<sub>TH</sub> pin which is the output of each error amplifier, EA. The EA negative terminal is equal to the differential voltage between V<sub>SENSE</sub>+ and V<sub>SENSE</sub> divided by 5.5 (or 2.75 if MFR\_PWM\_MODE[1] = 1). The positive terminal of the EA is connected to the output of a 12-bit DAC with values ranging from 0V to 1.024V. The output voltage, through feedback of the EA. will be regulated to 5.5 times the DAC output (or 2.75 times). The DAC value is calculated by the part to synthesize the user's desired output voltage. The output voltage is programmed by the user either with the resistor configuration pins detailed in Table 3 or by the PMBus V<sub>OUT</sub> command (either from EEPROM or by PMBus command). Refer to the PMBus command section of the data sheet or the PMBus specification for more details. The PMBus VOUT\_COMMAND can be executed at any time while the device is running. This command will typically have a latency less than 10ms. The user is encouraged to refer to the PMBus Power System Management Protocol Specification to understand how to program the LTC7132.

Continuing the basic operation description, the current-mode controller will turn off the top gate when the peak current is reached. If the load current increases, sense voltage will slightly droop with respect to the DAC reference. This causes the  $I_{TH}$  voltage to increase until the average inductor current matches the new load current. After the top MOSFET has turned off, the bottom MOSFET

is turned on. In continuous conduction mode, the bottom MOSFET stays on until the end of the switching cycle.

#### **EEPROM**

The LTC7132 contains internal EEPROM (nonvolatile memory) with error correction coding (ECC) to store user configuration settings and fault log information. EEPROM endurance retention and mass write operation time are specified in the Electrical Characteristics and Absolute Maximum Ratings sections. Write operations above  $T_{i,j}$  = 85°C are possible although the Electrical Characteristics are not guaranteed and the EEPROM will be degraded. Read operations performed at temperatures between -40°C and 125°C will not degrade the EEPROM. Writing to the EEPROM above 85°C will result in a degradation of retention characteristics. The fault logging function, which is useful in debugging system problems that may occur at high temperatures, only writes to fault log EEPROM locations. If occasional writes to these registers occur above 85°C, the slight degradation in the data retention characteristics of the fault log will not take away from the usefulness of the function.

It is recommended that the EEPROM not be written when the die temperature is greater than 85°C. If the die temperature exceeds 130°C, the LTC7132 will disable all EEPROM write operations. All EEPROM write operations will be re-enabled when the die temperature drops below 125°C. (The controller will also disable all the switching when the die temperature exceeds the internal overtemperature fault limit 160°C with a 10°C hysteresis)

The degradation in EEPROM retention for temperatures >125°C can be approximated by calculating the dimensionless acceleration factor using the following equation:

$$AF = e^{\left[\left(\frac{Ea}{k}\right) \cdot \left(\frac{1}{T_{USE} + 273} - \frac{1}{T_{STRESS} + 273}\right)\right]}$$

where:

AF = acceleration factor

Ea = activation energy = 1.4eV

 $K = 8.617 \cdot 10^{-5} \text{ eV/}^{\circ} \text{K}$ 

T<sub>USE</sub> = 125°C specified junction temperature

 $T_{STRESS}$  = actual junction temperature in °C

Example: Calculate the effect on retention when operating at a junction temperature of 135°C for 10 hours.

 $T_{STRESS} = 130$ °C  $T_{USE} = 125$ °C,  $AF = e^{([(1.4/8.617 \cdot 10^{-5}) \cdot (1/398 - 1/403)])} = 16.6$ 

The equivalent operating time at  $125^{\circ}C = 16.6$  hours.

Thus the overall retention of the EEPROM was degraded by 16.6 hours as a result of operating at a junction temperature of 130°C for 10 hours. The effect of the overstress is negligible when compared to the overall EEPROM retention rating of 87,600 hours at a maximum junction temperature of 125°C.

The integrity of the entire onboard EEPROM is checked with a CRC calculation each time its data is to be read, such as after a power-on reset or execution of a RESTORE USER ALL command. If a CRC error occurs, the CML bit is set in the STATUS BYTE and STATUS WORD commands, the EEPROM CRC Error bit in the STATUS\_MFR\_SPECIFIC command is set, and the ALERT and RUN pins pulled low (PWM channels off). At that point the device will only respond at special address 0x7C, which is activated only after an invalid CRC has been detected. The chip will also respond at the global addresses 0x5A and 0x5B, but use of these addresses when attempting to recover from a CRC issue is not recommended. All power supply rails associated with either PWM channel of a device reporting an invalid CRC should remain disabled until the issue is resolved. See the Applications Information section or contact the factory for details on efficient in-system EEPROM programming, including bulk EEPROM Programming, which the LTC7132 also supports.

#### POWER-UP AND INITIALIZATION

The LTC7132 is designed to provide standalone supply sequencing and controlled turn-on and turn-off operation. It operates from a single input supply (4.5V to 20V) while three on-chip linear regulators generate internal 2.5V, 3.3V and 5.5V. If  $V_{IN}$  does not exceed 6V, and the EXTV<sub>CC</sub> pin is not driven by an external supply, the INTV<sub>CC</sub> and SV<sub>IN</sub> pins must be tied together. The controller configuration is initialized by an internal threshold based UVLO where SV<sub>IN</sub> must be approximately 4V and the 5.5V, 3.3V

and 2.5V linear regulators must be within approximately 20% of the regulated values. In addition to power supply, a PMBus RESTORE\_USER\_ALL or MFR\_RESET command can initialize the part too.

The EXTV<sub>CC</sub> pin is driven by an external regulator to improve efficiency of the circuit and minimize power loss on the LTC7132 when  $V_{IN}$  is high. The EXTV<sub>CC</sub> pin must exceed approximately 4.8V, and SV<sub>IN</sub> must exceed 7V before the INTV<sub>CC</sub> LDO operates from the EXTV<sub>CC</sub> pin. To minimize application power, the EXTV<sub>CC</sub> pin can be supplied by a switching regulator.

During initialization, the external configuration resistors are identified and/or contents of the NVM are read into the controller's commands. The RUN*n* and FAULT*n* and PGOOD*n* are held low. The LTC7132 will use the contents of Tables 12 to 15 to determine the resistor defined parameters. See the Resistor Configuration section for more details. The resistor configuration pins only control some of the preset values of the controller. The remaining values are programmed in NVM either at the factory or by the user.

If the configuration resistors are not inserted or if the ignore RCONFIG bit is asserted (bit 6 of the MFR\_CONFIG\_ALL configuration command), the LTC7132 will use only the contents of NVM to determine the DC/DC characteristics. The ASELO/1 value read at power-up or reset is always respected unless the pin is open. The ASELO/1 will set the MSB and the LSB from the detected threshold. See the Applications Information section for more details.

After the part has initialized, an additional comparator monitors  $SV_{IN}$ . The  $SVIN\_ON$  threshold must be exceeded before the output power sequencing can begin. After  $SV_{IN}$  is initially applied, the part will typically require 70ms to initialize and begin the  $TON\_DELAY$  timer. The readback of voltages and currents may require an additional 0ms to 90ms.

#### **SOFT-START**

The method of start-up sequencing described below is time based. The part must enter the run state prior to soft-start. The run pins are released by the LTC7132 after

the part is initialized and SV<sub>IN</sub> is greater than the SVIN\_ON threshold. If multiple LTC7132s are used in an application, they all hold their respective run pins low until all devices are initialized and SV<sub>IN</sub> exceeds the SVIN\_ON threshold for every device. The SHARE\_CLK pin assures all the devices connected to the signal use the same time base. The SHARE CLK pin is held low until the part has been initialized after V<sub>IN</sub> is applied. The LTC7132 can be set to turn-off (or remain off) if SHARE\_CLK is low (set bit 2 of MFR CHAN CONFIG to 1). This allows the user to assure synchronization across numerous ADI ICs even if the RUN pins cannot be connected together due to board constraints. In general, if the user cares about synchronization between chips it is best not only to connect all the respective RUN pins together but also to connect all the respective SHARE CLK pins together and pull up to V<sub>DD33</sub> with a 10k resistor. This assures all chips begin sequencing at the same time and use the same time base.

After the RUN pins release and prior to entering a constant output voltage regulation state, the LTC7132 performs a monotonic initial ramp or "soft-start". Soft-start is performed by actively regulating the load voltage while digitally ramping the target voltage from OV to the commanded voltage set-point. Once the LTC7132 is commanded to turn on (after power up and initialization), the controller waits for the user specified turn-on delay (TON\_DELAY) prior to initiating this output voltage ramp. The rise time of the voltage ramp can be programmed using the TON\_RISE command to minimize inrush currents associated with the start-up voltage ramp. The softstart feature is disabled by setting the value of TON RISE to any value less than 0.25ms. The LTC7132 PWM always uses discontinuous mode during the TON RISE operation. In discontinuous mode, the bottom gate is turned off as soon as reverse current is detected in the inductor. This will allow the regulator to start up into a pre-biased load. When the TON MAX FAULT LIMIT is reached, the part transitions to continuous mode, if so programmed. If TON MAX FAULT LIMIT is set to zero, there is no time limit and the part transitions to the desired conduction mode after TON\_RISE completes and V<sub>OLIT</sub> has exceeded the VOUT UV FAULT LIMIT and IOUT OC is not present. However setting TON MAX FAULT LIMIT to a value of 0 is not recommended.

#### TIME-BASED SEQUENCING

The default mode for sequencing the outputs on and off is time based. Each output is enabled after waiting TON DELAY amount of time following either a RUN pin going high, a PMBus command to turn on or the V<sub>IN</sub> rising above a pre-programmed voltage. Off sequencing is handled in a similar way. To assure proper sequencing, make sure all ICs connect the SHARE\_CLK pin together and RUN pins together. If the RUN pins cannot be connected together for some reasons, set bit 2 of MFR CHAN CONFIG to 1. This bit requires the SHARE CLK pin to be clocking before the power supply output can start. When the RUN pin is pulled low, the LTC7132 will hold the pin low for the MFR RESTART\_DELAY. The minimum MFR\_RESTART\_DELAY is TOFF DELAY + TOFF FALL + 136ms. This delay assures proper sequencing of all rails. The LTC7132 calculates this delay internally and will not process a shorter delay. However, a longer commanded MFR\_RESTART\_DELAY will be used by the part. The maximum allowed value is 65.52 seconds.

#### **VOLTAGE-BASED SEQUENCING**

The sequence can also be voltage based. As shown in Figure 3, The PGOODn pin is asserted when the UV threshold is exceeded for each output. It is possible to feed the PGOOD pin from one LTC7132 into the RUN pin of the next LTC7132 in the sequence, especially across multiple LTC7132s. The PGOODn has a 60 $\mu$ s filter. If the V<sub>OUT</sub> voltage bounces around the UV threshold for a long period of time it is possible for the PGOODn output to toggle more than once. To minimize this problem, set the TON\_RISE time under 100ms.

#### **Voltage-Based Sequencing by Cascading PGs Into RUN Pins**



Figure 3. Event (Voltage) Based Sequencing

If a fault in the string of rails is detected, only the faulted rail and downstream rails will fault off. The rails in the string of devices in front of the faulted rail will remain on unless commanded off.

#### SHUTDOWN

The LTC7132 supports two shutdown modes. The first mode is closed-loop shutdown response, with user defined turn-off delay (TOFF\_DELAY) and ramp down rate (TOFF\_FALL). The controller will maintain the mode of operation for TOFF\_FALL. The second mode is discontinuous conduction mode, the controller will not draw current from the load and the fall time will be set by the output capacitance and load current, instead of TOFF\_FALL.

The shutdown occurs in response to a fault condition or loss of SHARE\_CLK (if bit 2 of MFR\_CHAN\_ CONFIG is set to a 1) or  $SV_{IN}$  falling below the  $VIN\_OFF$  threshold or FAULT pulled low externally (if the MFR\_FAULT\_ RESPONSE is set to inhibit). Under these conditions the power stage is disabled in order to stop the transfer of energy to the load as quickly as possible. The shutdown state can be entered from the soft-start or active regulation states or through user intervention.

There are two ways to respond to faults; which are retry mode and latched off mode. In retry mode, the controller responds to a fault by shutting down and entering the inactive state for a programmable delay time (MFR RETRY DELAY). This delay minimizes the duty cycle associated with autonomous retries if the fault that causes the shutdown disappears once the output is disabled. The retry delay time is determined by the longer of the MFR RETRY DELAY command or the time required for the regulated output to decay below 12.5% of the programmed value. If multiple outputs are controlled by the same FAULTn pin, the decay time of the faulted output determines the retry delay. If the natural decay time of the output is too long, it is possible to remove the voltage requirement of the MFR RETRY DELAY command by asserting bit 0 of MFR CHAN CONFIG. Alternatively. latched off mode means the controller remains latchedoff following a fault and clearing requires user intervention such as toggling RUNn or commanding the part OFF then ON.

#### LIGHT-LOAD CURRENT OPERATION

The LTC7132 has two modes of operation: high efficiency discontinuous conduction mode or forced continuous conduction mode. Mode selection is done using the MFR\_PWM \_MODE command (discontinuous conduction is always the start-up mode, forced continuous is the default running mode).

If a controller is enabled for discontinuous operation, the inductor current is not allowed to reverse. The reverse current comparator's output, I<sub>REV</sub>, turns off the bottom gate of the external MOSFET just before the inductor current reaches zero, preventing it from reversing and going negative.

In forced continuous operation, the inductor current is allowed to reverse at light loads or under large transient conditions. The peak inductor current is determined solely by the voltage on the  $I_{TH}$  pin. In this mode, the efficiency at light loads is lower than in discontinuous mode operation. However, continuous mode exhibits lower output ripple and less interference with audio circuitry, but may result in reverse inductor current, which can cause the input supply to boost. The VIN\_OV\_FAULT\_LIMIT can detect this and turn off the offending channel. However, this fault is based on an ADC read and can take up to  $t_{CONVERT}$  to detect. If there is a concern about the input supply boosting, keep the part in discontinuous conduction mode.

If the part is set to discontinuous mode operation, as the inductor average current increases, the controller will automatically modify the operation from discontinuous mode to continuous mode.

#### **SWITCHING FREQUENCY AND PHASE**

The switching frequency of the PWM can be established with an internal oscillator or an external time base. The internal phase-locked loop (PLL) synchronizes PWM control to this timing reference with proper phase relation, whether the clock is provided internally or externally. The device can also be configured to provide the master clock to other ICs through PMBus command, NVM setting, or external configuration resistors as outlined in Table 4.

As clock master, the LTC7132 will drive its open-drain SYNC pin at the selected rate with a pulse width of 500ns.

An external pull-up resistor between SYNC and  $V_{DD33}$  is required in this case. Only one device connected to SYNC should be designated to drive the pin. But if multiple LTC7132s programmed as clock masters are wired to the same SYNC line with a pull-up resistor, just one of the devices is automatically elected to provide clocking, and the others disable their SYNC outputs.

The LTC7132 will automatically revert to an external SYNC input, disabling its own SYNC, as long as the external SYNC frequency is greater than 80% of the programmed SYNC frequency. The external SYNC input shall have a duty cycle between 20% and 80%.

Whether configured to drive SYNC or not, the LTC7132 can continue PWM operation using its own internal oscillator if an external clock signal is subsequently lost. The device can also be programmed to always require an external oscillator for PWM operation by setting bit 4 of MFR\_CONFIG\_ALL. The status of the SYNC driver circuit is indicated by bit 10 of MFR\_PADS.

The MFR\_PWM\_CONFIG command can be used to configure the phase of each channel. Desired phase can also be set from EEPROM or external configuration resistors as outlined in Table 5. Designated phase is the relationship between the falling edge of SYNC and the internal clock edge that sets the PWM latch to turn on the top power switch. Additional small propagation delays to the PWM control pins will also apply. Both channels must be off before the FREQUENCY\_SWITCH and MFR\_PWM\_CONFIG commands can be written to the LTC7132.

The phase relationships and frequency are independent of each other, providing numerous application options. Multiple LTC7132 ICs can be synchronized to realize a PolyPhase array. In this case the phases should be separated by 360/n degrees, where n is the number of phases driving the output voltage rail.

#### PWM LOOP COMPENSATION

The internal PWM loop compensation resistors  $R_{ITHn}$  of the LTC7132 can be adjusted using bit[4:0] of the MFR\_PWM COMP command.

The transconductance of the LTC7132 PWM error amplifier can be adjusted using bit[7:5] of the MFR\_PWM\_COMP command. These two loop compensation parameters can be programmed when device is in operation. Refer to the Programmable Loop Compensation subsection in the Applications Information section for further details.

#### **OUTPUT VOLTAGE SENSING**

Both channels in LTC7132 have differential amplifiers, which allow the remote sensing of the load voltage between  $V_{SENSE,n}^+$  and  $V_{SENSE,n}^-$  pins. The telemetry ADC is also fully differential and makes measurements between  $V_{SENSE,n}^+$  and  $V_{SENSE,n}^-$  pins respectively. The maximum allowed sense voltages for both channels is 5.5V.

#### INTV<sub>CC</sub>/EXTV<sub>CC</sub> POWER

Power for the top and bottom MOSFET drivers and most of the internal circuitry is derived from the  $INTV_{CC}$  pin. When the  $EXTV_{CC}$  pin is shorted to GND or tied to a voltage less than 4.7V, an internal 5.5V linear regulator supplies  $INTV_{CC}$  power from  $SV_{IN}$ . If  $EXTV_{CC}$  is taken above 4.7V and  $SV_{IN}$  is higher than 7.0V, the 5.5V regulator is turned off and an internal switch is turned on, connecting  $EXTV_{CC}$  to  $INTV_{CC}$ . Using the  $EXTV_{CC}$  allows the  $INTV_{CC}$  power to be derived from a high efficiency external source such as a switching regulator output.

 $EXTV_{CC}$  can provide power to the internal 3.3V linear regulator even when  $V_{IN}$  is not present, which allows the LTC7132 to be initialized and programmed even without main power being applied.

Each top MOSFET driver is biased from the floating bootstrap capacitor,  $C_B$ , which normally recharges during each off cycle through an external diode when the bottom MOSFET turns on. If the input voltage  $V_{IN}$  decreases to a voltage close to  $V_{OUT}$ , the loop may enter dropout and attempt to turn on the top MOSFET continuously. The dropout detector detects this and forces the top MOSFET off for about one-twelfth of the clock period plus 100ns every three cycles to allow  $C_B$  to recharge. However, it is recommended that a load be present or the IC operates at low frequency during the drop-out transition to ensure  $C_B$  is recharged.



Figure 4. Load Sharing Connections for 3-Phase Operation

## OUTPUT CURRENT SENSING AND SUB-MILLIOHM DCR CURRENT SENSING

For DCR current sense applications, a resistor in series with a capacitor is placed across the inductor. In this configuration, the resistor is tied to the SW side of the inductor while the capacitor is tied to the load side of the inductor as shown in Figure 4. If the RC values are chosen such that the RC time constant matches the inductor time constant (L/DCR, where DCR is the inductor series resistance), the resultant voltage appearing across the capacitor equals the voltage across the inductor series resistance (V<sub>DCR</sub>) and thus represents the current flowing through the inductor. In addition to this regular current sensing, the LTC7132 employs a unique architecture to enhance the signal-to-noise ratio by 14dB, enabling it to operate with a small sense signal (as low as 2mV) via a sub-milliohm value of inductor DCR (such as  $0.2m\Omega$ ) to improve the power efficiency for the heavy load applications while  $V_{OLIT} \le 3.5V$ . As shown in Figure 4, externally the new architecture only requires reducing R by 4/5, i.e., R<sub>I OWDCB</sub> = 1/5Rnomdcr. Better signal-to-noise ratio helps to reduce jitter at the output with as low as 2mV sensing signal. Low DCR improves power efficiency in heavy system loads. So the new DCR sensing scheme provides a perfect solution for larger power, and noise sensitive systems. In the meantime, the current limit threshold is still a function of the inductor peak current and its DCR value, and can be accurately set with the MFR\_PWM\_MODE[2], MFR\_PWM\_MODE[7]. See Figure 26.

The RC calculations are based on the room temperature DCR of the inductor. The RC time constant should remain constant as a function of temperature. This assures the transient response of the circuit is the same regardless of the temperature. The DCR of the inductor has a large temperature coefficient, approximately 3900ppm/°C. The temperature coefficient of the inductor must be written to the MFR IOUT CAL GAIN TC register. The external temperature is sensed near the inductor and used to modify the internal current limit circuit to maintain an essentially constant current limit with temperature. In this application, the  $I_{SFNSF}^{+}$  pin is connected to the FET side of the DCR sensing filter capacitor while the I<sub>SENSE</sub> pin is placed on the load side of the capacitor. The current sensed from the input is then given by the expression V<sub>DCR</sub>/DCR. V<sub>DCR</sub> is digitized by the LTC7132's telemetry ADC with an input range of ±128mV, a noise

floor of  $7\mu V_{RMS}$ , and a peak-peak noise of approximately 46.5 $\mu$ V. The LTC7132 computes the inductor current using the DCR value stored in the IOUT\_CAL\_GAIN command and the temperature coefficient stored in command MFR\_IOUT\_CAL\_GAIN\_TC. The resulting current value is returned by the READ\_IOUT command.

#### INPUT CURRENT SENSING

To sense the total input current consumed by the LTC7132 and the power stage, a resistor is placed between the input supply voltage and the  $PV_{IN}$  pins. The  $I_{IN}^+$  and  $I_{IN}^-$  pins are connected to the sense resistor. The filtered voltage is amplified by the internal high side current sense amplifier and digitized by the LTC7132's telemetry ADC. The input current sense amplifier has three gain settings of 2x, 4x, and 8x set by the bit[6:5] of the MFR\_PWM\_CONFIG command. The maximum input sense voltage for the three gain settings is 50mV, 20mV, and 5mV respectively. The LTC7132 computes the input current using the R value stored in the IIN\_CAL\_GAIN command. The resulting measured power stage current is returned by the READ\_IIN command.

The LTC7132 uses the RVIN resistor to measure the  $V_{IN}$  pin supply current being consumed by the LTC7132. This value is returned by the MFR\_READ\_ICHIP command. The chip current is calculated by using the R value stored in the MFR\_RVIN command. Refer to the subsection titled Input Current Sense Amplifier in the Applications Information section for further details.

#### PolyPhase LOAD SHARING

Multiple LTC7132s can be arrayed in order to provide a balanced load-share solution by bussing the necessary pins. Figure 4 illustrates the shared connections required for load sharing.

If an external oscillator is not provided, the SYNC pin should only be enabled on one of the LTC7132s. The other(s) should be programmed to disable SYNC using bit 4 of MFR\_CONFIG\_ALL. If an external oscillator is present, the chip with the SYNC pin enabled will detect the presence of the external clock and disable its output.

Multiple chips need to tie all the  $V_{SENSE}^+$  pins together, and all the  $V_{SENSE}^-$  pins together, and  $I_{THR}$  and  $I_{TH}$  together as well.

Do not assert bit[5] of MFR\_PWM\_CONFIG except in a PolyPhase application.

#### **EXTERNAL/INTERNAL TEMPERATURE SENSE**

External temperature can best be measured using a remote, diode-connected PNP transistor such as the MMBT3906. The emitter should be connected to a TSNS pin while the base and collector terminals of the PNP transistor should be returned directly to the LTC7132 SGND pin. Two different currents are applied to the diode



Figure 5. Temperature Sense Circuit

(nominally  $2\mu A$  and  $32\mu A$ ) and the temperature is calculated from a  $\Delta V_{BE}$  measurement made with the internal 16-bit monitor ADC (see Figure 5).

The LTC7132 also supports direct V<sub>BE</sub> based external temperature measurements. In this case the diode or diode network is trimmed to a specific voltage at a specific current and temperature. In general this method does not yield as accurate result as the single PNP transistor  $\Delta V_{BF}$  method, but may function better in a noisy application. Refer to MFR\_PWM\_MODE in the PMBus Command Details section for additional information on programming the LTC7132 for these two external temperature sense configurations. The calculated temperature is returned by the PMBus READ TEMPERATURE 1 command. Refer to the Applications Information section for details on proper layout of external temperature sense elements and PMBus commands that can be used to improve the accuracy of calculated temperatures. The READ TEMPERATURE 2 command returns the internal junction temperature of the LTC7132 using an on-chip diode with a ∆V<sub>RF</sub> measurement and calculation.

The slope of the external temperature sensor can be modified with the temperature slope coefficient stored in MFR\_TEMP\_1\_GAIN. Typical PNPs require temperature slope adjustments slightly less than 1. The MMBT3906 has a recommended value in this command of approximately MFR\_TEMP\_1\_GAIN = 0.991 based on the ideality factor of 1.01. Simply invert the ideality factor to calculate the MFR\_TEMP\_1\_GAIN. Different manufacturers and different lots may have different ideality factors. Consult with the manufacturer to set this value. The offset of the external temperature sense can be adjusted by MFR\_TEMP\_1\_OFFSET. A value of 0 in this register sets the temperature offset to -273.15°C.

If the PNP cannot be placed in direct contact with the inductor, the slope or offset can be increased to account for temperature mismatches. If the user is adjusting the slope, the intercept point is at absolute zero, –273.15°C, so small adjustments in slope can change the apparent measured temperature significantly. Another way to artificially increase the slope of the temperature term is to increase the MFR\_IOUT\_CAL\_GAIN\_TC term. This will modify the temperature slope with respect to room temperature.

#### RCONFIG (RESISTOR CONFIGURATION) PINS

There are six input pins utilizing 1% resistor dividers between  $V_{DD25}$  and SGND to select key operating parameters. The pins are ASEL0, ASEL1, FREQ\_CFG,  $V_{OUT0\_CFG}$ ,  $V_{OUT1\_CFG}$ , PHASE\_CFG. Refer to Tables 3, 4, 5 and 6 for more details of recommended values of these resistive dividers. If pins are floated, the value stored in the corresponding NVM command is used. If bit 6 of the MFR\_CONFIG\_ALL configuration command is asserted in NVM, the resistor inputs are ignored upon power-up except for ASEL0 and ASEL1 which are always respected. The resistor configuration pins are only measured during a power-up reset or after a MFR\_RESET or after a RESTORE\_USER\_ALL command is executed.

The  $V_{OUTn\_CFG}$  pin settings are described in Table 3. These pins select the output voltages for the LTC7132's analog PWM controllers. If the pin is open, the VOUT\_COMMAND command is loaded from NVM to determine the output voltage. The default setting is to have the switcher off unless the voltage configuration pins are installed.

The following parameters are set as a percentage of the output voltage if the RCONFIG pins are used to determine the output voltage:

| VOUT_OV_FAULT_LIMIT   | +10%  |
|-----------------------|-------|
| ■ VOUT_OV_WARN_LIMIT  | +7.5% |
| ■ VOUT_MAX            |       |
| ■ VOUT_MARGIN_HIGH    | 5%    |
| ■ VOUT_MARGIN_LOW     |       |
| ■ VOUT UV WARN LIMIT  |       |
| ■ VOUT_UV_FAULT_LIMIT |       |

The FREQ CFG pin settings are described in Table 4. This pin selects the switching frequency. The phase relationships between the two channels and SYNC pin are determined by the PHASE\_CFG pin described in Table 5. To synchronize to an external clock, the part should be put into external clock mode (SYNC output disabled but frequency set to the nominal value). If no external clock is supplied, the part will clock at the programmed frequency. If the application is multiphase and the SYNC signal between chips is lost, the parts will not operate at the designed phase even if they are programmed and trimmed to the same frequency. This may increase the ripple voltage on the output, possibly produce undesirable operation. If the external SYNC signal is being generated internally and external SYNC is not selected, bit 10 of MFR PADS will be asserted. If no frequency is selected and the external SYNC frequency is not present, a PLL\_FAULT will occur. If the user does not wish to see the ALERT from a PLL FAULT even if there is not a valid synchronization signal at power-up, the ALERT mask for PLL FAULT must be written. See the description on SMBALERT MASK for more details. If the SYNC pin is connected between multiple ICs only one of the ICs should have the SYNC pin enabled, and all other ICs should be configured to have the SYNC pin disabled.

The ASEL0,1 pin settings are described in Table 6. ASEL1 selects the top 3 bits of the slave address for the LTC7132. ASEL0 selects the bottom 4 bits of the slave address for the LTC7132. If ASEL1 is floating, the 3 most significant bits are retrieved from the NVM MFR\_ADDRESS command. If ASEL0 is floating, the 4 LSB bits stored in NVM MFR\_ADDRESS command are used to determine the 4 LSB bits of the slave address. For more detail, refer to Table 6.

Note: Per the PMBus specification, pin programmed parameters can be overridden by commands from the digital interface with the exception of ASEL which is always honored. Do not set any part address to 0x5A or 0x5B because these are global addresses and all parts will respond to them.

#### **FAULT DETECTION AND HANDLING**

A variety of fault and warning reporting and handling mechanisms are available. Fault and warning detection capabilities include:

- Input OV FAULT Protection and UV Warning
- Average Input OC Warn
- Output OV/UV Fault and Warn Protection
- Output OC Fault and Warn Protection
- Internal and External Overtemperature Fault and Warn Protection
- External Undertemperature Fault and Warn Protection
- CML Fault (Communication, Memory or Logic)
- External Fault Detection via the Bidirectional FAULTn Pins.

In addition, the LTC7132 can map any combination of fault indicators to their respective FAULT n pin using the propagate FAULT n response commands, MFR\_FAULT\_PROPAGATE. Typical usage of a FAULT n pin is as a driver for an external crowbar device, overtemperature alert, overvoltage alert or as an interrupt to cause a microcontroller to poll the fault commands. Alternatively, the FAULT n pins can be used as inputs to detect external faults downstream of the controller that require an immediate response.

Any fault or warning event will always cause the ALERT pin to assert low unless the fault or warning is masked by the SMBALERT\_MASK. The pin will remain asserted low until the CLEAR\_FAULTS command is issued, the fault bit is written to a 1 or bias power is cycled or a MFR\_RESET command is issued, or the RUN pins are toggled OFF/ON or the part is commanded OFF/ON via PMBus or an ARA

command operation is performed. The MFR\_FAULT\_ PROPAGATE command determines if the FAULT pins are pulled low when a fault is detected.

Output and input fault event handling is controlled by the corresponding fault response byte as specified in Tables 7 to 12. Shutdown recovery from these types of faults can either be autonomous or latched. For autonomous recovery, the faults are not latched, so if the fault conditions not present after the retry interval has elapsed, a new soft-start is attempted. If the fault persists, the controller will continue to retry. The retry interval is specified by the MFR\_RETRY\_DELAY command and prevents damage to the regulator components by repetitive power cycling, assuming the fault condition itself is not immediately destructive. The MFR\_RETRY\_DELAY must be greater than 120ms. It can not exceed 83.88 seconds.

#### Status Registers and ALERT Masking

Figure 6 summarizes the internal LTC7132 status registers accessible by PMBus command. These contain indication of various faults, warnings and other important operating conditions. As shown, the STATUS\_BYTE and STATUS\_WORD commands also summarize contents of other status registers. Refer to PMBus Command Details for specific information.

NONE OF THE ABOVE in STATUS\_BYTE indicates that one or more of the bits in the most-significant nibble of STATUS\_WORD are also set.

In general, any asserted bit in a STATUS\_x register also pulls the ALERT pin low. Once set, ALERT will remain low until one of the following occurs.

- A CLEAR FAULTS or MFR RESET Command Is Issued
- The Related Status Bit Is Written to a One
- The Faulted Channel Is Properly Commanded Off and Back On
- The LTC7132 Successfully Transmits Its Address During a PMBus ARA
- Bias Power Is Cycled



Figure 6. LTC7132 Status Register Summary

With some exceptions, the SMBALERT\_MASK command can be used to prevent the LTC7132 from asserting ALERT for bits in these registers on a bit-by-bit basis. These mask settings are promoted to STATUS\_WORD and STATUS\_BYTE in the same fashion as the status bits themselves. For example, if ALERT is masked for all bits in Channel 0 STATUS\_VOUT, then ALERT is effectively masked for the VOUT bit in STATUS\_WORD for PAGE 0.

The BUSY bit in STATUS\_BYTE also asserts ALERT low and cannot be masked. This bit can be set as a result of various internal interactions with PMBus communication. This fault occurs when a command is received that cannot be safely executed with one or both channels enabled. As discussed in Application Information, BUSY faults can be avoided by polling MFR\_COMMON before executing some commands.

If masked faults occur immediately after power up, ALERT may still be pulled low because there has not been time to retrieve all of the programmed masking information from EEPROM.

Status information contained in MFR\_COMMON and MFR\_PADS can be used to further debug or clarify the contents of STATUS\_BYTE or STATUS\_WORD as shown, but the contents of these registers do not affect the state of the ALERT pin and may not directly influence bits in STATUS\_BYTE or STATUS\_WORD.

#### **Mapping Faults to FAULT Pins**

Channel-to-channel fault (including channels from multiple LTC7132s) dependencies can be created by connecting FAULT n pins together. In the event of an internal fault, one or more of the channels is configured to pull the bussed FAULT n pins low. The other channels are then configured to shut down when the FAULT n pins are pulled low. For autonomous group retry, the faulted channel is configured to let go of the FAULT n pin(s) after a retry interval, assuming the original fault has cleared. All the channels in the group then begin a soft-start sequence. If the fault response is LATCH\_OFF, the FAULT n pin remains asserted low until either the RUN pin is toggled OFF/ON or the part is commanded OFF/ON. The toggling of the RUN either by the pin or OFF/ON command will clear faults associated with the channel. If it is desired to have all

faults cleared when either RUN pin is toggled or, set bit 0 of MFR CONFIG ALL to a 1.

The status of all faults and warnings is summarized in the STATUS\_WORD and STATUS\_BYTE commands.

Additional fault detection and handling capabilities are:

#### **Power Good Pins**

The PGOOD*n* pins of the LTC7132 are connected to the open drains of internal MOSFETs. The MOSFETs turn on and pull the PGOOD*n* pins low when the channel output voltage is not within the channel's UV and OV voltage thresholds. During TON\_DELAY and TON\_RISE sequencing, the PGOOD*n* pin is held low. The PGOOD*n* pin is also pulled low when the respective RUN*n* pin is low. The PGOOD*n* pin response is deglitched by an internal 60µs digital filter. The PGOOD*n* pin and PGOOD status may be different at times due to communication latency of up to 10µs.

#### **CRC Protection**

The integrity of the NVM memory is checked after a power on reset. A CRC error will prevent the controller from leaving the inactive state. If a CRC error occurs, the CML bit is set in the STATUS\_BYTE and STATUS\_WORD commands, the appropriate bit is set in the STATUS\_MFR\_SPECIFIC command, and the ALERT pin will be pulled low. NVM repair can be attempted by writing the desired configuration to the controller and executing a STORE\_USER\_ALL command followed by a CLEAR\_FAULTS command.

The LTC7132 manufacturing section of the NVM is mirrored. If both copies are corrupted, the "NVM CRC Fault" in the STATUS\_MFR\_SPECIFIC command is set. If this bit remains set after being cleared by issuing a CLEAR\_FAULTS or writing a 1 to this bit, an irrecoverable internal fault has occurred. The user is cautioned to disable both output power supply rails associated with this specific part. There are no provisions for field repair of NVM faults in the manufacturing section.

#### **SERIAL INTERFACE**

The LTC7132 serial interface is a PMBus compliant slave device and can operate at any frequency between

10kHz and 400kHz. The address is configurable using either the NVM or an external resistor divider. In addition the LTC7132 always responds to the global broadcast address of 0x5A (7 bit) or 0x5B (7 bit).

The serial interface supports the following protocols defined in the PMBus specifications: 1) send command, 2) write byte, 3) write word, 4) group, 5) read byte, 6) read word and 7) read block. 8) write block. All read operations will return a valid PEC if the PMBus master requests it. If the PEC\_REQUIRED bit is set in the MFR\_CONFIG\_ALL command, the PMBus write operations will not be acted upon until a valid PEC has been received by the LTC7132.

#### **Communication Protection**

PEC write errors (if PEC\_REQUIRED is active), attempts to access unsupported commands, or writing invalid data to supported commands will result in a CML fault. The CML bit is set in the STATUS\_BYTE and STATUS\_WORD commands, the appropriate bit is set in the STATUS\_CML command, and the ALERT pin is pulled low.

#### **DEVICE ADDRESSING**

The LTC7132 offers five different types of addressing over the PMBus interface, specifically: 1) global, 2) device, 3) rail addressing and 4) alert response address (ARA).

Global addressing provides a means of the PMBus master to address all LTC7132 devices on the bus. The LTC7132 global address is fixed 0x5A (7 bit) or 0xB4 (8 bit) and cannot be disabled. Commands sent to the global address act the same as if PAGE is set to a value of 0xFF. Commands sent are written to both channels simultaneously. Global command 0x5B (7 bit) or 0xB6 (8 bit) is paged and allows channel specific command of all LTC7132 devices on the bus. Other ADI device types may respond at one or both of these global addresses. Reading from global addresses is strongly discouraged.

Device addressing provides the standard means of the PMBus master communicating with a single instance of an LTC7132. The value of the device address is set by a combination of the ASELO and ASEL1 configuration pins and the MFR\_ ADDRESS command. When this addressing means is used, the PAGE command determines the

channel being acted upon. Device addressing can be disabled by writing a value of 0x80 to the MFR\_ADDRESS.

Rail addressing provides a means for the bus master to simultaneously communicate with all channels connected together to produce a single output voltage (PolyPhase). While similar to global addressing, the rail address can be dynamically assigned with the paged MFR\_RAIL\_ ADDRESS command, allowing for any logical grouping of channels that might be required for reliable system control. Reading from rail addresses is also strongly discouraged.

All four means of PMBus addressing require the user to employ disciplined planning to avoid addressing conflicts. Communication to LTC7132 devices at global and rail addresses should be limited to command write operations.

#### RESPONSES TO V<sub>OUT</sub> and I<sub>IN</sub>/I<sub>OUT</sub> FAULTS

 $V_{OUT}$  OV and UV conditions are monitored by comparators. The OV and UV limits are set in three ways.

- As a Percentage of the V<sub>OUT</sub> if Using the Resistor Configuration Pins
- In NVM if Either Programmed at the Factory or Through the GUI
- By PMBus Command

The  $I_{IN}$  and  $I_{OUT}$  overcurrent monitors are performed by ADC readings and calculations. Thus these values are based on average currents and can have a time latency of up to  $t_{CONVERT}$ . The  $I_{OUT}$  calculation accounts for the DCR or sense resistor and their temperature coefficient. The input current is equal to the voltage measured across the  $R_{IINSNS}$  resistor divided by the resistors value as set with the MFR\_IIN\_CAL\_GAIN command. If this calculated input current exceeds the IN\_OC\_WARN\_LIMIT the ALERT pin is pulled low and the IIN\_OC\_WARN bit is asserted in the STATUS INPUT command.

The digital processor within the LTC7132 provides the ability to ignore the fault, shut down and latch off or shut down and retry indefinitely (hiccup). The retry interval is set in MFR RETRY DELAY and can be from 120ms

to 83.88 seconds in 1ms increments. The shutdown for OV/UV and OC can be done immediately or after a user selectable deglitch time.

#### **Output Overvoltage Fault Response**

A programmable overvoltage comparator (OV) guards against transient overshoots as well as long-term overvoltages at the output. In such cases, the top MOSFET is turned off and the bottom MOSFET is turned on. However, the reverse output current is monitored while device is in OV fault. When it reaches the limit, both top and bottom MOSFETs are turned off. The top and bottom MOSFETs will keep their state until the overvoltage condition is cleared regardless of the PMBus VOUT\_OV\_FAULT\_RESPONSE command byte value. This hardware level fault response delay is typically 2µs from the overvoltage condition to BG asserted high. Using the VOUT\_OV\_FAULT\_RESPONSE command, the user can select any of the following behaviors:

- OV Pull-Down Only (OV Cannot Be Ignored)
- Shut Down (Stop Switching) Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely at the Time Interval Specified in MFR\_RETRY\_DELAY

Either the Latch Off or Retry fault responses can be deglitched in increments of (0-7) • 10µs. See Table 7.

#### **Output Undervoltage Response**

The response to an undervoltage comparator output can be the following:

- Ianore
- Shut Down Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely at the Time Interval Specified in MFR RETRY DELAY.

The UV responses can be deglitched. See Table 8.

#### **Peak Output Overcurrent Fault Response**

Due to the current mode control algorithm, peak output current across the inductor is always limited on a cycleby-cycle basis. The value of the peak current limit is specified in sense voltage in the EC table. The current limit circuit operates by limiting the  $I_{TH}$  maximum voltage. If DCR sensing is used, the  $I_{TH}$  maximum voltage has a temperature dependency directly proportional to the TC of the DCR of the inductor. The LTC7132 automatically monitors the external temperature sensors and modifies the maximum allowed  $I_{TH}$  to compensate for this term.

The overcurrent fault processing circuitry can execute the following behaviors:

- Current Limit Indefinitely
- Shut Down Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely at the Time Interval Specified in MFR\_RETRY\_DELAY.

The overcurrent responses can be deglitched in increments of (0-7) • 16ms. See Table 9.

#### RESPONSES TO TIMING FAULTS

TON\_MAX\_FAULT\_LIMIT is the time allowed for V<sub>OUT</sub> to rise and settle at start-up. The TON\_MAX\_FAULT\_LIMIT condition is predicated upon detection of the VOUT\_UV\_FAULT\_LIMIT as the output is undergoing a SOFT\_START sequence. The TON\_MAX\_ FAULT\_LIMIT time is started after TON\_DELAY has been reached and a SOFT\_START sequence is started. The resolution of the TON\_MAX\_FAULT\_LIMIT is not reached within the TON\_MAX\_FAULT\_LIMIT time, the response of this fault is determined by the value of the TON\_MAX\_FAULT\_RESPONSE command value. This response may be one of the following:

- Ignore
- Shut Down (Stop Switching) Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely at the Time Interval Specified in MFR\_RETRY\_DELAY.

This fault response is not deglitched. A value of 0 in TON\_MAX\_FAULT\_LIMIT means the fault is ignored. The TON\_MAX\_FAULT\_LIMIT should be set longer than the TON\_RISE time. It is recommended TON\_MAX\_FAULT\_LIMIT always be set to a non-zero value, otherwise the output may never come up and no flag will be set to the user. See Table 11.

#### RESPONSES TO VIN OV FAULTS

 $V_{\text{IN}}$  overvoltage is measured with the ADC. The response is naturally deglitched by the 90ms typical response time of the ADC. The fault responses are:

- Ignore
- Shut Down Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely at the Time Interval Specified in MFR\_RETRY\_DELAY. See Table 11.

#### RESPONSES TO OT/UT FAULTS

#### **Internal Overtemperature Fault Response**

An internal temperature sensor protects against NVM damage. Above 85°C, no writes to NVM are recommended. Above 130°C, the internal overtemperature warn threshold is exceeded and the part disables the NVM and does not re-enable until the temperature has dropped to 125°C. When the die temperature exceed 160°C the internal temperature fault response is enabled and the PWM is disabled until the die temperature drops below 150°C. Temperature is measured by the ADC. Internal temperature faults cannot be ignored. Internal temperature limits cannot be adjusted by the user. See Table 10.

## External Overtemperature and Undertemperature Fault Response

Two external temperature sensors can be used to sense the temperature of critical circuit elements like inductors and power MOSFETs. The OT\_FAULT\_ RESPONSE and UT\_FAULT\_ RESPOSE commands are used to determine the appropriate response to an overtemperature and under temperature condition, respectively. If no external sense elements are used (not recommended) set the UT\_FAULT\_RESPONSE to ignore and set the UT\_FAULT\_ LIMIT to -275°C. The fault responses are:

- Ignore
- Shut Down Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely at the Time Interval Specified in MFR\_RETRY\_DELAY. See Table 9.

## RESPONSES TO INPUT OVERCURRENT AND OUTPUT UNDERCURRENT FAULTS

Input overcurrent and output undercurrent are measured with the ADC. The fault responses are:

- Ignore
- Shut Down Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely at the Time Interval Specified in MFR\_RETRY\_DELAY

See Table 11.

#### **RESPONSES TO EXTERNAL FAULTS**

When either FAULT *n* pin is pulled low, the OTHER bit is set in the STATUS\_WORD command, the appropriate bit is set in the STATUS\_MFR\_SPECIFIC command, and the ALERT pin is pulled low. Responses are not deglitched. Each channel can be configured to ignore or shut down then retry in response to its FAULT *n* pin going low by modifying the MFR\_FAULT\_RESPONSE command. To avoid the ALERT pin asserting low when FAULT is pulled low, assert bit 1 of MFR\_CHAN\_CONFIG, or mask the ALERT using the SMBALERT\_MASK command.

#### **FAULT LOGGING**

The LTC7132 has fault logging capability. Data is logged into memory in the order shown in Table 13. The data is stored in a continuously updated buffer in RAM. When a fault event occurs, the fault log buffer is copied from the RAM buffer into NVM. Fault logging is allowed at temperatures above 85°C; however, retention of 10 years is not guaranteed. When the die temperature exceeds 130°C the fault logging is delayed until the die temperature drops below 125°C. The fault log data remains in NVM until a MFR\_FAULT \_LOG\_CLEAR command is issued. Issuing this command re-enables the fault log feature. Before reenabling fault log, be sure no faults are present and a CLEAR FAULTS command has been issued.

When the LTC7132 powers-up or exits its reset state, it checks the NVM for a valid fault log. If a valid fault log exists in NVM, the "Valid Fault Log" bit in the

STATUS\_MFR\_SPECIFIC command will be set and an ALERT event will be generated. Also, fault logging will be blocked until the LTC7132 has received a MFR\_FAULT\_LOG\_CLEAR command before fault logging will be re-enabled.

The information is stored in EEPROM in the event of any fault that disables the controller on either channel. A FAULT*n* being externally pulled low will not trigger a fault logging event.

#### **BUS TIMEOUT PROTECTION**

The LTC7132 implements a timeout feature to avoid persistent faults on the serial interface. The data packet timer begins at the first START event before the device address write byte. Data packet information must be completed within 30ms or the LTC7132 will three-state the bus and ignore the given data packet. If more time is required, assert bit 3 of MFR\_CONFIG\_ALL to allow typical bus timeouts of 255ms. Data packet information includes the device address byte write, command byte, repeat start event (if a read operation), device address byte read (if a read operation), all data bytes and the PEC byte if applicable.

The LTC7132 allows longer PMBus timeouts for block read data packets. This timeout is proportional to the length of the block read. The additional block read timeout applies primarily to the MFR\_FAULT\_LOG command. The timeout period defaults to 32ms.

The user is encouraged to use as high a clock rate as possible to maintain efficient data packet transfer between all devices sharing the serial bus interface. The LTC7132 supports the full PMBus frequency range from 10kHz to 400kHz.

## SIMILARITY BETWEEN PMBus, SMBus AND I<sup>2</sup>C 2-WIRE INTERFACE

The PMBus 2-wire interface is an incremental extension of the SMBus. SMBus is built upon I<sup>2</sup>C with some minor

differences in timing, DC parameters and protocol. The PMBus/SMBus protocols are more robust than simple I<sup>2</sup>C byte commands because PMBus/SMBus provide timeouts to prevent persistent bus errors and optional packet error checking (PEC) to ensure data integrity. In general, a master device that can be configured for I<sup>2</sup>C communication can be used for PMBus communication with little or no change to hardware or firmware. Repeat start (restart) is not supported by all I<sup>2</sup>C controllers but is required for SMBus/PMBus reads. If a general purpose I<sup>2</sup>C controller is used, check that repeat start is supported.

The LTC7132 supports the maximum SMBus clock speed of 100kHz and is compatible with the higher speed PMBus specification (between 100kHz and 400kHz) if MFR\_COMMON polling or clock stretching is enabled. For robust communication and operation refer to the Note section in the PMBus command summary. Clock stretching is enabled by asserting bit 1 of MFR\_CONFIG\_ALL.

For a description of the minor extensions and exceptions PMBus makes to SMBus, refer to PMBus Specification Part 1 Revision 1.2: Paragraph 5: Transport.

For a description of the differences between SMBus and  $I^2C$ , refer to System Management Bus (SMBus) Specification Version 2.0: Appendix B—Differences Between SMBus and  $I^2C$ .

#### PMBus SERIAL DIGITAL INTERFACE

The LTC7132 communicates with a host (master) using the standard PMBus serial bus interface. The Timing Diagram, Figure 7, shows the timing relationship of the signals on the bus. The two bus lines, SDA and SCL, must be high when the bus is not in use. External pull-up resistors or current sources are required on these lines. The LTC7132 is a slave device. The master can communicate with the LTC7132 using the following formats:

- Master Transmitter, Slave Receiver
- Master Receiver, Slave Transmitter

The following PMBus protocols are supported:

- Write Byte, Write Word, Send Byte
- Read Byte, Read Word, Block Read, Block Write
- Alert Response Address

Figures 8-25 illustrate the aforementioned PMBus protocols. All transactions support PEC and GCP (group command protocol). The Block Read supports 255 bytes of returned data. For this reason, the PMBus timeout may be extended when reading the fault log.

Figure 8 is a key to the protocol diagrams in this section. PEC is optional.

A value shown below a field in the following figures is mandatory value for that field.

The data formats implemented by PMBus are:

 Master transmitter transmits to slave receiver. The transfer direction in this case is not changed.

- Master reads slave immediately after the first byte. At the moment of the first acknowledgment (provided by the slave receiver) the master transmitter becomes a master receiver and the slave receiver becomes a slave transmitter.
- Combined format. During a change of direction within a transfer, the master repeats both a start condition and the slave address but with the R/W bit reversed. In this case, the master receiver terminates the transfer by generating a NACK on the last byte of the transfer and a STOP condition.

Refer to Figure 8 for a legend.

Handshaking features are included to ensure robust system communication. Please refer to the PMBus Communication and Command Processing subsection of the Applications Information section for further details.



Figure 7. Timing Diagram

**Table 1. Abbreviations of Supported Data Formats** 

|     | PMBus            |                         |                    |                                                                                                                                     |                                                                                   |
|-----|------------------|-------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
|     | TERMINOLOGY      | SPECIFICATION REFERENCE | ADI<br>TERMINOLOGY | DEFINITION                                                                                                                          | EXAMPLE                                                                           |
| L11 | Linear           | Part II ¶7.1            | Linear_5s_1s       | Floating point 16-bit data: value = $Y \cdot 2^N$ , where $N = b[15:11]$ and $Y = b[10:0]$ , both two's compliment binary integers. | b[15:0] = $0x9807 = 10011\_000\_0000\_0111$<br>value = $7 \cdot 2^{-13} = 854E-6$ |
| L16 | Linear VOUT_MODE | Part II ¶8.2            | Linear_16u         | Floating point 16-bit data: value = $Y \cdot 2^{-12}$ , where $Y = b[15:0]$ , an unsigned integer.                                  | b[15:0] = 0x4C00 = 0100_1100_0000_0000<br>value = 19456 • 2 <sup>-12</sup> = 4.75 |
| CF  | DIRECT           | Part II ¶7.2            | Varies             | 16-bit data with a custom format defined in the detailed PMBus command description.                                                 | Often an unsigned or two's compliment integer.                                    |
| Reg | register bits    | Part II ¶10.3           | Reg                | Per-bit meaning defined in detailed PMBus command description.                                                                      | PMBus STATUS_BYTE command.                                                        |
| ASC | text characters  | Part II ¶22.2.1         | ASCII              | ISO/IEC 8859-1 [A05]                                                                                                                | LTC (0x4C5443)                                                                    |

S START CONDITION
Sr REPEATED START CONDITION
Rd READ (BIT VALUE OF 1)
Wr WRITE (BIT VALUE OF 0)
A ACKNOWLEDGE (THIS BIT POSITION MAY BE 0 FOR AN ACK OR 1 FOR A NACK)
P STOP CONDITION
PEC PACKET ERROR CODE
MASTER TO SLAVE
SLAVE TO MASTER
... CONTINUATION OF PROTOCOL
7/152 FOT

Figure 8. PMBus Packet Protocol Diagram Element Key



Figure 9. Quick Command Protocol



Figure 10. Send Byte Protocol



Figure 11. Send Byte Protocol with PEC



Figure 12. Write Byte Protocol



Figure 13. Write Byte Protocol with PEC



Figure 14. Write Word Protocol



Figure 15. Write Word Protocol with PEC



Figure 16. Read Byte Protocol



Figure 17. Read Byte Protocol with PEC



Figure 18. Read Word Protocol



Figure 19. Read Word Protocol with PEC



Figure 20. Block Read Protocol



Figure 21. Block Read Protocol with PEC

## **OPERATION**



Figure 22. Block Write - Block Read Process Call



Figure 23. Block Write - Block Read Process Call with PEC



Figure 24. Alert Response Address Protocol



Figure 25. Alert Response Address Protocol with PEC

#### **PMBus COMMANDS**

The following tables list supported PMBus commands and manufacturer specific commands. A complete description of these commands can be found in the "PMBus Power System Mgt Protocol Specification — Part II — Revision 1.2". Users are encouraged to reference this specification. Exceptions or manufacturer specific implementations are listed below in Table 2. Floating point values listed in the "DEFAULT VALUE" column are either Linear 16-bit Signed (PMBus Section 8.3.1) or Linear\_5s\_11s (PMBus Section 7.1) format, whichever is appropriate for the command. All commands from 0xD0 through 0xFF not listed in this table are implicitly reserved by the manufacturer. Users should avoid blind writes within this range of commands to avoid undesired operation of the part. All commands from 0x00 through 0xCF not listed in this

table are implicitly not supported by the manufacturer. Attempting to access non-supported or reserved commands may result in a CML command fault event. All output voltage settings and measurements are based on the VOUT\_MODE setting of 0x14. This translates to an exponent of  $2^{-12}$ .

If PMBus commands are received faster than they are being processed, the part may become too busy to handle new commands. In these circumstances the part follows the protocols defined in the PMBus Specification v1.2, Part II, Section 10.8.7, to communicate that it is busy. The part includes handshaking features to eliminate busy errors and simplify error handling software while ensuring robust communication and system behavior. Please refer to the subsection titled PMBus Communication and Command Processing in the Applications Information section for further details.

Table 2. Summary (Note: The Data Format abbreviations are detailed at the end of this table.)

| COMMAND NAME CODE DESCRIPTION |      | ТҮРЕ                                                                        | PAGED          | DATA<br>FORMAT | UNITS | NVM  | DEFAULT<br>VALUE | PAGE           |            |
|-------------------------------|------|-----------------------------------------------------------------------------|----------------|----------------|-------|------|------------------|----------------|------------|
| PAGE                          | 0x00 | Provides integration with multi-page PMBus devices.                         | R/W Byte       | N              | Reg   |      |                  | 0x00           | <u>68</u>  |
| OPERATION                     | 0x01 | Operating mode control. On/off, margin high and margin low.                 | R/W Byte       | Υ              | Reg   |      | Υ                | 0x80           | <u>72</u>  |
| ON_OFF_CONFIG                 | 0x02 | RUN pin and PMBus bus on/off command configuration.                         | R/W Byte Y Reg |                |       | Υ    | 0x1E             | <u>72</u>      |            |
| CLEAR_FAULTS                  | 0x03 | Clear any fault bits that have been set.                                    | Send Byte N    |                |       | NA   | <u>97</u>        |                |            |
| PAGE_PLUS_WRITE               | 0x05 | Write a command directly to a specified page.                               | W Block        | N              |       |      |                  |                | <u>69</u>  |
| PAGE_PLUS_READ                | 0x06 | Read a command directly from a specified page.                              | Block R/W      | N              |       |      |                  |                | <u>69</u>  |
| WRITE_PROTECT                 | 0x10 | Level of protection provided by the device against accidental changes.      | R/W Byte N Reg |                | Υ     | 0x00 | <u>69</u>        |                |            |
| STORE_USER_ALL                | 0x15 | Store user operating memory to EEPROM.                                      | Send Byte N    |                |       |      |                  | NA             | <u>108</u> |
| RESTORE_USER_ALL              | 0x16 | Restore user operating memory from EEPROM.                                  | Send Byte N    |                |       |      |                  | NA             | <u>108</u> |
| CAPABILITY                    | 0x19 | Summary of PMBus optional communication protocols supported by this device. | R Byte         | N              | Reg   |      |                  | 0xB0           | <u>96</u>  |
| SMBALERT_MASK                 | 0x1B | Mask ALERT activity                                                         | Block R/W      | Υ              | Reg   |      | Υ                | see CMD        | <u>97</u>  |
| VOUT_MODE                     | 0x20 | Output voltage format and exponent $(2^{-12})$ .                            | R Byte         | Υ              | Reg   |      |                  | 2–12<br>0x14   | <u>77</u>  |
| VOUT_COMMAND                  | 0x21 | Nominal output voltage set point.                                           | R/W Word       | Υ              | L16   | V    | Υ                | 1.0<br>0x1000  | <u>79</u>  |
| VOUT_MAX                      | 0x24 | Upper limit on the commanded output voltage including VOUT_MARGIN_HI.       | R/W Word       | R/W Word Y     |       | V    | Υ                | 2.75<br>0x2C00 | <u>77</u>  |
| VOUT_MARGIN_HIGH              | 0x25 | Margin high output voltage set point. Must be greater than VOUT_COMMAND.    | R/W Word Y     |                | L16   | V    | Y                | 1.05<br>0x10CD | <u>78</u>  |
| VOUT_MARGIN_LOW               | 0x26 | Margin low output voltage set point. Must be less than VOUT_COMMAND.        | R/W Word       | Υ              | L16   | V    | Υ                | 0.95<br>0x0F33 | <u>79</u>  |

| COMMAND NAME               | CMD<br>CODE                                                    | DESCRIPTION                                                                                                                                                          | TYPE                              | PAGED | DATA<br>Format | UNITS          | NVM             | DEFAULT<br>VALUE | PAGE        |
|----------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------|----------------|----------------|-----------------|------------------|-------------|
| VOUT_TRANSITION_<br>RATE   | 0X27                                                           | Rate the output changes when VOUT commanded to a new value.                                                                                                          | R/W Word                          | Y     | L11            | V/ms           | Υ               | 0.25<br>0xAA00   | <u>85</u>   |
| FREQUENCY_SWITCH           | 0x33                                                           | Switching frequency of the controller.                                                                                                                               | R/W Word                          | N     | L11            | kHz            | Υ               | 425k<br>0xFB52   | <u>76</u>   |
| VIN_ON                     | 0x35                                                           | Input voltage at which the unit should start power conversion.                                                                                                       | R/W Word                          | N     | L11            | V              | Υ               | 6.5<br>0xCB40    | <u>76</u>   |
| VIN_OFF                    | 0x36                                                           | Input voltage at which the unit should stop power conversion.                                                                                                        | R/W Word                          | N     | L11            | V              | Y               | 6.0<br>0xCB00    | 77          |
| IOUT_CAL_GAIN              | 0x38                                                           | The ratio of the voltage at the current sense pins to the sensed current. For devices using a fixed current sense resistor, it is the resistance value in $m\Omega.$ | R/W Word                          | Y     | L11            | mΩ             | Y               | 0.32<br>0xAA8F   | <u>80</u>   |
| VOUT_OV_FAULT_LIMIT        | 0x40                                                           | Output overvoltage fault limit.                                                                                                                                      | R/W Word                          | Υ     | L16            | V              | Υ               | 1.1<br>0x119A    | <u>78</u>   |
| VOUT_OV_FAULT_<br>RESPONSE | 0x41                                                           | Action to be taken by the device when an output overvoltage fault is detected.                                                                                       | R/W Byte                          | Y     | Reg            |                | Y               | 0xB8             | <u>87</u>   |
| VOUT_OV_WARN_LIMIT         | 0x42                                                           | Output overvoltage warning limit.                                                                                                                                    | R/W Word                          | Υ     | L16            | V              | Υ               | 1.075<br>0x1133  | <u>78</u>   |
| VOUT_UV_WARN_LIMIT         | 0x43                                                           | Output undervoltage warning limit.                                                                                                                                   | e warning limit. R/W Word Y L16 V |       |                | Y              | 0.925<br>0x0ECD | <u>79</u>        |             |
| VOUT_UV_FAULT_LIMIT        | 0x44                                                           | Output undervoltage fault limit.                                                                                                                                     | e fault limit. R/W Word Y L16 V   |       | Y              | 0.9<br>0x0E66  | <u>79</u>       |                  |             |
| VOUT_UV_FAULT_<br>RESPONSE | 0x45                                                           | Action to be taken by the device when an output undervoltage fault is detected.                                                                                      |                                   |       | Υ              | 0xB8           | <u>88</u>       |                  |             |
| IOUT_OC_FAULT_LIMIT        | 0x46                                                           | Output overcurrent fault limit.                                                                                                                                      | R/W Word Y L11 A                  |       | Υ              | 45.0<br>0xE2D0 | <u>80</u>       |                  |             |
| IOUT_OC_FAULT_<br>RESPONSE | 0x47                                                           | Action to be taken by the device when an output overcurrent fault is detected.                                                                                       |                                   |       | Y              | 0x00           | 90              |                  |             |
| IOUT_OC_WARN_LIMIT         | 0x4A                                                           | Output overcurrent warning limit.                                                                                                                                    | R/W Word                          | Υ     | L11            | А              | Υ               | 35.0<br>0xE230   | <u>81</u>   |
| OT_FAULT_LIMIT             | 0x4F                                                           | External overtemperature fault limit.                                                                                                                                | R/W Word                          | Y     | L11            | С              | Υ               | 100.0<br>0xEB20  | <u>83</u>   |
| OT_FAULT_RESPONSE          | 0x50                                                           | Action to be taken by the device when an external overtemperature fault is detected,                                                                                 | R/W Byte                          | Υ     | Reg            |                | Υ               | 0xB8             | 92          |
| OT_WARN_LIMIT              | 0x51                                                           | External overtemperature warning limit.                                                                                                                              | R/W Word                          | Y     | L11            | С              | Y               | 85.0<br>0xEAA8   | <u>83</u>   |
| UT_FAULT_LIMIT             | 0x53                                                           | External undertemperature fault limit.                                                                                                                               | R/W Word                          | Υ     | L11            | С              | Y               | -40.0<br>0xE580  | <u>84</u>   |
| UT_FAULT_RESPONSE          | 0x54                                                           | Action to be taken by the device when an external undertemperature fault is detected.                                                                                | R/W Byte                          | Υ     | Reg            |                | Υ               | 0xB8             | 92          |
| VIN_OV_FAULT_LIMIT         | 0x55                                                           | Input supply overvoltage fault limit.                                                                                                                                | R/W Word                          | N     | L11            | V              | Υ               | 15.5<br>0xD3E0   | <u>76</u>   |
| VIN_OV_FAULT_<br>RESPONSE  | 0x56                                                           | Action to be taken by the device when an input overvoltage fault is detected.                                                                                        | R/W Byte                          | Υ     | Reg            |                | Υ               | 0x80             | <u>87</u>   |
| VIN_UV_WARN_LIMIT          | 0x58                                                           | Input supply undervoltage warning limit.                                                                                                                             | R/W Word                          | N     | L11            | V              | Υ               | 6.3<br>0xCB26    | <u>76</u>   |
| IIN_OC_WARN_LIMIT          | 0x5D                                                           | Input supply overcurrent warning limit.                                                                                                                              | R/W Word                          | N     | L11            | А              | Υ               | 10.0<br>0xD280   | <u>82</u>   |
| TON_DELAY                  | 0x60 Time from RUN and/or Operation on to output rail turn-on. |                                                                                                                                                                      | R/W Word                          | Y     | L11            | ms             | Y               | 0.0<br>0x8000    | 84<br>Rev A |

| COMMAND NAME               | CMD<br>CODE                                                        | DESCRIPTION                                                                                                                      | ТҮРЕ                                   | PAGED | DATA<br>Format | UNITS         | NVM        | DEFAULT<br>VALUE | PAGE       |
|----------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------|----------------|---------------|------------|------------------|------------|
| TON_RISE                   | 0x61                                                               | Time from when the output starts to rise until the output voltage reaches the VOUT commanded value.                              | R/W Word                               | Y     | L11            | ms            | Υ          | 8.0<br>0xD200    | <u>84</u>  |
| TON_MAX_FAULT_LIMIT        | 0x62                                                               | Maximum time from the start of TON_RISE for VOUT to cross the VOUT_UV_FAULT_LIMIT.                                               | R/W Word                               | Y     | L11            | ms            | Υ          | 10.00<br>0xD280  | <u>85</u>  |
| TON_MAX_FAULT_<br>RESPONSE | 0x63                                                               | Action to be taken by the device when a TON_MAX_FAULT event is detected.                                                         | R/W Byte                               | Υ     | Reg            |               | Υ          | 0xB8             | <u>90</u>  |
| TOFF_DELAY                 | 0x64                                                               | Time from RUN and/or Operation off to the start of TOFF_FALL ramp.                                                               | the start R/W Word Y L11 ms Y          |       |                |               | Υ          | 0.0<br>0x8000    | <u>85</u>  |
| TOFF_FALL                  | 0x65                                                               | Time from when the output starts to fall until the output reaches zero volts.                                                    | il R/W Word Y L11 ms Y                 |       |                |               | Υ          | 8.00<br>0xD200   | <u>85</u>  |
| TOFF_MAX_WARN_LIMIT        | 0x66                                                               | Maximum allowed time, after TOFF_FALL completed, for the unit to decay below 12.5%.                                              | R/W Word                               | Y     | L11            | ms            | Υ          | 150.0<br>0xF258  | <u>86</u>  |
| STATUS_BYTE                | 0x78                                                               | One byte summary of the unit's fault condition.                                                                                  | R/W Byte                               | Υ     | Reg            |               |            | NA               | <u>98</u>  |
| STATUS_WORD                | 0x79                                                               | Two byte summary of the unit's fault condition.                                                                                  | R/W Word                               | Υ     | Reg            |               |            | NA               | <u>99</u>  |
| STATUS_VOUT                | 0x7A                                                               | Output voltage fault and warning status.                                                                                         | R/W Byte                               | Υ     | Reg            |               |            | NA               | <u>99</u>  |
| STATUS_IOUT                | 0x7B                                                               | Output current fault and warning status.                                                                                         | R/W Byte                               | Υ     | Reg            |               |            | NA               | <u>100</u> |
| STATUS_INPUT               | 0x7C                                                               | Input supply fault and warning status.                                                                                           | R/W Byte                               | N     | Reg            |               |            | NA               | <u>100</u> |
| STATUS_TEMPERATURE         | 0x7D                                                               | External temperature fault and warning status for READ_TEMPERATURE_1.                                                            |                                        |       |                |               |            | NA               | <u>101</u> |
| STATUS_CML                 | 0x7E                                                               | Communication and memory fault and warning status.                                                                               | varning R/W Byte N Reg                 |       |                | NA            | <u>101</u> |                  |            |
| STATUS_MFR_SPECIFIC        | 0x80                                                               | Manufacturer specific fault and state information.                                                                               |                                        |       |                | NA            | <u>102</u> |                  |            |
| READ_VIN                   | 0x88                                                               | Measured input supply voltage.                                                                                                   | R Word                                 | N     | L11            | ٧             |            | NA               | <u>104</u> |
| READ_IIN                   | 0x89                                                               | Measured input supply current.                                                                                                   | R Word                                 | N     | L11            | Α             |            | NA               | <u>104</u> |
| READ_VOUT                  | 0x8B                                                               | Measured output voltage.                                                                                                         | R Word                                 | Υ     | L16            | ٧             |            | NA               | <u>104</u> |
| READ_IOUT                  | 0x8C                                                               | Measured output current.                                                                                                         | R Word                                 | Υ     | L11            | Α             |            | NA               | <u>105</u> |
| READ_TEMPERATURE_1         | 0x8D                                                               | External temperature sensor temperature. This is the value used for all temperature related processing, including IOUT_CAL_GAIN. | R Word                                 | Y     | L11            | С             |            | NA               | <u>105</u> |
| READ_TEMPERATURE_2         | 0x8E                                                               | Internal die junction temperature. Does not affect any other commands.                                                           | R Word                                 | N     | L11            | С             |            | NA               | <u>105</u> |
| READ_FREQUENCY             | 0x95                                                               | Measured PWM switching frequency.                                                                                                | R Word                                 | Υ     | L11            | Hz            |            | NA               | <u>105</u> |
| READ_POUT                  | 0x96                                                               | Measured output power                                                                                                            | R Word                                 | Υ     | L11            | W             |            | N/A              | <u>105</u> |
| READ_PIN                   | 0x97                                                               | Calculated input power                                                                                                           | R Word                                 | Υ     | L11            | W             |            | N/A              | <u>105</u> |
| PMBus_REVISION             | 0x98                                                               | PMBus revision supported by this device.<br>Current revision is 1.2.                                                             | supported by this device. R Byte N Reg |       |                | 0x22          | <u>96</u>  |                  |            |
| MFR_ID                     | 0x99                                                               | The manufacturer ID of the LTC7132 in ASCII.                                                                                     | R String                               | N     | ASC            |               |            | LTC              | <u>96</u>  |
| MFR_MODEL                  | 0x9A                                                               | Manufacturer part number in ASCII.                                                                                               | R String                               | N     | ASC            |               |            | LTC7132          | <u>96</u>  |
| MFR_VOUT_MAX               | 0xA5                                                               | Maximum allowed output voltage including VOUT_OV_FAULT_LIMIT.                                                                    | R Word Y L16 V                         |       |                | 5.7<br>0x5B33 | <u>79</u>  |                  |            |
| MFR_PIN_ACCURACY           | R_PIN_ACCURACY 0xAC Returns the accuracy of the READ_PIN R command |                                                                                                                                  | R Byte                                 | N     |                | %             |            | 5.0%             | <u>105</u> |

| COMMAND NAME               | CMD<br>CODE | DESCRIPTION                                                                                     | TYPE                    | PAGED            | DATA<br>FORMAT | UNITS      | NVM        | DEFAULT<br>VALUE | PAGE       |
|----------------------------|-------------|-------------------------------------------------------------------------------------------------|-------------------------|------------------|----------------|------------|------------|------------------|------------|
| USER_DATA_00               | 0xB0        | OEM RESERVED. Typically used for part serialization.                                            | R/W Word                | N                | Reg            |            | Υ          | NA               | <u>95</u>  |
| USER_DATA_01               | 0xB1        | Manufacturer reserved for LTpowerPlay.                                                          | R/W Word                | Υ                | Reg            |            | Υ          | NA               | <u>95</u>  |
| USER_DATA_02               | 0xB2        | OEM RESERVED. Typically used for part serialization                                             | R/W Word                | N                | Reg            |            | Υ          | NA               | <u>95</u>  |
| USER_DATA_03               | 0xB3        | An NVM word available for the user.                                                             | R/W Word                | Υ                | Reg            |            | Υ          | 0x0000           | <u>95</u>  |
| USER_DATA_04               | 0xB4        | An NVM word available for the user.                                                             | R/W Word                | N                | Reg            |            | Υ          | 0x0000           | <u>95</u>  |
| MFR_INFO                   | 0xB6        | Manufacturer specific information                                                               | R/W Word                | N                | Reg            |            |            | NA               | <u>103</u> |
| MFR_EE_UNLOCK              | 0xBD        | Contact factory.                                                                                |                         |                  |                |            |            |                  | <u>112</u> |
| MFR_EE_ERASE               | 0xBE        | Contact factory.                                                                                |                         |                  |                | <u>112</u> |            |                  |            |
| MFR_EE_DATA                | 0xBF        | Contact factory.                                                                                |                         |                  |                |            |            |                  | <u>112</u> |
| MFR_CHAN_CONFIG            | 0xD0        | Configuration bits that are channel specific.                                                   | R/W Byte                | Υ                | Reg            |            | Υ          | 0x1D             | <u>70</u>  |
| MFR_CONFIG_ALL             | 0xD1        | General configuration bits.                                                                     | ration bits. R/W Byte N |                  |                |            | Υ          | 0x21             | <u>71</u>  |
| MFR_FAULT_PROPAGATE        | 0xD2        | Configuration that determines which faults are propagated to the FAULT pin.                     |                         |                  |                |            | 0x6993     | <u>93</u>        |            |
| MFR_PWM_COMP               | 0xD3        | PWM loop compensation configuration                                                             | R/W Byte Y Reg Y        |                  | 0xAE           | <u>74</u>  |            |                  |            |
| MFR_PWM_MODE               | 0xD4        | Configuration for the PWM engine.                                                               | R/W Byte                | Υ                | Reg            |            | Υ          | 0xC7             | <u>73</u>  |
| MFR_FAULT_RESPONSE         | 0xD5        | Action to be taken by the device when the FAULT pin is externally asserted low.                 | R/W Byte Y Reg          |                  | Υ              | 0xC0       | <u>95</u>  |                  |            |
| MFR_OT_FAULT_<br>RESPONSE  | 0xD6        | Action to be taken by the device when an internal overtemperature fault is detected.            | R Byte N Reg            |                  |                | 0xC0       | <u>91</u>  |                  |            |
| MFR_IOUT_PEAK              | 0xD7        | Report the maximum measured value of READ_<br>IOUT since last MFR_CLEAR_PEAKS.                  | R Word Y L11 A          |                  |                | NA         | <u>105</u> |                  |            |
| MFR_ADC_CONTROL            | 0xD8        | ADC telemetry parameter selected for repeated fast ADC read back                                | R/W Byte                | N                | Reg            |            |            | 0x00             | <u>106</u> |
| MFR_RETRY_DELAY            | 0xDB        | Retry interval during FAULT retry mode.                                                         | R/W Word                | Υ                | L11            | ms         | Υ          | 350.0<br>0xFABC  | <u>86</u>  |
| MFR_RESTART_DELAY          | 0xDC        | Minimum time the RUN pin is held low by the LTC7132.                                            | R/W Word                | Υ                | L11            | ms         | Υ          | 500.0<br>0xFBE8  | <u>86</u>  |
| MFR_VOUT_PEAK              | 0xDD        | Maximum measured value of READ_VOUT since last MFR_CLEAR_PEAKS.                                 | R Word                  | Υ                | L16            | V          |            | NA               | <u>106</u> |
| MFR_VIN_PEAK               | 0xDE        | Maximum measured value of READ_VIN since last MFR_CLEAR_PEAKS.                                  | R Word                  | N                | L11            | V          |            | NA               | <u>106</u> |
| MFR_TEMPERATURE_1_<br>PEAK | 0xDF        | Maximum measured value of external Temperature (READ_TEMPERATURE_1) since last MFR_CLEAR_PEAKS. | R Word                  | Υ                | L11            | С          |            | NA               | <u>106</u> |
| MFR_READ_IIN_PEAK          | 0xE1        | Maximum measured value of READ_IIN command since last MFR_CLEAR_PEAKS                           | R Word                  | N                | L11            | А          |            | NA               | <u>106</u> |
| MFR_CLEAR_PEAKS            | 0xE3        | Clears all peak values.                                                                         | Send Byte               | N                |                |            |            | NA               | <u>98</u>  |
| MFR_READ_ICHIP             | 0xE4        | Measured supply current of the LTC7132                                                          | R Word                  | N                | L11            | Α          |            | NA               | <u>106</u> |
| MFR_PADS                   | 0xE5        | Digital status of the I/O pads.                                                                 | R Word                  | N                | Reg            |            |            | NA               | <u>102</u> |
| MFR_ADDRESS                | 0xE6        | Sets the 7-bit I <sup>2</sup> C address byte.                                                   | R/W Byte                | N                | Reg            |            | Υ          | 0x4F             | <u>70</u>  |
| MFR_SPECIAL_ID             |             |                                                                                                 |                         | 0x4C0X<br>0x4CEX | <u>96</u>      |            |            |                  |            |

| COMMAND NAME               | CMD<br>CODE | DESCRIPTION                                                                 | TYPE           | PAGED     | DATA<br>FORMAT | UNITS      | NVM        | DEFAULT<br>VALUE | PAGE       |
|----------------------------|-------------|-----------------------------------------------------------------------------|----------------|-----------|----------------|------------|------------|------------------|------------|
| MFR_IIN_CAL_GAIN           | 0xE8        | The resistance value of the input current sense element in $m\Omega.$       | R/W Word       | N         | L11            | mΩ         | Y          | 5.0<br>0xCA80    | <u>82</u>  |
| MFR_FAULT_LOG_STORE        | 0xEA        | Command a transfer of the fault log from RAM to EEPROM.                     | Send Byte      | N         |                |            |            | NA               | <u>109</u> |
| MFR_FAULT_LOG_CLEAR        | 0xEC        | Initialize the EEPROM block reserved for fault logging.                     | t Send Byte N  |           |                |            | NA         | <u>112</u>       |            |
| MFR_FAULT_LOG              | 0xEE        | Fault log data bytes.                                                       | R Block N Reg  |           |                | Υ          | NA         | <u>109</u>       |            |
| MFR_COMMON                 | 0xEF        | Manufacturer status bits that are common across multiple ADI chips.         | R Byte N Reg   |           |                | NA         | 103        |                  |            |
| MFR_COMPARE_USER_<br>ALL   | 0xF0        | Compares current command contents with NVM.                                 | Send Byte      | nd Byte N |                |            | NA         | 108              |            |
| MFR_TEMPERATURE_2_<br>PEAK | 0xF4        | Peak internal die temperature since last MFR_CLEAR_PEAKS.                   | R Word N L11 C |           |                | NA         | <u>106</u> |                  |            |
| MFR_PWM_CONFIG             | 0xF5        | Set numerous parameters for the DC/DC controller including phasing.         | R/W Byte N Reg |           |                | Y          | 0x10       | <u>75</u>        |            |
| MFR_IOUT_CAL_GAIN_<br>TC   | 0xF6        | Temperature coefficient of the current sensing element.                     | R/W Word       | Y         | CF             | ppm/<br>°C | Y          | 3900<br>0x0F3C   | <u>80</u>  |
| MFR_RVIN                   | 0xF7        | The resistance value of the VIN pin filter element in $m\Omega.$            | R/W Word       | N         | L11            | mΩ         | Y          | 1000<br>0x03E8   | <u>77</u>  |
| MFR_TEMP_1_GAIN            | 0xF8        | Sets the slope of the external temperature sensor.                          | R/W Word       | Y         | CF             |            | Y          | 1.0<br>0x4000    | <u>83</u>  |
| MFR_TEMP_1_OFFSET          | 0xF9        | Sets the offset of the external temperature sensor with respect to –273.1°C | R/W Word       | Y         | L11            | С          | Y          | 0.0<br>0x8000    | <u>83</u>  |
| MFR_RAIL_ADDRESS           | 0xFA        | Common address for PolyPhase outputs to adjust common parameters.           | R/W Byte Y     |           | Reg            |            | Y          | 0x80             | <u>70</u>  |
| MFR_REAL_TIME              | 0xFB        | 48-bit share-clock counter value.                                           | R Block        | N         | CF             |            |            | NA               | <u>107</u> |
| MFR_RESET                  | 0xFD        | Commanded reset without requiring a power down.                             | Send Byte      | N         |                |            |            | NA               | <u>72</u>  |

**Note 1:** Commands indicated with Y in the NVM column indicate that these commands are stored and restored using the STORE\_USER\_ALL and RESTORE\_USER\_ALL commands, respectively.

**Note 2:** Commands with a default value of NA indicate "not applicable". Commands with a default value of FS indicate "factory set on a per part basis".

**Note 3:** The LTC7132 contains additional commands not listed in this table. Reading these commands is harmless to the operation of the IC; however, the contents and meaning of these commands can change without notice.

**Note 4:** Some of the unpublished commands are read-only and will generate a CML bit 6 fault if written.

Note 5: Writing to commands not published in this table is not permitted.

**Note 6:** The user should not assume compatibility of commands between different parts based upon command names. Always refer to the manufacturer's data sheet for each part for a complete definition of a command's function.

ADI strives to keep command functionality compatible between all ADI devices. Differences may occur to address specific product requirements.

## \*DATA FORMAT

| D/11/ |               |                                                                                                                                                                                                                                                                                                                                           |
|-------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L11   | Linear_5s_11s | PMBus data field b[15:0] Value = $Y \cdot 2^N$ where N = b[15:11] is a 5-bit two's complement integer and Y = b[10:0] is an 11-bit two's complement integer Example: For b[15:0] = $0x9807 = b10011_000_0000_0111$ Value = $7 \cdot 2^{-13} = 854 \cdot 10^{-6}$ From "PMBus Spec Part II: Paragraph 7.1"                                 |
| L16   | Linear_16u    | PMBus data field b[15:0] Value = $Y \cdot 2^N$ where $Y = b[15:0]$ is an unsigned integer and $N = Vout\_mode\_parameter$ is a 5-bit two's complement exponent that is hardwired to $-12$ decimal Example: For b[15:0] = $0x9800 = b1001\_1000\_0000\_0000$ Value = $19456 \cdot 2^{-12} = 4.75$ From "PMBus Spec Part II: Paragraph 8.2" |
| Reg   | Register      | PMBus data field b[15:0] or b[7:0]. Bit field meaning is defined in detailed PMBus Command Description.                                                                                                                                                                                                                                   |
| l16   | Integer Word  | PMBus data field b[15:0]  Value = Y  where Y = b[15:0] is a 16 bit unsigned integer  Example: For b[15:0] = 0x9807 = 'b1001_1000_0000_0111  Value = 38919 (decimal)                                                                                                                                                                       |
| CF    | Custom Format | Value is defined in detailed PMBus Command Description. This is often an unsigned or two's complement integer scaled by an MFR specific constant.                                                                                                                                                                                         |
| ASC   | ASCII Format  | A variable length string of text characters conforming to ISO/IEC 8859-1 standard.                                                                                                                                                                                                                                                        |
|       |               |                                                                                                                                                                                                                                                                                                                                           |

The Typical Application on the back page is a common LTC7132 application circuit. The LTC7132 is mainly designed for low DCR application via PMBus command MFR\_PWM\_MODE[2] = 1 applicable when  $0 \le V_{OUT} \le$ 3.5V, but it can be also configured to be regular DCR or regular resistor sensing by setting MFR\_PWM\_MODE[2] = 0 for  $0 \le V_{OUT} \le 5.5V$ . The choice among them is largely a design trade-off between cost, power consumption and accuracy. DCR sensing is becoming popular because it saves expensive current sensing resistors and is more power efficient, especially in high current applications. Low DCR provides the most power efficient solution, and best signal-to-noise ratio of the input sensing voltage. The accuracy of the current reading and current limit are typically limited by the accuracy of the DCR resistor (accounted for in the IOUT\_CAL\_GAIN parameter of the LTC7132). Thus current sensing resistors provide the most accurate current sensing and limiting for the application. Other external component selection is driven by the load requirement, and begins with the selection of R<sub>SENSE</sub> (if R<sub>SENSE</sub> is used) and inductor value. Then the input and output capacitors are selected. To have a stable loop performance and reliability, the loop compensation parameters such as GM of error amplifier programmed by MFR\_PWM\_ COMP[7:5] and RTH by MFR\_PWM\_ COMP[4:0] together with current limit range, set by bit[7] of MFR PWM MODE and voltage range set by bit[1] of MFR PWM MODE have to be properly selected. All other programmable parameters do not affect the loop gain, allowing parameters to be modified without impacting the transient response to load changes.

#### **CURRENT LIMIT PROGRAMMING**

The cycle-by-cycle current limit threshold voltage, V<sub>ILIMIT</sub>, across the I<sub>SENSE</sub>+/I<sub>SENSE</sub>— pins is proportional to V<sub>ITH</sub>. The V<sub>ITH</sub> limit can be programmed from 1.45 to 2.2V using the PMBUS command IOUT\_OC\_FAULT\_LIMIT. See Figure 26. The LTC7132 has four ranges of current limit programming. Properly setting the value of MFR\_PWM\_MODE[2] and MFR\_PWM\_MODE[7], and IOUT\_OC\_FAULT\_LIMIT, see the section of the PMBus commands, the device can regulate output voltage with the peak current under the value of IOUT\_OC\_FAULT\_LIMIT in normal operation. In case of output current

exceeding that current limit, an OC fault will be issued. Each range in Figure 26 affects the loop gain, and subsequently effects the loop stability, so setting range of current limiting is a part of loop design.



Figure 26. VITH VS VILIMIT

The LTC7132 will account for the DCR of the inductor if the device is configured for DCR sensing and automatically update the current limit as the inductor temperature changes. The temperature coefficient of the DCR is stored in the MFR IOUT CAL GAIN TC register. The setting MFR PWM MODE[2] = 1, MFR PWM MODE[7] = 0, allows for the use of very low DCR inductors or sense resistors, the peak output current is up to 16.5mV/DCR, the application LTC7132 is mainly designed for Keep in mind this operation is based on a cycle-by-cycle basis and is only a function of the peak inductor current. The average inductor current is monitored by the ADC converter and can provide a warning if too much average output current is detected. The overcurrent fault is detected when the I<sub>TH</sub> voltage hits the maximum value. The digital processor within the LTC7132 provides the ability to either ignore the fault, shut down and latch off or shut down and retry indefinitely (hiccup). Refer to the overcurrent portion of the Operation section for more detail.

## I<sub>SENSE0</sub><sup>±</sup> AND I<sub>SENSE1</sub><sup>±</sup> PINS

The  $I_{SENSE}^+$  and  $I_{SENSE}^-$  pins are the inputs to the current comparator and the A/D. The common mode input voltage range of the current comparators is 0V to 5.5V. Both the SENSE pins are high impedance inputs with small input currents typically less than  $1\mu A$ . The high impedance

inputs to the current comparators enable accurate DCR sensing. Do not float these pins during normal operation.

Filter components connected to the I<sub>SENSE</sub><sup>±</sup> traces should be placed close to the IC. The positive and negative traces should be routed differentially and Kelvin connected to the current sense element; see Figure 27. A non-Kelvin connection or improper placement can add parasitic inductance and capacitance to the current sense element, degrading the signal at the sense terminals and making the programmed current limit perform poorly. In a PolyPhase system, poor placement of the sensing element will result in sub-optimal current sharing between power stages. If DCR sensing is used (Figure 28a), sense resistor R1 should be placed close to the inductor to prevent noise from coupling into sensitive small-signal nodes. The capacitor C1 should be placed close to the IC pins. Any impedance difference between the I<sub>SENSE</sub><sup>+</sup> and I<sub>SENSE</sub><sup>-</sup> signal paths can result in loss of accuracy in the current reading of the ADC. The current reading accuracy can be improved by matching the impedance of the two signal paths. To accomplish this add a series resistor R3 between V<sub>OUT</sub> and I<sub>SENSE</sub> equal to R1. A capacitor of 1μF or greater should be placed in parallel with this resistor.



Figure 27. Sense Lines Placement with Inductor DCR

#### **Inductor DCR Sensing**

The DCR is the DC winding resistance of the inductor's copper, which is often less than  $1m\Omega$  for high current inductors. In high current and low output voltage applications, a conduction loss of a high DCR or a sense resistor will cause a significant reduction in power efficiency. For a specific output requirement, choose the inductor with the DCR that satisfies the maximum desirable sense voltage, and uses the relationship of the sense pin filters to output inductor characteristics as depicted in the following:

$$DCR = \frac{V_{SENSE(MAX)}}{I_{MAX} + \frac{\Delta I_L}{2}}$$

The RC sense filter time constant must be set by the following equations:

RC = L/(5  $\bullet$  DCR) at MFR\_PWM\_MODE[2] = 1 for low DCR RC = L/DCR at MFR\_PWM\_MODE[2] = 0 for normal DCR where:

 $V_{SENSE(MAX)}$ : Maximum sense voltage for a given  $I_{TH}$  voltage

 $I_{MAX}$ : Maximum load current  $\Delta I_L$ : Inductor ripple current DCR: Inductor resistance RC: Filter time constant

During normal DCR sensing, the voltage ripple across C1 is equal to the voltage ripple across the inductor DCR. During low DCR sensing, the voltage ripple across C1 is equal to the 5x the voltage ripple across the inductor DCR.

To ensure the load current will be delivered over the full operating temperature range, the temperature coefficient of DCR resistance, approximately 3900ppm/°C, should be taken into consideration.

Typically, C is selected in the range of  $0.047\mu F$  to  $0.47\mu F$ . This forces R1 to around  $2k\Omega$  at MFR\_PWM\_MODE[2]=0,  $400\Omega$  at MFR\_PWM\_MODE[2]=1 reducing error that might have been caused by the  $I_{SENSE}$  pins'  $\pm 1\mu A$  current (R3 and C2 are for reducing sensing error caused by input current through R1).

There will be some power loss in R1 that relates to the duty cycle, and will be the most in continuous mode at the maximum input voltage:

$$P_{LOSS}(R1) = \frac{\left(V_{IN(MAX)} - V_{OUT}\right) \cdot V_{OUT}}{R1}$$

Ensure that R1 has a power rating higher than this value. However, DCR sensing eliminates the conduction loss of sense resistor; it will provide better efficiency at heavy loads. To maintain a good signal-to-noise ratio for low current sense signals, it is best to enable the LOW DCR sensing network (MFR\_PWM\_MODE[2] = 1, RC = L/(5 • DCR).

For a DCR sensing application, the peak-to-peak ripple voltage will be determined by the equation:

$$\Delta V_{SENSE} = \frac{V_{OUT}}{V_{IN}} \cdot \frac{V_{IN} - V_{OUT}}{RC \cdot f_{OSC}}$$

Low DCR sensing can be used at  $\Delta V_{SENSE}$  signal as low as 2mV.

#### INDUCTOR VALUE CALCULATION

Given the desired input and output voltages, the inductor value and operating frequency, f<sub>OSC</sub>, directly determine the inductor peak-to-peak ripple current:

$$\Delta I_{L} = \frac{V_{OUT} (V_{IN} - V_{OUT})}{V_{IN} \bullet f_{OSC} \bullet L}$$

Lower ripple current reduces core losses in the inductor, ESR losses in the output capacitors, and output voltage ripple. Thus, at a given frequency, the highest efficiency operation is obtained with a small ripple current, which requires a large inductor.

A reasonable starting point is to choose a ripple current that is about 40% of  $I_{OUT(MAX)}$ . Note that the largest ripple current occurs at the highest input voltage. To guarantee that the ripple current does not exceed a specified maximum, the inductor should be chosen according to:

$$L \ge \frac{V_{OUT} \left( V_{IN} - V_{OUT} \right)}{V_{IN} \bullet f_{OSC} \bullet I_{RIPPIF}}$$

#### INDUCTOR CORE SELECTION

Once the inductor value is determined, the type of inductor must be selected. Core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance. As the inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses increase. Ferrite designs have very low core loss and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core materials saturate hard, which means that the inductance collapses abruptly when the peak design current is

exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate!

#### LOW VALUE RESISTOR CURRENT SENSING

A typical sensing circuit using a discrete resistor is shown in Figure 28b.  $R_{\text{SENSE}}$  is chosen based on the required output current.

The current comparator has a maximum threshold  $V_{SENSE(MAX)}$  determined by the  $I_{LIMIT}$  setting. The input common mode range of the current comparator is 0V to 5.5V. The current comparator threshold sets the peak of the inductor current, yielding a maximum average output current  $I_{MAX}$  equal to the peak value less half the peak-to-peak ripple current  $\Delta I_L$ . To calculate the sense resistor value, use the equation:

$$R_{SENSE} = \frac{V_{SENSE(MAX)}}{I_{MAX} + \frac{\Delta I_L}{2}}$$

Due to possible PCB noise in the current sensing loop, the AC current sensing ripple of  $\Delta V_{SENSE} = \Delta I_L \cdot R_{SENSE}$  also needs to be checked in the design to get a good signal-to-noise ratio. In general, for a reasonably good PCB layout, a 15mV minimum  $\Delta V_{SENSE}$  voltage is recommended as a conservative number to start with for  $R_{SENSE}$  applications.

For previous generation current mode controllers, the maximum sense voltage was high enough (e.g., 75mV for the LTC1628/LTC3728 family) that the voltage drop across the parasitic inductance of the sense resistor represented a relatively small error. In the newer and higher current density solutions, the value of the sense resistor can be less than  $1m\Omega$  and the peak sense voltage can be less than 20mV. Also, inductor ripple currents greater than 50% with operation up to 750kHz are becoming more common. Under these conditions, the voltage drop across the sense resistor's parasitic inductance is no longer negligible. A typical sensing circuit using a discrete resistor is shown in Figure 28b. In previous generations of controllers, a small RC filter placed near the IC was commonly used to reduce the effects of the capacitive and inductive noise coupled in the sense traces on the PCB. A typical filter consists of two series  $100\Omega$  resistors connected to a parallel 1000pFcapacitor, resulting in a time constant of 200ns.



Figure 28a. Inductor DCR Current Sense Circuit



Figure 28b. Resistor Current Sense Circuit

This same RC filter, with minor modifications, can be used to extract the resistive component of the current sense signal in the presence of parasitic inductance. For example, Figure 29a illustrates the voltage waveform across a  $2m\Omega$  resistor with a PCB footprint of 2010. The waveform is the superposition of a purely resistive component and a purely inductive component. It was measured using two scope probes and waveform math to obtain a differential measurement. Based on additional measurements of the inductor ripple current and the on-time,  $t_{ON}$ , and off-time,  $t_{OFF}$ , of the top switch, the value of the parasitic inductance was determined to be 0.5nH using the equation:

$$ESL = \frac{V_{ESL}(STEP)}{\Delta I_{I}} \bullet \frac{t_{ON} \bullet t_{OFF}}{t_{ON} + t_{OFF}}$$
(1)

If the RC time constant is chosen to be close to the parasitic inductance divided by the sense resistor (L/R), the resultant waveform looks resistive, as shown in Figure 29b. For applications using low maximum sense voltages, check the sense resistor manufacturer's data sheet for information about parasitic inductance. In the absence of data, measure the voltage drop directly across the sense resistor to extract the magnitude of the ESL step and use Equation 1 to determine the ESL. However, do not overfilter the signal. Keep the RC time constant less than or equal to the inductor time constant to maintain a sufficient ripple voltage on V<sub>RSENSE</sub> for optimal operation of the current loop controller.



Figure 29a. Voltage Measured Directly Across R<sub>SENSE</sub>



Figure 29b. Voltage Measured After the R<sub>SENSE</sub> Filter

# SLOPE COMPENSATION AND INDUCTOR PEAK CURRENT

Slope compensation provides stability in constant-frequency current-mode architectures by preventing sub-harmonic oscillations at high duty cycles. This is accomplished internally by adding a compensation ramp to the inductor current signal. The LTC7132 uses a patented

current limit technique that counteracts the compensating ramp. This allows the maximum inductor peak current to remain unaffected throughout all duty cycles.

# VARIABLE DELAY TIME, SOFT-START AND OUTPUT VOLTAGE RAMPING

The LTC7132 must enter the run state prior to soft-start. The RUNn pin is released after the part initializes and  $V_{\rm IN}$  is greater than the VIN\_ON threshold. If multiple LTC7132s are used in an application, they should be configured to share the same RUNn pins. They all hold their respective RUNn pins low until all devices initialize and  $V_{\rm IN}$  exceeds the VIN\_ON threshold for all devices. The SHARE\_CLK pin assures all the devices connected to the signal use the same time base.

After the RUNn pin releases, the controller waits for the user-specified turn-on delay (TON\_DELAY) prior to initiating an output voltage ramp. Multiple LTC7132s and other ADI parts can be configured to start with variable delay times. To work correctly, all devices use the same timing clock (SHARE\_CLK) and all devices must share the RUNn pin. This allows the relative delay of all parts to be synchronized. The actual variation in the delay will be dependent on the highest clock rate of the devices connected to the SHARE\_CLK pin (all Analog Devices ICs are configured to allow the fastest SHARE\_CLK signal to control the timing of all devices). The SHARE\_CLK signal can be  $\pm 10\%$  in frequency, thus the actual time delays will have proportional variance.

Soft-start is performed by actively regulating the load voltage while digitally ramping the target voltage from 0.0V to the commanded voltage set point. The rise time of the voltage ramp can be programmed using the TON\_RISE command to minimize inrush currents associated with the start-up voltage ramp. The soft-start feature is disabled by setting TON\_RISE to any value less than 0.250ms. The LTC7132 will perform the necessary math internally to assure the voltage ramp is controlled to the desired slope. However, the voltage slope cannot be any faster than the fundamental limits of the power stage. The shorter TON\_RISE time is set, the larger the discrete steps in the TON\_RISE ramp will appear. The number of steps in the ramp is equal to TON\_RISE/0.1ms.

The LTC7132 PWM will always use discontinuous mode during the TON\_RISE operation. In discontinuous mode, the bottom gate is turned off as soon as reverse current is detected in the inductor. This will allow the regulator to start up into a pre-biased load.

There is no traditional tracking feature in the LTC7132. However, two outputs can be given the same TON\_RISE and TON\_DELAY times to effectively ramp up at the same time. If the RUN pin is released at the same time and both LTC7132s use the same time base, the outputs will track very closely. If the circuit is in a PolyPhase configuration, all timing parameters must be the same.

The method of start-up sequencing described above is time based. For concatenated events it is possible to control the RUNn pins based on the PGOODn pin of a different controller. There is  $60\mu$ s filtering to the PGOODn inside the device. If unwanted transitions still occur on PGOODn, place a capacitor to ground on the PGOODn pin to filter the waveform. The RC time-constant of the filter should be set sufficiently fast to assure no appreciable delay is incurred. A value of  $300\mu$ s to  $500\mu$ s will provide some additional filtering without significantly delaying the trigger event.

#### **DIGITAL SERVO MODE**

For maximum accuracy in the regulated output voltage, enable the digital servo loop by asserting bit 6 of the MFR PWM MODE command. In digital servo mode, the LTC7132 will adjust the regulated output voltage based on the ADC voltage reading. Every 90ms the digital servo loop will step the LSB of the DAC (nominally 1.375mV or 0.688mV depending on the voltage range bit) until the output is at the correct ADC reading. At power-up this mode engages after TON MAX FAULT LIMIT unless the limit is set to 0 (infinite). If the TON MAX FAULT LIMIT is set to 0 (infinite), the servo begins after TON\_RISE is complete and V<sub>OUT</sub> has exceeded the VOUT\_UV\_FAULT\_LIMIT. This same point in time is when the output changes from discontinuous to the programmed mode as indicated in MFR\_PWM\_MODE bit 0. Refer to Figure 30 for details on the V<sub>OUT</sub> waveform under time-based sequencing. If the TON\_MAX\_FAULT\_LIMIT is set to a value greater than 0

and the TON\_MAX\_FAULT\_RESPONSE is set to ignore 0x00, the servo begins:

- 1. After the TON\_RISE sequence is complete
- 2. After the TON\_MAX\_FAULT\_LIMIT time is reached; and
- 3. After the VOUT\_UV\_FAULT\_LIMIT has been exceed or the IOUT\_OC\_FAULT\_LIMIT is no longer active.

If the TON\_MAX\_FAULT\_LIMIT is set to a value greater than 0 and the TON\_MAX\_FAULT\_RESPONSE is not set to ignore 0X00, the servo begins:

- 1. After the TON\_RISE sequence is complete;
- After the TON\_MAX\_FAULT\_LIMIT time has expired and both VOUT\_UV\_FAULT and IOUT\_OC\_FAULT are not present.

The maximum rise time is limited to 1.3 seconds.

In a PolyPhase configuration it is recommended only one of the control loops have the digital servo mode enabled. This will assure the various loops do not work against each other due to slight differences in the reference circuits.



Figure 30. Timing Controlled Vout Rise

## **SOFT OFF (SEQUENCED OFF)**

In addition to a controlled start-up, the LTC7132 also supports controlled turn-off. The TOFF\_DELAY and TOFF\_FALL functions are shown in Figure 31. TOFF\_FALL is processed when the RUN pin goes low or if the part is commanded off. If the part faults off or FAULTn is pulled low externally and the part is programmed to respond to this, the output will three-state rather than exhibiting

a controlled ramp. The output will decay as a function of the load. The output voltage will operate as shown in Figure 31 so long as the part is in forced continuous mode and the TOFF FALL time is sufficiently slow that the power stage can achieve the desired slope. The TOFF FALL time can only be met if the power stage and controller can sink sufficient current to assure the output is at zero volts by the end of the fall time interval. If the TOFF FALL time is set shorter than the time required to discharge the load capacitance, the output will not reach the desired zero volt state. At the end of TOFF FALL, the controller will cease to sink current and VOUT will decay at the natural rate determined by the load impedance. If the controller is in discontinuous mode, the controller will not pull negative current and the output will be pulled low by the load, not the power stage. The maximum fall time is limited to 1.3 seconds. The shorter TOFF FALL time is set, the larger the discrete steps in the TOFF FALL ramp will appear. The number of steps in the ramp is equal to TOFF\_FALL/0.1ms.



Figure 31. TOFF\_DELAY and TOFF\_FALL

### INTV<sub>CC</sub>/EXTV<sub>CC</sub> POWER

The internal MOSFET drivers and most other internal circuitry are derived from the INTV<sub>CC</sub> pin. When the EXTV<sub>CC</sub> pin is shorted to GND or tied to a voltage less than 4.7V, or SV<sub>IN</sub> is lower than 7V, an internal 5.5V linear regulator supplies INTV<sub>CC</sub> power from V<sub>IN</sub>. If EXTV<sub>CC</sub> is taken above 4.7V and SV<sub>IN</sub> is higher than 7V, the internal 5.5V regulator is turned off and an internal switch is turned on connecting EXTV<sub>CC</sub> to INTV<sub>CC</sub>. EXTV<sub>CC</sub> reduces power dissipation from the internal low dropout 5.5V regulator, thus improves the overall efficiency and thermal performance.

EXTV $_{CC}$  can be applied before V $_{IN}$ . The regulator can supply a peak current of 100mA. Both INTV $_{CC}$  and EXTV $_{CC}$  need to be bypassed to ground with a minimum of 1 $\mu$ F ceramic capacitor or low ESR electrolytic capacitor. No matter what type of bulk capacitor is used, an additional 0.1 $\mu$ F ceramic capacitor placed directly adjacent to the INTV $_{CC}$  and PGND pins is highly recommended. Good bypassing is needed to supply the high transient currents required by the MOSFET gate drivers.

Do not tie  $INTV_{CC}$  on the LTC7132 to an external supply because  $INTV_{CC}$  will attempt to pull the external supply high and hit current limit, significantly increasing the die temperature.

For applications where  $V_{IN}$  is less than 6V, tie the  $SV_{IN}$  and  $INTV_{CC}$  pins together to the supply voltage through a  $1\Omega$  or  $2.2\Omega$  resistor as shown in Figure 32. To minimize the voltage drop caused by the gate charge current a low ESR capacitor must be connected to the  $SV_{IN}/INTV_{CC}$  pins. This configuration will override the  $INTV_{CC}$  linear regulator and will prevent  $INTV_{CC}$  from dropping too low. The UVLO on  $INTV_{CC}$  is set to approximately 4V.



Figure 32. Setup for a 5V Input



Figure 33. Boost Circuit to Minimize PWM Jitter

## TOPSIDE MOSFET DRIVER SUPPLY (CB, DB)

External bootstrap capacitors,  $C_B$ , connected to the BOOSTn pin supplies the gate drive voltages for the internal topside MOSFETs. Capacitor  $C_B$  in the Block Diagram is charged through external diode  $D_B$  from INTV $_{CC}$  when the SWn pin is low. When one of the topside MOSFETs is to be turned on, the driver places the  $C_B$  voltage across the gate source of the desired MOSFET. This enhances the MOSFET and turns on the topside switch. The switch node voltage, SWn, rises to  $V_{IN}$  and the BOOSTn pin follows. With the internal topside MOSFET on, the boost voltage is above the input supply:  $V_{BOOST} = V_{IN} + V_{INTVCC}$ . The value of the boost capacitor,  $C_B$ , needs to be 100 times that of the total input capacitance of the topside MOSFET(s). The reverse breakdown of the external Schottky diode must be greater than  $V_{IN(MAX)}$ .

PWM jitter has been observed in some designs operating at higher  $V_{IN}/V_{OUT}$  ratios. This jitter does not substantially affect the circuit accuracy. Referring to Figure 33, PWM jitter can be removed by inserting a series resistor with a value of  $1\Omega$  to  $5\Omega$  between the cathode of the diode and the BOOSTn pin. A resistor case size of 0603 or larger is recommended to reduce ESL and achieve the best results.

#### UNDERVOLTAGE LOCKOUT

The LTC7132 is initialized by an internal threshold-based UVLO where  $V_{IN}$  must be approximately 4V and INTV<sub>CC</sub>,  $V_{DD33}$ , and  $V_{DD25}$  must be within approximately 20% of their regulated values. In addition, V<sub>DD33</sub> must be within approximately 7% of the targeted value before the RUN pin is released. After the part has initialized, an additional comparator monitors V<sub>IN</sub>. The VIN\_ON threshold must be exceeded before the power sequencing can begin. When V<sub>IN</sub> drops below the VIN\_OFF threshold, the SHARE\_CLK pin will be pulled low and V<sub>IN</sub> must increase above the VIN\_ON threshold before the controller will restart. The normal start-up sequence will be allowed after the VIN ON threshold is crossed. If FAULTB is held low when V<sub>IN</sub> is applied. ALERT will be asserted low even if the part is programmed to not assert ALERT when FAULTB is held low. If I<sup>2</sup>C communication occurs before the LTC7132 is out of reset and only a portion of the command is seen by

the part, this can be interpreted as a CML fault. If a CML fault is detected, ALERT is asserted low.

It is possible to program the contents of the NVM in the application if the  $V_{DD33}$  supply is externally driven directly to  $V_{DD33}$  or through EXTV<sub>CC</sub>. This will activate the digital portion of the LTC7132 without engaging the high voltage sections. PMBus communications are valid in this supply configuration. If V<sub>IN</sub> has not been applied to the LTC7132, bit 3 (NVM Not Initialized) in MFR COMMON will be asserted low. If this condition is detected, the part will only respond to addresses 5A and 5B. To initialize the part issue the following set of commands: global address 0x5B command 0xBD data 0x2B followed by global address 5B command 0xBD and data 0xC4. The part will now respond to the correct address. Configure the part as desired then issue a STORE USER ALL. When V<sub>IN</sub> is applied a MFR\_RESET command must be issued to allow the PWM to be enabled and valid ADC conversions to be read.

### **CIN AND COLIT SELECTION**

In continuous mode, the source current of the internal top MOSFET is a square wave of duty cycle  $(V_{OUT})/(V_{IN})$ . To prevent large voltage transients, a low ESR capacitor sized for the maximum RMS current of one channel must be used. The maximum RMS capacitor current is given by:

$$C_{IN}$$
 Required  $I_{RMS} \approx \frac{I_{MAX}}{V_{IN}} [(V_{OUT})(V_{IN} - V_{OUT})]^{1/2}$ 

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS} = I_{OUT}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that capacitor manufacturers' ripple current ratings are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor, or to choose a capacitor rated at a higher temperature than required. Several capacitors may be paralleled to meet size or height requirements in the design. Due to the high operating frequency of the LTC7132, ceramic capacitors can also be used for  $C_{IN}$ . Always consult the manufacturer if there is any question.

The benefit of using a LTC7132 in 2-phase operation can be calculated by using the equation above for the higher power monolithic and then calculating the loss that would have resulted if both channels switched on at the same time. The total RMS power loss is lower when both channels are operating due to the reduced overlap of current pulses required through the input capacitor's ESR. This is why the input capacitor's requirement calculated above for the worst-case controller is adequate for the dual controller design. Also, the input protection fuse resistance, battery resistance, and PC board trace resistance losses are also reduced due to the reduced peak currents in a 2-phase system. The overall benefit of a multiphase design will only be fully realized when the source impedance of the power supply/battery is included in the efficiency testing.

A small (0.1 $\mu$ F to 1 $\mu$ F) bypass capacitor between the chip SV<sub>IN</sub> pin and ground, placed close to the LTC7132, is also suggested. A 2.2 $\Omega$  to 10 $\Omega$  resistor placed between C<sub>IN</sub> (C1) and the V<sub>IN</sub> pin provides further isolation between the two LTC7132s.

The selection of  $C_{OUT}$  is driven by the effective series resistance (ESR). Typically, once the ESR requirement is satisfied, the capacitance is adequate for filtering. The output ripple ( $\Delta V_{OUT}$ ) is approximated by:

$$\Delta V_{OUT} \approx I_{RIPPLE} \left( ESR + \frac{1}{8 \cdot f \cdot C_{OUT}} \right)$$

where f is the operating frequency,  $C_{OUT}$  is the output capacitance and  $I_{RIPPLE}$  is the ripple current in the inductor. The output ripple is highest at maximum input voltage since  $I_{RIPPLE}$  increases with input voltage.

#### **FAULT INDICATION**

The LTC7132 FAULT pins are configurable to indicate a variety of faults including OV, UV, OC, OT, timing faults, and peak over current faults. In addition, the FAULT pins can be pulled low by external sources indicating a fault in

some other portion of the system. The fault response is configurable and allows the following options:

- Ignore
- Shut Down Immediately—Latch Off
- Shut Down Immediately—Retry Indefinitely at the Time Interval Specified in MFR RETRY DELAY

Refer to the PMBus section of the data sheet and the PMBus specification for more details.

The OV response is automatic. If an OV condition is detected, SW*n* goes low.

Fault logging is available on the LTC7132. The fault logging is configurable to automatically store data when a fault occurs that causes the unit to fault off. The header portion of the fault logging table contains peak values. It is possible to read these values at any time. This data will be useful while troubleshooting the fault.

If the LTC7132 internal temperature is in excess of 85°C, writes into the NVM (other than fault logging) are not recommended. The data will still be held in RAM, unless the 3.3V supply UVLO threshold is reached. If the die temperature exceeds 130°C all NVM communication is disabled until the die temperature drops below 120°C.

#### **OPEN-DRAIN PINS**

The LTC7132 has the following open-drain pins:

- 3.3V Pins
  - 1. FAULT
  - 2. SYNC
  - 3. SHARE CLK
  - 4. PG00D*n*

5V Pins (5V pins operate correctly when pulled to 3.3V.)

- 1. RUN*n*
- 2. ALERT
- 3. SCL
- 4. SDA

All the above pins have on-chip pull-down transistors that can sink 3mA at 0.4V. The low threshold on the pins is 0.8V; thus, there is plenty of margin on the digital signals with 3mA of current. For 3.3V pins, 3mA of current is a 1.1k resistor. Unless there are transient speed issues associated with the RC time constant of the resistor pull-up and parasitic capacitance to ground, a 10k resistor or larger is generally recommended.

For high speed signals such as the SDA, SCL and SYNC, a lower value resistor may be required. The RC time constant should be set to 1/3 to 1/5 the required rise time to avoid timing issues. For a 100pF load and a 400kHz PMBus communication rate, the rise time must be less than 300ns. The resistor pull-up on the SDA and SCL pins with the time constant set to 1/3 the rise time is:

$$R_{PULLUP} = \frac{t_{RISE}}{3 \cdot 100pF} = 1k$$

The closest 1% resistor value is 1k. Be careful to minimize parasitic capacitance on the SDA and SCL pins to avoid communication problems. To estimate the loading capacitance, monitor the signal in question and measure how long it takes for the desired signal to reach approximately 63% of the output value. This is a one time constant. The SYNC pin has an on-chip pull-down transistor with the output held low for nominally 500ns. If the internal oscillator is set for 500kHz and the load is 100pF and a 3x time constant is required, the resistor calculation is as follows:

$$R_{PULLUP} = \frac{2\mu s - 500ns}{3 \cdot 100pF} = 5k$$

The closest 1% resistor is 4.99k.

If timing errors are occurring or if the SYNC frequency is not as fast as desired, monitor the waveform and determine if the RC time constant is too long for the application. If possible reduce the parasitic capacitance. If not reduce the pull-up resistor sufficiently to assure proper timing. The SHARE\_CLK pull-up resistor has a similar equation with a period of 10µs and a pull-down time of 1µs. The RC time constant should be approximately 3µs or faster.

# PHASE-LOCKED LOOP AND FREQUENCY SYNCHRONIZATION

The LTC7132 has a phase-locked loop (PLL) comprised of an internal voltage-controlled oscillator (VCO) and a phase detector. The PLL is locked to the falling edge of the SYNC pin. The phase relationship between the PWM controller and the falling edge of SYNC is controlled by the lower 3 bits of the MFR\_PWM\_ CONFIG command. For PolyPhase applications, it is recommended that all the phases be spaced evenly. Thus for a 2-phase system the signals should be 180° out of phase and a 4-phase system should be spaced 90°.

The phase detector is an edge-sensitive digital type that provides a known phase shift between the external and internal oscillators. This type of phase detector does not exhibit false lock to harmonics of the external clock.

The output of the phase detector is a pair of complementary current sources that charge or discharge the internal filter network. The PLL lock range is guaranteed between 200kHz and 1MHz. Nominal parts will have a range beyond this; however, operation to a wider frequency range is not guaranteed.

The PLL has a lock detection circuit. If the PLL should lose lock during operation, bit 4 of the STATUS\_MFR\_ SPECIFIC command is asserted and the ALERT pin is pulled low. The fault can be cleared by writing a 1 to the bit. If the user does not wish to see the ALERT pin assert if a PLL\_FAULT occurs, the SMBALERT\_MASK command can be used to prevent the alert.

If the SYNC signal is not clocking in the application, the nominal programmed frequency will control the PWM circuitry. However, if multiple parts share the SYNC pins and the signal is not clocking, the parts will not be synchronized and excess voltage ripple on the output may be present. Bit 10 of MFR\_PADS will be asserted low if this condition exists.

If the PWM signal appears to be running at too high a frequency, monitor the SYNC pin. Extra transitions on the falling edge will result in the PLL trying to lock on to noise versus the intended signal. Review routing of digital

control signals and minimize crosstalk to the SYNC signal to avoid this problem. Multiple LTC7132s are required to share one SYNC pin in PolyPhase configurations. For other configurations, connecting the SYNC pins to form a single SYNC signal is optional. If the SYNC pin is shared between LTC7132s, only one LTC7132 can be programmed with a frequency output. All the other LTC7132s should be programmed to disable the SYNC output. However their frequency should be programmed to the nominal desired value.

#### MINIMUM ON-TIME CONSIDERATIONS

Minimum on-time,  $t_{ON(MIN)}$ , is the smallest time duration that the LTC7132 is capable of turning on the top MOSFET. It is determined by internal timing delays and the gate charge required to turn on the top MOSFET. Low duty cycle applications may approach this minimum limit and care should be taken to ensure that:

$$t_{ON(MIN)} < \frac{V_{OUT}}{V_{IN} \cdot f_{OSC}}$$

If the duty cycle falls below what can be accommodated by the minimum on-time, the part will begin to skip cycles. The output voltage will continue to be regulated, but the ripple voltage and current will increase.

The minimum on-time for the LTC7132 is approximately 90ns. Reasonably good PCB layout, minimum 30% inductor current ripple and at least 2mV for LOW DCR structure or 10mV to 15mV for regular DCR ripple on the current sense signal are required to avoid increasing the minimum on-time. The minimum on-time can be affected by PCB switching noise in the voltage and current loop. As the peak current sense voltage decreases, the minimum on-time gradually increases to 130ns. This is of particular concern in forced continuous applications with low ripple current at light loads. If the duty cycle drops below the minimum on-time limit in this situation, a significant amount of cycle skipping can occur with correspondingly larger current and voltage ripple.

#### **EXTERNAL TEMPERATURE SENSE**

The LTC7132 is capable of measuring the power stage temperature of each channel. Multiple methods using silicon junction type remote sensors are supported. The voltage produced by the remote sense circuit is digitized by the internal ADC, and the computed temperature value is returned by the paged READ\_TEMPERATURE\_1 telemetry command.

The most accurate external temperature measurement can be made using a diode-connected PNP transistor such as the MMBT3906 as shown in Figure 34 with bit 5 of MFR\_PWM\_MODE should be set to 0 ( $\Delta V_{BE}$  method) when using this sensor configuration. The transistor should be placed in contact with or immediately adjacent to the power stage inductor. Its emitter should be connected to the TSNSn pin while the base and collector terminals of the PNP transistor should be returned to the LTC7132 GND paddle using a Kevin connection. For best noise immunity, the connections should be routed differentially and a 10nF capacitor should be placed in parallel with the diode-connected PNP. Parasitic PCB trace inductance between the capacitor and transistor should be minimized. Avoid placing PCB vias between the transistor and capacitor.



Figure 34. External  $\Delta V_{BE}$  Temperature Sense



Figure 35. 2D+R Temperature Sense

The LTC7132 also supports direct junction voltage measurements when bit 5 of MFR\_PWM\_MODE\_LTC7132 is set to 1. The factory defaults support a resistor trimmed

dual diode network as shown in Figure 35. This second measurement method is not generally as accurate as the first, but it supports legacy power blocks or may prove necessary if high noise environments prevent use of the  $\Delta V_{BE}$  approach with its lower signal levels.

For either method, the slope of the external temperature sensor can be modified with the coefficient stored in MFR\_TEMP\_1\_GAIN. With the  $\Delta V_{BE}$  approach, typical PNPs require temperature slope adjustments slightly less than 1. The MMBT3906 has a recommended value in this command of approximately MFR\_TEMP\_1\_GAIN = 0.991 based on the ideality factor of 1.01. Simply invert the ideality factor to calculate the MFR\_TEMP\_1\_GAIN. Different manufacturers and different lots may have different ideality factors. Consult with the manufacturer to set this value. Bench characterization over temperature is recommended when adjusting MFR\_TEMP\_1\_GAIN for the direct p-n junction measurement method.

The offset of the external temperature sense can be adjusted by MFR\_TEMP\_1\_OFFSET.

If an external temperature sense element is not used, the TSNSn pin must be shorted to GND. The  $UT_FAULT_LIMIT$  must be set to  $-275^{\circ}C$ , and the  $UT_FAULT_RESPONSE$  must be set to ignore. The user also needs to set the  $IOUT_CAL_GAIN_TC$  to a value of 0.

To ensure proper use of these temperature adjustment parameters, refer to the specific formulas given for the two methods by the MFR\_PWM\_MODE command in the later section covering PMBus command details.

#### INPUT CURRENT SENSE AMPLIFIER

The LTC7132 input current sense amplifier can sense the supply current into the  $V_{\text{IN}}$  pin using an external resistor as well as the power stage current using an external current sense resistor shown in Figure 36. Unless care is taken to mitigate the frequency noise caused by the discontinuous input current, significant input current measurement error may occur. The noise will be the greatest in high current applications and at large step-down ratios. Careful layout and filtering at the  $SV_{\text{IN}}$  pin is recommended to minimize measurement error. The  $SV_{\text{IN}}$  pin should be filtered with a resistor and a ceramic capacitor. The filter should be

located as close to the  $SV_{IN}$  pin as possible. The supply side of the  $SV_{IN}$  pin filter should be Kelvin connected to the supply side of the  $R_{IINSNS}$  resistor. A  $2\Omega$  resistor should be sufficient for most applications. The resistor will cause an IR voltage drop from the supply to the  $SV_{IN}$  pin due to the current flowing into the  $SV_{IN}$  pin. To compensate for this voltage drop, the MFR\_RVIN command value should be set to the nominal resistor value. The LTC7132 will multiply the MFR\_READ\_ICHIP measurement value by the user defined MFR\_RVIN value and add this voltage to the measured voltage at the  $SV_{IN}$  pin. Therefore

READ\_VIN=V<sub>SVIN\_PIN</sub>+(MFR\_READ\_ICHIP•MFR\_RVIN)

Therefore the READ\_VIN command will return the value of the voltage at the supply side of the  $SV_{IN}$  pin filter. If no  $SV_{IN}$  filter element is used, set MFR\_RVIN = 0.

The capacitor C1 should be a low ESR ceramic capacitor. It should be placed as close as possible to  $PV_{INO/1}$  to supply high frequency transient input current. This will help prevent noise from the top gate MOSFET from feeding into the input current sense amplifier inputs and supply.

If the input current sense amplifier is not used, short the  $SV_{IN}$ ,  $I_{IN}^+$ , and  $I_{IN}^-$  pins together.



Figure 36. Low Noise Input Current Sense Circuit

# EXTERNAL RESISTOR CONFIGURATION PINS (RCONFIG)

The LTC7132 is factory programmed to use the external resistor configuration. This allows output voltage, PWM frequency, PWM phasing, and the PMBus address to be set by the user without programming the part through the PMBus interface or purchasing custom programmed parts. To use resistor programming, the RCONFIG pins require a resistor divider between  $V_{DD25}$  and GND. The

RCONFIG pins are only interrogated at initial power up and during a reset, so modifying their values on the fly while the part is powered will have no effect. However, this does mean that RCONFIG pins on the same IC can be shared with a single resistor divider if they require identical programming. Resistors with a tolerance of 1% or better must be used to assure proper operation. In the following tables,  $R_{TOP}$  is connected between  $V_{DD25}$  and the RCONFIG pin while  $R_{BOT}$  is connected between the pin and GND. Noisy clock signals should not be routed near these pins.

### **Voltage Selection**

When an output voltage is set using the VOUT\_CFG n pins (by Table 3) the following parameters are set as a percentage of the output voltage:

| VOUT_OV_FAULT_LIMIT    | +10%  |
|------------------------|-------|
| VOUT_OV_WARN_LIMIT     | +7.5% |
| VOUT_MAX               | +7.5% |
| VOUT_MARGIN_HIGH       | +5%   |
| VOUT_MARGIN_LOW        | 5%    |
| VOUT_UV_WARN_LIMIT     | 6.5%  |
| VOLIT LIV FALILT LIMIT | _7%   |

Table 3. VOUT CFGn Resistor Programming

| $R_{TOP}$ ( $k\Omega$ ) | R <sub>BOTTOM</sub> (kΩ) | V <sub>OUT</sub> (V) | ON/OFF |
|-------------------------|--------------------------|----------------------|--------|
| 0 or Open               | Open                     | NVM                  | NVM    |
| 10                      | 23.2                     | 5.000                | ON     |
| 10                      | 15.8                     | 3.300                | ON     |
| 16.2                    | 20.5                     | 2.500                | ON     |
| 16.2                    | 17.4                     | 1.800                | ON     |
| 20                      | 17.8                     | 1.500                | ON     |
| 20                      | 15                       | 1.350                | ON     |
| 20                      | 12.7                     | 1.250                | ON     |
| 20                      | 11                       | 1.200                | ON     |
| 24.9                    | 11.3                     | 1.150                | ON     |
| 24.9                    | 9.09                     | 1.100                | ON     |
| 24.9                    | 7.32                     | 1.050                | ON     |
| 24.9                    | 5.76                     | 0.900                | ON     |
| 24.9                    | 4.32                     | 0.750                | ON     |
| 30.1                    | 3.57                     | 0.650                | ON     |
| 30.1                    | 1.96                     | 0.600                | ON     |
| Open                    | 0                        | NVM                  | OFF    |

#### **Frequency Selection**

The PWM switching frequency is set according to Table 4. The SYNC pins must be shared in PolyPhase configurations where multiple LTC7132s are used to produce the output. If the configuration is not PolyPhase, the SYNC pins do not have to be shared. If the SYNC pins are shared between LTC7132s only one SYNC pin should be enabled; all other SYNC pins should be disabled. A pull-up resistor to V<sub>DD33</sub> is required on the SYNC pin.

Table 4. FREQ\_CFG Resistor Programming

| $R_{TOP}$ (k $\Omega$ ) | R <sub>BOTTOM</sub> (kΩ) | FREQUENCY (kHz) |
|-------------------------|--------------------------|-----------------|
|                         | <del>-</del>             | . ,             |
| 0 or Open               | Open                     | NVM             |
| 10                      | 23.2                     | NVM             |
| 10                      | 15.8                     | NVM             |
| 16.2                    | 20.5                     | NVM             |
| 16.2                    | 17.4                     | NVM             |
| 20                      | 17.8                     | NVM             |
| 20                      | 15                       | NVM             |
| 20                      | 12.7                     | NVM             |
| 20                      | 11                       | 1000            |
| 24.9                    | 11.3                     | 750             |
| 24.9                    | 9.09                     | 650             |
| 24.9                    | 7.32                     | 575             |
| 24.9                    | 5.76                     | 500             |
| 24.9                    | 4.32                     | 425             |
| 30.1                    | 3.57                     | 350             |
| 30.1                    | 1.96                     | 250             |
| Open                    | 0                        | External Clock  |

#### **Phase Selection**

The phase of the channels with respect to the falling edge of SYNC is set using the values in Table 5.

Table 5. PHASE\_CFG Resistor Programming

| $R_{TOP}$ (k $\Omega$ ) | $R_{BOTTOM} \ (k\Omega)$ | SYNC TO CHO (DEGREES) | SYNC TO CH1<br>(DEGREES) | SYNC<br>OUTPUT |
|-------------------------|--------------------------|-----------------------|--------------------------|----------------|
| 0 or Open               | Open                     | NVM                   | NVM                      | NVM            |
| 10                      | 23.2                     | NVM                   | NVM                      | NVM            |
| 10                      | 15.8                     | NVM                   | NVM                      | NVM            |
| 16.2                    | 20.5                     | 120                   | 300                      |                |
| 16.2                    | 17.4                     | 60                    | 240                      |                |
| 20                      | 17.8                     | 120                   | 240                      |                |
| 20                      | 15                       | 0                     | 120                      | DISABLED       |
| 20                      | 12.7                     | 0                     | 240                      |                |
| 20                      | 11                       | 90                    | 270                      |                |
| 24.9                    | 11.3                     | 0                     | 180                      |                |
| 24.9                    | 9.09                     | 120                   | 300                      |                |
| 24.9                    | 7.32                     | 60                    | 240                      |                |
| 24.9                    | 5.76                     | 120                   | 240                      |                |
| 24.9                    | 4.32                     | 0                     | 120                      | ENABLED        |
| 30.1                    | 3.57                     | 0                     | 240                      |                |
| 30.1                    | 1.96                     | 90                    | 270                      |                |
| Open                    | 0                        | 0                     | 180                      |                |

For example in a 4-phase configuration clocked at 500kHz, all of the LTC7132s must be set to the desired frequency and phase and only one LTC7132 should be set to the desired frequency with the SYNC pin enabled. All phasing is with respect to the falling edge of SYNC.

For LTC7132 Chip 1, set the frequency to 500kHz with 90° and 270° phase shift with the SYNC pin enabled:

Frequency:  $R_{TOP}$  = 24.9k $\Omega$  and  $R_{BOT}$  = 5.76k $\Omega$ Phase:  $R_{TOP}$  = 30.1k $\Omega$  and  $R_{BOT}$  = 1.96k $\Omega$ 

For LTC7132 Chip 2, set the frequency to 500kHz with 0°and 180° phase shift and the SYNC pin disabled:

Frequency:  $24.9k\Omega$  and  $R_{BOT} = 5.76k\Omega$ Phase:  $R_{TOP} = 24.9k\Omega$  and  $R_{BOT} = 11.3k\Omega$ 

#### Address Selection Using RCONFIG

The LTC7132 address is selected based on the programming of the two configuration pins ASELO and ASEL1 according to Table 6. ASELO programs the bottom four bits of the device address for the LTC7132, and ASEL1 programs the three most significant bits. Either portion of the address can also be retrieved from the MFR\_ADDRESS value in EEPROM. If both pins are left open, the full 7-bit MFR\_ADDRESS value stored in EEPROM is used to determine the device address. The LTC7132 always responds to 7-bit global addresses 0x5A and 0x5B. MFR\_ADDRESS should not be set to either of these values because these are global addresses and all parts will respond to them.

Table 6. ASELn Resistor Programming

|                         |                            | ASE                       | L1  | ASEI                 | _0  |
|-------------------------|----------------------------|---------------------------|-----|----------------------|-----|
|                         |                            | LTC7132<br>ADDR<br>BITS[( | ESS | LTC7132<br>ADDRESS E |     |
| $R_{TOP}$ ( $k\Omega$ ) | $R_{BOTTOM}$ (k $\Omega$ ) | BINARY                    | HEX | BINARY               | HEX |
| 0 or Open               | Open                       |                           |     | EEPR                 | MC  |
| 10                      | 23.2                       |                           |     | 1111                 | F   |
| 10                      | 15.8                       |                           |     | 1110                 | Е   |
| 16.2                    | 20.5                       |                           |     | 1101                 | D   |
| 16.2                    | 17.4                       | EEPR                      | OM  | 1100                 | С   |
| 20                      | 17.8                       |                           |     | 1011                 | В   |
| 20                      | 15                         |                           |     | 1010                 | А   |
| 20                      | 12.7                       |                           |     | 1001                 | 9   |
| 20                      | 11                         |                           |     | 1000                 | 8   |
| 24.9                    | 11.3                       | 111                       | 7   | 0111                 | 7   |
| 24.9                    | 9.09                       | 110                       | 6   | 0110                 | 6   |
| 24.9                    | 7.32                       | 101                       | 5   | 0101                 | 5   |
| 24.9                    | 5.76                       | 100                       | 4   | 0100                 | 4   |
| 24.9                    | 4.32                       | 011                       | 3   | 0011                 | 3   |
| 30.1                    | 3.57                       | 010                       | 2   | 0010                 | 2   |
| 30.1                    | 1.96                       | 001                       | 1   | 0001                 | 1   |
| Open                    | 0                          | 000                       | 0   | 0000                 | 0   |

Table 6b<sup>1</sup>. LTC7132 MFR\_ADDRESS Command Examples Expressing Both 7- or 8-Bit Addressing

| DESCRIPTION               |      | EVICE<br>RESS<br>8 BIT | BIT<br>7 | BIT<br>6 | BIT<br>5 | BIT<br>4 | BIT<br>3 | BIT<br>2 | BIT<br>1 | BIT<br>0 | R/W |
|---------------------------|------|------------------------|----------|----------|----------|----------|----------|----------|----------|----------|-----|
| Rail <sup>4</sup>         | 0x5A | 0xB4                   | 0        | 1        | 0        | 1        | 1        | 0        | 1        | 0        | 0   |
| Global <sup>4</sup>       | 0x5B | 0xB6                   | 0        | 1        | 0        | 1        | 1        | 0        | 1        | 1        | 0   |
| Default                   | 0x4F | 0x9E                   | 0        | 1        | 0        | 0        | 1        | 1        | 1        | 1        | 0   |
| Example 1                 | 0x60 | 0xC0                   | 0        | 1        | 1        | 0        | 0        | 0        | 0        | 0        | 0   |
| Example 2                 | 0x61 | 0xC2                   | 0        | 1        | 1        | 0        | 0        | 0        | 0        | 1        | 0   |
| Disabled <sup>2,3,5</sup> |      |                        | 1        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0   |

Note 1: This table can be applied to the MFR\_RAIL\_ADDRESS command as well as the MFR\_ADDRESS command.

Note 2: A disabled value in one command does not disable the device, nor does it disable the Global address.

Note 3: A disabled value in one command does not inhibit the device from responding to device addresses specified in other commands.

Note 4: It is not recommended to write the value 0x00, 0x0C (7 bit), or 0x5A or 0x5B(7 bit) to the MFR\_ADDRESS, or the MFR\_RAIL\_ADDRESS commands.

Note 5: To disable the address enter 0x80 in the MFR\_ADDRESS command. The 0x80 is greater than the 7-bit address field, disabling the address.

#### **EFFICIENCY CONSIDERATIONS**

The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as: %Efficiency = 100% - (L1 + L2 + L3 + ...) where L1, L2, etc. are the individual losses as a percentage of input power.

Although all dissipative elements in the circuit produce losses, four main sources usually account for most of the losses in LTC7132 circuits: 1) IC  $V_{IN}$  current, 2) INTV<sub>CC</sub> regulator current, 3) I<sup>2</sup>R losses, 4) Topside MOSFET transition losses.

1. The  $V_{\text{IN}}$  current is the DC supply current given in the Electrical Characteristics table, which excludes internal MOSFET driver and control currents.  $V_{\text{IN}}$  current typically results in a small (<0.1%) loss.

- 2. INTV<sub>CC</sub> current is the sum of the internal MOSFET driver and control currents. The internal MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge dQ moves from INTV<sub>CC</sub> to ground. The resulting dQ/dt is a current out of INTV<sub>CC</sub> that is typically much larger than the control circuit current.
- I<sup>2</sup>R losses are predicted from the DC resistances of the fuse (if used), internal MOSFETs, inductor, and current sense resistor. In continuous mode, the average output current flows through the inductor and R<sub>SENSE</sub>, but is "chopped" between the topside MOSFET and the synchronous (bottom) MOSFET.
- Transition losses apply only to the topside internal MOSFET(s), and become significant only when operating at high input voltages (typically 15V or greater). Transition losses can be estimated from:

Transition Loss = 
$$(1.7) \cdot V_{IN}^2 \cdot I_{O(MAX)} \cdot C_{RSS} \cdot f$$

Other "hidden" losses such as copper trace and internal battery resistances can account for an additional 5% to 10% efficiency degradation in portable systems. It is very important to include these "system" level losses during the design phase. The internal battery and fuse resistance losses can be minimized by making sure that  $C_{IN}$  has adequate charge storage and very low ESR at the switching frequency. A 25W supply will typically require a minimum of  $20\mu F$  to  $40\mu F$  of capacitance having a maximum of  $20m\Omega$  to  $50m\Omega$  of ESR. The LTC7132 two-phase architecture typically halves this input capacitance requirement over competing solutions. Other losses including Schottky conduction losses during dead time and inductor core losses generally account for less than 2% total additional loss.

#### THERMAL CONSIDERATIONS

In LTC7132, the READ\_TEMPERATURE\_2 command returns the internal die junction temperature of the part using an on-chip diode with a delta VBE measurement and

calculation. For applications where the LTC7132 is operated at high ambient temperature, high  $V_{IN}$ , high switching frequency and maximum load current, the hot spot may migrate to the power MOSFETs which are located farther away from the internal on-chip diode. Therefore, the maximum output load current rating shall be derated to prevent the internal MOSFETs from overheating.

The junction to ambient thermal resistance of the part will vary depending on the copper area and thickness of the PCB board where the part is mounted, the heat sink mounted on top of the part, as well as the amount of forced air flow used to cool down the device. Figures 38–41 below show the output current derating with both heat sink and airflow on the existing standard demo board.



Figure 37. Temperature Derating Curve Based on the DC2666A Demo Board



Figure 38. Temperature Derating Curve Based on the DC2666A Demo Board



Figure 39. Temperature Derating Curve Based on the DC2666A Demo Board



Figure 40. Temperature Derating Curve Based on the DC2666A Demo Board

#### PROGRAMMABLE LOOP COMPENSATION

The LTC7132 offers programmable loop compensation to optimize the transient response without any hardware change. The error amplifier gain  $g_m$  varies from 0.8mmho to 4.6mmho, and the compensation resistor  $R_{TH}$  varies from  $0k\Omega$  to  $62k\Omega$  inside the controller. Two compensation capacitors,  $C_{TH}$  and  $C_{THP}$ , are required in the design and the typical ratio between  $C_{TH}$  and  $C_{THP}$  is 10 in Figure 41.

By adjusting the  $g_m$  and  $R_{TH}$  only, the LTC7132 can provide a flexible type II compensation network to optimize the loop over a wide range of output capacitors. Adjusting the  $g_m$  will change the gain of the compensation over the whole frequency range without moving the pole and zero location, as shown in Figure 42.



Figure 41. Programmable Loop Compensation



Figure 42. Error Amp g<sub>m</sub> Adjust



Figure 43. R<sub>TH</sub> Adjust

Adjusting the  $R_{TH}$  will change the pole and zero location, as shown in Figure 43. It is recommended that the user determines the appropriate value for the  $g_m$  and  $R_{TH}$  using the LTPowerCAD tool.

#### CHECKING TRANSIENT RESPONSE

The regulator loop response can be checked by looking at the load current transient response. Switching regulators take several cycles to respond to a step in DC (resistive) load current. When a load step occurs,  $V_{OUT}$  shifts by an amount equal to  $\Delta I_{LOAD} \bullet (ESR)$ , where ESR is the effective

Rev /

series resistance of C<sub>OUT</sub>.  $\Delta I_{LOAD}$  also begins to charge or discharge  $C_{OLIT}$  generating the feedback error signal that forces the regulator to adapt to the current change and return V<sub>OUT</sub> to its steady-state value. During this recovery time V<sub>OUT</sub> can be monitored for excessive overshoot or ringing, which would indicate a stability problem. The availability of the I<sub>TH</sub> pin not only allows optimization of control loop behavior but also provides a DC-coupled and AC-filtered closed-loop response test point. The DC step, rise time and settling at this test point truly reflects the closed-loop response. Assuming a predominantly second order system, phase margin and/or damping factor can be estimated using the percentage of overshoot seen at this pin. The bandwidth can also be estimated by examining the rise time at the pin. The  $I_{THR}$  external capacitor shown in the Typical Application circuit will provide an adequate starting point for most applications. The programmable parameters that affect loop gain are the voltage range, bit[1] of the MFR PWM MODE command, the current range, bit[2] and bit[7] of the MFR\_PWM\_MODE command, the g<sub>m</sub> of the PWM channel amplifier bits [7:5] of MFR PWM COMP, and the internal R<sub>TH</sub> compensation resistor, bits[4:0] of MFR\_PWM\_COMP. Be sure to establish these settings prior to compensation calculation.

The I<sub>TH</sub> series internal R<sub>TH</sub> external C<sub>TH</sub> filter sets the dominant pole-zero loop compensation. The internal R<sub>TH</sub> value can be modified (from  $0\Omega$  to  $62k\Omega$ ) using bits[4:0] of the MFR PWM COMP command. Adjust the value of R<sub>TH</sub> to optimize transient response once the final PCB layout is done and the particular C<sub>TH</sub> filter capacitor and output capacitor type and value have been determined. The output capacitors need to be selected because the various types and values determine the loop gain and phase. An output current pulse of 20% to 80% of fullload current having a rise time of 1µs to 10µs will produce output voltage and I<sub>TH</sub> pin waveforms that will give a sense of the overall loop stability without breaking the feedback loop. Placing a power MOSFET in series with a current sense resistor to ground directly across the output capacitor and driving the gate with an appropriate signal generator is a practical way to produce to a load step. The MOSFET + R<sub>SFRIES</sub> will produce output currents approximately equal to  $V_{OUT}/R_{SERIES}.\ R_{SERIES}$  values from  $0.1\Omega$ to  $2\Omega$  are valid depending on the current limit settings and the programmed output voltage. The initial output voltage step resulting from the step change in output current may not be within the bandwidth of the feedback loop, so this signal cannot be used to determine phase margin. This is why it is better to look at the I<sub>TH</sub> pin signal which is in the feedback loop and is the filtered and compensated control loop response. The gain of the loop will be increased by increasing R<sub>TH</sub> and the bandwidth of the loop will be increased by decreasing C<sub>TH</sub>. If R<sub>TH</sub> is increased by the same factor that C<sub>TH</sub> is decreased, the zero frequency will be kept the same, thereby keeping the phase shift the same in the most critical frequency range of the feedback loop. The gain of the loop will be proportional to the transconductance of the error amplifier which is set using bits[7:5] of the MFR PWM COMP command. The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance. A second, more severe transient is caused by switching in loads with large ( $>1\mu$ F) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with C<sub>OUT</sub>, causing a rapid drop in V<sub>OUT</sub>. No regulator can alter its delivery of current quickly enough to prevent this sudden step change in output voltage if the load switch resistance is low and it is driven quickly. If the ratio of  $C_{I OAD}$  to  $C_{OUT}$  is greater than 1:50, the switch rise time should be controlled so that the load rise time is limited to approximately 25 •  $C_{I,OAD}$ . Thus a 10µF capacitor would require a 250µs rise time, limiting the charging current to about 200mA.

## **PolyPhase Configuration**

When configuring a PolyPhase rail with multiple LTC7132s, the user must share the SYNC, I<sub>TH</sub>, SHARE\_CLK, FAULT, and ALERT pins of these parts. Be sure to use pull-up resistors on FAULT, SHARE\_CLK and ALERT. One of the part's SYNC pins must be set to the desired switching frequency, and all other FREQUENCY\_SWITCH commands must be set to External Clock. If an external oscillator is provided, set the FREQUENCY\_SWITCH command to External Clock for all parts. The relative phasing of all the channels should be spaced equally. The MFR\_RAIL\_ADDRESS of all the devices should be set to the same value.

When connecting a PolyPhase rail with LTC7132s, connect the  $V_{IN}$  pins of the LTC7132s directly back to the supply voltage through the  $V_{IN}$  pin filter networks.

#### PC BOARD LAYOUT CHECKLIST

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the IC. These items are also illustrated graphically in the layout diagram of Figure 44. Figure 45 illustrates the current waveforms present in the various branches of a synchronous regulator operating in continuous mode. Check the following in your layout:

- Are signal ground and power ground kept separate?
   The ground return of C<sub>INTVCC</sub> must return to the combined C<sub>OUT</sub> (–) terminals.
- 2. The I<sub>TH</sub> trace should be as short as possible.
- 3. The loop formed by the top N-channel MOSFET, Schottky diode and the  $C_{\text{IN}}$  capacitor should have short leads and PC trace lengths.
- 4. The output capacitor (-) terminals should be connected as close as possible to the (-) terminals of the input capacitor by placing the capacitors next to each other and away from the Schottky loop described in item 4.
- 5. Are the I<sub>SENSE</sub><sup>+</sup> and I<sub>SENSE</sub><sup>-</sup> leads routed together with minimum PC trace spacing? The filter capacitor between I<sub>SENSE</sub><sup>+</sup> and I<sub>SENSE</sub><sup>-</sup> should be as close as possible to the IC. Ensure accurate current sensing with Kelvin connections at the sense resistor or inductor, whichever is used for current sensing.
- 6. Is the INTV<sub>CC</sub> decoupling capacitor connected close to the IC, between the INTV<sub>CC</sub> and the power ground pins? This capacitor carries the MOSFET driver current peaks. An additional  $1\mu F$  ceramic capacitor placed immediately next to the INTV<sub>CC</sub> and GND pins can help improve noise performance substantially.
- 7. Keep the switching nodes (SWn) and boost nodes (BOOSTn) away from sensitive small-signal nodes, especially from the voltage and current sensing feedback pins. All of these nodes have very large and fast moving signals and therefore should be kept

on the "output side" of the LTC7132 and occupy minimum PC trace area. If DCR sensing is used, place the top resistor (Figure 25a, R1) close to the switching node.

#### PC BOARD LAYOUT DEBUGGING

It is helpful to use a DC-50MHz current probe to monitor the current in the inductor while testing the circuit. Monitor the output switching node (SWn pin) to synchronize the oscilloscope to the internal oscillator and probe the actual output voltage as well. Check for proper performance over the operating voltage and current range expected in the application. The frequency of operation should be maintained over the input voltage range down to dropout and until the output load drops below the low current operation threshold.

The duty cycle percentage should be maintained from cycle to cycle in a well-designed, low noise PCB implementation. Variation in the duty cycle at a subharmonic rate can suggest noise pickup at the current or voltage sensing inputs or inadequate loop compensation. Overcompensation of the loop can be used to tame a poor PC layout if regulator bandwidth optimization is not required.

Reduce  $V_{IN}$  from its nominal level to verify operation of the regulator in dropout. Check the operation of the undervoltage lockout circuit by further lowering  $V_{IN}$  while monitoring the outputs to verify operation.

Investigate whether any problems exist only at higher output currents or only at higher input voltages. If problems coincide with high input voltages and low output currents, look for capacitive coupling between the BOOSTn and SWn connections and the sensitive voltage and current pins. The capacitor placed across the current sensing pins needs to be placed immediately adjacent to the pins of the IC. This capacitor helps to minimize the effects of differential noise injection due to high frequency capacitive coupling. If problems are encountered with high current output loading at lower input voltages, look for inductive coupling between  $C_{IN}$ , Schottky components to the sensitive current and voltage sensing traces. In addition, investigate common ground path voltage pickup between these components and the GND pin of the IC.



Figure 44. Recommended Printed Circuit Layout Diagram, Single Phase Shown



Figure 45. Branch Current Waveforms

#### **DESIGN EXAMPLE**

As a design example for a 2-channel medium current regulator, assume  $V_{IN}=12V$  nominal,  $V_{IN}=20V$  maximum,  $V_{OUT0}=1.5V$ ,  $V_{OUT1}=1.05V$ ,  $I_{MAX0,1}=20A$  and f=425kHz.

The regulated output is established by the VOUT\_COMMAND stored in NVM or placing the following resistor divider between  $V_{DD25}$ , the RCONFIG pin and SGND:

1. 
$$V_{OUTO\ CFG}$$
,  $R_{TOP} = 20k$ ,  $R_{BOTTOM} = 17.8k$ 

2. 
$$V_{OUT1\ CFG}$$
,  $R_{TOP} = 24.9k$ ,  $R_{BOTTOM} = 7.32k$ 

The frequency and phase are set by NVM or by setting the resistor divider between  $V_{DD25}$ , FREQ\_CFG and SGND and  $V_{DD25}$ , PHASE\_CFG and SGND.

Frequency,  $R_{TOP}$  = 24.9k $\Omega$  and  $R_{BOTTOM}$  = 4.32k $\Omega$ 

Phase,  $R_{TOP}$  = open and  $R_{BOTTOM}$  =  $0\Omega$ 

The address is set to XF where X is the MSB stored in the NVM.

The following parameters are set as a percentage of the output voltage if the resistor configuration pins are used to determined output voltage:

| ■ VOUT_OV_FAULT_LIMIT | +10%  |
|-----------------------|-------|
| ■ VOUT_OV_WARN_LIMIT  | +7.5% |
| ■ VOUT_MAX            | +7.5% |
| ■ VOUT_MARGIN_HIGH    | 5%    |
| ■ VOUT_MARGIN_LOW     | 5%    |
| ■ VOUT_UV_WARN_LIMIT  | 6.5%  |
| ■ VOUT UV FAULT LIMIT | 7%    |

All other user defined parameters must be programmed into the NVM. The GUI can be utilized to quickly set up the part with the desired operating parameters.

The inductance values are based on a 40% maximum ripple current assumption (8A). The highest value of ripple current occurs at the maximum input voltage:

$$L = \frac{V_{OUT}}{f \cdot \Delta I_{L(MAX)}} \left[ 1 - \frac{V_{OUT}}{V_{IN(MAX)}} \right]$$

Channel 0 will require 0.41 $\mu$ H and channel 1 will require 0.28 $\mu$ H. Use a standard value of L = 0.4 $\mu$ H for channel 0 and L = 0.3 $\mu$ H for channel 1. At the nominal V<sub>IN</sub> = 12V, the

peak to peak inductor current ripple will be 7.72A (38.6%) for channel 0 and 7.2A (35.9%) for channel 1.

$$\Delta I_{L(NOM)} = \frac{V_{OUT}}{f \cdot L} \left[ 1 - \frac{V_{OUT}}{V_{IN(NOM)}} \right]$$

The peak inductor current will be the maximum DC value plus one-half the ripple current or 23.9A for channel 0 and 23.6A for channel 1. The minimum on time occurs on channel 1 at the maximum  $V_{IN}$ , and should not be less than 90ns:

$$t_{ON(MIN)} = \frac{V_{OUT}}{V_{IN(MAX)} \cdot f} = \frac{1.5V}{20V \cdot 425kHz} = 118ns$$

The next design focuses on Channel 1 only.

The Coiltronics/Eaton FP1007R3-R30-R  $0.3\mu H$  ( $0.29m\Omega$  DCR at 20°C) is used for channel 1. So IOUT\_CAL\_GAIN =  $0.29m\Omega$ .

Based on the output current and inductor value, it is considered to be a perfect example of low DCR application.

Set: MFR\_PWM\_MODE[2] = 1 (Ultralow DCR)

then choose C = 220nF,

$$R1 = \frac{L}{DCR \bullet C \bullet 5} = \frac{0.30 \mu H}{0.29 m\Omega \bullet 220 nF \bullet 5} = 940.4 \Omega$$

Choose R1 =  $931\Omega$  (standard value, 1% tolerance resistor).

The maximum power loss in R1 is related to the duty cycle, and will occur in continuous conduction mode at the maximum input voltage:

$$P_{LOSSR1} = \frac{\left(V_{IN(MAX)} - V_{OUT}\right) \cdot V_{OUT}}{R1}$$
$$= \frac{(20 - 1) \cdot 1.5}{931} = 20.4 \text{mW}$$

The current limit will be set 30% higher than the peak value to assure variation in components and noise in the system do not limit the average current.

$$V_{ILIMIT} = (1 + 30\%) \cdot I_{PEAK} \cdot R_{DCR(MAX)}$$
  
= (1 + 30%) \cdot 23.6A \cdot 0.29m\Omega = 8.9mV

Based on Figure 26, set MFR\_PWM\_MODE[1] = 1(low  $V_{OUT}$  range), MFR\_PWM\_MODE[2] = 1, (ultralow DCR) and MFR\_PWM\_MODE[7] = 0 (low current range) and IOUT CAL GAIN = 0.29m $\Omega$  in GUI.

Enter IOUT\_OC\_FAULT\_LIMIT = 30.69A, the LTC7132 will automatically set the current limit to 29.62A, based on the IOUT\_FAULT\_LIMIT table, (see PMBus command for details).

#### ADDITIONAL DESIGN CHECKS

Tie  $\overline{FAULT0}$  and  $\overline{FAULT1}$  together and pull up to  $V_{DD33}$  with a 10k resistor. Tie RUN0 and RUN1 together and pull up to  $V_{DD33}$  with a 10k resistor.

If there are other ADI PSM parts, connect the RUN pins between chips and connect the  $\overline{\text{FAULT}}$  pins between chips. Be sure all PMBus pins have resistor pull-up to  $V_{DD33}$  and connect these inputs across all ADI PSM parts in the application.

Tie SHARE\_CLK high with a 4.99k resistor to  $V_{DD33}$  and share between all ADI PSM parts in the application. Be

sure a unique address for each chip can be decoded with the ASEL0 and ASEL1 pins. Refer to Table 6. For maximum flexibility, allow board space for  $R_{TOP}$  and  $R_{BOTTOM}$  for any parameter that is set with resistors such as ASEL0 and ASEL1.

# CONNECTING THE USB TO I<sup>2</sup>C/SMBus/PMBus CONTROLLER TO THE LTC7132 IN SYSTEM

The ADI USB-to-I<sup>2</sup>C/SMBus/PMBus adapter (DC1613A or equivalent) can be interfaced to the LTC7132 on the user's board for programming, telemetry and system debug. The adapter, when used in conjunction with LTpowerPlay, provides a powerful way to debug an entire power system. Faults are quickly diagnosed using telemetry, fault status commands and the fault log. The final configuration can be quickly developed and stored to the LTC7132 EEPROM. Figure 46 illustrates the application schematic for powering, programming and communication with one or more LTC7132s via the ADI I<sup>2</sup>C/SMBus/PMBus adapter regardless of whether or not system power is present. If system power is not present the dongle will power the



Figure 46. Controller Connection

LTC7132 through the  $V_{DD33}$  supply pin. To initialize the part when  $V_{IN}$  is not applied and the  $V_{DD33}$  pin is powered use global address 0x5B command 0xBD data 0x2B followed by address 0x5B command 0xBD data 0xC4. The LTC7132 can now communicate with, and the project file can be updated. To write the updated project file to the NVM issue a STORE\_USER\_ALL command. When  $V_{IN}$  is applied, a MFR\_RESET must be issued to allow the PWM to be enabled and valid ADCs to be read.

Because of the adapter's limited current sourcing capability, only the LTC7132s, their associated pull-up resistors and the I²C pull-up resistors should be powered from the ORed 3.3V supply. In addition any device sharing the I²C bus connections with the LTC7132 should not have body diodes between the SDA/SCL pins and their respective  $V_{DD}$  node because this will interfere with bus communication in the absence of system power. If  $V_{IN}$  is applied, the DC1613A will not supply the power to the LTC7132s on the board. It is recommended the RUNn pins be held low or no voltage configuration resistors inserted to avoid providing power to the load until the part is fully configured.

The LTC7132 is fully isolated from the host PC's ground by the DC1613A. The 3.3V from the adapter and the LTC7132  $V_{DD33}$  pin must be driven to each LTC7132 with a separate PFET. If both  $V_{IN}$  and EXTV $_{CC}$  are not applied, the  $V_{DD33}$  pins can be in parallel because the on-chip LDO is off. The controller 3.3V current limit is 100mA but typical  $V_{DD33}$  currents are under 15mA. The  $V_{DD33}$  does back drive the  $INTV_{CC}/EXTV_{CC}$  pin. Normally this is not an issue if  $V_{IN}$  is open.

# LTpowerPlay: AN INTERACTIVE GUI FOR DIGITAL POWER

LTpowerPlay (Figure 47) is a powerful Windows-based development environment that supports Analog Devices digital power system management ICs including the LTC7132. The software supports a variety of different tasks. LTpowerPlay can be used to evaluate Analog Devices ICs by connecting to a demo board or the user application. LTpowerPlay can also be used in an offline mode (with no hardware present) in order to build multiple

IC configuration files that can be saved and reloaded at a later time. LTpowerPlay provides unprecedented diagnostic and debug features. It becomes a valuable diagnostic tool during board bring-up to program or tweak the power system or to diagnose power issues when bring up rails. LTpowerPlay utilizes Analog Devices' USB-to-I<sup>2</sup>C/SMBus/PMBus adapter to communication with one of the many potential targets including the DC2165A demo board, the DC2666A socketed programming board, or a customer target system. The software also provides an automatic update feature to keep the revisions current with the latest set of device drivers and documentation.

A great deal of context sensitive help is available with LTpower Play along with several tutorial demos. Complete information is available at:

www.analog.com/en/design-center/ltpower-play

## PMBus COMMUNICATION AND COMMAND PROCESSING

The LTC7132 has a one deep buffer to hold the last data written for each supported command prior to processing as shown in Figure 48, Write Command Data Processing. When the part receives a new command from the bus, it copies the data into the Write Command Data Buffer, indicates to the internal processor that this command data needs to be fetched, and converts the command to its internal format so that it can be executed. Two distinct parallel blocks manage command buffering and command processing (fetch, convert, and execute) to ensure the last data written to any command is never lost. Command data buffering handles incoming PMBus writes by storing the command data to the Write Command Data Buffer and marking these commands for future processing. The internal processor runs in parallel and handles the sometimes slower task of fetching, converting and executing commands marked for processing. Some computationally intensive commands (e.g., timing parameters, temperatures, voltages and currents) have internal processor execution times that may be long relative to PMBus timing. If the part is busy processing a command, and new command(s) arrive, execution may be delayed or processed in a different order than received. The part



Figure 47. LTpowerPlay Screen Shot



Figure 48. Write Command Data Processing

```
// wait until chip is not busy
do
{
mfrCommonValue = PMBUS_READ_BYTE(0xEF);
partReady = (mfrCommonValue & 0x68) == 0x68;
}while(!partReady)
// now the part is ready to receive the next command
PMBUS_WRITE_WORD(0x21, 0x2000); //write VOUT_COMMAND to 2V
```

Figure 50. Example of a Command Write of VOUT\_COMMAND

indicates when internal calculations are in process via bit 5 of MFR\_COMMON ('calculations not pending'). When the part is busy calculating, bit 5 is cleared. When this bit is set, the part is ready for another command. An example polling loop is provided in Figure 50 which ensures that commands are processed in order while simplifying error handling routines.

When the part receives a new command while it is busy, it will communicate this condition using standard PMBus protocol. Depending on part configuration it may either NACK the command or return all ones (0xFF) for reads. It may also generate a BUSY fault and ALERT notification, or stretch the SCL clock low. For more information refer to PMBus Specification v1.1, Part II, Section 10.8.7 and SMBus v2.0 section 4.3.3. Clock stretching can be enabled by asserting bit 1 of MFR\_CONFIG\_ ALL. Clock stretching will only occur if enabled and the bus communication speed exceeds 100kHz.

PMBus busy protocols are well accepted standards, but can make writing system level software somewhat complex. The part provides three 'hand shaking' status bits which reduce complexity while enabling robust system level communication.

The three hand shaking status bits are in the MFR\_COMMON register. When the part is busy executing an internal operation, it will clear bit 6 of MFR\_COMMON ('chip not busy'). When the part is busy specifically because it is in a transitional  $V_{OUT}$  state (margining hi/lo, power off/on, moving to a new output voltage set point, etc.) it will clear bit 4 of MFR\_COMMON ('output not in transition'). When internal calculations are in process, the part will clear bit 5 of MFR\_COMMON ('calculations not pending'). These three status bits can be polled with a

PMBus read byte of the MFR\_COMMON register until all three bits are set. A command immediately following the status bits being set will be accepted without NACKing or generating a BUSY fault/ALERT notification. The part can NACK commands for other reasons, however, as required by the PMBus spec (for instance, an invalid command or data). An example of a robust command write algorithm for the VOUT\_COMMAND register is provided in Figure 50.

It is recommended that all command writes (write byte, write word, etc.) be preceded with a polling loop to avoid the extra complexity of dealing with busy behavior and unwanted ALERT notification. A simple way to achieve this is to create a SAFE\_WRITE\_BYTE() and SAFE\_WRITE\_WORD() subroutine. The above polling mechanism allows your software to remain clean and simple while robustly communicating with the part. For a detailed discussion of these topics and other special cases please refer to the application note section located at:

#### www.analog.com/en/education.html

When communicating using bus speeds at or below 100kHz, the polling mechanism shown here provides a simple solution that ensures robust communication without clock stretching. At bus speeds in excess of 100kHz, it is strongly recommended that the part be configured to enable clock stretching. This requires a PMBus master that supports clock stretching. System software that detects and properly recovers from the standard PMBus NACK/BUSY faults as described in the PMBus Specification v1.1, Part II, Section 10.8.7 is required to communicate: the LTC7132 is not recommended in applications with bus speeds in excess of 400kHz.

#### ADDRESSING AND WRITE PROTECT

| COMMAND NAME     | CMD<br>CODE | DESCRIPTION                                                            | TYPE         | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|------------------|-------------|------------------------------------------------------------------------|--------------|-------|----------------|-------|-----|------------------|
| PAGE             | 0x00        | Provides integration with multi-page PMBus devices.                    | R/W Byte     | N     | Reg            |       |     | 0x00             |
| PAGE_PLUS_WRITE  | 0x05        | Write a supported command directly to a PWM channel.                   | W Block      | N     |                |       |     |                  |
| PAGE_PLUS_READ   | 0x06        | Read a supported command directly from a PWM channel.                  | Block<br>R/W | N     |                |       |     |                  |
| WRITE_PROTECT    | 0x10        | Level of protection provided by the device against accidental changes. | R/W Byte     | N     | Reg            |       | Y   | 0x00             |
| MFR_ADDRESS      | 0xE6        | Sets the 7-bit I <sup>2</sup> C address byte.                          | R/W Byte     | N     | Reg            |       | Υ   | 0x4F             |
| MFR_RAIL_ADDRESS | 0xFA        | Common address for PolyPhase outputs to adjust common parameters.      | R/W Byte     | Y     | Reg            |       | Y   | 0x80             |

#### **PAGE**

The PAGE command provides the ability to configure, control and monitor both PWM channels through only one physical address, either the MFR\_ADDRESS or GLOBAL device address. Each PAGE contains the operating commands for one PWM channel.

Pages 0x00 and 0x01 correspond to Channel 0 and Channel 1, respectively, in this device.

Setting PAGE to 0xFF applies any following paged commands to both outputs. With PAGE set to 0xFF the LTC7132 will respond to read commands as if PAGE were set to 0x00 (Channel 0 results).

This command has one data byte.

### PAGE\_PLUS\_WRITE

The PAGE\_PLUS\_WRITE command provides a way to set the page within a device, send a command, and then send the data for the command, all in one communication packet. Commands allowed by the present write protection level may be sent with PAGE\_PLUS\_WRITE.

The value stored in the PAGE command is not affected by PAGE\_PLUS\_WRITE. If PAGE\_PLUS\_WRITE is used to send a non-paged command, the Page Number byte is ignored.

This command uses Write Block protocol. An example of the PAGE\_PLUS\_WRITE command with PEC sending a command that has two data bytes is shown in Figure 50.



Figure 50. Example of PAGE\_PLUS\_WRITE

#### PAGE PLUS READ

The PAGE\_PLUS\_READ command provides the ability to set the page within a device, send a command, and then read the data returned by the command, all in one communication packet.

The value stored in the PAGE command is not affected by PAGE\_PLUS\_READ. If PAGE\_PLUS\_READ is used to access data from a non-paged command, the Page Number byte is ignored.

This command uses the Process Call protocol. An example of the PAGE\_PLUS\_READ command with PEC is shown in Figure 51.



Figure 51. Example of PAGE\_PLUS\_READ

Note: PAGE\_PLUS commands cannot be nested. A PAGE\_PLUS command cannot be used to read or write another PAGE\_PLUS command. If this is attempted, the LTC7132 will NACK the entire PAGE\_PLUS packet and issue a CML fault for Invalid/Unsupported Data.

### WRITE\_PROTECT

The WRITE\_PROTECT command is used to control writing to the LTC7132 device. This command does not indicate the status of the WP pin which is defined in the MFR\_COMMON command. The WP pin takes precedence over the value of this command.

| BYTE | MEANING                                                                                                                                                                                                                                                           |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x80 | Disable all writes except to the WRITE_PROTECT, PAGE, MFR_EE_UNLOCK, and STORE_USER_ALL commands.                                                                                                                                                                 |
| 0x40 | Disable all writes except to the WRITE_PROTECT, PAGE, MFR_EE_UNLOCK, MFR_CLEAR_PEAKS, STORE_USER_ALL, OPERATION and CLEAR_FAULTS command. Individual fault bits can be cleared by writing a 1 to the respective bits in the STATUS commands.                      |
| 0x20 | Disable all writes except to the WRITE_PROTECT, OPERATION, MFR_EE_UNLOCK, MFR_CLEAR_PEAKS, CLEAR_FAULTS, PAGE, ON_OFF_CONFIG, VOUT_COMMAND and STORE_USER_ALL. Individual fault bits can be cleared by writing a 1 to the respective bits in the STATUS commands. |
| 0x10 | Reserved, must be 0                                                                                                                                                                                                                                               |
| 0x08 | Reserved, must be 0                                                                                                                                                                                                                                               |
| 0x04 | Reserved, must be 0                                                                                                                                                                                                                                               |
| 0x02 | Reserved, must be 0                                                                                                                                                                                                                                               |
| 0x01 | Reserved, must be 0                                                                                                                                                                                                                                               |

Enable writes to all commands when WRITE\_PROTECT is set to 0x00.

If WP pin is high, PAGE, OPERATION, MFR\_CLEAR\_PEAKS, MFR\_EE\_UNLOCK, WRITE\_PROTECT and CLEAR\_FAULTS commands are supported. Individual fault bits can be cleared by writing a 1 to the respective bits in the STATUS commands.

#### **MFR ADDRESS**

The MFR\_ADDRESS command byte sets the 7 bits of the PMBus slave address for this device.

Setting this command to a value of 0x80 disables device addressing. The GLOBAL device address, 0x5A and 0x5B, cannot be deactivated. If RCONFIG is set to ignore, the ASEL0 and ASEL1 pins are still used to determine the LSB and MSB, respectively, of the channel address. If the ASEL0 and ASEL1 pins are both open, the LTC7132 will use the address value stored in NVM. If the ASEL0 pin is open, the LTC7132 will use the lower 4 bits of the MFR\_ADDRESS value stored in NVM to construct the effective address of the part. If the ASEL1 pin is open, the LTC7132 will use the upper 4 bits of the MFR\_ADDRESS value stored in NVM to construct the effective address of the part.

This command has one data byte.

#### MFR RAIL ADDRESS

The MFR\_RAIL\_ADDRESS command enables direct device address access to the PAGE activated channel. The value of this command should be common to all devices attached to a single power supply rail.

The user should only perform command writes to this address. If a read is performed from this address and the rail devices do not respond with EXACTLY the same value, the LTC7132 will detect bus contention and may set a CML communications fault.

Setting this command to a value of 0x80 disables rail device addressing for the channel.

This command has one data byte.

#### **GENERAL CONFIGURATION COMMANDS**

| COMMAND NAME    | CMD CODE | DESCRIPTION                                   | TYPE     | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|-----------------|----------|-----------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| MFR_CHAN_CONFIG | 0xD0     | Configuration bits that are channel specific. | R/W Byte | Υ     | Reg            |       | Υ   | 0x10             |
| MFR_CONFIG_ALL  | 0xD1     | General configuration bits.                   | R/W Byte | N     | Reg            |       | Υ   | 0x21             |

#### MFR CHAN CONFIG

General purpose configuration command common to multiple ADI products.

| BIT | MEANING                                                                                                                                                                                                                                                                                                                  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved                                                                                                                                                                                                                                                                                                                 |
| 6   | Reserved                                                                                                                                                                                                                                                                                                                 |
| 5   | Reserved                                                                                                                                                                                                                                                                                                                 |
| 4   | Disable RUN Low. When asserted the RUN pin is not pulsed low if commanded OFF.                                                                                                                                                                                                                                           |
| 3   | Enable Short Cycle recognition if this bit is set to a 1.                                                                                                                                                                                                                                                                |
| 2   | SHARE_CLOCK control. If SHARE_CLOCK is held low, the output is disabled.                                                                                                                                                                                                                                                 |
| 1   | No FAULT ALERT, ALERT is not pulled low if FAULT is pulled low externally. Assert this bit if either POWER_GOOD or VOUT_UVUF are propagated on FAULT.                                                                                                                                                                    |
| 0   | Disables the $V_{OUT}$ decay value requirement for MFR_RETRY_TIME and $t_{OFF(MIN)}$ processing. When this bit is set to a 0, the output must decay to less than 12.5% of the programmed value for any action that turns off the rail including a fault, an OFF/ON command, or a toggle of RUN from high to low to high. |

This command has one data byte.

A ShortCycle event occurs whenever the PWM channel is commanded back ON, or reactivated, after the part has been commanded OFF and is processing either the TOFF\_DELAY or the TOFF\_FALL states. The PWM channel can be turned ON and OFF through either the RUN pin and or the PMBus OPERATION command.

If the PWM channel is reactivated during the TOFF DELAY, the part will perform the following:

- 1. Immediately tri-state the PWM channel output;
- 2. Start the retry delay timer as specified by the t<sub>OFF(MIN)</sub>.
- 3. After the  $t_{OFF(MIN)}$  value has expired, the PWM channel will proceed to the TON\_DELAY state and the STATUS\_MFR\_SPECIFIC bit #1 will assert.

If the PWM channel is reactivated during the TOFF\_FALL, the part will perform the following:

- 1. Stop ramping down the PWM channel output;
- 2. Immediately tri-state the PWM channel output;
- 3. Start the retry delay timer as specified by the  $t_{OFF(MIN)}$ .
- 4. After the  $t_{OFF(MIN)}$  value has expired, the PWM channel will proceed to the TON\_DELAY state and the STATUS\_ MFR\_SPEFIFIC bit #1 will assert.

If the ShortCycle event occurs and the ShortCycle MFR\_CHAN\_CONFIG bit is not set, the PWM channel state machine will complete its TOFF\_DELAY and TOFF\_FALL operations as previously commanded by the user.

#### MFR CONFIG ALL

General purpose configuration command common to multiple ADI products.

| BIT | MEANING                                                                          |
|-----|----------------------------------------------------------------------------------|
| 7   | Enable Fault Logging                                                             |
| 6   | Ignore Resistor Configuration Pins                                               |
| 5   | Mask PMBus, Part II, Section 10.9.1 Violations                                   |
| 4   | Disable SYNC output                                                              |
| 3   | Enable 255ms PMBus timeout                                                       |
| 2   | PMBus command writes require a valid Packet Error Checking, PEC to be accepted.* |
| 1   | Enable the use of PMBus clock stretching                                         |
| 0   | Execute CLEAR_FAULTS on rising edge of either RUN pin.                           |

<sup>\*</sup>PMBus command writes that have a valid PEC byte are always processed. PMBus command writes that have an invalid PEC byte are not processed and set a CML status fault.

This command has one data byte.

#### ON/OFF/MARGIN

| COMMAND NAME  | CMD<br>CODE | DESCRIPTION                                                 | TYPE      | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|---------------|-------------|-------------------------------------------------------------|-----------|-------|----------------|-------|-----|------------------|
| ON_OFF_CONFIG | 0x02        | RUN pin and PMBus bus on/off command configuration.         | R/W Byte  | Υ     | Reg            |       | Υ   | 0x1E             |
| OPERATION     | 0x01        | Operating mode control. On/off, margin high and margin low. | R/W Byte  | Υ     | Reg            |       | Y   | 0x80             |
| MFR_RESET     | 0xFD        | Commanded reset without requiring a power-down.             | Send Byte | N     |                |       |     | NA               |

#### ON\_OFF\_CONFIG

The ON\_OFF\_CONFIG command specifies the combination of RUN*n* pin input state and PMBus commands needed to turn the PWM channel on and off.

#### **Supported Values:**

| VALUE | MEANING                                                                                                                      |
|-------|------------------------------------------------------------------------------------------------------------------------------|
| 0x1F  | OPERATION value and RUNn pin must both command the device to start/run. Device executes immediate off when commanded off.    |
| 0x1E  | OPERATION value and RUNn pin must both command the device to start/run. Device uses TOFF_ command values when commanded off. |
| 0x17  | RUN <i>n</i> pin control with immediate off when commanded off. OPERATION on/off control ignored.                            |
| 0x16  | RUNn pin control using TOFF_ command values when commanded off. OPERATION on/off control ignored.                            |

Programming an unsupported ON OFF CONFIG value will generate a CML fault and the command will be ignored.

This command has one data byte.

#### **OPERATION**

The OPERATION command is used to turn the unit on and off in conjunction with the input from the RUN*n* pins. It is also used to cause the unit to set the output voltage to the upper or lower MARGIN VOLTAGEs. The unit stays in the commanded operating mode until a subsequent OPERATION command or change in the state of the RUN*n* pin instructs the device to change to another mode. If the part is stored in the MARGIN\_LOW/HIGH state, the next RESET or POWER\_ON cycle will ramp to that state. If the OPERATION command is modified, for example ON is changed to MARGIN\_LOW, the output will move at a fixed slope set by the VOUT\_TRANSITION\_RATE. The default operation command is sequence off. If V<sub>IN</sub> is applied to a part with factory default programming and the VOUT\_CONFIG resistor configuration pins are not installed, the outputs will be commanded off.

The part defaults to the Sequence Off state.

This command has one data byte.

#### **Supported Values:**

| VALUE | MEANING                                                                          |
|-------|----------------------------------------------------------------------------------|
| 0xA8  | Margin high.                                                                     |
| 0x98  | Margin low.                                                                      |
| 0x80  | On (V <sub>OUT</sub> back to nominal even if bit 3 of ON_OFF_CONFIG is not set). |
| 0x40* | Soft off (with sequencing).                                                      |
| 0x00* | Immediate off (no sequencing).                                                   |

<sup>\*</sup>Device does not respond to these commands if bit 3 of ON\_OFF\_CONFIG is not set.

Programming an unsupported OPERATION value will generate a CML fault and the command will be ignored.

This command has one data byte.

#### MFR RESET

This command provides a means to reset the LTC7132 from the serial bus. This forces the LTC7132 to turn off both PWM channels, load the operating memory from internal EEPROM, clear all faults and then perform a soft-start of both PWM channels, if enabled.

This write-only command has no data bytes.

#### PWM CONFIGURATION

| COMMAND NAME     | CMD CODE | DESCRIPTION                                                         | TYPE        | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|------------------|----------|---------------------------------------------------------------------|-------------|-------|----------------|-------|-----|------------------|
| MFR_PWM_COMP     | 0xD3     | PWM loop compensation configuration                                 | R/W Byte    | Υ     | Reg            |       | Υ   | 0xAE             |
| MFR_PWM_MODE     | 0xD4     | Configuration for the PWM engine.                                   | R/W Byte    | Υ     | Reg            |       | Υ   | 0xC7             |
| MFR_PWM_CONFIG   | 0xF5     | Set numerous parameters for the DC/DC controller including phasing. | R/W Byte    | N     | Reg            |       | Υ   | 0x10             |
| FREQUENCY_SWITCH | 0x33     | Switching frequency of the controller.                              | R/W<br>Word | N     | L11            | kHz   | Υ   | 425<br>0xFB52    |

#### MFR PWM MODE

The MFR PWM MODE command sets important PWM controls for each channel.

The MFR\_PWM\_MODE command allows the user to program the PWM controller to use discontinuous (pulse-skipping mode), or forced continuous conduction mode.

| BIT    | MEANING                              |
|--------|--------------------------------------|
| 7      | Use High Range of I <sub>LIMIT</sub> |
| 0b     | Low Current Range                    |
| 1b     | High Current Range                   |
| 6      | Enable Servo Mode                    |
| 5      | External temperature sense:          |
|        | 0: ΔV <sub>BE</sub> measurement.     |
|        | 1: Direct voltage measurement.       |
| [4:3]  | Reserved                             |
| 2      | Enable ultra-low DCR current sense   |
| 1      | V <sub>OUT</sub> Range               |
| 1b     | The maximum output voltage is 2.75V  |
| 0b     | The maximum output voltage is 5.5V   |
| Bit[0] | Mode                                 |
| 0b     | Discontinuous                        |
| 1b     | Forced Continuous                    |

Bit [7] of this command determines if the part is in high range or low range of the IOUT\_OC\_FAULT\_LIMIT command. Changing this bit value changes the PWM loop gain and compensation. This bit value should not be changed when the channel output is active. Writing this bit when the channel is active will generate a CML fault.

Bit [6] The LTC7132 will not servo while the part is OFF, ramping on or ramping off. When set to a one, the output servo is enabled. The output set point DAC will be slowly adjusted to minimize the difference between the READ\_VOUT\_ADC and the VOUT\_COMMAND (or the appropriate margined value).

When Bit[5] is cleared, the LTC7132 computes temperature in °C from  $\Delta V_{BE}$  measured by the ADC at the TSNS n pin as

$$T = (G \bullet \Delta V_{BE} \bullet q/(K \bullet ln(16))) - 273.15 + 0$$

When Bit[5] is set, the LTC7132 computes temperature in °C from TSNSn voltage measured by the ADC as

$$T = (G \bullet (1.35 - V_{TSNSn} + 0)/4.3e-3) + 25$$

For both equations,

 $G = MFR\_TEMP\_1\_GAIN \cdot 2^{-14}$ , and

0 = MFR\_TEMP\_1\_OFFSET

 $K = 1.381 \cdot 10^{-23} J/K$ 

 $a = 1.602 \cdot 10^{-19}C$ 

Bit[2] determines if the part uses ultralow DCR for sensing the output current. This is a very critical selection in terms of overcurrent limit. It is highly recommend that Bit[2] should not be changed when device is in operation.

Bit[1] of this command determines if the part is in high range or low voltage range. Changing this bit value changes the PWM loop gain and compensation. This bit value should not be changed when the channel output is active. Writing this bit when the channel is active will generate a CML fault.

Bit[0] determines if the PWM mode of operation is discontinuous (pulse-skipping mode), or forced continuous conduction mode. Whenever the channel is ramping on, the PWM mode will be discontinuous, regardless of the value of this bit. This command has one data byte.

### MFR PWM COMP

The MFR\_PWM\_COMP command sets the  $g_m$  of the PWM channel error amplifiers and the value of the internal  $R_{ITHn}$  compensation resistors. This command affects the loop gain of the PWM output which may require modifications to the external compensation network.

| BIT       | MEANING                        |
|-----------|--------------------------------|
| BIT [7:5] | Error Amplifier GM Adjust (mS) |
| 000b      | 0.8                            |
| 001b      | 1.3                            |
| 010b      | 1.9                            |
| 011b      | 2.4                            |
| 100b      | 2.9                            |
| 101b      | 3.5                            |
| 110b      | 4.0                            |
| 111b      | 4.6                            |
| BIT [4:0] | R <sub>ITH</sub> (kΩ)          |
| 00000b    | 0                              |
| 00001b    | 0.25                           |
| 00010b    | 0.5                            |
| 00011b    | 0.75                           |
| 00100b    | 1                              |
| 00101b    | 1.25                           |
| 00110b    | 1.5                            |
| 00111b    | 1.75                           |
| 01000b    | 2                              |
| 01001b    | 2.5                            |
| 01010b    | 3                              |
| 01011b    | 3.5                            |
| 01100b    | 4                              |
| 01101b    | 4.5                            |

| 01110b | 5   |
|--------|-----|
| 01111b | 5.5 |
| 10000b | 6   |
| 10001b | 7   |
| 10010b | 8   |
| 10011b | 9   |
| 10100b | 11  |
| 10101b | 13  |
| 10110b | 15  |
| 10111b | 17  |
| 11000b | 20  |
| 11001b | 24  |
| 11010b | 28  |
| 11011b | 32  |
| 11100b | 38  |
| 11101b | 46  |
| 11110b | 54  |
| 11111b | 62  |
|        |     |

This command has one data byte.

# MFR\_PWM\_CONFIG

The MFR\_PWM\_CONFIG command sets the switching frequency phase offset with respect to the falling edge of the SYNC signal. The part must be in the OFF state to process this command. Either the RUN pins must be low or the channels must be commanded off. If either channel is in the RUN state and this command is written, the command will be NACK'd and a BUSY fault will be asserted.

| BIT       | MEANING                                                                                                                                                                                                                                                                                                                                     |                     |  |  |  |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--|--|--|--|
| 7         | Reserved                                                                                                                                                                                                                                                                                                                                    |                     |  |  |  |  |
| [6:5]     | Input current sense gain.                                                                                                                                                                                                                                                                                                                   |                     |  |  |  |  |
| 00b       | 2x gain. 0mV to 50mV rar                                                                                                                                                                                                                                                                                                                    | nge.                |  |  |  |  |
| 01b       | 4x gain. 0mV to 20mV rar                                                                                                                                                                                                                                                                                                                    | nge.                |  |  |  |  |
| 10b       | 8x gain. 0mV to 5mV rang                                                                                                                                                                                                                                                                                                                    | je.                 |  |  |  |  |
| 11b       | Reserved                                                                                                                                                                                                                                                                                                                                    |                     |  |  |  |  |
| 4         | Share Clock Enable : If this bit is 1, the SHARE_CLK pin will not be released until $V_{\text{IN}} > \text{VIN}\_\text{ON}$ . The SHARE_CLK pin will be pulled low when $V_{\text{IN}} < \text{VIN}\_\text{OFF}$ . If this bit is 0, the SHARE_CLK pin will not be pulled low when VIN < VIN_OFF except for the initial application of VIN. |                     |  |  |  |  |
| BIT [2:0] | CHANNEL 0 (DEGREES)                                                                                                                                                                                                                                                                                                                         | CHANNEL 1 (DEGREES) |  |  |  |  |
| 000b      | 0                                                                                                                                                                                                                                                                                                                                           | 180                 |  |  |  |  |
| 001b      | 90                                                                                                                                                                                                                                                                                                                                          | 270                 |  |  |  |  |
| 010b      | 0                                                                                                                                                                                                                                                                                                                                           | 240                 |  |  |  |  |
| 011b      | 0                                                                                                                                                                                                                                                                                                                                           | 120                 |  |  |  |  |
| 100b      | 120 240                                                                                                                                                                                                                                                                                                                                     |                     |  |  |  |  |
| 101b      | 60 240                                                                                                                                                                                                                                                                                                                                      |                     |  |  |  |  |
| 110b      | 120                                                                                                                                                                                                                                                                                                                                         | 300                 |  |  |  |  |
|           |                                                                                                                                                                                                                                                                                                                                             |                     |  |  |  |  |

#### FREQUENCY SWITCH

The FREQUENCY\_SWITCH command sets all switching frequencies between 250kHz to 1MHz.

The part must be in the OFF state to process this command. The RUN pin must be low or both channels must be commanded off. If the part is in the RUN state and this command is written, the command will be NACK'd and a BUSY fault will be asserted. When the part is commanded off and the frequency is changed, a PLL\_UNLOCK status may be detected as the PLL locks onto the new frequency.

This command has two data bytes and is formatted in Linear 5s 11s format.

#### VOLTAGE

### **Input Voltage and Limits**

| COMMAND NAME       | CMD CODE | DESCRIPTION                                                                 | TYPE        | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|--------------------|----------|-----------------------------------------------------------------------------|-------------|-------|----------------|-------|-----|------------------|
| VIN_OV_FAULT_LIMIT | 0x55     | Input supply overvoltage fault limit.                                       | R/W<br>Word | N     | L11            | V     | Υ   | 15.5<br>0xD3E0   |
| VIN_UV_WARN_LIMIT  | 0x58     | Input supply undervoltage warning limit.                                    | R/W<br>Word | N     | L11            | V     | Υ   | 6.3<br>0xCB26    |
| VIN_ON             | 0x35     | Input voltage at which the unit should start power conversion.              | R/W<br>Word | N     | L11            | V     | Υ   | 6.5<br>0xCB40    |
| VIN_OFF            | 0x36     | Input voltage at which the unit should stop power conversion.               | R/W<br>Word | N     | L11            | V     | Υ   | 6.0<br>0xCB00    |
| MFR_RVIN           | 0xF7     | The resistance value of the V <sub>IN</sub> pin filter element in milliohms | R/W<br>Word | N     | L11            | mΩ    | Υ   | 1000<br>0x03E8   |

### VIN OV FAULT LIMIT

The VIN\_OV\_FAULT\_LIMIT command sets the value of the input voltage measured by the ADC, in volts, that causes an input overvoltage fault.

This command has two data bytes in Linear\_5s\_11s format.

#### VIN UV WARN LIMIT

The VIN\_UV\_WARN\_LIMIT command sets the value of input voltage measured by the ADC that causes an input undervoltage warning. This warning is disabled until the input exceeds the input startup threshold value set by the VIN\_ON command and the unit has been enabled. If the V<sub>IN</sub> Voltage drops below the VIN\_OV\_WARN\_LIMIT the device:

- Sets the INPUT Bit Is the STATUS\_WORD
- Sets the V<sub>IN</sub> Undervoltage Warning Bit in the STATUS\_INPUT Command
- Notifies the Host by Asserting ALERT, unless Masked

#### VIN ON

The VIN\_ON command sets the input voltage, in Volts, at which the unit starts power conversion.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

## VIN OFF

The VIN\_OFF command sets the input voltage, in Volts, at which the unit stops power conversion.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### MFR RVIN

The MFR\_RVIN command is used to set the resistance value of the  $V_{IN}$  pin filter element in milliohms. (See also READ VIN). Set MFR RVIN equal to 0 if no filter element is used.

This command has two data bytes and is formatted in Linear 5s 11s format.

### **Output Voltage and Limits**

| COMMAND NAME         | CMD<br>CODE | DESCRIPTION                                                                              | TYPE        | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE         |
|----------------------|-------------|------------------------------------------------------------------------------------------|-------------|-------|----------------|-------|-----|--------------------------|
| VOUT_MODE            | 0x20        | Output voltage format and exponent (2 <sup>-12</sup> ).                                  | R Byte      | Y     | Reg            |       |     | 2 <sup>-12</sup><br>0x14 |
| VOUT_MAX             | 0x24        | Upper limit on the output voltage the unit can command regardless of any other commands. | R/W<br>Word | Y     | L16            | V     | Υ   | 2.75<br>0x2C00           |
| VOUT_OV_FAULT_ LIMIT | 0x40        | Output overvoltage fault limit.                                                          | R/W<br>Word | Υ     | L16            | V     | Υ   | 1.1<br>0x119A            |
| VOUT_OV_WARN_ LIMIT  | 0x42        | Output overvoltage warning limit.                                                        | R/W<br>Word | Y     | L16            | V     | Υ   | 1.075<br>0x1133          |
| VOUT_MARGIN_HIGH     | 0x25        | Margin high output voltage set point. Must be greater than VOUT_COMMAND.                 | R/W<br>Word | Y     | L16            | V     | Υ   | 1.05<br>0x10CD           |
| VOUT_COMMAND         | 0x21        | Nominal output voltage set point.                                                        | R/W<br>Word | Y     | L16            | V     | Υ   | 1.0<br>0x1000            |
| VOUT_MARGIN_LOW      | 0x26        | Margin low output voltage set point. Must be less than VOUT_COMMAND.                     | R/W<br>Word | Y     | L16            | V     | Υ   | 0.95<br>0x0F33           |
| VOUT_UV_WARN_ LIMIT  | 0x43        | Output undervoltage warning limit.                                                       | R/W<br>Word | Y     | L16            | V     | Υ   | 0.925<br>0x0ECD          |
| VOUT_UV_FAULT_ LIMIT | 0x44        | Output undervoltage fault limit.                                                         | R/W<br>Word | Y     | L16            | V     | Υ   | 0.9<br>0x0E66            |
| MFR_VOUT_MAX         | 0xA5        | Maximum allowed output voltage.                                                          | R Word      | Υ     | L16            | V     |     | 5.7<br>0x5B33            |

#### **VOUT MODE**

The data byte for VOUT\_MODE command, used for commanding and reading output voltage, consists of a 3-bit mode (only linear format is supported) and a 5-bit parameter representing the exponent used in output voltage Read/Write commands.

This read-only command has one data byte.

#### **VOUT MAX**

The VOUT\_MAX command sets an upper limit on any voltage, including VOUT\_MARGIN\_HIGH, the unit can command regardless of any other commands or combinations. The maximum allowed value of this command is 5.8V. The maximum output voltage the LTC7132 can produce is 5.5V including VOUT\_MARGIN\_HIGH. However, the VOUT\_OV\_FAULT\_LIMIT can be commanded as high as 5.7V.

This command has two data bytes and is formatted in Linear 16u format.

## VOUT\_OV\_FAULT\_LIMIT

The VOUT\_OV\_FAULT\_LIMIT command sets the value of the output voltage measured by the OV supervisor comparator at the sense pins, in volts, which causes an output overvoltage fault.

If the VOUT\_OV\_FAULT\_LIMIT is modified and the part is in the RUN state, allow 10ms after the command is modified to assure the new value is being honored. The part indicates if it is busy making a calculation. Monitor bits 5 and 6 of MFR\_COMMON. Either bit is low if the part is busy. If this wait time is not honored and the VOUT\_COMMAND is modified above the old overvoltage limit, an OV condition might temporarily be detected resulting in undesirable behavior and possible damage to the switcher.

If VOUT\_OV\_FAULT\_RESPONSE is set to OV\_PULLDOWN or 0x00, the FAULT pin will not assert if VOUT\_OV\_FAULT is propagated. The LTC7132 will pull the TG low and assert the BG bit as soon as the overvoltage condition is detected.

This command has two data bytes and is formatted in Linear\_16u format.

#### **VOUT OV WARN LIMIT**

The VOUT\_OV\_WARN\_LIMIT command sets the value of the output voltage measured by the ADC at the sense pins, in volts, which causes an output voltage high warning. The MFR\_VOUT\_PEAK value can be used to determine if this limit has been exceeded.

In response to the VOUT\_OV\_WARN\_LIMIT being exceeded, the device:

- Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE
- Sets the VOUT bit in the STATUS WORD
- Sets the VOUT Overvoltage Warning bit in the STATUS VOUT command
- Notifies the host by asserting ALERT pin, unless masked

This condition is detected by the ADC so the response time may be up to t<sub>CONVERT</sub>.

This command has two data bytes and is formatted in Linear 16u format.

#### VOUT\_MARGIN\_HIGH

The VOUT\_MARGIN\_HIGH command loads the unit with the voltage to which the output is to be changed, in Volts, when the OPERATION command is set to "Margin High". The value should be greater than VOUT\_COMMAND. The maximum guaranteed value on VOUT\_MARGIN\_HIGH is 5.5V.

This command will not be acted on during TON\_RISE and TOFF\_FALL output sequencing. The VOUT\_TRANSITION\_RATE will be used if this command is modified while the output is active and in a steady-state condition.

This command has two data bytes and is formatted in Linear\_16u format.

#### **VOUT COMMAND**

The VOUT\_COMMAND consists of two bytes and is used to set the output voltage, in volts. The maximum guaranteed value on VOUT is 5.5V.

This command will not be acted on during TON\_RISE and TOFF\_FALL output sequencing. The VOUT\_TRANSITION\_RATE will be used if this command is modified while the output is active and in a steady-state condition.

This command has two data bytes and is formatted in Linear\_16u format.

#### **VOUT MARGIN LOW**

The VOUT\_MARGIN\_LOW command loads the unit with the voltage to which the output is to be changed, in volts, when the OPERATION command is set to "Margin Low". The value must be less than VOUT COMMAND.

This command will not be acted on during TON\_RISE and TOFF\_FALL output sequencing. The VOUT\_TRANSITION\_RATE will be used if this command is modified while the output is active and in a steady-state condition.

This command has two data bytes and is formatted in Linear\_16u format.

### VOUT\_UV\_WARN\_LIMIT

The VOUT\_UV\_ WARN\_LIMIT command reads the value of the output voltage measured by the ADC at the sense pins, in volts, which causes an output voltage low warning.

In response to the VOUT\_UV\_WARN\_LIMIT being exceeded, the device:

- Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE
- Sets the VOUT bit in the STATUS\_WORD
- Sets the VOUT Undervoltage Warning bit in the STATUS\_VOUT command
- Notifies the host by asserting ALERT pin, unless masked

This command has two data bytes and is formatted in Linear\_16u format.

### **VOUT UV FAULT LIMIT**

The VOUT\_UV\_FAULT\_LIMIT command reads the value of the output voltage measured by the UV supervisor comparator at the sense pins, in volts, which causes an output undervoltage fault.

This command has two data bytes and is formatted in Linear\_16u format.

#### MFR VOUT MAX

The MFR\_VOUT\_MAX command is the maximum output voltage in volts for each channel, including VOUT\_OV\_FAULT\_LIMIT. If the output voltages are set to high range (Bit 1 of MFR\_PWM\_MODE set to a 0) MFR\_VOUT\_MAX is 5.5V. If the output voltage is set to low range (Bit 1 of MFR\_PWM\_MODE set to a 1) the MFR\_VOUT\_MAX is 2.75V. Entering a VOUT\_COMMAND value greater than this will result in a CML fault and the output voltage setting will be clamped to the maximum level. This will also result in Bit 3 VOUT\_MAX\_Warning in the STATUS\_VOUT command being set.

This read only command has 2 data bytes and is formatted in Linear\_16u format.

#### **OUTPUT CURRENT AND LIMITS**

| COMMAND NAME         | CMD CODE | DESCRIPTION                                                                                                                                                           | TYPE     | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| IOUT_CAL_GAIN        | 0x38     | The ratio of the voltage at the current sense pins to the sensed current. For devices using a fixed current sense resistor, it is the resistance value in $m\Omega$ . | R/W Word | Y     | L11            | mΩ    | Y   | 0.32<br>0xAA8F   |
| MFR_IOUT_CAL_GAIN_TC | 0xF6     | Temperature coefficient of the current sensing element.                                                                                                               | R/W Word | Υ     | CF             |       | Y   | 3900<br>0x0F3C   |
| IOUT_OC_FAULT_LIMIT  | 0x46     | Output overcurrent fault limit.                                                                                                                                       | R/W Word | Υ     | L11            | А     | Y   | 45.0<br>0xE2D0   |
| IOUT_OC_WARN_LIMIT   | 0x4A     | Output overcurrent warning limit.                                                                                                                                     | R/W Word | Y     | L11            | А     | Y   | 34.0<br>0xE230   |

#### **IOUT CAL GAIN**

The IOUT\_CAL\_GAIN command is used to set the resistance value of the current sense resistor in milliohms. (see also MFR\_IOUT\_CAL\_GAIN\_TC).

This command has two data bytes and is formatted in Linear\_5s\_11s format.

### MFR IOUT CAL GAIN TC

The MFR\_IOUT\_CAL\_GAIN\_TC command allows the user to program the temperature coefficient of the IOUT\_CAL\_GAIN sense resistor or inductor DCR in ppm/°C.

This command has two data bytes and is formatted in 16-bit 2's complement integer ppm. N = -32768 to  $32767 \cdot 10^{-6}$ . Nominal temperature is 27°C. The IOUT CAL GAIN is multiplied by:

[1.0 + MFR\_IOUT\_CAL\_GAIN\_TC • (READ\_TEMPERATURE\_1-27)].

DCR sensing will have a typical value of 3900.

The IOUT\_CAL\_GAIN and MFR\_IOUT\_CAL\_GAIN\_TC impact all current parameters including: READ\_IOUT, MFR\_IOUT\_PEAK, IOUT\_OC\_FAULT\_LIMIT and IOUT\_OC\_WARN\_LIMIT.

### IOUT\_OC\_FAULT\_LIMIT

The IOUT\_OC\_FAULT\_LIMIT command sets the value of the peak output current limit, in Amperes. When the controller is in current limit, the overcurrent detector will indicate an overcurrent fault condition. The following table lists the programmable peak output current limit value in mV between  $I_{SENSE}^+$  and  $I_{SENSE}^-$ . The actual value of current limit is  $(I_{SENSE}^+ - I_{SENSE}^-)/IOUT_CAL_GAIN$  in Amperes.

|      | MFR_PWM_MODE[2]<br>RC = L/(                                      |                                                                 | MFR_PWM_MODE[2] = 0<br>RC = L                                    |                                                                 |
|------|------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------|
| CODE | MFR_PWM_MODE[7]=1<br>High Current Range V <sub>ILIMIT</sub> (mV) | MFR_PWM_MODE[7]=0<br>Low Current Range V <sub>ILIMIT</sub> (mV) | MFR_PWM_MODE[7]=1<br>High Current Range V <sub>ILIMIT</sub> (mV) | MFR_PWM_MODE[7]=0<br>Low Current Range V <sub>ILIMIT</sub> (mV) |
| 0000 | 15.45                                                            | 8.59                                                            | 38.64                                                            | 21.46                                                           |
| 0001 | 16.59                                                            | 9.22                                                            | 41.48                                                            | 23.04                                                           |
| 0010 | 17.73                                                            | 9.85                                                            | 44.32                                                            | 24.62                                                           |
| 0011 | 18.86                                                            | 10.48                                                           | 47.16                                                            | 26.20                                                           |
| 0100 | 20.42                                                            | 11.34                                                           | 51.04                                                            | 28.36                                                           |
| 0101 | 21.14                                                            | 11.74                                                           | 52.84                                                            | 29.36                                                           |
| 0110 | 22.27                                                            | 12.37                                                           | 55.68                                                            | 30.93                                                           |
| 0111 | 23.41                                                            | 13.01                                                           | 58.52                                                            | 32.51                                                           |
| 1000 | 24.55                                                            | 13.64                                                           | 61.36                                                            | 34.09                                                           |
| 1001 | 25.68                                                            | 14.27                                                           | 64.20                                                            | 35.67                                                           |
| 1010 | 26.82                                                            | 14.90                                                           | 67.05                                                            | 37.25                                                           |
| 1011 | 27.95                                                            | 15.53                                                           | 69.89                                                            | 38.83                                                           |
| 1100 | 29.5                                                             | 16.5                                                            | 74.5                                                             | 41.38                                                           |
| 1101 | 30.23                                                            | 16.79                                                           | 75.57                                                            | 41.98                                                           |
| 1110 | 31.36                                                            | 17.42                                                           | 78.41                                                            | 43.56                                                           |
| 1111 | 32.50                                                            | 18.06                                                           | 81.25                                                            | 45.14                                                           |

**Note:** V<sub>|LIMIT</sub> values used to calculate IOUT\_OC\_FAULT\_LIMIT.

**Note:** This is the peak of the current waveform. The READ\_IOUT command returns the average current. The peak output current limits are adjusted with temperature based on the MFR\_IOUT\_CAL\_GAIN\_TC using the equation:

Peak Current Limit = IOUT\_CAL\_GAIN • (1 + MFR\_IOUT\_CAL\_GAIN\_TC • (READ\_TEMPERTURE\_1-27.0)).

The LTC7132 automatically converts currents to the appropriate internal bit value.

The IOUT range is set with bit 7 of the MFR PWM MODE command.

The IOUT OC FAULT LIMIT is ignored during TON RISE and TOFF FALL.

If the IOUT\_OC\_FAULT\_LIMIT is exceeded, the device:

- Sets the IOUT bit in the STATUS word
- Sets the IOUT Overcurrent fault bit in the STATUS IOUT
- Notifies the host by asserting ALERT, unless masked

This command has two data bytes and is formatted in Linear\_5s\_11s format.

## IOUT\_OC\_WARN\_LIMIT

This command sets the value of the output current measured by the ADC that causes an output overcurrent warning in Amperes. The READ\_IOUT value will be used to determine if this limit has been exceeded.

In response to the IOUT\_OC\_WARN\_LIMIT being exceeded, the device:

- Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE
- Sets the IOUT bit in the STATUS WORD
- Sets the IOUT Overcurrent Warning bit in the STATUS\_IOUT command, and

Notifies the host by asserting ALERT pin, unless masked

The IOUT\_OC\_FAULT\_LIMIT is ignored during TON\_RISE and TOFF\_FALL.

This command has two data bytes and is formatted in Linear\_5s\_11s format

### **Input Current and Limits**

| COMMAND NAME     | CMD<br>CODE | DESCRIPTION                                                           | TYPE     | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|------------------|-------------|-----------------------------------------------------------------------|----------|----------------|-------|-----|------------------|
| MFR_IIN_CAL_GAIN | 0xE8        | The resistance value of the input current sense element in $m\Omega.$ | R/W Word | L11            | mΩ    | Υ   | 5.000<br>0xCA80  |

#### MFR IIN CAL GAIN

The MFR\_IIN\_CAL\_GAIN command is used to set the resistance value of the input current sense resistor in milliohms. (see also READ\_IIN).

This command has two data bytes and is formatted in Linear\_5s\_11s format.

| COMMAND NAME      | CMD CODE | DESCRIPTION                      | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|-------------------|----------|----------------------------------|----------|-------|----------------|-------|-----|------------------|
| IIN_OC_WARN_LIMIT | 0x5D     | Input overcurrent warning limit. | R/W Word | N     | L11            | А     | Y   | 10.0<br>0xD280   |

## IIN\_OC\_WARN\_LIMIT

The IIN\_OC\_WARN\_LIMIT command sets the value of the input current measured by the ADC, in amperes, that causes a warning indicating the input current is high. The READ\_IIN value will be used to determine if this limit has been exceeded.

In response to the IIN\_OC\_WARN\_LIMIT being exceeded, the device:

- Sets the OTHER bit in the STATUS\_BYTE
- Sets the INPUT bit in the upper byte of the STATUS WORD
- Sets the IIN Overcurrent Warning bit[1] in the STATUS\_INPUT command, and
- Notifies the host by asserting ALERT pin

This command has two data bytes and is formatted in Linear 5s 11s format.

#### **TEMPERATURE**

#### **External Temperature Calibration**

| COMMAND NAME      | CMD CODE | DESCRIPTION                                         | ТҮРЕ     | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|-------------------|----------|-----------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| MFR_TEMP_1_GAIN   | 0xF8     | Sets the slope of the external temperature sensor.  | R/W Word | Υ     | CF             |       | Y   | 1.0<br>0x4000    |
| MFR_TEMP_1_OFFSET | 0xF9     | Sets the offset of the external temperature sensor. | R/W Word | Υ     | L11            | С     | Y   | 0.0<br>0x8000    |

Rev A

### MFR\_TEMP\_1\_GAIN

The MFR\_TEMP\_1\_GAIN command will modify the slope of the external temperature sensor to account for non-idealities in the element and errors associated with the remote sensing of the temperature in the inductor.

This command has two data bytes and is formatted in 16-bit 2's complement integer. The effective gain adjustment is  $N \cdot 2^{-14}$ . The nominal value is 1.

## MFR TEMP 1 OFFSET

The MFR\_TEMP\_1\_OFFSET command will modify the offset of the external temperature sensor to account for non-idealities in the element and errors associated with the remote sensing of the temperature in the inductor.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

### **External Temperature Limits**

| COMMAND NAME   | CMD CODE | DESCRIPTION                             | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|----------------|----------|-----------------------------------------|----------|-------|----------------|-------|-----|------------------|
| OT_FAULT_LIMIT | 0x4F     | External overtemperature fault limit.   | R/W Word | Y     | L11            | С     | Y   | 100.0<br>0xEB20  |
| OT_WARN_LIMIT  | 0x51     | External overtemperature warning limit. | R/W Word | Y     | L11            | С     | Y   | 85.0<br>0xEAA8   |
| UT_FAULT_LIMIT | 0x53     | External undertemperature fault limit.  | R/W Word | Y     | L11            | С     | Y   | -40.0<br>0xE580  |

## OT\_FAULT\_LIMIT

The OT\_FAULT\_LIMIT command sets the value of the external sense temperature measured by the ADC, in degrees Celsius, which causes an overtemperature fault. The READ\_TEMPERATURE\_1 value will be used to determine if this limit has been exceeded.

This command has two data bytes and is formatted in Linear 5s 11s format.

#### OT WARN LIMIT

The OT\_WARN\_LIMIT command sets the value of the external sense temperature measured by the ADC, in degrees Celsius, which causes an overtemperature warning. The READ\_TEMPERATURE\_1 value will be used to determine if this limit has been exceeded.

In response to the OT\_WARN\_LIMIT being exceeded, the device:

- Sets the TEMPERATURE bit in the STATUS BYTE
- Sets the Overtemperature Warning bit in the STATUS\_TEMPERATURE command, and
- Notifies the host by asserting ALERT pin, unless masked

This command has two data bytes and is formatted in Linear\_5s\_11s format.

# UT\_FAULT\_LIMIT

The UT\_FAULT\_LIMIT command sets the value of the external sense temperature measured by the ADC, in degrees Celsius, which causes an undertemperature fault. The READ\_TEMPERATURE\_1 value will be used to determine if this limit has been exceeded.

Note: If the temp sensors are not installed, the UT\_FAULT\_LIMIT can be set to -275°C and UT\_FAULT\_LIMIT response set to ignore to avoid ALERT being asserted.

This command has two data bytes and is formatted in Linear 5s 11s format.

#### **TIMING**

### Timing—On Sequence/Ramp

| COMMAND NAME         | CMD CODE | DESCRIPTION                                                                                         | TYPE     | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|----------------------|----------|-----------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| TON_DELAY            | 0x60     | Time from RUN and/or Operation on to output rail turn-on.                                           | R/W Word | Y     | L11            | ms    | Υ   | 0.0<br>0x8000    |
| TON_RISE             | 0x61     | Time from when the output starts to rise until the output voltage reaches the VOUT commanded value. | R/W Word | Y     | L11            | ms    | Υ   | 8.0<br>0xD200    |
| TON_MAX_FAULT_LIMIT  | 0x62     | Maximum time from the start of TON_RISE for VOUT to cross the VOUT_UV_FAULT_LIMIT.                  | R/W Word | Y     | L11            | ms    | Y   | 10.0<br>0xD280   |
| VOUT_TRANSITION_RATE | 0x27     | Rate the output changes when VOUT commanded to a new value.                                         | R/W Word | Y     | L11            | V/ms  | Y   | 0.25<br>0xAA00   |

#### TON DELAY

The TON\_DELAY command sets the time, in milliseconds, from when a start condition is received until the output voltage starts to rise. Values from 0ms to 83 seconds are valid. The resulting turn-on delay will have a typical delay of  $270\mu$ s for TON\_DELAY = 0 and an uncertainty of  $\pm 50\mu$ s for all values of TON\_DELAY.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### TON RISE

The TON\_RISE command sets the time, in milliseconds, from the time the output starts to rise to the time the output enters the regulation band. Values from 0 to 1.3 seconds are valid. The part will be in discontinuous mode during TON\_RISE events. If TON\_RISE is less than 0.25ms, the LTC7132 digital slope will be bypassed and the output voltage transition will only be controlled by the analog performance of the PWM switcher. The number of steps in TON\_RISE is equal to TON\_RISE (in ms)/0.1ms with an uncertainty of ±0.1ms.

This command has two data bytes and is formatted in Linear 5s 11s format.

#### TON MAX FAULT LIMIT

The TON\_MAX\_FAULT\_LIMIT command sets the value, in milliseconds, on how long the unit can attempt to power up the output without reaching the output undervoltage fault limit.

A data value of 0ms means that there is no limit and that the unit can attempt to bring up the output voltage indefinitely. The maximum limit is 83 seconds.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

### **VOUT\_TRANSITION\_RATE**

When a PMBus device receives either a VOUT\_COMMAND or OPERATION (Margin High, Margin Low) that causes the output voltage to change, this command set the rate in V/ms at which the output voltage changes. The commanded rate of change does not apply when the unit is commanded on or off. The maximum allowed slope is 4V/ms.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

## Timing—Off Sequence/Ramp

| COMMAND NAME        | CMD CODE | DESCRIPTION                                                                         | TYPE     | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|---------------------|----------|-------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| TOFF_DELAY          | 0x64     | Time from RUN and/or Operation off to the start of TOFF_FALL ramp.                  | R/W Word | Y     | L11            | ms    | Y   | 0.0<br>0x8000    |
| TOFF_FALL           | 0x65     | Time from when the output starts to fall until the output reaches zero volts.       | R/W Word | Y     | L11            | ms    | Y   | 8.0<br>0xD200    |
| TOFF_MAX_WARN_LIMIT | 0x66     | Maximum allowed time, after TOFF_FALL completed, for the unit to decay below 12.5%. | R/W Word | Y     | L11            | ms    | Y   | 150<br>0xF258    |

#### TOFF\_DELAY

The TOFF\_DELAY command sets the time, in milliseconds, from when a stop condition is received until the output voltage starts to fall. Values from 0 to 83 seconds are valid. The resulting turn off delay will have a typical delay of  $270\mu s$  for TOFF\_DELAY = 0 and an uncertainty of  $\pm 50\mu s$  for all values of TOFF\_DELAY. TOFF\_DELAY is not applied when a fault event occurs

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### TOFF FALL

The TOFF\_FALL command sets the time, in milliseconds, from the end of the turn-off delay time until the output voltage is commanded to zero. It is the ramp time of the  $V_{OUT}$  DAC. When the  $V_{OUT}$  DAC is zero, the PWM output will be set to high impedance state.

The part will maintain the mode of operation programmed. For defined TOFF\_FALL times, the user should set the part to continuous conduction mode. Loading the max value indicates the part will ramp down at the slowest possible rate. The minimum supported fall time is  $0.25 \, \text{ms}$ . A value less than  $0.25 \, \text{ms}$  will result in a  $0.25 \, \text{ms}$  ramp. The maximum fall time is  $1.3 \, \text{seconds}$ . The number of steps in TOFF\_FALL is equal to TOFF\_FALL (in ms)/0.1ms with an uncertainty of  $\pm 0.1 \, \text{ms}$ .

In discontinuous conduction mode, the controller will not draw current from the load and the fall time will be set by the output capacitance and load current.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

### TOFF\_MAX\_WARN\_LIMIT

The TOFF\_MAX\_WARN\_LIMIT command sets the value, in milliseconds, on how long the output voltage exceeds 12.5% of the programmed voltage before a warning is asserted. The output is considered off when the  $V_{OUT}$  voltage is less than 12.5% of the programmed VOUT\_COMMAND value. The calculation begins after TOFF\_FALL is complete.

A data value of 0ms means that there is no limit and that the output voltage exceeds 12.5% of the programmed voltage indefinitely. Other than 0, values from 120ms to 524 seconds are valid.

This command has two data bytes and is formatted in Linear 5s 11s format.

#### **Precondition for Restart**

| COMMAND NAME       | CMD CODE | DESCRIPTION                                          | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|--------------------|----------|------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| MFR_RESTART_ DELAY | 0xDC     | Minimum time the RUN pin is held low by the LTC7132. | R/W Word | Υ     | L11            | ms    | Υ   | 500<br>0xFBE8    |

#### MFR RESTART DELAY

This command specifies the minimum RUN off time in milliseconds. This device will pull the RUN pin low for this length of time once a falling edge of RUN has been detected. The minimum recommended value is 136ms.

Note: The restart delay is different than the retry delay. The restart delay pulls RUN low for the specified time, after which a standard start-up sequence is initiated. The minimum restart delay should be equal to TOFF\_DELAY + TOFF\_FALL + 136ms. Valid values are from 136ms to 65.52 seconds in 16ms increments. To assure a minimum off time, set the MFR\_RESTART\_DELAY 16ms longer than the desired time. The output rail can be off longer than the MFR\_RESTART\_DELAY after the RUN pin is pulled high if the output decay bit 0 is enabled in MFR\_CHAN\_CONFIG and the output takes a long time to decay below 12.5% of the programmed value.

This command has two data bytes and is formatted in Linear 5s 11s format.

#### FAULT RESPONSE

#### **Fault Responses All Faults**

| COMMAND NAME     | CMD CODE | DESCRIPTION                             | ТҮРЕ     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|------------------|----------|-----------------------------------------|----------|-------|----------------|-------|-----|------------------|
| MFR_RETRY_ DELAY | 0xDB     | Retry interval during FAULT retry mode. | R/W Word | Υ     | L11            | ms    | Υ   | 350<br>0xFABC    |

#### MFR RETRY DELAY

This command sets the time in milliseconds between retries if the fault response is to retry the controller at specified intervals. This command value is used for all fault responses that require retry. The retry time starts once the fault has been detected by the offending channel. Valid values are from 120ms to 83.88 seconds in 10µs increments.

Note: The retry delay time is determined by the longer of the MFR\_RETRY\_DELAY command or the time required for the regulated output to decay below 12.5% of the programmed value. If the natural decay time of the output is too long, it is possible to remove the voltage requirement of the MFR\_RETRY\_DELAY command by asserting bit 0 of MFR\_CHAN\_CONFIG.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

Rev A

# Fault Responses Input Voltage

| COMMAND NAME          | CMD CODE | DESCRIPTION                                                                          | TYPE     | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|-----------------------|----------|--------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| VIN_OV_FAULT_RESPONSE | 0x56     | Action to be taken by the device when an input supply overvoltage fault is detected. | R/W Byte | Υ     | Reg            |       | Υ   | 0x80             |

## VIN\_OV\_FAULT\_RESPONSE

The VIN\_OV\_FAULT\_RESPONSE command instructs the device on what action to take in response to an input overvoltage fault. The data byte is in the format given in Table 11.

The device also:

- Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE
- Set the INPUT bit in the upper byte of the STATUS\_WORD
- Sets the VIN Overvoltage Fault bit in the STATUS\_INPUT command, and
- Notifies the host by asserting ALERT pin, unless masked

This command has one data byte.

### **Fault Responses Output Voltage**

| COMMAND NAME               | CMD CODE | DESCRIPTION                                                                     | ТҮРЕ     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|----------------------------|----------|---------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| VOUT_OV_FAULT_RESPONSE     | 0x41     | Action to be taken by the device when an output overvoltage fault is detected.  | R/W Byte | Y     | Reg            |       | Υ   | 0xB8             |
| VOUT_UV_FAULT_RESPONSE     | 0x45     | Action to be taken by the device when an output undervoltage fault is detected. | R/W Byte | Y     | Reg            |       | Υ   | 0xB8             |
| TON_MAX_FAULT_<br>RESPONSE | 0x63     | Action to be taken by the device when a TON_MAX_FAULT event is detected.        | R/W Byte | Y     | Reg            |       | Υ   | 0xB8             |

## **VOUT OV FAULT RESPONSE**

The VOUT\_OV\_FAULT\_RESPONSE command instructs the device on what action to take in response to an output overvoltage fault. The data byte is in the format given in Table 7.

The device also:

- Sets the VOUT\_OV bit in the STATUS\_BYTE
- Sets the VOUT bit in the STATUS WORD
- Sets the VOUT Overvoltage Fault bit in the STATUS\_VOUT command
- Notifies the host by asserting ALERT pin, unless masked

The only values recognized for this command are:

0x00-Part performs OV pull down only, or OV PULLDOWN.

0x80—The device shuts down (disables the output) and the unit does not attempt to retry. (PMBus, Part II, Section 10.7).

0xB8—The device shuts down (disables the output) and device attempts to retry continuously, without limitation, until it is commanded OFF (by the RUN pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down.

Ox4n The device shuts down and the unit does not attempt to retry. The output remains disabled until the part is commanded OFF then ON or the RUN pin is asserted low then high or RESET through the command or removal of VIN. The OV fault must remain active for a period of n • 10µs, where n is a value from 0 to 7.

0x78+n The device shuts down and the unit attempts to retry continuously until either the fault condition is cleared or the part is commanded OFF then ON or the RUN pin is asserted low then high or RESET through the command or removal of VIN. The OV fault must remain active for a period of n • 10µs, where n is a value from 0 to 7.

Any other value will result in a CML fault and the write will be ignored.

This command has one data byte.

Table 7. VOUT\_OV\_FAULT\_RESPONSE Data Byte Contents

| BITS | DESCRIPTION                                                                                                                                                                                                                                                      | VALUE   | MEANING                                                                                                                                                                                                                                                                                                       |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | Response For all values of bits [7:6], the LTC7132:                                                                                                                                                                                                              | 00      | Part performs OV pull down only or OV_PULLDOWN (i.e., turns off the top MOSFET and turns on lower MOSFET while $V_{OUT}$ is > VOUT_OV_FAULT).                                                                                                                                                                 |
|      | Sets the corresponding fault bit in the status commands and     Notifies the host by asserting ALERT pin, unless masked.  The fault bit, once set, is cleared only when one or more of the following events occurs:  The device receives a CLEAR FAULTS command. | 01      | The PMBus device continues operation for the delay time specified by bits [2:0] and the delay time unit specified for that particular fault. If the fault condition is still present at the end of the delay time, the unit responds as programmed in the Retry Setting (bits [5:3]).                         |
|      | The output is commanded through the RUN pin, the OPERATION command, or the combined action of the RUN pin and                                                                                                                                                    | 10      | The device shuts down immediately (disables the output) and responds according to the retry setting in bits [5:3].                                                                                                                                                                                            |
|      | OPERATION command, to turn off and then to turn back on, or • Bias power is removed and reapplied to the LTC7132.                                                                                                                                                | 11      | Not supported. Writing this value will generate a CML fault.                                                                                                                                                                                                                                                  |
| 5:3  | Retry Setting                                                                                                                                                                                                                                                    | 000     | The unit does not attempt to restart. The output remains disabled until the fault is cleared until the device is commanded OFF bias power is removed.                                                                                                                                                         |
|      |                                                                                                                                                                                                                                                                  |         | The PMBus device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down without retry. Note: The retry interval is set by the MFR_RETRY_DELAY command. |
| 2:0  | Delay Time                                                                                                                                                                                                                                                       | 000-111 | The delay time in 10µs increments. This delay time determines how long the controller continues operating after a fault is detected. Only valid for deglitched off state.                                                                                                                                     |

#### VOUT\_UV\_FAULT\_RESPONSE

The VOUT\_UV\_FAULT\_RESPONSE command instructs the device on what action to take in response to an output undervoltage fault. The data byte is in the format given in Table 8.

The device also:

- Sets the NONE OF THE ABOVE bit in the STATUS BYTE
- Sets the VOUT bit in the STATUS WORD
- Sets the VOUT undervoltage fault bit in the STATUS\_VOUT command
- Notifies the host by asserting ALERT pin, unless masked

Rev A

The UV fault and warn are masked until the following criteria are achieved:

- 1) The TON\_MAX\_FAULT\_LIMIT has been reached
- 2) The TON\_DELAY sequence has completed
- 3) The TON\_RISE sequence has completed
- 4) The VOUT\_UV\_FAULT\_LIMIT threshold has been reached
- 5) The IOUT\_OC\_FAULT\_LIMIT is not present

The UV fault and warn are masked whenever the channel is not active.

The UV fault and warn are masked during TON\_RISE and TOFF\_FALL sequencing.

Table 8. VOUT\_UV\_FAULT\_RESPONSE Data Byte Contents

| BITS | DESCRIPTION                                                                                                                                                                                                         | VALUE       | MEANING                                                                                                                                                                                                                                                                                                       |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | Response For all values of bits [7:6], the LTC7132:                                                                                                                                                                 | 00          | The PMBus device continues operation without interruption. (Ignores the fault functionally)                                                                                                                                                                                                                   |
|      | Sets the corresponding fault bit in the status commands and     Notifies the host by asserting ALERT pin, unless masked.  The fault bit, once set, is cleared only when one or more of the following events occurs: | 01          | The PMBus device continues operation for the delay time specified by bits [2:0] and the delay time unit specified for that particular fault. If the fault condition is still present at the end of the delay time, the unit responds as programmed in the Retry Setting (bits [5:3]).                         |
|      | The device receives a CLEAR_FAULTS command.  The output is commanded through the RUN pin, the OPERATION                                                                                                             | 10          | The device shuts down (disables the output) and responds according to the retry setting in bits [5:3].                                                                                                                                                                                                        |
|      | command, or the combined action of the RUN pin and OPERATION command, to turn off and then to turn back on, or                                                                                                      | 11          | Not supported. Writing this value will generate a CML fault.                                                                                                                                                                                                                                                  |
|      | The device receives a RESTORE_USER_ALL command.                                                                                                                                                                     |             |                                                                                                                                                                                                                                                                                                               |
|      | • The device receives a MFR_RESET command.                                                                                                                                                                          |             |                                                                                                                                                                                                                                                                                                               |
|      | The device supply power is cycled.                                                                                                                                                                                  |             |                                                                                                                                                                                                                                                                                                               |
| 5:3  | Retry Setting                                                                                                                                                                                                       | 000         | The unit does not attempt to restart. The output remains disabled until the fault is cleared until the device is commanded OFF bias power is removed.                                                                                                                                                         |
|      |                                                                                                                                                                                                                     |             | The PMBus device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down without retry. Note: The retry interval is set by the MFR_RETRY_DELAY command. |
| 2:0  | Delay Time                                                                                                                                                                                                          | 000-<br>111 | The delay time in 10µs increments. This delay time determines how long the controller continues operating after a fault is detected. Only valid for deglitched off state.                                                                                                                                     |

#### TON MAX FAULT RESPONSE

The TON\_MAX\_FAULT\_RESPONSE command instructs the device on what action to take in response to a TON\_MAX fault. The data byte is in the format given in Table 11.

The device also:

- Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE
- Sets the VOUT bit in the STATUS\_WORD
- Sets the TON\_MAX\_FAULT bit in the STATUS\_VOUT command, and
- Notifies the host by asserting ALERT pin, unless masked

A value of 0 disables the TON\_MAX\_FAULT\_RESPONSE. It is not recommended to use 0.

Note: The PWM channel remains in discontinues mode until the TON MAX FAULT LIMIT has been exceeded.

This command has one data byte.

# **Fault Responses Output Current**

| COMMAND NAME           | CMD CODE | DESCRIPTION                                                                    | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|------------------------|----------|--------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| IOUT_OC_FAULT_RESPONSE | 0x47     | Action to be taken by the device when an output overcurrent fault is detected. | R/W Byte | Υ     | Reg            |       | Υ   | 0x00             |

### IOUT\_OC\_FAULT\_RESPONSE

The IOUT\_OC\_FAULT\_RESPONSE command instructs the device on what action to take in response to an output overcurrent fault. The data byte is in the format given in Table 9.

The device also:

- Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE
- Sets the IOUT OC bit in the STATUS BYTE
- Sets the IOUT bit in the STATUS\_WORD
- Sets the IOUT Overcurrent Fault bit in the STATUS IOUT command, and
- Notifies the host by asserting ALERT pin, unless masked

Table 9. IOUT\_OC\_FAULT\_RESPONSE Data Byte Contents

| BITS | DESCRIPTION                                                                                                                                                                                                                                               | VALUE   | MEANING                                                                                                                                                                                                                                                                                                                                    |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | Response For all values of bits [7:6], the LTC7132: • Sets the corresponding fault bit in the status commands and                                                                                                                                         | 00      | The LTC7132 continues to operate indefinitely while maintaining the output current at the value set by IOUT_OC_FAULT_LIMIT without regard to the output voltage (known as constant-current or brick-wall limiting).                                                                                                                        |
|      | • Notifies the host by asserting ALERT pin, unless masked.                                                                                                                                                                                                | 01      | Not supported.                                                                                                                                                                                                                                                                                                                             |
|      | The fault bit, once set, is cleared only when one or more of the following events occurs:  • The device receives a CLEAR_FAULTS command.  • The output is commanded through the RUN pin, the OPERATION command, or the combined action of the RUN pin and | 10      | The LTC7132 continues to operate, maintaining the output current at the value set by IOUT_OC_FAULT_LIMIT without regard to the output voltage, for the delay time set by bits [2:0]. If the device is still operating in current limit at the end of the delay time, the device responds as programmed by the Retry Setting in bits [5:3]. |
|      | OPERATION command, to turn off and then to turn back on, or  • The device receives a RESTORE_USER_ALL command.  • The device receives a MFR_RESET command.  • The device supply power is cycled.                                                          | 11      | The LTC7132 shuts down immediately and responds as programmed by the Retry Setting in bits [5:3].                                                                                                                                                                                                                                          |
| 5:3  | Retry Setting                                                                                                                                                                                                                                             | 000     | The unit does not attempt to restart. The output remains disabled until the fault is cleared by cycling the RUN pin or removing bias power.                                                                                                                                                                                                |
|      |                                                                                                                                                                                                                                                           |         | The device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. Note: The retry interval is set by the MFR_RETRY_DELAY command.                                                  |
| 2:0  | Delay Time                                                                                                                                                                                                                                                | 000-111 | The number of delay time units in 16ms increments. This delay time is used to determine the amount of time a unit is to continue operating after a fault is detected before shutting down. Only valid for deglitched off response.                                                                                                         |

# **Fault Responses IC Temperature**

| COMMAND NAME          | CMD CODE | DESCRIPTION                                                                          | ТҮРЕ   | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|-----------------------|----------|--------------------------------------------------------------------------------------|--------|-------|----------------|-------|-----|------------------|
| MFR_OT_FAULT_RESPONSE |          | Action to be taken by the device when an internal overtemperature fault is detected. | R Byte | N     | Reg            |       |     | 0xC0             |

# MFR\_OT\_FAULT\_RESPONSE

The MFR\_OT\_FAULT\_RESPONSE command byte instructs the device on what action to take in response to an internal overtemperature fault. The data byte is in the format given in Table 10.

The LTC7132 also:

- Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE
- Sets the MFR bit in the STATUS\_WORD, and
- Sets the Overtemperature Fault bit in the STATUS\_MFR\_SPECIFIC command
- Notifies the host by asserting ALERT pin, unless masked

Table 10. Data Byte Contents MFR\_OT\_FAULT\_RESPONSE

| BITS | DESCRIPTION                                                                                                                                                               | VALUE   | MEANING                                                                                                                |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------|
| 7:6  | Response                                                                                                                                                                  | 00      | Not supported. Writing this value will generate a CML fault.                                                           |
|      | For all values of bits [7:6], the LTC7132:                                                                                                                                | 01      | Not supported. Writing this value will generate a CML fault                                                            |
|      | Sets the corresponding fault bit in the status commands and                                                                                                               | 10      | The device shuts down immediately (disables the output) and                                                            |
|      | Notifies the host by asserting ALERT pin, unless masked.                                                                                                                  |         | responds according to the retry setting in bits [5:3].                                                                 |
|      | The fault bit, once set, is cleared only when one or more of the following events occurs:                                                                                 | 11      | The device's output is disabled while the fault is present. Operation resumes and the output is enabled when the fault |
|      | • The device receives a CLEAR_FAULTS command.                                                                                                                             |         | condition no longer exists.                                                                                            |
|      | The output is commanded through the RUN pin, the OPERATION command, or the combined action of the RUN pin and OPERATION command, to turn off and then to turn back on, or |         |                                                                                                                        |
|      | Bias power is removed and reapplied to the LTC7132.                                                                                                                       |         |                                                                                                                        |
| 5:3  | Retry Setting                                                                                                                                                             | 000     | The unit does not attempt to restart. The output remains disabled until the fault is cleared.                          |
|      |                                                                                                                                                                           | 001-111 | Not supported. Writing this value will generate CML fault.                                                             |
| 2:0  | Delay Time                                                                                                                                                                | XXX     | Not supported. Value ignored                                                                                           |

## **Fault Responses External Temperature**

| COMMAND NAME       | CMD CODE | DESCRIPTION                                                                           | ТҮРЕ     | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|--------------------|----------|---------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| OT_FAULT_ RESPONSE | 0x50     | Action to be taken by the device when an external overtemperature fault is detected,  | R/W Byte | Y     | Reg            |       | Υ   | 0xB8             |
| UT_FAULT_ RESPONSE | 0x54     | Action to be taken by the device when an external undertemperature fault is detected. | R/W Byte | Y     | Reg            |       | Y   | 0xB8             |

## OT\_FAULT\_RESPONSE

The OT\_FAULT\_RESPONSE command instructs the device on what action to take in response to an external overtemperature fault on the external temp sensors. The data byte is in the format given in Table 11.

The device also:

- Sets the TEMPERATURE bit in the STATUS BYTE
- Sets the Overtemperature Fault bit in the STATUS\_TEMPERATURE command, and
- Notifies the host by asserting ALERT pin, unless masked

This command has one data byte.

## UT FAULT RESPONSE

The UT\_FAULT\_RESPONSE command instructs the device on what action to take in response to an external undertemperature fault on the external temp sensors. The data byte is in the format given in Table 11.

The device also:

- Sets the TEMPERATURE bit in the STATUS\_BYTE
- Sets the Undertemperature Fault bit in the STATUS\_TEMPERATURE command, and
- Notifies the host by asserting ALERT pin, unless masked

Rev A

This condition is detected by the ADC so the response time may be up to t<sub>CONVERT</sub>.

This command has one data byte.

Table 11. Data Byte Contents:  $TON\_MAX\_FAULT\_RESPONSE$ ,  $VIN\_OV\_FAULT\_RESPONSE$ ,  $OT\_FAULT\_RESPONSE$ ,  $UT\_FAULT\_RESPONSE$ 

| BITS | DESCRIPTION                                                                                                                                                               | VALUE | MEANING                                                                                                                                                                                                                                                                                                       |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | Response                                                                                                                                                                  | 00    | The PMBus device continues operation without interruption.                                                                                                                                                                                                                                                    |
|      | For all values of bits [7:6], the LTC7132:                                                                                                                                | 01    | Not supported. Writing this value will generate a CML fault.                                                                                                                                                                                                                                                  |
|      | Sets the corresponding fault bit in the status commands, and     Notifies the host by asserting ALERT pin, unless masked.                                                 | 10    | The device shuts down immediately (disables the output) and responds according to the retry setting in bits [5:3].                                                                                                                                                                                            |
|      | The fault bit, once set, is cleared only when one or more of the following events occurs:                                                                                 | 11    | Not supported. Writing this value will generate a CML fault.                                                                                                                                                                                                                                                  |
|      | • The device receives a CLEAR_FAULTS command.                                                                                                                             |       |                                                                                                                                                                                                                                                                                                               |
|      | The output is commanded through the RUN pin, the OPERATION command, or the combined action of the RUN pin and OPERATION command, to turn off and then to turn back on, or |       |                                                                                                                                                                                                                                                                                                               |
|      | • The device receives a RESTORE_USER_ALL command.                                                                                                                         |       |                                                                                                                                                                                                                                                                                                               |
|      | • The device receives a MFR_RESET command.                                                                                                                                |       |                                                                                                                                                                                                                                                                                                               |
|      | The device supply power is cycled.                                                                                                                                        |       |                                                                                                                                                                                                                                                                                                               |
| 5:3  | Retry Setting                                                                                                                                                             | 000   | The unit does not attempt to restart. The output remains disabled until the fault is cleared until the device is commanded OFF bias power is removed.                                                                                                                                                         |
|      |                                                                                                                                                                           | 111   | The PMBus device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down without retry. Note: The retry interval is set by the MFR_RETRY_DELAY command. |
| 2:0  | Delay Time                                                                                                                                                                | XXX   | Not supported. Values ignored                                                                                                                                                                                                                                                                                 |

#### **FAULT SHARING**

# **Fault Sharing Propagation**

| COMMAND NAME            | CMD CODE | DESCRIPTION                                                                  | ТҮРЕ     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value |
|-------------------------|----------|------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| MFR_FAULT_<br>PROPAGATE | 0xD2     | Configuration that determines which faults are propagated to the FAULT pins. | R/W Word | Υ     | Reg            |       | Υ   | 0x6993           |

## MFR\_FAULT\_PROPAGATE

The MFR\_FAULT\_PROPAGATE command enables the faults that can cause the  $\overline{\text{FAULT}}n$  pin to assert low. The command is formatted as shown in Table 12. Faults can only be propagated to the  $\overline{\text{FAULT}}n$  pin if they are programmed to respond to faults.

# Table 12. $\overline{\text{FAULT}}n$ Propagate Fault Configuration

The FAULTO and FAULT1 pins are designed to provide electrical notification of selected events to the user. Some of these events are common to both output channels. Others are specific to an output channel. They can also be used to share faults between channels.

| BIT(S) | SYMBOL                              | OPERATION                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B[15]  | VOUT disabled while not decayed.    | This is used in a PolyPhase configuration when bit 0 of the MFR_CHAN_CONFIG_LTC7132 is a zero. If the channel is turned off, by toggling the RUN pin or commanding the part OFF, and then the RUN is reasserted or the part is commanded back on before the output has decayed, VOUT will not restart until the 12.5% decay is honored. The FAULT pin is asserted during this condition if bit 15 is asserted. |
| B[14]  | Mfr_fault_propagate_short_CMD_cycle | 0: No action                                                                                                                                                                                                                                                                                                                                                                                                   |
|        |                                     | 1: Asserts low if commanded off then on before the output has sequenced off. Re-asserts high $t_{\text{OFF}(\text{MIN})}$ after sequence off.                                                                                                                                                                                                                                                                  |
| b[13]  | Mfr_fault_propagate_ton_max_fault   | 0: No action if a TON_MAX_FAULT fault is asserted                                                                                                                                                                                                                                                                                                                                                              |
|        |                                     | 1: Associated output will be asserted low if a TON_MAX_FAULT fault is asserted                                                                                                                                                                                                                                                                                                                                 |
|        |                                     | FAULTO is associated with page 0 TON_MAX_FAULT faults                                                                                                                                                                                                                                                                                                                                                          |
|        |                                     | FAULT1 is associated with page 1 TON_MAX_FAULT faults                                                                                                                                                                                                                                                                                                                                                          |
| b[12]  | Reserved                            |                                                                                                                                                                                                                                                                                                                                                                                                                |
| b[11]  | Mfr_fault0_propagate_int_ot,        | 0: No action if the MFR_OT_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                                       |
|        | Mfr_fault1_propagate_int_ot         | 1: Associated output will be asserted low if the MFR_OT_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                          |
| b[10]  | Reserved                            |                                                                                                                                                                                                                                                                                                                                                                                                                |
| b[9]   | Reserved                            |                                                                                                                                                                                                                                                                                                                                                                                                                |
| b[8]   | Mfr_fault0_propagate_ut,            | 0: No action if the UT_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                                           |
|        | Mfr_fault1_propagate_ut             | 1: Associated output will be asserted low if the UT_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                              |
|        |                                     | FAULTO is associated with page 0 UT faults                                                                                                                                                                                                                                                                                                                                                                     |
|        |                                     | FAULT1 is associated with page 1 UT faults                                                                                                                                                                                                                                                                                                                                                                     |
| b[7]   | Mfr_fault0_propagate_ot,            | 0: No action if the OT_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                                           |
|        | Mfr_fault1_propagate_ot             | 1: Associated output will be asserted low if the OT_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                              |
|        |                                     | FAULTO is associated with page 0 OT faults                                                                                                                                                                                                                                                                                                                                                                     |
|        |                                     | FAULT1 is associated with page 1 OT faults                                                                                                                                                                                                                                                                                                                                                                     |
| b[6]   | Reserved                            |                                                                                                                                                                                                                                                                                                                                                                                                                |
| b[5]   | Reserved                            |                                                                                                                                                                                                                                                                                                                                                                                                                |
| b[4]   | Mfr_fault0_propagate_input_ov,      | 0: No action if the VIN_OV_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                                       |
|        | Mfr_fault1_propagate_input_ov       | 1: Associated output will be asserted low if the VIN_OV_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                          |
| b[3]   | Reserved                            |                                                                                                                                                                                                                                                                                                                                                                                                                |
| b[2]   | Mfr_fault0_propagate_iout_oc,       | 0: No action if the IOUT_OC_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                                      |
|        | Mfr_fault1_propagate_iout_oc        | 1: Associated output will be asserted low if the IOUT_OC_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                         |
|        |                                     | FAULTO is associated with page 0 OC faults                                                                                                                                                                                                                                                                                                                                                                     |
|        |                                     | FAULT1 is associated with page 1 OC faults                                                                                                                                                                                                                                                                                                                                                                     |
| b[1]   | Mfr_fault0_propagate_vout_uv,       | 0: No action if the VOUT_UV_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                                      |
|        | Mfr_fault1_propagate_vout_uv        | 1: Associated output will be asserted low if the VOUT_UV_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                         |
|        |                                     | FAULTO is associated with page 0 UV faults                                                                                                                                                                                                                                                                                                                                                                     |
|        |                                     | FAULT1 is associated with page 1 UV faults                                                                                                                                                                                                                                                                                                                                                                     |
| b[0]   | Mfr_fault0_propagate_vout_ov,       | 0: No action if the VOUT_OV_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                                                      |
|        | Mfr_fault1_propagate_vout_ov        | 1: Associated output will be asserted low if the VOUT_OV_FAULT_LIMIT fault is asserted                                                                                                                                                                                                                                                                                                                         |
|        |                                     | FAULTO is associated with page 0 OV faults                                                                                                                                                                                                                                                                                                                                                                     |
|        |                                     | FAULT1 is associated with page 1 OV faults                                                                                                                                                                                                                                                                                                                                                                     |

## **Fault Sharing Response**

| COMMAND NAME       | CMD CODE | DESCRIPTION                                                          | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|--------------------|----------|----------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| MFR_FAULT_RESPONSE | 0xD5     | Action to be taken by the device when the FAULT pin is asserted low. | R/W Byte | Y     | Reg            |       | Y   | 0xC0             |

#### MFR FAULT RESPONSE

The MFR\_FAULT\_RESPONSE command instructs the device on what action to take in response to the  $\overline{FAULT}n$  pin being pulled low by an external source.

### **Supported Values:**

| VALUE | MEANING                                                                                        |
|-------|------------------------------------------------------------------------------------------------|
| 0xC0  | FAULT_INHIBIT The LTC7132 will three-state the output in response to the FAULT pin pulled low. |
| 0x00  | FAULT_IGNORE The LTC7132 continues operation without interruption.                             |

#### The device also:

- Sets the MFR Bit in the STATUS WORD.
- Sets Bit 0 in the STATUS\_MFR\_SPECIFIC Command to Indicate FAULTn Is Being Pulled Low
- Notifies the Host by Asserting ALERT, Unless Masked

This command has one data byte.

#### **SCRATCHPAD**

| COMMAND NAME | CMD CODE | DESCRIPTION                                          | TYPE     | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE |
|--------------|----------|------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| USER_DATA_00 | 0xB0     | OEM reserved. Typically used for part serialization. | R/W Word | N     | Reg            |       | Υ   | NA               |
| USER_DATA_01 | 0xB1     | Manufacturer reserved for LTpowerPlay.               | R/W Word | Υ     | Reg            |       | Υ   | NA               |
| USER_DATA_02 | 0xB2     | OEM reserved. Typically used for part serialization. | R/W Word | N     | Reg            |       | Υ   | NA               |
| USER_DATA_03 | 0xB3     | A NVM word available for the user.                   | R/W Word | Υ     | Reg            |       | Υ   | 0x0000           |
| USER_DATA_04 | 0xB4     | A NVM word available for the user.                   | R/W Word | N     | Reg            |       | Υ   | 0x0000           |

## USER\_DATA\_00 through USER\_DATA\_04

These commands are non-volatile memory locations for customer storage. The customer has the option to write any value to the USER\_DATA\_nn at any time. However, the LTpowerPlay software and contract manufacturers use some of these commands for inventory control. Modifying the reserved USER\_DATA\_nn commands may lead to undesirable inventory control and incompatibility with these products.

These commands have 2 data bytes and are in register format.

#### **IDENTIFICATION**

| COMMAND NAME   | CMD CODE | DESCRIPTION                                                                 | TYPE     | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|----------------|----------|-----------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|
| PMBus_REVISION | 0x98     | PMBus revision supported by this device.<br>Current revision is 1.2.        | R Byte   | N     | Reg            |       | FS  | 0x22             |
| CAPABILITY     | 0x19     | Summary of PMBus optional communication protocols supported by this device. | R Byte   | N     | Reg            |       |     | 0xB0             |
| MFR_ID         | 0x99     | The manufacturer ID of the LTC7132 in ASCII.                                | R String | N     | ASC            |       |     | LTC              |
| MFR_MODEL      | 0x9A     | Manufacturer part number in ASCII.                                          | R String | N     | ASC            |       |     | LTC7132          |
| MFR_SPECIAL_ID | 0xE7     | Manufacturer code representing the LTC7132.                                 | R Word   | N     | Reg            |       |     | 0x4C0X           |

#### PMBus\_REVISION

The PMBUS\_REVISION command indicates the revision of the PMBus to which the device is compliant. The LTC7132 is PMBus Version 1.2 compliant in both Part I and Part II.

This read-only command has one data byte.

#### **CAPABILITY**

This command provides a way for a host system to determine some key capabilities of a PMBus device.

The LTC7132 supports packet error checking, 400kHz bus speeds, and ALERT pin.

This read-only command has one data byte.

#### MFR ID

The MFR\_ID command indicates the manufacturer ID of the LTC7132 using ASCII characters.

This read-only command is in block format.

## MFR MODEL

The MFR\_MODEL command indicates the manufacturer's part number of the LTC7132 using ASCII characters.

This read-only command is in block format.

## MFR\_SPECIAL\_ID

The 16-bit word representing the part name and revision. 0x4C denotes the part is an LTC7132, XX is adjustable by the manufacturer.

This read-only command has two data bytes.

#### **FAULT WARNING AND STATUS**

| COMMAND NAME         | CMD CODE | DESCRIPTION                                                           | ТҮРЕ      | PAGED | FORMAT | UNITS | NVM | DEFAULT<br>VALUE   |
|----------------------|----------|-----------------------------------------------------------------------|-----------|-------|--------|-------|-----|--------------------|
| CLEAR_FAULTS         | 0x03     | Clear any fault bits that have been set.                              | Send Byte | N     |        |       |     | NA                 |
| SMBALERT_MASK        | 0x1B     | Mask activity.                                                        | Block R/W | Υ     | Reg    |       | Υ   | See CMD<br>Details |
| MFR_CLEAR_PEAKS      | 0xE3     | Clears all peak values.                                               | Send Byte | Υ     |        |       |     | NA                 |
| STATUS_BYTE          | 0x78     | One byte summary of the unit's fault condition.                       | R/W Byte  | Υ     | Reg    |       |     | NA                 |
| STATUS_WORD          | 0x79     | Two byte summary of the unit's fault condition.                       | R/W Word  | Υ     | Reg    |       |     | NA                 |
| STATUS_VOUT          | 0x7A     | Output voltage fault and warning status.                              | R/W Byte  | Υ     | Reg    |       |     | NA                 |
| STATUS_IOUT          | 0x7B     | Output current fault and warning status.                              | R/W Byte  | Υ     | Reg    |       |     | NA                 |
| STATUS_INPUT         | 0x7C     | Input supply fault and warning status.                                | R/W Byte  | N     | Reg    |       |     | NA                 |
| STATUS_ TEMPERATURE  | 0x7D     | External temperature fault and warning status for READ_TEMPERATURE_1. | R/W Byte  | Υ     | Reg    |       |     | NA                 |
| STATUS_CML           | 0x7E     | Communication and memory fault and warning status.                    | R/W Byte  | N     | Reg    |       |     | NA                 |
| STATUS_MFR_ SPECIFIC | 0x80     | Manufacturer specific fault and state information.                    | R/W Byte  | Υ     | Reg    |       |     | NA                 |
| MFR_PADS             | 0xE5     | Digital status of the I/O pads.                                       | R Word    | N     | Reg    |       |     | NA                 |
| MFR_COMMON           | 0xEF     | Manufacturer status bits that are common across multiple ADI chips.   | R Byte    | N     | Reg    |       |     | NA                 |

#### **CLEAR FAULTS**

The CLEAR\_FAULTS command is used to clear any fault bits that have been set. This command clears all bits in all status commands simultaneously. At the same time, the device negates (clears, releases) its ALERT pin signal output if the device is asserting the ALERT pin signal. If the fault is still present when the bit is cleared, the fault bit will remain set and the host notified by asserting the ALERT pin low. CLEAR\_FAULTS can take up to 10µs to process. If a fault occurs within that time frame it may be cleared before the status register is set.

This write-only command has no data bytes.

The CLEAR\_FAULTS does not cause a unit that has latched off for a fault condition to restart. Units that have shut down for a fault condition are restarted when:

- The output is commanded through the RUN pin, the OPERATION command, or the combined action of the RUN pin and OPERATION command, to turn off and then to turn back on, or
- MFR\_RESET command is issued.
- Bias power is removed and reapplied to the integrated circuit

### SMBALERT\_MASK

The SMBALERT\_MASK command can be used to prevent a particular status bit or bits from asserting ALERT as they are asserted.

Figure 52 shows an example of the Write Word format used to set an ALERT mask, in this case without PEC. The bits in the mask byte align with bits in the specified status register. For example, if the STATUS\_TEMPERATURE command code is sent in the first data byte, and the mask byte contains 0x40, then a subsequent External Overtemperature Warning

would still set bit 6 of STATUS\_TEMPERATURE but not assert ALERT. All other supported STATUS\_TEMPERATURE bits would continue to assert ALERT if set.

Figure 53 shows an example of the Block Write – Block Read Process Call protocol used to read back the present state of any supported status register, again without PEC.

SMBALERT\_MASK cannot be applied to STATUS\_BYTE, STATUS\_WORD, MFR\_COMMON or MFR\_PADS\_LTC7132. Factory default masking for applicable status registers is shown below. Providing an unsupported command code to SMBALERT MASK will generate a CML for Invalid/Unsupported Data.

### SMBALERT\_MASK Default Setting: (Refer Also to Figure 2)

| STATUS RESISTER     | ALERT Mask Value | MASKED BITS                                                                |
|---------------------|------------------|----------------------------------------------------------------------------|
| STATUS_VOUT         | 0x00             | None                                                                       |
| STATUS_IOUT         | 0x00             | None                                                                       |
| STATUS_TEMPERATURE  | 0x00             | None                                                                       |
| STATUS_CML          | 0x00             | None                                                                       |
| STATUS_INPUT        | 0x00             | None                                                                       |
| STATUS_MFR_SPECIFIC | 0x11             | Bit 4 (internal PLL unlocked), bit 0 (FAULT pulled low by external device) |



Figure 52. Example of Writing SMBALERT MASK



Figure 53. Example of Reading SMBALERT\_MASK

## MFR\_CLEAR\_PEAKS

The MFR\_CLEAR\_PEAKS command clears the MFR\_\*\_PEAK data values. A MFR\_RESET command will also clear the MFR\_\*\_PEAK data values.

This write-only command has no data bytes.

#### STATUS BYTE

The STATUS\_BYTE command returns one byte of information with a summary of the most critical faults. This is the lower byte of the status word.

### STATUS\_BYTE Message Contents:

| BIT | STATUS BIT NAME   | MEANING                                                                                                                            |
|-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------|
| 7*  | BUSY              | A fault was declared because the LTC7132 was unable to respond.                                                                    |
| 6   | OFF               | This bit is set if the channel is not providing power to its output, regardless of the reason, including simply not being enabled. |
| 5   | VOUT_OV           | An output overvoltage fault has occurred.                                                                                          |
| 4   | IOUT_OC           | An output overcurrent fault has occurred.                                                                                          |
| 3   | VIN_UV            | Not supported (LTC7132 returns 0).                                                                                                 |
| 2   | TEMPERATURE       | A temperature fault or warning has occurred.                                                                                       |
| 1   | CML               | A communications, memory or logic fault has occurred.                                                                              |
| 0*  | NONE OF THE ABOVE | A fault Not listed in bits[7:1] has occurred.                                                                                      |

<sup>\*</sup>ALERT can be asserted if either of these bits is set. They may be cleared by writing a 1 to their bit position in the STATUS\_BYTE, in lieu of a CLEAR\_FAULTS command.

This command has one data byte.

## STATUS\_WORD

The STATUS\_WORD command returns a two-byte summary of the channel's fault condition. The low byte of the STATUS\_WORD is the same as the STATUS\_BYTE command.

### STATUS\_WORD High Byte Message Contents:

| BIT | STATUS BIT NAME  | MEANING                                                  |
|-----|------------------|----------------------------------------------------------|
| 15  | $V_{OUT}$        | An output voltage fault or warning has occurred.         |
| 14  | l <sub>out</sub> | An output current fault or warning has occurred.         |
| 13  | INPUT            | An input voltage fault or warning has occurred.          |
| 12  | MFR_SPECIFIC     | A fault or warning specific to the LTC7132 has occurred. |
| 11  | POWER_GOOD#      | The POWER_GOOD state is false if this bit is set.        |
| 10  | FANS             | Not supported (LTC7132 returns 0).                       |
| 9   | OTHER            | Not supported (LTC7132 returns 0).                       |
| 8   | UNKNOWN          | Not supported (LTC7132 returns 0).                       |

If any of the bits in the upper byte are set, NONE\_OF\_THE\_ABOVE is asserted.

This command has two data bytes.

## STATUS VOUT

The STATUS\_VOUT command returns one byte of V<sub>OUT</sub> status information.

#### STATUS\_VOUT Message Contents:

| BIT | MEANING                                |  |
|-----|----------------------------------------|--|
| 7   | V <sub>OUT</sub> overvoltage fault.    |  |
| 6   | V <sub>OUT</sub> overvoltage warning.  |  |
| 5   | V <sub>OUT</sub> undervoltage warning. |  |
| 4   | V <sub>OUT</sub> undervoltage fault.   |  |
| 3   | V <sub>OUT</sub> max warning.          |  |
| 2   | TON max fault.                         |  |
| 1   | TOFF max fault.                        |  |
| 0   | Not supported (LTC7132 returns 0).     |  |

The user is permitted to write a 1 to any bit in this command to clear a specific fault. This permits the user to clear status by means other than using the CLEAR\_FAULTS command.

Any supported fault bit in this command will initiate an ALERT event.

This command has one data byte.

## STATUS\_IOUT

The STATUS\_IOUT command returns one byte of I<sub>OUT</sub> status information.

### STATUS\_IOUT Message Contents:

| BIT | MEANING                               |  |  |
|-----|---------------------------------------|--|--|
| 7   | I <sub>OUT</sub> overcurrent fault.   |  |  |
| 6   | Not supported (LTC7132 returns 0).    |  |  |
| 5   | I <sub>OUT</sub> overcurrent warning. |  |  |
| 4:0 | Not supported (LTC7132 returns 0).    |  |  |

The user is permitted to write a 1 to any bit in this command to clear a specific fault. This permits the user to clear status by means other than using the CLEAR\_FAULTS command.

Any supported fault bit in this command will initiate an ALERT event. This command has one data byte.

## STATUS INPUT

The STATUS\_INPUT command returns one byte of V<sub>IN</sub> (VINSNS) status information.

#### STATUS\_INPUT Message Contents:

| BIT | MEANING                                     |  |  |
|-----|---------------------------------------------|--|--|
| 7   | V <sub>IN</sub> overvoltage fault.          |  |  |
| 6   | Not supported (LTC7132 returns 0).          |  |  |
| 5   | V <sub>IN</sub> undervoltage warning.       |  |  |
| 4   | Not supported (LTC7132 returns 0).          |  |  |
| 3   | Unit off for insufficient V <sub>IN</sub> . |  |  |
| 2   | Not supported (LTC7132 returns 0).          |  |  |
| 1   | I <sub>IN</sub> overcurrent warning.        |  |  |
| 0   | Not supported (LTC7132 returns 0).          |  |  |

The user is permitted to write a 1 to any bit in this command to clear a specific fault. This permits the user to clear status by means other than using the CLEAR\_FAULTS command.

Any supported fault bit in this command will initiate an ALERT event. Bit 3 of this command is not latched and will not generate an ALERT even if it is set. This command has one data byte.

#### STATUS TEMPERATURE

The STATUS\_TEMPERATURE commands returns one byte with status information on temperature. This is a paged command and is related to the respective READ\_TEMPERATURE\_1 value.

#### STATUS TEMPERATURE Message Contents:

| BIT | MEANING                            |
|-----|------------------------------------|
| 7   | External overtemperature fault.    |
| 6   | External overtemperature warning.  |
| 5   | Not supported (LTC7132 returns 0). |
| 4   | External undertemperature fault.   |
| 3:0 | Not supported (LTC7132 returns 0). |

The user is permitted to write a 1 to any bit in this command to clear a specific fault. This permits the user to clear status by means other than using the CLEAR\_FAULTS command.

This command has one data byte.

#### STATUS CML

The STATUS\_CML command returns one byte of status information on received commands, internal memory and logic.

#### STATUS CML Message Contents:

| UINIUU_U | Thio_ome message contents.               |  |  |  |  |
|----------|------------------------------------------|--|--|--|--|
| BIT      | MEANING                                  |  |  |  |  |
| 7        | Invalid or unsupported command received. |  |  |  |  |
| 6        | Invalid or unsupported data received.    |  |  |  |  |
| 5        | Packet error check failed.               |  |  |  |  |
| 4        | Memory fault detected.                   |  |  |  |  |
| 3        | Processor fault detected.                |  |  |  |  |
| 2        | Reserved (LTC7132 returns 0).            |  |  |  |  |
| 1        | Other communication fault.               |  |  |  |  |
| 0        | Other memory or logic fault.             |  |  |  |  |
|          |                                          |  |  |  |  |

If either bit 3 or bit 4 of this command is set, a serious and significant internal error has been detected. Continued operation of the part is not recommended if these bits are continuously set.

The user is permitted to write a 1 to any bit in this command to clear a specific fault. This permits the user to clear status by means other than using the CLEAR\_FAULTS command.

Any supported fault bit in this command will initiate an ALERT event.

## STATUS\_MFR\_SPECIFIC

The STATUS\_MFR\_SPECIFIC commands returns one byte with the manufacturer specific status information.

The format for this byte is:

| BIT | MEANING                                    |
|-----|--------------------------------------------|
| 7   | Internal Temperature Fault Limit Exceeded. |
| 6   | Internal Temperature Warn Limit Exceeded.  |
| 5   | Factory Trim Area NVM CRC Fault.           |
| 4   | PLL is Unlocked                            |
| 3   | Fault Log Present                          |
| 2   | V <sub>DD33</sub> UV or OV Fault           |
| 1   | ShortCycle Event Detected                  |
| 0   | FAULT Pin Asserted Low by External Device  |

If any of these bits are set, the MFR bit in the STATUS\_WORD will be set, and ALERT may be asserted.

The user is permitted to write a 1 to any bit in this command to clear a specific fault. This permits the user to clear status by means other than using the CLEAR\_FAULTS command. However, the fault log present bit can only be cleared by issuing the MFR\_FAULT\_LOG\_CLEAR command.

Any supported fault bit in this command will initiate an ALERT event.

This command has one data byte.

#### MFR PADS

This command provides the user a means of directly reading the digital status of the I/O pins of the device. The bit assignments of this command are as follows:

| BIT | ASSIGNED DIGITAL PIN                                                                                                  |
|-----|-----------------------------------------------------------------------------------------------------------------------|
| 15  | V <sub>DD33</sub> OV Fault                                                                                            |
| 14  | V <sub>DD33</sub> UV Fault                                                                                            |
| 13  | Reserved                                                                                                              |
| 12  | Reserved                                                                                                              |
| 11  | ADC Values Invalid, Occurs During Start-Up. May Occur Briefly on Current Measurement Channels During Normal Operation |
| 10  | SYNC clocked by external device (when LTC7132 configured to drive SYNC pin)                                           |
| 9   | Channel 1 Power Good                                                                                                  |
| 8   | Channel 0 Power Good                                                                                                  |
| _ 7 | LTC7132 Driving RUN1 Low                                                                                              |
| 6   | LTC7132 Driving RUN0 Low                                                                                              |
| 5   | RUN1 Pin State                                                                                                        |
| 4   | RUNO Pin State                                                                                                        |
| 3   | LTC7132 Driving FAULT1 Low                                                                                            |
| 2   | LTC7132 Driving FAULTO Low                                                                                            |
| 1   | FAULT1 Pin State                                                                                                      |
| 0   | FAULTO Pin State                                                                                                      |

A 1 indicates the condition is true.

This read-only command has two data bytes.

Rev A

# MFR\_COMMON

The MFR\_COMMON command contains bits that are common to all ADI digital power and telemetry products.

| BIT | MEANING                           |  |  |  |  |
|-----|-----------------------------------|--|--|--|--|
| 7   | Chip Not Driving ALERT Low        |  |  |  |  |
| 6   | LTC7132 Not Busy                  |  |  |  |  |
| 5   | Calculations Not Pending          |  |  |  |  |
| 4   | LTC7132 Outputs Not in Transition |  |  |  |  |
| 3   | NVM Initialized                   |  |  |  |  |
| 2   | Reserved                          |  |  |  |  |
| 1   | SHARE_CLK Timeout                 |  |  |  |  |
| 0   | WP Pin Status                     |  |  |  |  |

This read-only command has one data byte.

# MFR\_INFO

The MFR\_INFO command contains additional status bits that are LTC7132-specific and may be common to multiple ADI PSM products.

## MFR\_INFO Data Contents:

| BIT  | MEANING                                          |  |  |  |
|------|--------------------------------------------------|--|--|--|
| 15:5 | Reserved.                                        |  |  |  |
| 4    | EEPROM ECC status.                               |  |  |  |
|      | 0: Corrections made in the EEPROM user space.    |  |  |  |
|      | 1: No corrections made in the EEPROM user space. |  |  |  |
| 3:0  | Reserved                                         |  |  |  |

EEPROM ECC status is updated after each RESTORE\_USER\_ALL or RESET command, a power-on reset or an EEPROM bulk read operation. This read-only command has two data bytes.

#### **TELEMETRY**

| COMMAND NAME           | CMD<br>CODE | DESCRIPTION                                                                                                                  | ТҮРЕ     | PAGED | FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------|----------|-------|--------|-------|-----|------------------|
| READ_VIN               | 0x88        | Measured input supply voltage.                                                                                               | R Word   | N     | L11    | V     |     | NA               |
| READ_IIN               | 0x89        | Measured input supply current.                                                                                               | R Word   | N     | L11    | Α     |     | NA               |
| READ_VOUT              | 0x8B        | Measured output voltage.                                                                                                     | R Word   | Υ     | L16    | V     |     | NA               |
| READ_IOUT              | 0x8C        | Measured output current.                                                                                                     | R Word   | Υ     | L11    | Α     |     | NA               |
| READ_TEMPERATURE_1     | 0x8D        | External diode junction temperature. This is the value used for all temperature related processing, including IOUT_CAL_GAIN. | R Word   | Y     | L11    | С     |     | NA               |
| READ_TEMPERATURE_2     | 0x8E        | Internal junction temperature. Does not affect any other commands.                                                           | R Word   | N     | L11    | С     |     | NA               |
| READ_FREQUENCY         | 0x95        | Measured PWM switching frequency.                                                                                            | R Word   | Υ     | L11    | Hz    |     | NA               |
| READ_POUT              | 0x96        | Calculated output power.                                                                                                     | R Word   | Υ     | L11    | W     |     | NA               |
| READ_PIN               | 0x97        | Calculated input power.                                                                                                      | R Word   | N     | L11    | W     |     | NA               |
| MFR_PIN_ACCURACY       | 0xAC        | Returns the accuracy of the READ_PIN command                                                                                 | R Byte   | N     |        | %     |     | 5.0%             |
| MFR_IOUT_PEAK          | 0xD7        | Report the maximum measured value of READ_IOUT since last MFR_CLEAR_PEAKS.                                                   | R Word   | Υ     | L11    | А     |     | NA               |
| MFR_VOUT_PEAK          | 0xDD        | Maximum measured value of READ_VOUT since last MFR_CLEAR_PEAKS.                                                              | R Word   | Υ     | L16    | V     |     | NA               |
| MFR_VIN_PEAK           | 0xDE        | Maximum measured value of READ_VIN since last MFR_CLEAR_PEAKS.                                                               | R Word   | N     | L11    | V     |     | NA               |
| MFR_TEMPERATURE_1_PEAK | 0xDF        | Maximum measured value of external Temperature (READ_TEMPERATURE_1) since last MFR_CLEAR_PEAKS.                              | R Word   | Y     | L11    | С     |     | NA               |
| MFR_READ_IIN_PEAK      | 0xE1        | Maximum measured value of READ_IIN command since last MFR_CLEAR_PEAKS.                                                       | R Word   | N     | L11    | А     |     | NA               |
| MFR_READ_ICHIP         | 0xE4        | Measured current used by the LTC7132.                                                                                        | R Word   | N     | L11    | Α     |     | NA               |
| MFR_TEMPERATURE_2_PEAK | 0xF4        | Peak internal die temperature since last MFR_CLEAR_PEAKS.                                                                    | R Word   | N     | L11    | С     |     | NA               |
| MFR_ADC_CONTROL        | 0xD8        | ADC telemetry parameter selected for repeated fast ADC read back.                                                            | R/W Byte | N     | N      | Reg   |     | NA               |
| MFR_REAL_TIME          | 0xFB        | 48-bit share-clock counter value                                                                                             | R Block  | N     | CF     |       |     | NA               |

## READ\_VIN

The READ\_VIN command returns the measured  $V_{IN}$  pin voltage, in volts added to READ\_ICHIP • MFR\_RVIN. This compensates for the IR voltage drop across the  $V_{IN}$  filter element due to the supply current of the LTC7132.

This read-only command has two data bytes and is formatted in Linear\_5s\_11s format.

## READ\_VOUT

The READ\_VOUT command returns the measured output voltage by the VOUT\_MODE command.

This read-only command has two data bytes and is formatted in Linear\_16u format.

## READ\_IIN

The READ\_IIN command returns the input current, in Amperes, as measured across the input current sense resistor (see also MFR\_IIN\_CAL\_GAIN).

This read-only command has two data bytes and is formatted in Linear\_5s\_11s format.

Rev A

#### READ IOUT

The READ\_IOUT command returns the average output current in amperes. The IOUT value is a function of:

- a) the differential voltage measured across the I<sub>SENSE</sub> pins
- b) the IOUT CAL GAIN value
- c) the MFR\_IOUT\_CAL\_GAIN\_TC value, and
- d) READ TEMPERATURE 1 value
- e) The MFR\_TEMP\_1\_GAIN and the MFR\_TEMP\_1\_OFFSET

This read-only command has two data bytes and is formatted in Linear\_5s\_11s format.

#### READ TEMPERATURE 1

The READ\_TEMPERATURE\_1 command returns the temperature, in degrees Celsius, of the external sense element. This read-only command has two data bytes and is formatted in Linear\_5s\_11s format.

### READ TEMPERATURE 2

The READ\_TEMPERATURE\_2 command returns the LTC7132's die temperature, in degrees Celsius, of the internal sense element.

This read-only command has two data bytes and is formatted in Linear\_5s\_11s format.

#### READ FREQUENCY

The READ\_FREQUENCY command is a reading of the PWM switching frequency in kHz.

This read-only command has 2 data bytes and is formatted in Linear 5s 11s format.

#### READ POUT

The READ\_POUT command is a reading of the DC/DC converter output power in Watts. POUT is calculated based on the most recent correlated output voltage and current reading.

This read-only command has 2 data bytes and is formatted in Linear 5s 11s format.

#### READ PIN

The READ\_PIN command is a reading of the DC/DC converter input power in Watts. PIN is calculated based on the most recent input voltage and current reading.

This read-only command has 2 data bytes and is formatted in Linear 5s 11s format.

#### MFR PIN ACCURACY

The MFR\_PIN\_ACCURACY command returns the accuracy, in percent, of the value returned by the READ\_PIN command.

There is one data byte. The value is 0.1% per bit which gives a range of  $\pm 0.0\%$  to  $\pm 25.5\%$ .

This read-only command has one data byte and is formatted as an unsigned integer.

### MFR IOUT PEAK

The MFR\_IOUT\_PEAK command reports the highest current, in amperes, reported by the READ\_IOUT measurement.

This command is cleared using the MFR CLEAR PEAKS command.

This read-only command has two data bytes and is formatted in Linear 5s 11s format.

### MFR\_VOUT\_PEAK

The MFR\_VOUT\_PEAK command reports the highest voltage, in volts, reported by the READ\_VOUT measurement.

This command is cleared using the MFR CLEAR PEAKS command.

This read-only command has two data bytes and is formatted in Linear\_16u format.

### MFR\_VIN\_PEAK

The MFR VIN PEAK command reports the highest voltage, in volts, reported by the READ VIN measurement.

This command is cleared using the MFR CLEAR PEAKS command.

This read-only command has two data bytes and is formatted in Linear\_5s\_11s format.

### MFR TEMPERATURE 1 PEAK

The MFR\_TEMPERATURE\_1\_PEAK command reports the highest temperature, in degrees Celsius, reported by the READ\_TEMPERATURE\_1 measurement.

This command is cleared using the MFR CLEAR PEAKS command.

This read-only command has two data bytes and is formatted in Linear\_5s\_11s format.

### MFR\_READ\_IIN\_PEAK

The MFR READ IIN PEAK command reports the highest current, in Amperes, reported by the READ IIN measurement.

This command is cleared using the MFR\_CLEAR\_PEAKS command.

This command has two data bytes and is formatted in Linear\_5s\_11s format.

#### MFR READ ICHIP

The MFR\_READ\_ICHIP command returns the measured input current, in Amperes, used by the LTC7132.

This command has two data bytes and is formatted in Linear 5s 11s format.

# MFR\_TEMPERATURE\_2\_PEAK

The MFR\_TEMPERATURE\_2\_PEAK command reports the highest temperature, in degrees Celsius, reported by the READ\_TEMPERATURE\_2 measurement.

This command is cleared using the MFR\_CLEAR\_PEAKS command.

This read-only command has two data bytes and is formatted in Linear 5s 11s format.

## MFR\_ADC\_CONTROL

The MFR\_ADC\_CONTROL command determines the ADC read back selection. A default value of 0 in the command runs the standard telemetry loop with all parameters updated in a round robin fashion with a typical latency of t<sub>CONVERT</sub>. The user can command a non-zero value to monitored a single parameter with an approximate update rate of 8ms.

Rev A

This command has a latency of up to 2 ADC conversions or approximately 16ms (external temperature conversions may have a latency of up to 3 ADC conversion or approximately 24ms). It is recommended the part remain in standard telemetry mode except for special cases where fast ADC updates of a single parameter is required. The part should be commanded to monitor the desired parameter for a limited period of time (less then 1 second) then set the command back to standard round robin mode. If this command is set to any value except standard round robin telemetry (0) all warnings and faults associated with telemetry other than the selected parameter are effectively disabled and voltage servoing is disabled. When round robin is reasserted, all warnings and faults and servo mode are re-enabled.

| COMMANDED VALUE | TELEMETRY COMMAND NAME | DESCRIPTION                            |
|-----------------|------------------------|----------------------------------------|
| 0x0F            |                        | Reserved                               |
| 0x0E            |                        | Reserved                               |
| 0x0D            |                        | Reserved                               |
| 0x0C            | READ_TEMPERATURE_1     | Channel 1 external temperature         |
| 0x0B            |                        | Reserved                               |
| 0x0A            | READ_IOUT              | Channel 1 measured output current      |
| 0x09            | READ_VOUT              | Channel 1 measured output voltage      |
| 0x08            | READ_TEMPERATURE_1     | Channel 0 external temperature         |
| 0x07            |                        | Reserved                               |
| 0x06            | READ_IOUT              | Channel 0 measured output current      |
| 0x05            | READ_VOUT              | Channel 0 measured output voltage      |
| 0x04            | READ_TEMPERATURE_2     | Internal junction temperature          |
| 0x03            | READ_IIN               | Measured input supply current          |
| 0x02            | MFR_READ_ICHIP         | Measured supply current of the LTC7132 |
| 0x01            | READ_VIN               | Measured input supply voltage          |
| 0x00            |                        | Standard ADC Round Robin Telemetry     |

If a reserved command value is entered, the telemetry will default to Internal IC Temperature and issue a CML fault. CML faults will continue to be issued by the LTC7132 until a valid command value is entered. The accuracy of the measured input supply voltage is only guaranteed if the MFR\_ADC\_CONTROL command is set to standard round robin telemetry. This write-only command has 1 data byte and is formatted in register format.

#### MFR REAL TIME

The MFR\_REAL\_TIME command is the real-time clock value of the device with a resolution of 200µs. The value is synchronous to the share-clock. The format of the PMBus block read is as follows:

#### Format of the MFR REAL TIME

| BYTE                                            | BIT     | DESCRIPTION                             |  |  |  |  |
|-------------------------------------------------|---------|-----------------------------------------|--|--|--|--|
| 0                                               |         | Length of the block read (fixed at 6)   |  |  |  |  |
| 1 [7:0] LSB of the 48-bit real-time clock value |         |                                         |  |  |  |  |
| 2                                               | [15:8]  |                                         |  |  |  |  |
| 3                                               | [23:16] |                                         |  |  |  |  |
| 4                                               | [31:24] |                                         |  |  |  |  |
| 5                                               | [39:32] |                                         |  |  |  |  |
| 6                                               | [47:40] | MSB of the 48-bit real-time clock value |  |  |  |  |

This read-only command is in block format. The length will be 6. The value of this command is typically updated every 25ms.

#### **NVM MEMORY COMMANDS**

#### Store/Restore

| COMMAND NAME         | CMD<br>CODE | DESCRIPTION                                 | TYPE      | PAGED | FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|----------------------|-------------|---------------------------------------------|-----------|-------|--------|-------|-----|------------------|
| STORE_USER_ALL       | 0x15        | Store user operating memory to EEPROM.      | Send Byte | N     |        |       |     | NA               |
| RESTORE_USER_ALL     | 0x16        | Restore user operating memory from EEPROM.  | Send Byte | N     |        |       |     | NA               |
| MFR_COMPARE_USER_ALL | 0xF0        | Compares current command contents with NVM. | Send Byte | N     |        |       |     | NA               |

### STORE\_USER\_ALL

The STORE\_USER\_ALL command instructs the PMBus device to copy the non-volatile user contents of the Operating Memory to the matching locations in the non-volatile User NVM memory.

Executing this command if the die temperature exceeds 85°C or is below 0°C is not recommended and the data retention of 10 years cannot be guaranteed. If the die temperature exceeds 130°C, the STORE\_USER\_ALL command is disabled. The command is re-enabled when the IC temperature drops below 125°C.

Communication with the LTC7132 and programming of the NVM can be initiated when  $EXTV_{CC}$  or VDD33 is available and VIN is not applied. To enable the part in this state, using global address 0x5B write MFR\_EE\_UNLOCK to 0x2B followed by 0xC4. The LTC7132 will now communicate normally, and the project file can be updated. To write the updated project file to the NVM issue a STORE\_USER\_ALL command. When VIN is applied, a MFR\_RESET must be issued to allow the PWM to be enabled and valid ADCs to be read.

This write-only command has no data bytes.

#### RESTORE USER ALL

The RESTORE\_USER\_ALL command instructs the LTC7132 to copy the contents of the non-volatile User memory to the matching locations in the Operating Memory. The values in the Operating Memory are overwritten by the value retrieved from the User commands. The LTC7132 ensures both channels are off, loads the operating memory from the internal EEPROM, clears all faults, reads the resistor configuration pins, and then performs a soft-start of both PWM channels if applicable.

STORE\_USER\_ALL, MFR\_COMPARE\_USER\_ALL and RESTORE\_USER\_ALL commands are disabled if the die exceeds 130°C and are not re-enabled until the die temperature drops below 125°C.

This write-only command has no data bytes.

#### MFR COMPARE USER ALL

The MFR\_COMPARE\_USER\_ALL command instructs the PMBus device to compare current command contents with what is stored in non-volatile memory. If the compare operation detects differences, a CML bit 0 fault will be generated.

This write-only command has no data bytes.

## **Fault Logging**

| COMMAND NAME         | CMD CODE | DESCRIPTION                                             | ТҮРЕ      | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|----------------------|----------|---------------------------------------------------------|-----------|-------|----------------|-------|-----|------------------|
| MFR_FAULT_LOG        | 0xEE     | Fault log data bytes.                                   | R Block   | N     | CF             |       | Υ   | NA               |
| MFR_FAULT_LOG_ STORE | 0xEA     | Command a transfer of the fault log from RAM to EEPROM. | Send Byte | N     |                |       |     | NA               |
| MFR_FAULT_LOG_CLEAR  | 0xEC     | Initialize the EEPROM block reserved for fault logging. | Send Byte | N     |                |       |     | NA               |

#### MFR FAULT LOG

The MFR\_FAULT\_LOG command allows the user to read the contents of the FAULT\_LOG after the first fault occurrence since the last MFR\_FAULT\_LOG\_CLEAR command was written. The contents of this command are stored in non-volatile memory, and are cleared by the MFR\_FAULT\_LOG\_CLEAR command. The length and content of this command are listed in Table 13. If the user accesses the MFR\_FAULT\_LOG command and no fault log is present, the command will return a data length of 0. If a fault log is present, the MFR\_FAULT\_LOG will return a block of data 147 bytes long. If a fault occurs within the first second of applying power, some of the earlier pages in the fault log may not contain valid data.

NOTE: The approximate transfer time for this command is 3.4ms using a 400kHz clock.

This read-only command is in block format.

# MFR\_FAULT\_LOG\_STORE

The MFR\_FAULT\_LOG\_STORE command forces the fault log operation to be written to NVM just as if a fault event occurred. This command will set bit 3 of the STATUS\_MFR\_SPECIFIC fault if bit 7 "Enable Fault Logging" is set in the MFR\_CONFIG\_ALL command.

If the die temperature exceeds 130°C, the MFR\_FAULT\_LOG\_STORE command is disabled until the IC temperature drops below 125°C.

This write-only command has no data bytes.

#### Table 13. Fault Logging

This table outlines the format of the block data from a read block data of the MFR\_FAULT\_LOG command.

|        |                                   |                      | LIN 11 = PMBus = Rev 1.2, Part 2, section 7.1                                                                |
|--------|-----------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------|
|        |                                   |                      | LIN 16 = PMBus Rev 1.2, Part 2, section 8. Mantissa portion only                                             |
|        |                                   |                      | BYTE = 8 bits interpreted per definition of this command                                                     |
| BITS   | DATA<br>FORMAT                    | BYTE NUM             | BLOCK READ COMMAND                                                                                           |
|        | BYTE                              | 147                  | The MFR_FAULT_LOG command is a fixed length of 147 bytes                                                     |
|        |                                   |                      | The block length will be zero if a data log event has not been captured                                      |
|        | •                                 |                      |                                                                                                              |
| [7:0]  | ASC                               | 0                    | Returns LTxx beginning at byte 0 if a partial or complete fault log exists.                                  |
| [7:0]  | 1                                 | 1                    | Word xx is a factory identifier that may vary part to part.                                                  |
| [15:8] | Reg                               | 2                    |                                                                                                              |
| [7:0]  | 1                                 | 3                    |                                                                                                              |
| [7:0]  | Reg                               | 4                    | Refer to Table 13a.                                                                                          |
|        | [7:0]<br>[7:0]<br>[15:8]<br>[7:0] | BITS   FORMAT   BYTE | BITS   FORMAT   BYTE NUM     BYTE   147     [7:0]   ASC   0     [7:0]   1     [15:8]   Reg   2     [7:0]   3 |

| MFR_REAL_TIME                                      | [7:0]           | Reg              | 5        | 48 bit share-clock counter value when fault occurred (200µs resolution).                                                                                                                                                                                            |
|----------------------------------------------------|-----------------|------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WII N_NEAE_TIME                                    | [15:8]          | j neg            | 6        | 40 bit share-clock counter value when fault occurred (200µs resolution).                                                                                                                                                                                            |
|                                                    | [23:16]         | _                | 7        |                                                                                                                                                                                                                                                                     |
|                                                    | [31:24]         | -                | 8        |                                                                                                                                                                                                                                                                     |
|                                                    | [39:32]         |                  | 9        |                                                                                                                                                                                                                                                                     |
|                                                    | [47:40]         | _                | 10       |                                                                                                                                                                                                                                                                     |
| MFR_VOUT_PEAK (PAGE 0)                             | [15:8]          | L16              | 11       | Peak READ_VOUT on Channel 0 since last power-on or CLEAR_PEAKS command.                                                                                                                                                                                             |
|                                                    | [7:0]           |                  | 12       |                                                                                                                                                                                                                                                                     |
| MFR_VOUT_PEAK (PAGE 1)                             | [15:8]          | L16              | 13       | Peak READ_VOUT on Channel 1 since last power-on or CLEAR_PEAKS command.                                                                                                                                                                                             |
|                                                    | [7:0]           |                  | 14       |                                                                                                                                                                                                                                                                     |
| MFR_IOUT_PEAK (PAGE 0)                             | [15:8]          | L11              | 15       | Peak READ_IOUT on Channel 0 since last power-on or CLEAR_PEAKS command.                                                                                                                                                                                             |
|                                                    | [7:0]           |                  | 16       |                                                                                                                                                                                                                                                                     |
| MFR_IOUT_PEAK (PAGE 1)                             | [15:8]          | L11              | 17       | Peak READ_IOUT on Channel 1 since last power-on or CLEAR_PEAKS command.                                                                                                                                                                                             |
| MED WIN DEAL                                       | [7:0]           | 144              | 18       | D I DEAD WALL I I I OLEAN DEAVO                                                                                                                                                                                                                                     |
| MFR_VIN_PEAK                                       | [15:8]          | L11              | 19       | Peak READ_VIN since last power-on or CLEAR_PEAKS command.                                                                                                                                                                                                           |
| DEAD TEMPEDATURES (DAGE O)                         | [7:0]           | 144              | 20       | Futoval toward was consequed during least event                                                                                                                                                                                                                     |
| READ_TEMPERATURE1 (PAGE 0)                         | [15:8]          | L11              | 21<br>22 | External temperature sensor 0 during last event.                                                                                                                                                                                                                    |
| READ_TEMPERATURE1 (PAGE 1)                         | [7:0]<br>[15:8] | L11              | 23       | External temperature sensor 1 during last event.                                                                                                                                                                                                                    |
| READ_TENTERATURET (FAGE T)                         | [7:0]           | LII              | 24       | External temperature sensor i during last event.                                                                                                                                                                                                                    |
| READ_TEMPERATURE2                                  | [15:8]          | L11              | 25       | LTC7132 die temperature sensor during last event.                                                                                                                                                                                                                   |
| TIEND_TENT ENVIONEZ                                | [7:0]           |                  | 26       | E107 102 die temperature sensor during last event.                                                                                                                                                                                                                  |
| CYCLICAL DATA                                      | 1 1 1           | l                |          |                                                                                                                                                                                                                                                                     |
| EVENT n<br>(Data at Which Fault Occurred; Most     | Recent Data)    |                  |          | Event "n" represents one complete cycle of ADC reads through the MUX at time of fault. Example: If the fault occurs when the ADC is processing step 15, it will continue to take readings through step 25 and then store the header and all 6 event pages to EEPROM |
| READ_VOUT (PAGE 0)                                 | [15:8]          | LIN 16           | 27       |                                                                                                                                                                                                                                                                     |
|                                                    | [7:0]           | LIN 16           | 28       |                                                                                                                                                                                                                                                                     |
| READ_VOUT (PAGE 1)                                 | [15:8]          | LIN 16           | 29       |                                                                                                                                                                                                                                                                     |
|                                                    | [7:0]           | LIN 16           | 30       |                                                                                                                                                                                                                                                                     |
| READ_IOUT (PAGE 0)                                 | [15:8]          | LIN 11           | 31       |                                                                                                                                                                                                                                                                     |
| DEAD JOHT (DAGE 4)                                 | [7:0]           | LIN 11           | 32       |                                                                                                                                                                                                                                                                     |
| READ_IOUT (PAGE 1)                                 | [15:8]          | LIN 11           | 33       |                                                                                                                                                                                                                                                                     |
| READ_VIN                                           | [7:0]           | LIN 11           | 34       |                                                                                                                                                                                                                                                                     |
| READ_VIII                                          | [15:8]          | LIN 11<br>LIN 11 | 35<br>36 |                                                                                                                                                                                                                                                                     |
| READ_IIN                                           | [15:8]          | LIN 11           | 37       |                                                                                                                                                                                                                                                                     |
| NEAD_IIIN                                          | [7:0]           | LIN 11           | 38       |                                                                                                                                                                                                                                                                     |
| STATUS_VOUT (PAGE 0)                               | [1.0]           | BYTE             | 39       |                                                                                                                                                                                                                                                                     |
| STATUS_VOUT (PAGE 1)                               |                 | BYTE             | 40       |                                                                                                                                                                                                                                                                     |
| STATUS_WORD (PAGE 0)                               | [15:8]          | WORD             | 41       |                                                                                                                                                                                                                                                                     |
| (,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,            | [7:0]           | WORD             | 42       |                                                                                                                                                                                                                                                                     |
|                                                    | 1 1, 1, 1, 1    |                  |          |                                                                                                                                                                                                                                                                     |
| STATUS_WORD (PAGE 1)                               | [15:8]          | WORD             | 43       |                                                                                                                                                                                                                                                                     |
| STATUS_WORD (PAGE 1)                               | [15:8]<br>[7:0] | WORD<br>WORD     | 43       |                                                                                                                                                                                                                                                                     |
| STATUS_WORD (PAGE 1)  STATUS_MFR_SPECIFIC (PAGE 0) | [15:8]<br>[7:0] |                  |          |                                                                                                                                                                                                                                                                     |

| EVENT = 4                            |        |        |     |
|--------------------------------------|--------|--------|-----|
| EVENT n-1                            |        |        |     |
| (data measured before fault was dete |        |        | · - |
| READ_VOUT (PAGE 0)                   | [15:8] | LIN 16 | 47  |
|                                      | [7:0]  | LIN 16 | 48  |
| READ_VOUT (PAGE 1)                   | [15:8] | LIN 16 | 49  |
|                                      | [7:0]  | LIN 16 | 50  |
| READ_IOUT (PAGE 0)                   | [15:8] | LIN 11 | 51  |
|                                      | [7:0]  | LIN 11 | 52  |
| READ_IOUT (PAGE 1)                   | [15:8] | LIN 11 | 53  |
|                                      | [7:0]  | LIN 11 | 54  |
| READ_VIN                             | [15:8] | LIN 11 | 55  |
|                                      | [7:0]  | LIN 11 | 56  |
| READ_IIN                             | [15:8] | LIN 11 | 57  |
| _                                    | [7:0]  | LIN 11 | 58  |
| STATUS_VOUT (PAGE 0)                 | []     | BYTE   | 59  |
| STATUS_VOUT (PAGE 1)                 |        | BYTE   | 60  |
| STATUS_WORD (PAGE 0)                 | [15:8] | WORD   | 61  |
| 01/1100_W011B (1/10E 0)              | [7:0]  | WORD   | 62  |
| STATUS_WORD (PAGE 1)                 | [15:8] | WORD   | 63  |
| STATUS_WORD (FAGE 1)                 |        | WORD   | 64  |
| CTATUS MED SPECIFIC (DAGE O)         | [7:0]  |        |     |
| STATUS_MFR_SPECIFIC (PAGE 0)         |        | BYTE   | 65  |
| STATUS_MFR_SPECIFIC (PAGE 1)         |        | BYTE   | 66  |
| -                                    |        | -      |     |
|                                      |        |        |     |
|                                      |        |        |     |
| EVENT n-5                            |        |        |     |
| (Oldest Recorded Data)               |        |        |     |
| READ_VOUT (PAGE 0)                   | [15:8] | LIN 16 | 127 |
|                                      | [7:0]  | LIN 16 | 128 |
| READ_VOUT (PAGE 1)                   | [15:8] | LIN 16 | 129 |
| ,                                    | [7:0]  | LIN 16 | 130 |
| READ_IOUT (PAGE 0)                   | [15:8] | LIN 11 | 131 |
| - , ,                                | [7:0]  | LIN 11 | 132 |
| READ_IOUT (PAGE 1)                   | [15:8] | LIN 11 | 133 |
| ,                                    | [7:0]  | LIN 11 | 134 |
| READ_VIN                             | [15:8] | LIN 11 | 135 |
| 11676 V 114                          | [7:0]  | LIN 11 | 136 |
| READ_IIN                             | [15:8] | LIN 11 | 137 |
| HEAD_IIIV                            |        | LIN 11 | 138 |
| STATUS VOLIT (DAGE 0)                | [7:0]  | +      |     |
| STATUS_VOUT (PAGE 0)                 |        | BYTE   | 139 |
| STATUS_VOUT (PAGE 1)                 | [45.03 | BYTE   | 140 |
| STATUS_WORD (PAGE 0)                 | [15:8] | WORD   | 141 |
|                                      | [7:0]  | WORD   | 142 |
| STATUS_WORD (PAGE 1)                 | [15:8] | WORD   | 143 |
|                                      | [7:0]  | WORD   | 144 |
| STATUS_MFR_SPECIFIC (PAGE 0)         |        | BYTE   | 145 |
| STATUS_MFR_SPECIFIC (PAGE 1)         | _      | BYTE   | 146 |

Table 13a. Explanation of Position\_Fault Values

| POSITION_FAULT VALUE | SOURCE OF FAULT LOG |
|----------------------|---------------------|
| 0xFF                 | MFR_FAULT_LOG_STORE |
| 0x00                 | TON_MAX_FAULT       |
| 0x01                 | VOUT_OV_FAULT       |
| 0x02                 | VOUT_UV_FAULT       |
| 0x03                 | IOUT_OC_FAULT       |
| 0x05                 | TEMP_OT_FAULT       |
| 0x06                 | TEMP_UT_FAULT       |
| 0x07                 | VIN_OV_FAULT        |
| 0x0A                 | MFR_TEMP_2_OT_FAULT |
|                      |                     |

# MFR\_FAULT\_LOG\_CLEAR

The MFR\_FAULT\_LOG\_CLEAR command will erase the fault log file stored values. It will also clear bit 3 in the STATUS\_MFR\_SPECIFIC command. After a clear is issued, the status can take up to 8ms to clear.

This write-only command is send bytes.

## **Block Memory Write/Read**

| COMMAND NAME  | CMD CODE | DESCRIPTION                                                                                                 | TYPE        | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE |
|---------------|----------|-------------------------------------------------------------------------------------------------------------|-------------|-------|----------------|-------|-----|------------------|
| MFR_EE_UNLOCK | 0xBD     | Unlock user EEPROM for access by MFR_EE_ERASE and MFR_EE_DATA commands.                                     | R/W Byte    | N     | Reg            |       |     | NA               |
| MFR_EE_ERASE  | 0xBE     | Initialize user EEPROM for bulk programming by MFR_EE_DATA.                                                 | R/W Byte    | N     | Reg            |       |     | NA               |
| MFR_EE_DATA   | 0xBF     | Data transferred to and from EEPROM using sequential PMBus word reads or writes. Supports bulk programming. | R/W<br>Word | N     | Reg            |       |     | NA               |

All the NVM commands are disabled if the die temperature exceeds 130°C. NVM commands are re-enabled when the die temperature drops below 125°C.

## MFR\_EE\_xxxx

The MFR\_EE\_xxxx commands facilitate bulk programming of the LTC7132 internal EEPROM. Contact the factory for details.



High Efficiency, Ultralow DCR Sense Dual-Output 0.9V/25A and 1.2V/10A, 425 kHz Buck Converter



High Efficiency, 500kHz, 4-Phase Single-Output, 1.0V/80A Buck Converter

Rev A



High Efficiency, 350kHz, Dual-Output, 2.5V/15A and 1.8V/15A Buck Converter



High Efficiency, Typical DCR Current Sense, 250kHz, Dual Phase Single-Output, 5V/30A Buck Converter

# PACKAGE DESCRIPTION



# **REVISION HISTORY**

| REV | DATE | DESCRIPTION                      | PAGE NUMBER |
|-----|------|----------------------------------|-------------|
| Α   | 4/24 | Updated Absolute Maximum Ratings | 4           |





# **RELATED PARTS**

| PART NUMBER           | DESCRIPTION                                                                                            | COMMENTS                                                                                                                                                                |
|-----------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LTM4676A              | Dual 13A or Single 26A Step-Down DC/DC µModule<br>Regulator with Digital Power System Management       | $4.5V \le V_{IN} \le 17V;~0.5V \le V_{OUT}~(\pm 0.5\%) \le 5.5V,~l^2C/PMBus~Interface,~16mm \times 16mm \times 5mm,~BGA~Package$                                        |
| LTM4675               | Dual 9A or Single 18A µModule Regulator with Digital<br>Power System Management                        | $4.5V \le V_{IN} \le 17V;~0.5V \le V_{OUT}~(\pm 0.5\%) \le 5.5V,~I^2C/PMBus~Interface,~11.9mm \times 16mm \times 5mm,~BGA~Package$                                      |
| LTM4677               | Dual 18A or Single 36A µModule Regulator with Digital<br>Power System Management                       | $4.5V \le V_{IN} \le 16V;~0.5V \le V_{OUT}~(\pm 0.5\%) \le 1.8V,~l^2 C/PMBus~Interface,~16mm \times 16mm \times 5.01mm,~BGA~Package$                                    |
| LTC3874               | Multiphase Step-Down Synchronous Slave Controller with Sub MilliOhm DCR Sensing                        | $4.5V \le V_{IN} \le 38V$ , $V_{OUT}$ up to 5.5V, Very High Output Current, Accurate Current Sharing, Current Mode Applications                                         |
| LTC3887/<br>LTC3887-1 | Dual Output Multiphase Step-Down DC/DC Controller with Digital Power System Management, 70mS Start-Up  | $4.5V \le V_{IN} \le 24V$ , $0.5V \le V_{OUT0,1}$ ( $\pm 0.5\%$ ) $\le 5.5V$ , 70mS Start-Up, I <sup>2</sup> C/PMBus Interface, $-1$ Version uses DrMOS or Power Blocks |
| LTC3882/<br>LTC3882-1 | Dual Output Multiphase Step-Down DC/DC Voltage Mode<br>Controller with Digital Power System Management | $3V \le V_{IN} \le 38V$ , $0.5V \le V_{OUT1,2} \le 5.25V$ , $(\pm 0.5\%)$ $V_{OUT}$ Accuracy $I^2C/PMBus$ Interface, uses DrMOS or Power Blocks                         |
| LTC3886               | 60V Dual Output Step-Down Controller with Digital Power<br>System Management                           | $4.5V \le V_{IN} \le 60V$ , $0.5V \le V_{OUT0,1}$ (±0.5%) $\le 13.8V$ , 70mS Start-Up, I <sup>2</sup> C/PMBus Interface, Input Current Sense                            |
| LTC3815               | 6A Monolithic Synchronous DC/DC Step-Down Converter with Digital Power System Management               | $2.25V \leq V_{IN} \leq 5.5V, 0.4V \leq V_{OUT} \leq 0.72V_{IN}, Programmable V_{OUT} Range \pm 25\%$ with 0.1% Resolution, Up to 3MHz Operation with 13-Bit ADC        |

Licensed under U.S. Patent 7000125 and other related patents worldwide.

