## DeepCover Cryptographic Coprocessor with ChipDNA ### **General Description** The DS28S60 DeepCover® cryptographic coprocessor easily integrates into embedded systems enabling confidentiality, authentication and integrity of information. With a fixed command set and no device-level firmware development required, the DS28S60 makes it fast and easy to implement full security for IoT devices. Communication with the device is performed using the industry standard SPI slave interface at up to 20Mbps with a simple set of commands that provide a comprehensive security toolbox utilizing HW-based cryptographic blocks. As a coprocessor to an SPI- interfaced host controller, the command functionality includes ECDSA-P256 signature and verification, SHA-256 based digital signature, AES-128 packet encryption/decryption, ECDHE key exchange for session key generation, and access to high-quality random numbers. A NIST SP800-90B compliant true random number generator (TRNG) is integrated for on-chip cryptographic operations as well as providing random data and nonces to the host controller, if required. Nonvolatile storage for secrets, certificates, public/private keys, and applicationspecific sensitive data is supported with 3.6KB of secured flash memory. The DS28S60 integrates Maxim's patented ChipDNA™ feature, a physically unclonable function (PUF) to provide a cost-effective solution with the ultimate protection against security attacks. Using the random variation of semiconductor device characteristics that naturally occur during wafer fabrication, the ChipDNA circuit generates a unique output value that is repeatable over time, temperature, and operating voltage. Attempts to probe or observe ChipDNA operation modifies the underlying circuit characteristics, preventing discovery of the unique value used by the chip's cryptographic functions. ChipDNA output is utilized as key content to cryptographically secure all device stored data and optionally, under user control, key content for specific cryptographic operations. ### **Applications** - Internet of Things (IoT) Device Security - Key Management and Exchange - End-to-End Encryption - End-Point Authentication - Prevention of Counterfeit Products #### Benefits and Features - Secure Coprocessor with NIST-Compliant Hardware-Based Crypto - FIPS-180 SHA-256 MAC and FIPS-198 HMAC Hash - FIPS-197 AES-128 with GCM - FIPS-186 ECDSA-P256 Elliptic Curve Digital Signature/Verification - SP800-56A ECDHE-P256 Key Exchange - SP800-90B Compliant TRNG - Robust Countermeasures Protect Against Security Attacks - ChipDNA Produced Key Cryptographically Protects All Stored Data - Actively Monitored Die Shield Detects and Reacts to Intrusion Attempts - Enables Fast Time-to-Market with Easy End Application Integration - Fixed-Function Command Set, No Device-Level Firmware - C-Source SDK for Host Micro SW Development - 3.6KB Flash Array for Secure Key, Certificate, and Data Storage - High-Speed Interface for Host Microcontroller Communication - 20MHz SPI with Mode 0 or Mode 3 Operation - Supplemental Features Enable Easy Integration into End Applications - Unique and Unalterable Factory-Programmed, 64-Bit Identification Number (ROM ID) - · Low-Power Operation - · 100nA Power-Down Mode - 0.35mA Idle - 12-Pin 3mm x 3mm TDFN - -40°C to +105°C, 1.62V to 3.63V Ordering Information appears at end of data sheet. DeepCover is a registered trademark of Maxim Integrated Products, Inc. ChipDNA is a trademark of Maxim Integrated Inc. ## **Simplified Block Diagram** # DeepCover Cryptographic Coprocessor with ChipDNA ### **TABLE OF CONTENTS** | General Description | | |----------------------------------------------|----| | Applications | | | Benefits and Features | | | Simplified Block Diagram | | | Absolute Maximum Ratings | | | Package Information | | | 12 TDFN | | | Electrical Characteristics | | | Typical Operating Characteristics | | | Pin Configuration | | | DS28S60 | | | Pin Description | | | Detailed Description | | | ChipDNA Physically Unclonable Function (PUF) | | | Cryptographic Functions | | | Memory | | | Memory Resources | | | 64-Bit ROM ID | | | Device Function Commands | | | SPI Modes | | | Typical Application Circuits | | | Simple Application Level Diagram | | | | | | Ordering Information | | | Pavision History | 15 | # DeepCover Cryptographic Coprocessor with ChipDNA | LIST OF FIGURES | | |------------------------------------------------|------| | Figure 1. 64-Bit ROM ID | 12 | | Figure 2. SPI Mode 0 and 3 Data Sampling Edges | . 13 | | Wit | h ChipDNA | |-----|-----------| DS28S60 DeepCover Cryptographic Coprocessor ### **Absolute Maximum Ratings** | V <sub>DD</sub> to GND | 0.3V to 3.63V | |---------------------------------------|----------------------------------| | Any Pin to GND except V <sub>DD</sub> | 0.3V to (V <sub>DD</sub> + 0.3)V | | Operating Temperature Range | 40°C to +105°C | | Storage Temperature Range | 40°C to +150°C | | Junction Temperature | +150°C | | Soldering Temperature (reflow) | +260°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Package Information** ### **12 TDFN** | Package Code | TD1233+1C | | |-----------------------------------------|----------------|--| | Outline Number | <u>21-0664</u> | | | Land Pattern Number | 90-0397 | | | Thermal Resistance, Single-Layer Board: | | | | Junction to Ambient (θ <sub>JA</sub> ) | 63°C/W | | | Junction to Case $(\theta_{JC})$ | 8.5°C/W | | | Thermal Resistance, Four-Layer Board: | | | | Junction to Ambient (θ <sub>JA</sub> ) | 41°C/W | | | Junction to Case $(\theta_{JC})$ | 8.5°C/W | | For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. ### **Electrical Characteristics** (Limits are 100% tested at $T_A$ = +25°C and $T_A$ = +105°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------|--------------------|--------------------------------------------------------------------------------------------------------------|------|------|------|-------| | POWER SUPPLY | | | | | | | | Supply Voltage | V <sub>DD</sub> | ( <u>Note 1</u> ) | 1.62 | 3.3 | 3.63 | V | | Power-On Reset | V <sub>POR</sub> | | | 1.33 | | V | | | I <sub>A</sub> | T <sub>A</sub> = +25°C, no I/O or cryptographic operation are active | | 1.28 | 3 | | | Active Current | I <sub>ECDSA</sub> | T <sub>A</sub> = +25°C, performing signature operation | | 1.62 | | mA | | | I <sub>SHA</sub> | T <sub>A</sub> = +25°C, performing SHA-256 operation | | 0.95 | | | | Idle Current | I <sub>IDLE</sub> | T <sub>A</sub> = +25°C, PDWN = V <sub>DD</sub> , CPU/<br>peripherals inactive, I/O pins in inactive<br>state | | 0.4 | | mA | | Power-Down Current | I <sub>PDWN</sub> | T <sub>A</sub> = +25°C, V <sub>PDWN</sub> = 0V, V <sub>DD</sub> = 1.8V | | 100 | | nA | ### **Electrical Characteristics (continued)** (Limits are 100% tested at $T_A$ = +25°C and $T_A$ = +105°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------|-------------------|--------------------------------------------------|--------------------------|---------------------|--------------------------|---------| | Power-Down Resistance | R <sub>PDWN</sub> | Pulldown to ground | | 1 | | ΜΩ | | FUNCTIONAL TIMING | | | • | | | | | Operation Time | t <sub>OP</sub> | | | | 1 | ms | | DIGITAL I/O: GENERAL | | | · | | | | | Output Voltage High (SPIS_MISO) | V <sub>OH</sub> | I <sub>SOURCE</sub> = 2mA | V <sub>DD</sub> - 0.4 | | | V | | Output Voltage Low (SPIS_MISO) | $V_{OL}$ | I <sub>SINK</sub> = 2mA | | | 0.4 | V | | Input Voltage High<br>(SPIS_SCK, SPIS_SS,<br>SPIS_MOSI) | $V_{IH}$ | | 0.7 x<br>V <sub>DD</sub> | | | V | | Input Voltage Low<br>(SPIS_SCK, SPIS_SS,<br>SPIS_MOSI) | $V_{IL}$ | | | | 0.3 x<br>V <sub>DD</sub> | | | Input Leakage Current<br>Low | I <sub>IL</sub> | VDD = 3.63V, V <sub>IN</sub> = 0V | -500 | | +500 | nA | | Input Leakage Current<br>High | I <sub>IH</sub> | V <sub>DD</sub> = 3.63V, V <sub>IN</sub> = 3.63V | -500 | | +500 | nA | | SPI SLAVE | | | | | | | | Operating Frequency | fsck | | | | 20 | MHz | | Clock Period | t <sub>SCK</sub> | | | 1/f <sub>SCK</sub> | | μs | | Clock Input High Time | t <sub>SCH</sub> | ( <u>Note 2</u> ) | | t <sub>SCK</sub> /2 | | μs | | Clock Input Low Time | tscL | ( <u>Note 2</u> ) | | t <sub>SCK</sub> /2 | | μs | | SS Active Setup Time | t <sub>SSE</sub> | | | 10 | | ns | | Data Input Setup Time | t <sub>SIS</sub> | | | 5 | | ns | | Data Input Hold Time | t <sub>SIH</sub> | | | 1 | | ns | | Clock Edge to Data<br>Output Valid | t <sub>SOV</sub> | | | 5 | | ns | | SS Inactive Setup Time | t <sub>SSD</sub> | | | 10 | | ns | | SS Inactive Time | t <sub>SSH</sub> | | | 1/f <sub>SCK</sub> | | μs | | Output Disable Time | t <sub>SLH</sub> | | | 10 | | ns | | Clock Stable to SS<br>Active | t <sub>SAD</sub> | | | 10 | | ns | | FLASH MEMORY | | | | | | | | Flash Erase Time | tp_ERASE | Page erase | | 10 | | ms | | Flash Programming<br>Time per Word | t <sub>PROG</sub> | | | 8 | | μs | | Flash Endurance | N <sub>END</sub> | | 10 | | | kcycles | | Data Retention | t <sub>RET</sub> | T <sub>A</sub> = +85°C | 10 | | | years | # DeepCover Cryptographic Coprocessor with ChipDNA Note 1: System requirement. Note 2: $t_{SCH} + t_{SCL} \ge 1/f_{SCK}$ (MAX) ### **Typical Operating Characteristics** $(T_A = T_{MIN} \text{ to } T_{MAX} \text{ unless otherwise noted.})$ ## **Pin Configuration** ### **DS28S60** ## **Pin Description** | PIN | NAME | FUNCTION | |-----------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | POWER | • | | | 1 | CEXT | External Capacitor. Connect to ground through a 1µF external ceramic chip capacitor. Place the capacitor as close as possible to the CEXT pin. No other components should be connected to the CEXT pin. | | 6 | GND | Digital Ground. Connect directly to the ground plane. | | 7 | PDWN | Power Down. Controls the power state of the DS28S60. Setting this pin to GND places the DS28S60 into power-down mode. In power-down mode, all volatile/ephemeral registers and data are erased. Set this pin high prior to communicating with the device. This pin should remain in a high state for the duration of any cryptography computations and as long as any ephemeral data/ keys are required by the host application. | | 12 | V <sub>DD</sub> | Supply Voltage. Connect to the external power supply for the DS28S60. | | _ | EP | Exposed Pad. Solder evenly to the board's ground plane for proper operation. Refer to <i>Application Note 3273: Exposed Pads: A Brief Introduction</i> for additional information. | | SPI Slave | | | | 2 | SPIS_SCK | Slave Clock (SCK). The SPI clock input from an external SPI master controller. | | 3 | SPIS_MOSI | Master Out Slave In (MOSI). This is the SPI data input line from the SPI master. | | 4 | SPIS_MISO | Master In Slave Out (MISO). This is the SPI data output line for data going from the DS28S60 to an external SPI master. | | 5 | SPIS_SS | Slave Select (SS). An input from a SPI master to select the DS28S60 for communication. | | 8–11 | DNC | Do Not Connect. Leave unconnected. | ### **Detailed Description** The DS28S60 secure coprocessor provides a comprehensive cryptographic toolbox, command set and nonvolatile memory for securing a broad range of embedded equipment. It includes a 3.6KB flash memory array that provides secure storage for keys, certificates, secrets, and application/user data. As a fixed function device, there is no firmware development involved. A simple to use command set provides functions and capabilities for: - Asymmetric key authentication with ECDSA-P256 signature and verification - Symmetric key authentication with SHA-256 HMAC - ECDHE secure key exchange - Encryption/decryption of bulk data with AES-128 - · Securely store certificates, keys and data - Generation of NIST SP800-90B compliant random data ### **ChipDNA Physically Unclonable Function (PUF)** ChipDNA PUF security technology provides an exponential increase in protection against the invasive and reverse engineering attacks that hackers apply. Attempts to probe or observe ChipDNA operation modifies the underlying circuit characteristics, preventing the discovery of the unique value used by the chip cryptographic functions. Similarly, more exhaustive reverse-engineering attempts are defeated due to the factory conditioning required to make the ChipDNA PUF circuitry operational. The per-device unique key is generated by the ChipDNA PUF circuitry only when needed for cryptographic operations and is then instantaneously deleted. Most importantly, the ChipDNA secure key never resides statically in registers or memory, nor does it ever leave the electrical boundary of the IC. In addition to the protection benefits, ChipDNA simplifies or eliminates the need for secure IC key management. ### **Cryptographic Functions** Designed to meet the security requirements of IoT devices, the DS28S60 includes HW-based cryptographic accelerators. The cryptographic toolbox enables client/server applications to communicate over the Internet in a way that is designed to prevent eavesdropping, tampering, and message forgery. Segregating the cryptographic functions from the main IoT microcontroller simplifies the overall IoT development effort and ensures the application level code does not interfere with the security implementation. Typical cryptographic command times are listed in Table 1. **Table 1. Typical Cryptographic Times** | CRYPTOGRAPHIC TASK | TIME | |---------------------|-----------------------| | ECDSA computation | t <sub>OP</sub> x 100 | | SHA-256 computation | t <sub>OP</sub> x 50 | #### Memory #### **Memory Resources** A secured flash memory array is configured to provide up to 92 pages (32 bytes per page) of programmable user memory. In addition, the flash memory includes reserved pages for keys and secrets. Multiple user-programmable protection modes exist for the user memory space including ECDSA and SHA-256 HMAC R/W authentication protections or optionally left unprotected. With these options, general-purpose memory can be flexibly configured to store end application data ranging from nonsensitive calibration constants to critically sensitive host-system crypto keys. #### 64-Bit ROM ID Each DS28S60 contains a unique ROM ID that is 64 bits long. The first 8 bits are a family code. The next 48 bits are a unique serial number. The last 8 bits are a cyclic redundancy check (CRC) of the first 56 bits. See <u>Figure 1</u> for details. The CRC is generated using a polynomial generator consisting of a shift register and XOR gates. The polynomial is $X^8 + X^5 + X^4 + 1$ . Additional information about the CRC is available in *Application Note 27: Understanding and Using Cyclic* ## DeepCover Cryptographic Coprocessor with ChipDNA Redundancy Checks with Maxim 1-Wire and iButton Products. Figure 1. 64-Bit ROM ID #### **Device Function Commands** After configuring the SPI interface for communication with the DS28S60, a device function command can be transmitted. The data transfer is verified when writing and reading by a CRC of 16-bit type (CRC-16). The CRC-16 is computed as described in *Application Note 27: Understanding and Using Cyclic Redundancy Checks with Maxim 1-Wire and iButton Products*. Refer to the DS28S60 Security User Guide for a list of supported commands. Each command requires a code and one or more parameters. Commands are used to configure, read, write, and perform cryptographic operations. All commands, parameters and data are 8-bit each and require eight serial clock cycles to transmit. The commands, parameters and data are always transferred most significant bit first. All commands are synchronized to the falling edge of the slave select (SS) input signal. Prior to transmitting a command code, the SPIS\_SS signal must be driven low and must remain low until the completion of the command including the command code, the parameters and all data bits. Any low-to-high transition of the SPIS\_SS input prior to completion of the command terminates the in-process command and results in the DS28S60 entering standby mode. #### **SPI Modes** The DS28S60 supports SPI communications running in either of the following two SPI modes: - Mode 0 (CPOL = 0, CPHA = 0): Data is sampled at the leading rising edge of the clock. - Mode 3 (CPOL = 1, CPHA =1): Data is sampled on the trailing rising edge of the clock. Details of the timing are described in Figure 2. If enabled, an autodetect feature is available to detect between Mode 0 and Mode 3. The feature works by checking if the SPIS\_SCK signal is low (Mode 0) or high (Mode 3) before the falling edge of the SPIS\_SS signal during the $t_{SAD}$ time. Mode 1 and Mode 2 are not supported. Figure 2. SPI Mode 0 and 3 Data Sampling Edges ## **Typical Application Circuits** ### **Simple Application Level Diagram** ## **Ordering Information** | PART NUMBER | USER FLASH MEMORY (KB) | TEMP RANGE | PIN-PACKAGE | |-------------|------------------------|-----------------|-------------| | DS28S60Q+ | 3.6KB | -40°C to +105°C | 12 TDFN | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. ## DeepCover Cryptographic Coprocessor with ChipDNA ### **Revision History** | REVISION NUMBER | REVISION DATE | DESCRIPTION | PAGES<br>CHANGED | |-----------------|---------------|-----------------|------------------| | 0 | 3/20 | Initial release | _ | For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.