Click here to ask about the production status of specific part numbers.

#### MAX98396

### 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **General Description**

The MAX98396 is a high-efficiency, mono Class-DG speaker amplifier with industry-leading quiescent power featuring I/V sense, brownout-prevention engine (BPE), and dynamic-headroom tracking (DHT). The IC enables ultrasound applications by providing support for sample rates up to 192kHz, a higher passband (for  $f_s > 50$ kHz), and a bypass path for the ultrasound signals through the amplifier so it is not attenuated by the audio processing. Precision output current and voltage monitoring (I/V sense) enables the host device to run speaker protection algorithms. Spread-spectrum modulation (SSM) and edge rate control minimize EMI and eliminate the need for the output filtering found in traditional Class-D devices.

To achieve industry-leading quiescent power, the Class-DG amplifier employs two supply rails VBAT (3V to 5.5V) and PVDD (3V to 20V) to supply the speaker amplifier. The Class-DG amplifier switches between the two supply rails depending on the input signal level and/or the supply headroom. The brownout-prevention engine in the device allows it to reduce its contribution to the overall system power consumption by either attenuating or limiting the amplifier output when the device supply drops below a set of programmable thresholds. Additionally, as the power supply voltage varies due to sudden transients and declining battery life, DHT automatically optimizes the headroom available to the Class-DG amplifier to maintain consistent distortion and listening levels.

The device provides a PCM interface for audio data and a standard I<sup>2</sup>C interface for control data communication. The PCM interface supports audio playback using I<sup>2</sup>S, left-justified, and TDM audio data formats. A unique clocking structure eliminates the need for an external master clock for PCM communication, which reduces pin count and simplifies board layout. Enabling thermal foldback automatically reduces the output power when the temperature exceeds a user specified threshold. This allows for uninterrupted music playback even at high ambient temperatures. Traditional thermal protection is also available in addition to robust overcurrent protection.

The device is available in a 0.4mm pitch, 35-bump waferlevel package (WLP). The device operates over the extended  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range.

#### **Applications**

- Mobile Speakers Smart Speakers Smart IoT Tablets
- Notebook Computers 
   Soundbars

SMBus is a trademark of Intel Corp.

#### **Benefits and Features**

- Wide Input Supply Range (3.0V to 20V)
- Class-DG Operation Enables Industry-Leading Quiescent Power
  - + 12.7mW at  $V_{PVDD}$  = 12V ,  $V_{VBAT}$  = 3.8V
  - 18mW at  $V_{PVDD}$  = 19V,  $V_{VBAT}$  = 5.0V
- Ultra-Low Noise Floor
  - 15.5µV<sub>RMS</sub> Output Noise
  - 118dB Dynamic Range
- Low Distortion
  - -82dB THD+N at 1W into 8Ω, f = 1kHz
  - -76dB THD+N at 1W into 8Ω, f = 6kHz
- Output Power at 1% THD+N:
  - 20W into 8Ω, V<sub>PVDD</sub> = 19V
  - 19W into 4Ω, V<sub>PVDD</sub> = 14V
- 60W Peak Output Power into 4Ω, V<sub>PVDD</sub> = 19V
- Speaker Amplifier Efficiency:
  - 87% at 1W into  $8\Omega$ , V<sub>PVDD</sub> = 12V, V<sub>VBAT</sub> = 3.8V
  - 83% at 1W into 4Ω, V<sub>PVDD</sub> = 12V, V<sub>VBAT</sub> = 3.8V
  - 83% at 1W into 8 $\Omega$ , V<sub>PVDD</sub> = 19V, V<sub>VBAT</sub> = 5.0V
  - 91% at 20W into  $8\Omega$ , V<sub>PVDD</sub> = 19V, V<sub>VBAT</sub> = 5.0V
- Class-D EMI Reduction Enables Filterless Operation
- Spread-Spectrum Modulation
- Switching-Edge Rate Control
- Integrated Speaker Current and Voltage Sense do not Require External Components
- Flexible Brownout-Prevention Engine
- I<sup>2</sup>S/16-Channel TDM and I<sup>2</sup>C Digital Interfaces
- Playback Support for 16-, 24-, and 32-Bit Data Words
- Playback and I/V Sense Support Sample Rates up to 192kHz
- Audio Processing Bypass Path
- Dynamic-Headroom Tracking Maintains a Consistent Listening Experience
- Extensive Click-and-Pop Suppression
- 35-Bump, WLP (0.4mm Pitch)

Ordering Information appears at end of data sheet.



## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### Simplified Block Diagram



# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### TABLE OF CONTENTS

| General Description                            | 1  |
|------------------------------------------------|----|
| Applications                                   | 1  |
| Benefits and Features                          | 1  |
| Simplified Block Diagram                       | 2  |
| Absolute Maximum Ratings                       | 9  |
| Electrical Characteristics                     | 9  |
| Typical Operating Characteristics              | 24 |
| Pin Configuration                              | 34 |
| 35 WLP                                         | 34 |
| Pin Description                                | 34 |
| Functional Diagrams                            | 36 |
| Detailed Block Diagram                         | 36 |
| Detailed Description                           | 37 |
| Device State Control                           | 37 |
| Hardware Shutdown State                        | 37 |
| Software Shutdown State                        | 37 |
| Active State                                   | 38 |
| Device Sequencing                              | 38 |
| PCM Interface                                  | 39 |
| PCM Clock Configuration                        | 39 |
| PCM Data Format Configuration                  | 39 |
| I <sup>2</sup> S/Left-Justified Mode           | 39 |
| TDM Modes                                      | 41 |
| PCM Data Path Configuration                    | 43 |
| PCM Data Input                                 | 44 |
| PCM Data Output                                | 44 |
| Data Output Channel-Interleaved I/V Sense Data | 45 |
| Data Output Status Bits                        | 46 |
| PCM Interface Timing                           | 47 |
| Interrupts                                     | 47 |
| Interrupt Bit Field Composition                | 47 |
| Interrupt Output Configuration.                | 48 |
| Interrupt Sources.                             | 48 |
| Speaker Path                                   | 50 |
| Speaker Path Block Diagram                     | 50 |
| Speaker Playback Path                          | 50 |
| Speaker Path Noise Gate                        | 50 |
| Speaker Path Dither                            | 51 |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

# TABLE OF CONTENTS (CONTINUED)

| Speaker Path Data Inversion                                    | 51 |
|----------------------------------------------------------------|----|
| Speaker Path DC Blocking Filter                                | 51 |
| Speaker Path Digital Volume Control                            | 51 |
| Speaker Path Digital Gain Control                              | 51 |
| Speaker Path DSP Data Feedback Path                            | 51 |
| Speaker Safe Mode                                              | 51 |
| Speaker Audio Processing Bypass Path                           | 51 |
| Bypass Path Data Inversion                                     | 52 |
| Bypass Path Dither.                                            | 52 |
| Bypass Path DC Blocking Filter                                 | 52 |
| Speaker Maximum Peak Output Voltage Scaling                    | 52 |
| Dynamic-Headroom Tracking (DHT)                                | 52 |
| DHT Supply Tracking and Headroom                               | 53 |
| DHT Mode 1 – Signal Distortion Limiter                         | 54 |
| DHT Mode 2 – Signal Level Limiter.                             | 58 |
| DHT Mode 3: Dynamic Range Compressor                           | 60 |
| DHT Mode 4: Dynamic Range Compressor with Signal Level Limiter | 62 |
| DHT Attenuation                                                | 64 |
| DHT Attenuation Reporting                                      | 66 |
| DHT Ballistics                                                 | 66 |
| Speaker Amplifier                                              | 67 |
| Speaker Amplifier Operating Modes                              | 67 |
| Class-DG Mode Enabled                                          | 67 |
| Delay for DG Mode                                              | 67 |
| Class-DG Mode Disabled.                                        | 68 |
| NOVBAT Mode.                                                   | 68 |
| IDLE Mode                                                      | 68 |
| Speaker Amplifier Ultra-Low EMI Filterless Operation           | 68 |
| Speaker Amplifier Overcurrent Protection                       | 69 |
| Speaker Current and Voltage Sense ADC Path                     | 69 |
| Brownout-Prevention Engine                                     | 69 |
| BPE State Controller and Level Thresholds                      | 70 |
| BPE Level Configuration Options                                | 71 |
| BPE Gain Attenuation Function                                  | 71 |
| BPE Limiter Function                                           | 71 |
| Brownout Interrupts                                            | 71 |
| Measurement ADC                                                | 72 |
| Measurement ADC Thermal Channel                                | 72 |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| TABLE OF CONTENTS | 6 (CONTINUED) |
|-------------------|---------------|
|-------------------|---------------|

| Measurement ADC PVDD Channel                          | 72  |
|-------------------------------------------------------|-----|
| Measurement ADC VBAT Channel                          | 72  |
| Clock and Data Monitors                               | 73  |
| Input Data Monitor                                    | 73  |
| Clock Monitor                                         | 74  |
| Clock Activity and Frequency Detection                | 74  |
| Clock Frame Error Detection                           | 75  |
| Speaker Monitor                                       | 75  |
| Thermal Protection                                    | 76  |
| Thermal Warning and Thermal Shutdown Configuration    | 76  |
| Thermal Shutdown Recovery Configuration               | 76  |
| Thermal Foldback                                      | 76  |
| Tone Generator                                        | 77  |
| Pink Noise Generator                                  | 77  |
| Interchip Communication                               | 77  |
| ICC Operation and Data Format                         | 77  |
| Multiamplifier Grouping                               | 78  |
| I <sup>2</sup> C Serial Interface                     | 79  |
| Slave Address                                         | 79  |
| Bit Transfer                                          | 80  |
| START and STOP Conditions.                            | 80  |
| Early STOP Conditions                                 | 81  |
| Acknowledge                                           | 81  |
| Write Data Format                                     | 81  |
| Read Data Format.                                     | 82  |
| I <sup>2</sup> C Register Map                         | 83  |
| Control Bit Field Types and Write Access Restrictions | 83  |
| Register Map                                          | 85  |
| Register Map                                          | 85  |
| Register Details                                      | 93  |
| Applications Information                              | 168 |
| Layout and Grounding                                  | 168 |
| Recommended External Components                       | 168 |
| Typical Application Circuits                          | 169 |
| Typical Application Circuit                           | 169 |
| Ordering Information                                  | 169 |
| Revision History                                      | 170 |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### LIST OF FIGURES

| Figure 1. Standard I <sup>2</sup> S Mode                                                                             | 40 |
|----------------------------------------------------------------------------------------------------------------------|----|
| Figure 2. Left-Justified Mode                                                                                        | 40 |
| Figure 3. Left-Justified Mode (LRCLK Inverted)                                                                       | 41 |
| Figure 4. Left-Justified Mode (BCLK Inverted)                                                                        | 41 |
| Figure 5. TDM Modes                                                                                                  | 43 |
| Figure 6. PCM Data Input                                                                                             | 44 |
| Figure 7. I/V Sense Path Data Interleaved on a Single Data Output Channel                                            | 46 |
| Figure 8. PCM Interface Timing/Slave Mode—LRCLK, BCLK, DIN Timing Diagram                                            | 47 |
| Figure 9. PCM Interface Timing/DOUT Timing Diagram                                                                   | 47 |
| Figure 10. Speaker Signal Path Diagram                                                                               | 50 |
| Figure 11. Simplified Dynamic-Headroom Tracking System Block Diagram                                                 | 52 |
| Figure 12. V <sub>TPO</sub> and A <sub>TPO</sub> Calculation Example                                                 | 54 |
| Figure 13. Signal Distortion Limiter with $V_{MPO} \le V_{SUP}$ and +20% Headroom (SUP <sub>HR</sub> )               | 55 |
| Figure 14. Signal Distortion Limiter with $V_{MPO} \le V_{SUP}$ and 0% Headroom (SUP <sub>HR</sub> )                 | 55 |
| Figure 15. Signal Distortion Limiter with $V_{MPO} \le V_{SUP}$ and -20% Headroom (SUP <sub>HR</sub> )               | 56 |
| Figure 16. Signal Distortion Limiter with V <sub>MPO</sub> > V <sub>SUP</sub> and +20% Headroom (SUP <sub>HR</sub> ) | 57 |
| Figure 17. Signal Distortion Limiter with V <sub>MPO</sub> > V <sub>SUP</sub> and 0% Headroom (SUP <sub>HR</sub> )   | 57 |
| Figure 18. Signal Distortion Limiter with V <sub>MPO</sub> > V <sub>SUP</sub> and -20% Headroom (SUPHR)              | 58 |
| Figure 19. Signal Level Limiter with V <sub>TPO</sub> > V <sub>SLL</sub> as V <sub>SUP</sub> Decreases               | 59 |
| Figure 20. Signal Level Limiter with V <sub>TPO</sub> < V <sub>SLL</sub> Showing Amplifier Output Clipping           | 60 |
| Figure 21. Dynamic Range Compression with Decreasing $V_{SUP}$ and $SUP_{HR} \ge 0\%$                                | 61 |
| Figure 22. Dynamic Range Compressor with SUP <sub>HR</sub> < 0% and Output Clipping.                                 | 62 |
| Figure 23. DHT DRC and SLL with Decreasing V <sub>SUP</sub> (V <sub>TPO</sub> ), and SUP <sub>HR</sub> ≥ 0%          | 63 |
| Figure 24. DHT DRC and SLL with Decreasing V <sub>SUP</sub> (V <sub>TPO</sub> ), and SUP <sub>HR</sub> < 0%          | 64 |
| Figure 25. Distortion Limiter Case with -20% Headroom and A <sub>MAX</sub> Exceeded                                  | 65 |
| Figure 26. Distortion Limiter Case with +20% Headroom and A <sub>MAX</sub> Exceeded                                  | 66 |
| Figure 27. BPE Block Diagram                                                                                         | 70 |
| Figure 28. Data Monitor Error Generation due to Input Data Stuck Error Detection                                     | 73 |
| Figure 29. Monitor Error Generation due to Input Data Magnitude Error Detection                                      | 74 |
| Figure 30. Clock Monitor LRCLK Rate Error Example With CMON_ERRTOL = 0x1                                             | 75 |
| Figure 31. Clock Monitor Framing Error Example In TDM Mode With PCM_BSEL = 0x6 and CMON_BSELTOL = 0x0                | 75 |
| Figure 32. ICC Multi-Group Example with 2 Groups and 4 Total Devices                                                 | 79 |
| Figure 33. I <sup>2</sup> C Interface Timing Diagram                                                                 | 80 |
| Figure 34. I <sup>2</sup> C START, STOP, and REPEATED START Conditions                                               | 81 |
| Figure 35. I <sup>2</sup> C Acknowledge                                                                              | 81 |
| Figure 36. I <sup>2</sup> C Writing One Byte of Data to the Slave                                                    | 82 |
| Figure 37. I <sup>2</sup> C Writing n-Bytes of Data to the Slave                                                     | 82 |
| Figure 38. I <sup>2</sup> C Reading One Byte of Data from the Slave                                                  | 83 |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### LIST OF FIGURES (CONTINUED)

| gure 39. I <sup>2</sup> C Reading n-Bytes of Data from the Slave |
|------------------------------------------------------------------|
|------------------------------------------------------------------|

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### LIST OF TABLES

| Table 1. Typical Power-Up Sequence                                               | 38 |
|----------------------------------------------------------------------------------|----|
| Table 2. Typical Power-Down Sequence                                             | 38 |
| Table 3. Sample Rate Selection for I/V Sense                                     | 39 |
| Table 4. Supported I <sup>2</sup> S/Left-Justified Mode Configurations           | 40 |
| Table 5. Supported TDM Mode Configurations                                       | 41 |
| Table 6. Supported PCM Data Output Types                                         | 45 |
| Table 7. Interrupt Sources                                                       | 48 |
| Table 8. Noise Gate/Idle Mode Threshold LSB Location by Input Data Configuration | 51 |
| Table 9. Brownout-Prevention Engine Levels                                       | 70 |
| Table 10. I <sup>2</sup> C Slave Address                                         | 79 |
| Table 11. Control Bit Types and Write Access Restrictions                        | 83 |
| Table 12. Component List    1                                                    | 68 |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Absolute Maximum Ratings**

| VBAT to PGND                | -0.3V to +6.0V                   |
|-----------------------------|----------------------------------|
| PVDD to PGND                | -0.3V to +22V                    |
| PVDD to VBAT                | 0.3V to 22 - V <sub>VBAT</sub> V |
| AGND, DGND to PGND          | 0.1V to +0.1V                    |
| AVDD to AGND                | -0.3V to +2.2V                   |
| DVDD, DVDDIO to DGND        | -0.3V to +2.2V                   |
| OUTP, OUTN to PGND          | 0.3V to V <sub>PVDD</sub> + 0.3V |
| OUTPSNS or OUTNSNS to PGND  | 0.3V to +22 V                    |
| OUTPSNS and OUTNSNS to PGND | 0.3V to +13 V                    |
| VREFC to GND                | -0.3V to +5.5V                   |
| I2C1, I2C2, ADDR to GND     | -0.3V to +4.0V                   |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Electrical Characteristics**

| PARAMETER                                       | SYMBOL                 | CONDITIONS                                                        | MIN  | TYP | MAX  | UNITS |
|-------------------------------------------------|------------------------|-------------------------------------------------------------------|------|-----|------|-------|
| POWER SUPPLIES                                  |                        |                                                                   |      |     |      |       |
| VBAT Power Supply<br>Operating Voltage<br>Range | V <sub>VBAT</sub>      |                                                                   | 3.0  |     | 5.5  | V     |
| VBAT Voltage                                    | V <sub>VBAT</sub>      | Device is functional but parametric performance is not guaranteed | 2.3  |     |      | V     |
| PVDD Power Supply<br>Operating Voltage<br>Range | V <sub>PVDD</sub>      |                                                                   | 3.0  |     | 20   | V     |
| PVDD Voltage                                    | V <sub>PVDD</sub>      | Device is functional but parametric performance is not guaranteed | 2.3  |     |      | V     |
| AVDD Power Supply<br>Voltage Range              | V <sub>AVDD</sub>      |                                                                   | 1.71 | 1.8 | 1.89 | V     |
| DVDD Power Supply<br>Voltage Range              | V <sub>DVDD</sub>      |                                                                   | 1.14 | 1.2 | 1.89 | V     |
| DVDDIO Power Supply                             | N/                     |                                                                   | 1.14 | 1.2 | 1.26 | v     |
| Voltage Range                                   | V <sub>DVDDIO</sub>    |                                                                   | 1.71 | 1.8 | 1.89 |       |
| VBAT Undervoltage<br>Lockout                    | VVBAT_UVLO             | V <sub>VBAT</sub> falling                                         | 1.8  |     | 2.2  | V     |
| PVDD Undervoltage<br>Lockout                    | V <sub>PVDD_UVLO</sub> | V <sub>PVDD</sub> falling                                         | 1.93 |     | 2.26 | V     |
| VBAT UVLO Hysteresis                            |                        | T <sub>A</sub> = +25°C                                            | 35   |     |      | mV    |
| PVDD UVLO Hysteresis                            |                        | T <sub>A</sub> = +25°C                                            | 30   |     |      | mV    |
| Supply Ramp Rate<br>VBAT                        |                        | Note 3                                                            | 0.1  |     | 100  | V/ms  |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Electrical Characteristics (continued)**

| PARAMETER                  | SYMBOL          | CON                                                 | DITIONS                                                                                 | MIN | TYP  | MAX | UNITS |  |  |  |
|----------------------------|-----------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------|-----|------|-----|-------|--|--|--|
| Supply Ramp Rate<br>PVDD   |                 | Note 3                                              |                                                                                         | 0.1 |      | 100 | V/ms  |  |  |  |
| POWER CONSUMPTION          | I / QUIESCENT F | OWER CONSUMP                                        | ΓΙΟΝ                                                                                    |     |      |     |       |  |  |  |
|                            |                 | All supplies, IV                                    | $V_{PVDD}$ = 12V,<br>$V_{VBAT}$ = 3.8V, DG<br>mode                                      |     | 16.5 | 25  |       |  |  |  |
| Total Power                | D-              | sense enabled                                       | V <sub>PVDD</sub> = 19V,<br>V <sub>VBAT</sub> = 5.0V, DG<br>mode (Note 3)               |     | 22.3 | 30  | mW    |  |  |  |
| Consumption                | PQ              | All supplies, IV                                    | V <sub>PVDD</sub> = 12V,<br>V <sub>VBAT</sub> = 3.8V, DG<br>mode                        |     | 12.7 |     |       |  |  |  |
|                            |                 | sense disabled                                      | $V_{PVDD}$ = 19V,<br>$V_{VBAT}$ = 5.0V, DG<br>mode                                      |     | 18   |     |       |  |  |  |
| Total Power                |                 | All supplies, IV                                    | V <sub>PVDD</sub> = 12V,<br>V <sub>VBAT</sub> = 3.8V, DG<br>mode, noise gate<br>enabled |     | 1.7  |     | — mW  |  |  |  |
| Consumption                | PQ              | sense disabled                                      | $V_{PVDD}$ = 19V,<br>$V_{VBAT}$ = 5.0V, DG<br>mode, noise gate<br>enabled               |     | 1.9  |     |       |  |  |  |
| POWER CONSUMPTION          | / SOFTWARE S    | HUTDOWN                                             |                                                                                         |     |      |     |       |  |  |  |
|                            |                 |                                                     | VBAT = 3.8V, No BCLK/LRCLK/DIN transactions, $T_A = +25^{\circ}C$                       |     | 0.3  | 5   |       |  |  |  |
| VBAT Software              | ISHDN_SW_VB     | VBAT = $3.8V$ , No E transactions, T <sub>A</sub> = |                                                                                         |     |      | 15  | - μΑ  |  |  |  |
| Shutdown Supply<br>Current | AT              | VBAT = 5.0V, No E<br>transactions, T <sub>A</sub> = |                                                                                         |     | 0.4  | 5   |       |  |  |  |
|                            |                 | VBAT = 5.0V, No E transactions, $T_A =$             |                                                                                         |     |      | 15  |       |  |  |  |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Electrical Characteristics (continued)**

| PARAMETER                           | SYMBOL                                         | CONDITIONS                                                             | MIN | TYP  | MAX | UNITS      |  |
|-------------------------------------|------------------------------------------------|------------------------------------------------------------------------|-----|------|-----|------------|--|
|                                     |                                                | PVDD = 5.0V, No BCLK/LRCLK/DIN transactions, $T_A = +25^{\circ}C$      |     | 0.25 | 5   |            |  |
|                                     |                                                | PVDD = 5.0V, No BCLK/LRCLK/DIN<br>transactions, T <sub>A</sub> = +85°C |     |      | 15  | _          |  |
| PVDD Software                       | ISHDN_SW_PV                                    | PVDD = 12V, No BCLK/LRCLK/DIN<br>transactions, T <sub>A</sub> = +25°C  |     | 1    | 5   |            |  |
| Shutdown Supply<br>Current          | DD                                             | PVDD = 12V, No BCLK/LRCLK/DIN<br>transactions, T <sub>A</sub> = +85°C  |     |      | 15  | - μΑ       |  |
|                                     |                                                | PVDD = 19V, No BCLK/LRCLK/DIN<br>transactions, T <sub>A</sub> = +25°C  |     | 1.7  | 5   | -          |  |
|                                     |                                                | PVDD = 19V, No BCLK/LRCLK/DIN<br>transactions, T <sub>A</sub> = +85°C  |     |      | 15  | -          |  |
| AVDD Software<br>Shutdown Supply    | ISHDN_SW_AV                                    | No BCLK/LRCLK/DIN transactions, T <sub>A</sub> = +25°C                 |     | 1.1  | 5   |            |  |
| Current                             | DD                                             | No BCLK/LRCLK/DIN transactions, T <sub>A</sub> = +85°C                 |     |      | 30  | μA         |  |
| DVDDIO+DVDD                         | ISHDN_SW_DV                                    | No BCLK/LRCLK/DIN transactions, T <sub>A</sub> = +25°C                 |     | 6.6  | 15  |            |  |
| Software Shutdown<br>Supply Current | DD_DVDDIO                                      | No BCLK/LRCLK/DIN transactions, T <sub>A</sub> = +85°C                 |     |      | 18  | μA         |  |
| POWER CONSUMPTIO                    | N / HARDWARE S                                 | SHUTDOWN                                                               |     |      |     |            |  |
|                                     | VBAT = 3                                       | VBAT = 3.8V, T <sub>A</sub> = +25°C                                    |     | 0.3  | 5   | _          |  |
| VBAT Hardware                       | I <sub>SHDN_HW_VB</sub>                        | VBAT = 3.8V, T <sub>A</sub> = +85°C                                    |     |      | 15  |            |  |
| Shutdown Supply<br>Current          | AT                                             | VBAT = 5.0V, T <sub>A</sub> = +25°C                                    |     | 0.4  | 5   | - μΑ       |  |
|                                     |                                                | VBAT = 5.0V, T <sub>A</sub> = +85°C                                    |     |      | 15  | ]          |  |
|                                     |                                                | PVDD = 5.0V, T <sub>A</sub> = +25°C                                    |     | 0.25 | 5   |            |  |
|                                     |                                                | PVDD = 5.0V, T <sub>A</sub> = +85°C                                    |     |      | 15  | 1          |  |
| PVDD Hardware                       | ISHDN_HW_PV                                    | PVDD = 12V, T <sub>A</sub> = +25°C                                     |     | 1    | 5   | ] <b>.</b> |  |
| Shutdown Supply<br>Current          | $\frac{1}{DD}  PVDD = 12V, T_A = +85^{\circ}C$ |                                                                        | 15  | - μΑ |     |            |  |
|                                     |                                                | PVDD = 19V, T <sub>A</sub> = +25°C                                     |     | 1.7  | 5   | 1          |  |
|                                     |                                                | PVDD = 19V, T <sub>A</sub> = +85°C                                     |     |      | 15  | 1          |  |
| AVDD Hardware                       |                                                | T <sub>A</sub> = +25°C                                                 |     | 0.1  | 1   |            |  |
| Shutdown Supply<br>Current          | ISHDN_HW_AV<br>DD                              | T <sub>A</sub> = +85°C                                                 |     |      | 10  | μA         |  |
| DVDDIO+DVDD                         | ISHDN_HW_DV                                    | T <sub>A</sub> = +25°C                                                 |     | 0.2  | 6.0 |            |  |
| Hardware Shutdown<br>Supply Current | DD_DVDDIO                                      | T <sub>A</sub> = +85°C                                                 |     |      | 10  | μA         |  |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Electrical Characteristics (continued)**

| PARAMETER                           | SYMBOL               | CONDITIONS                                                                                           | MIN                       | TYP    | MAX                   | UNITS   |
|-------------------------------------|----------------------|------------------------------------------------------------------------------------------------------|---------------------------|--------|-----------------------|---------|
| TURN-ON/OFF TIME                    | 1                    |                                                                                                      |                           |        |                       |         |
|                                     |                      | From EN bit set to 1 to full operation, volume ramp disabled (Note 4)                                |                           | 1.4    | 3                     | ms      |
| Turn-On Time                        | t <sub>ON</sub>      | From EN bit set to 1 to full operation, volume ramp enabled (Note 4)                                 |                           | 3      | 6                     | ms      |
|                                     |                      | From SPK_EN bit set to 1 to full<br>operation, EN = 1, volume ramp disabled                          |                           | 0.85   |                       | ms      |
|                                     |                      | $T_A$ = +25°C, From full operation, EN bit<br>set to 0 to software shutdown, volume<br>ramp disabled |                           | 20     | 100                   | μs      |
| Turn-Off Time                       | tOFF                 | From full operation, EN bit set to 0 to software shutdown, volume ramp enabled                       |                           | 2.3    | 6                     | ms      |
|                                     |                      | From SPK_EN bit set to 0 to amplifier disabled, volume ramp disabled, EN = 1                         |                           | 20     |                       | μs      |
| DIGITAL AUDIO PATH                  |                      |                                                                                                      |                           |        |                       |         |
| DIGITAL AUDIO PATH /                | GAIN CONTRO          | LS / DIGITAL VOLUME CONTROL                                                                          |                           |        |                       |         |
| Digital Volume Control<br>(max)     | A <sub>SPK_VOL</sub> | SPK_VOL[6:0] = 0x00                                                                                  |                           | 0      |                       | dB      |
| Digital Volume Control<br>Step Size |                      |                                                                                                      |                           | 0.5    |                       | dB      |
| Digital Volume Control<br>(min)     | A <sub>SPK_VOL</sub> | SPK_VOL[6:0] = 0x7E                                                                                  |                           | -63    |                       | dB      |
| DIGITAL AUDIO PATH /                | FILTERING / DI       | GITAL HIGHPASS FILTER CHARACTERIS                                                                    | FICS (Note 5)             |        |                       |         |
| DC Attenuation                      |                      |                                                                                                      | 80                        |        |                       | dB      |
| DC Blocking Cut Off<br>Frequency    |                      | f <sub>S</sub> = 8kHz, 16kHz, 32kHz                                                                  |                           | 0.856  |                       | Hz      |
| DIGITAL AUDIO PATH /                | FILTERING / DI       | GITAL FILTER CHARACTERISTICS (LRCL                                                                   | K < 50kHz) (N             | ote 5) |                       |         |
| Valid Sample Rates                  |                      |                                                                                                      | 16                        | ,      | 48                    | kHz     |
| · · · · · ·                         | f <sub>PLP</sub>     | Ripple < δ <sub>P</sub>                                                                              | 0.454 x<br>f <sub>S</sub> |        |                       | Hz      |
| Passband Cutoff                     |                      | Droop < -3dB                                                                                         | 0.459 x<br>f <sub>S</sub> |        |                       | Hz      |
| Passband Ripple                     | δ <sub>P</sub>       | f < f <sub>PLP</sub> , referenced to signal level at<br>1kHz                                         | -0.25                     |        | +0.25                 | dB      |
| Stopband Cutoff                     | f <sub>SLP</sub>     | Attenuation > $\delta_S$                                                                             |                           |        | 0.49 x f <sub>S</sub> | Hz      |
| Stopband Attenuation                | δ <sub>S</sub>       | f > f <sub>SLP</sub>                                                                                 | 75                        |        |                       | dB      |
| Group Delay                         |                      | f = 1kHz                                                                                             |                           | 6.1    |                       | Samples |
| DIGITAL AUDIO PATH /                | FILTERING / DI       | GITAL FILTER CHARACTERISTICS (LRCL                                                                   | K > 50kHz) (N             | ote 5) |                       |         |
| Valid Sample Rates                  |                      |                                                                                                      | 88.2                      |        | 192                   | kHz     |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Electrical Characteristics (continued)**

| PARAMETER               | SYMBOL           | COND                      | ITIONS                                                                  | MIN                        | TYP     | MAX                   | UNITS   |
|-------------------------|------------------|---------------------------|-------------------------------------------------------------------------|----------------------------|---------|-----------------------|---------|
|                         | f <sub>PLP</sub> |                           | Ripple < δ <sub>P</sub> ,<br>88.2kHz ≤ f <sub>S</sub> ≤<br>96kHz        | 0.227 x<br>f <sub>S</sub>  |         |                       | Hz      |
| Passband Cutoff         |                  | SPK_WBAND_FIL             | Droop < -3dB,<br>88.2kHz ≤ f <sub>S</sub> ≤<br>96kHz                    | 0.314 x<br>f <sub>S</sub>  |         |                       | Hz      |
|                         | f <sub>PLP</sub> | T_EN = 0                  | Ripple < δ <sub>P</sub> ,<br>176.4kHz ≤ f <sub>S</sub> ≤<br>192kHz      | 0.1135 x<br>f <sub>S</sub> |         |                       | Hz      |
|                         |                  |                           | Droop < -3dB<br>cutoff, 176.4kHz ≤<br>f <sub>S</sub> ≤ 192kHz           | 0.232 x<br>f <sub>S</sub>  |         |                       | Hz      |
| Passband Ripple         | δ <sub>P</sub>   | SPK_WBAND_FIL<br>T_EN = 0 | f < f <sub>PLP</sub> , referenced<br>to signal level at<br>1kHz         | -0.25                      |         | +0.25                 | dB      |
| Stopband Cutoff         | f <sub>SLP</sub> | SPK_WBAND_FIL<br>T_EN = 0 | Attenuation < $\delta_S$                                                |                            |         | 0.49 x f <sub>S</sub> | Hz      |
| Oten hand Attenuetion 5 | 5                | SPK_WBAND_FIL<br>T_EN = 0 | f > f <sub>SLP,</sub> 88.2kHz ≤<br>f <sub>S</sub> ≤ 96kHz               | 80                         |         |                       | d D     |
| Stopband Attenuation    | δ <sub>S</sub>   |                           | f > f <sub>SLP,</sub> 176.4kHz<br>≤ f <sub>S</sub> ≤ 192kHz             | 65                         |         |                       | dB      |
| Group Delay             |                  | SPK_WBAND_FIL<br>T_EN = 0 | f = 1kHz                                                                |                            | 6.9     |                       | Samples |
| DIGITAL AUDIO PATH /    | FILTERING / DIO  | SITAL FILTER CHAR         | ACTERISTICS (LRCL                                                       | K > 50kHz) (               | Note 5) |                       | •       |
| Valid Sample Rates      |                  |                           |                                                                         | 88.2                       |         | 192                   | kHz     |
|                         | f <sub>PLP</sub> |                           | Ripple < δ <sub>P</sub> ,<br>88.2kHz ≤ f <sub>S</sub> ≤<br>96kHz        | 0.325 x<br>f <sub>S</sub>  |         |                       | Hz      |
| Developed Only 10       |                  | SPK_WBAND_FIL             | Droop < -3dB,<br>88.2kHz ≤ f <sub>S</sub> ≤<br>96kHz                    | 0.463 x<br>f <sub>S</sub>  |         |                       | Hz      |
| Passband Cutoff         | f <sub>PLP</sub> | T_EN = 1                  | Ripple < δ <sub>P</sub> ,<br>176.4kHz ≤ f <sub>S</sub> ≤<br>192kHz      | 0.18 x f <sub>S</sub>      |         |                       | Hz      |
|                         |                  | -                         | Droop < -3dB<br>cutoff, 176.4kHz $\leq$<br>f <sub>S</sub> $\leq$ 192kHz | 0.3 x f <sub>S</sub>       |         |                       | Hz      |
| Passband Ripple         | δρ               | SPK_WBAND_FIL<br>T_EN = 1 | f < f <sub>PLP</sub> , referenced<br>to signal level at<br>1kHz         | -0.35                      |         | +0.35                 | dB      |
| Stopband Cutoff         | f <sub>SLP</sub> | SPK_WBAND_FIL<br>T_EN = 1 | Attenuation < $\delta_S$                                                |                            |         | 0.52 x f <sub>S</sub> | Hz      |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Electrical Characteristics (continued)**

| PARAMETER                                       | SYMBOL          | COND                                                                                                                            | ITIONS                  | MIN | TYP   | MAX | UNITS   |  |
|-------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-------|-----|---------|--|
| Stopband Attenuation                            | δ <sub>S</sub>  | SPK_WBAND_FIL<br>T_EN = 1                                                                                                       | f > f <sub>SLP</sub>    | 77  |       |     | dB      |  |
| Group Delay                                     |                 | SPK_WBAND_FIL<br>T_EN = 1                                                                                                       | f = 1kHz                |     | 8.1   |     | Samples |  |
| Max Device to Device<br>Group Delay Variability |                 | f <sub>IN</sub> = 1kHz                                                                                                          |                         |     | 1     |     | μs      |  |
| CLASS-DG AMPLIFIER                              |                 |                                                                                                                                 |                         |     |       |     |         |  |
| Output Offset Voltage                           | V <sub>OS</sub> | T <sub>A</sub> = +25°C, Z <sub>SPK</sub> =<br>DRE_EN = 0                                                                        | 8Ω + 33μΗ,              | -3  | ±0.65 | +3  | mV      |  |
|                                                 |                 | Peak voltage,                                                                                                                   |                         |     | -68   |     |         |  |
| Click-and-Pop Level                             | К <sub>СР</sub> | audio playback<br>silent, A-weighted,<br>32 samples per<br>second, $T_A =$<br>+25°C (Note 6)                                    | V <sub>PVDD</sub> = 12V |     | -68   |     | dBV     |  |
|                                                 | ηςρκ            | $V_{PVDD}$ = 12V, $V_{VBA}$<br>1W, Z <sub>L</sub> = 8 $\Omega$ + 33 $\mu$ H                                                     |                         | 87  |       |     |         |  |
| Efficiency                                      | ηςρκ            | $V_{PVDD}$ = 12V, $V_{VBA}$<br>1W, $Z_L$ = 4 $\Omega$ + 33 $\mu$ H                                                              |                         | 83  |       | %   |         |  |
| Efficiency                                      | ηςρκ            | V <sub>PVDD</sub> = 19V, V <sub>VBAT</sub> = 5.0V, P <sub>OUT</sub> =<br>1W, Z <sub>L</sub> = 8Ω + 33μH, f <sub>IN</sub> = 1kHz |                         |     | 83    |     | - 70    |  |
|                                                 | ηςρκ            | $V_{PVDD}$ = 19V, $V_{VBA}$<br>20W, $Z_L$ = 8 $\Omega$ + 33 $\mu$                                                               |                         |     | 91    |     |         |  |
|                                                 |                 | V <sub>PVDD</sub> = 12V, Z <sub>L</sub> = 4<br>≤ 1%, f <sub>IN</sub> = 1kHz                                                     | ŧΩ + 33µH, THD+N        |     | 14    |     |         |  |
| Output Power                                    |                 | V <sub>PVDD</sub> = 19V, Z <sub>L</sub> = 8<br>1%, f <sub>IN</sub> = 1kHz                                                       | 3Ω + 33μH, THD+N ≤      |     | 20    |     |         |  |
|                                                 | Роит            | V <sub>PVDD</sub> = 14V, Z <sub>L</sub> = 4<br>1%, f <sub>IN</sub> = 1kHz                                                       | łΩ + 33µH, THD+N ≤      |     | 19    |     | w       |  |
|                                                 |                 | V <sub>PVDD</sub> = 12V, Z <sub>L</sub> = 4<br>10%, f <sub>IN</sub> = 1kHz                                                      | lΩ + 33µH, THD+N ≤      |     | 17.8  |     |         |  |
|                                                 |                 | V <sub>PVDD</sub> = 19V, Z <sub>L</sub> = 8<br>10%, f <sub>IN</sub> = 1kHz                                                      | 3Ω + 33μH, THD+N ≤      |     | 25    |     |         |  |
| Peak Output Power                               | POUT            | Z <sub>L</sub> = 4Ω + 33μH                                                                                                      |                         |     | 60    |     | W       |  |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Electrical Characteristics (continued)**

| PARAMETER                                | SYMBOL         | CONE                                                             | DITIONS                                                                        | MIN | TYP | MAX | UNITS             |
|------------------------------------------|----------------|------------------------------------------------------------------|--------------------------------------------------------------------------------|-----|-----|-----|-------------------|
|                                          |                | f <sub>IN</sub> = 1kHz, P <sub>OUT</sub> =                       | 1W, Z <sub>L</sub> = 8Ω + 33μH                                                 |     | -80 |     |                   |
|                                          |                | f <sub>IN</sub> = 1kHz, P <sub>OUT</sub> =                       | 2W, Z <sub>L</sub> = 4Ω + 33μH                                                 |     | -80 |     | 1                 |
|                                          |                | f <sub>IN</sub> = 6kHz, P <sub>OUT</sub> =                       | 1W, Z <sub>L</sub> = 8Ω + 33μH                                                 |     | -75 |     |                   |
|                                          |                | $f_{IN} = 6kHz$ , $P_{OUT} = 2W$ , $Z_L = 4\Omega + 33\mu H$     |                                                                                |     | -73 |     |                   |
| Total Harmonic THD<br>Distortion + Noise |                |                                                                  | $f_{IN} = 1 kHz, P_{OUT} =$<br>1W, Z <sub>L</sub> = 8 $\Omega$ +<br>33 $\mu$ H | -75 | -82 |     |                   |
|                                          | THD+N          | V <sub>PVDD</sub> = 12V                                          | $f_{IN} = 1 kHz, P_{OUT} =$<br>2W, Z <sub>L</sub> = 4 $\Omega$ +<br>33 $\mu$ H |     | -80 |     | dB                |
|                                          |                |                                                                  | $f_{IN} = 6kHz, P_{OUT} =$<br>1W, Z <sub>L</sub> = 8 $\Omega$ +<br>33 $\mu$ H  |     | -76 |     |                   |
|                                          |                | V <sub>PVDD</sub> = 14V 2V                                       | $f_{IN} = 6kHz, P_{OUT} =$<br>2W, Z <sub>L</sub> = 4 $\Omega$ +<br>33 $\mu$ H  |     | -74 |     |                   |
| Intermodulation<br>Distortion            |                | ITU-R standard, f <sub>IN</sub><br>= -3dBFS                      | ITU-R standard, f <sub>IN</sub> = 19kHz/20kHz, V <sub>IN</sub><br>= -3dBFS     |     |     |     | dB                |
| Output Noise                             | e <sub>N</sub> | A-weighted                                                       | A-weighted                                                                     |     |     |     | μV <sub>RMS</sub> |
| Dynamic Range                            | DR             | Measured using EIA<br>output signal at 1kH<br>output power at 1% |                                                                                |     | 118 |     | dB                |
| CLASS-DG AMPLIFIER /                     | POWER SUPP     | LY RIPPLE REJECTI                                                | ON                                                                             |     |     |     | •                 |
| VBAT Supply Rejection DC                 | PSRR           | V <sub>VBAT</sub> = 3.0V to 5.5                                  | ïV                                                                             | 65  | 85  |     | dB                |
|                                          |                |                                                                  | f <sub>RIPPLE</sub> = 217Hz                                                    |     | 78  |     |                   |
| VBAT Supply Rejection<br>AC              | PSRR           | V <sub>RIPPLE</sub> =<br>100mV <sub>P-P</sub>                    | f <sub>RIPPLE</sub> = 1kHz                                                     |     | 78  |     | dB                |
|                                          |                | Toomvp-p                                                         | f <sub>RIPPLE</sub> = 20kHz                                                    |     | 64  |     |                   |
| PVDD Supply DC<br>Rejection              | PSRR           | SPK_MODE =<br>0x1(PVDD Mode)                                     | V <sub>PVDD</sub> = 3.0V to<br>20V                                             | 60  | 90  |     | dB                |
|                                          |                | SPK_MODE =                                                       | f <sub>RIPPLE</sub> = 217Hz                                                    |     | 80  |     |                   |
| PVDD Supply Rejection                    | PSRR           | 0x1(PVDD Mode),<br>V <sub>RIPPLE</sub> =                         | f <sub>RIPPLE</sub> = 1kHz                                                     |     | 75  |     | dB                |
|                                          |                | 100mV <sub>P-P</sub>                                             | f <sub>RIPPLE</sub> = 20kHz                                                    |     | 60  |     |                   |
| AVDD Supply DC<br>Rejection              | PSRR           |                                                                  | V <sub>AVDD</sub> = 1.71V to 1.89V                                             |     | 90  |     | dB                |
|                                          |                |                                                                  | f <sub>RIPPLE</sub> = 217Hz                                                    |     | 90  |     |                   |
| AVDD Supply Rejection                    | PSRR           | V <sub>RIPPLE</sub> =<br>100mV <sub>P-P</sub>                    | f <sub>RIPPLE</sub> = 1kHz                                                     |     | 90  |     | dB                |
|                                          |                | $f_{RIPPLE} = 20 \text{ kHz}$                                    |                                                                                |     | 70  |     |                   |
| DVDD Supply DC<br>Rejection              | PSRR           | V <sub>DVDD</sub> = 1.14V to 1                                   | .89V                                                                           |     | 100 |     | dB                |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Electrical Characteristics (continued)**

| PARAMETER                         | SYMBOL                 | COND                                                                                                | ITIONS                                                                                            | MIN   | TYP  | MAX   | UNITS |
|-----------------------------------|------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------|------|-------|-------|
|                                   |                        |                                                                                                     | f <sub>RIPPLE</sub> = 217Hz                                                                       |       | 95   |       |       |
| DVDD Supply Rejection AC          | PSRR                   | V <sub>RIPPLE</sub> =<br>100mV <sub>P-P</sub>                                                       | f <sub>RIPPLE</sub> = 1kHz                                                                        |       | 95   |       | dB    |
| AU                                |                        | 1001117                                                                                             | f <sub>RIPPLE</sub> = 20kHz                                                                       |       | 95   |       |       |
| DVDDIO Supply DC<br>Rejection     | PSRR                   | V <sub>DVDDIO</sub> = 1.14V to                                                                      | 1.89V                                                                                             |       | 100  |       | dB    |
|                                   |                        |                                                                                                     | f <sub>RIPPLE</sub> = 217Hz                                                                       |       | 95   |       |       |
| DVDDIO Supply<br>Rejection AC     | PSRR                   | V <sub>RIPPLE</sub> =<br>100mV <sub>P-P</sub>                                                       | f <sub>RIPPLE</sub> = 1kHz                                                                        |       | 95   |       | dB    |
|                                   |                        | f <sub>RIPPLE</sub> = 20kHz                                                                         |                                                                                                   |       | 95   |       | ]     |
| CLASS-DG AMPLIFIER                | POWER SUPPI            |                                                                                                     | N                                                                                                 |       |      |       |       |
| Power Supply<br>Intermodulation   |                        |                                                                                                     | V <sub>VBAT</sub> , f <sub>RIPPLE</sub> =<br>217Hz, V <sub>RIPPLE</sub> =<br>100mV <sub>P-P</sub> | -78   | -85  |       |       |
|                                   |                        | 400mW                                                                                               | V <sub>DVDD</sub> , f <sub>RIPPLE</sub> =<br>217Hz, V <sub>RIPPLE</sub> =<br>100mV <sub>P-P</sub> |       | -100 |       | dB    |
|                                   |                        | V <sub>DVDDIO</sub> , f <sub>RIPPLE</sub><br>= 217Hz, V <sub>RIPPLE</sub><br>= 100mV <sub>P-P</sub> |                                                                                                   | -100  |      |       |       |
| Output Switching                  |                        | Constant across all sample rates in the 48kHz family                                                |                                                                                                   |       | 472  |       | kHz   |
| Frequency                         |                        | Constant across all s<br>44.1kHz family                                                             | sample rates in the                                                                               |       | 451  |       | KIIZ  |
| Frequency Response<br>Deviation   |                        | Across the bandwidt referenced to f <sub>IN</sub> = 1                                               |                                                                                                   | -0.25 |      | +0.25 | dB    |
| Gain Error                        | AVERROR                |                                                                                                     |                                                                                                   | -0.5  |      | +0.5  | dB    |
| Channel-to-Channel<br>Phase Error |                        | Output phase shift b<br>devices from 20Hz to<br>sample rates and DA                                 | o 20kHz, across all                                                                               |       | 1    |       | o     |
| Minimum Load<br>Resistance        |                        |                                                                                                     |                                                                                                   |       | 3.2  |       | Ω     |
| Minimum Load<br>Inductance        |                        | In series with a $3.2\Omega$                                                                        | load                                                                                              |       | 0    |       | μH    |
| Maximum Load<br>Inductance        |                        | In series with a 3.2Ω                                                                               | load                                                                                              |       | 100  |       | μH    |
| Current Limit                     | I <sub>LIM</sub>       | PVDD mode                                                                                           |                                                                                                   | 6.2   | 7    |       | A     |
| SPEAKER VOLTAGE A                 | DC DC                  |                                                                                                     |                                                                                                   |       |      |       |       |
| Resolution                        |                        |                                                                                                     |                                                                                                   |       | 16   |       | Bits  |
| Sample Rate                       | <sup>f</sup> SVSNS ADC |                                                                                                     |                                                                                                   | 8     |      | 192   | kHz   |
| Voltage Range                     | V <sub>SPK</sub>       |                                                                                                     |                                                                                                   |       | ±22  |       | V     |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Electrical Characteristics (continued)**

| PARAMETER                              | SYMBOL           | COND                                                   | ITIONS                                                                        | MIN                   | TYP | MAX                   | UNITS   |
|----------------------------------------|------------------|--------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------|-----|-----------------------|---------|
| Dynamic Range                          | DNR              | f <sub>IN</sub> = 1kHz, AC meas<br>= 20Hz to 20kHz, un | urement bandwidth<br>weighted                                                 |                       | 81  |                       | dB      |
| Total Harmonic<br>Distortion + Noise   | THD+N            | f <sub>IN</sub> = 1kHz, V <sub>SPK</sub> = 8           | SVrms                                                                         |                       | -65 |                       | dB      |
|                                        |                  | DC blocking filter en                                  | abled                                                                         | -0.2                  |     | +0.2                  |         |
| DC Offset Voltage                      |                  | DC blocking filter dis (Note 3)                        | abled, T <sub>A</sub> = +25°C                                                 | -10                   |     | +10                   | mV      |
| Highpass Cutoff<br>Frequency           |                  | -3dB limit across all                                  | sample rates                                                                  |                       |     | 2                     | Hz      |
| SPEAKER VOLTAGE A                      | DC / DIGITAL FIL | TER CHARACTERIS                                        | TICS (f <sub>S</sub> < 50kHz) (No                                             | ote 5)                |     |                       |         |
| Passband Ripple                        |                  | f <sub>IN</sub> < f <sub>PLP,</sub> reference<br>1kHz  | d to signal level at                                                          | -0.225                |     | +0.225                | dB      |
| Lowpass Filter Cutoff<br>Frequency     | f <sub>PLP</sub> | Droop < -3dB                                           | Droop < -3dB                                                                  |                       |     |                       | Hz      |
| Lowpass Filter<br>Stopband Frequency   | f <sub>SLP</sub> | -40dB limit                                            |                                                                               |                       |     | 0.58 x f <sub>S</sub> | Hz      |
| Lowpass Filter<br>Stopband Attenuation |                  |                                                        |                                                                               | 40                    |     |                       | dB      |
| Group Delay                            |                  | f <sub>IN</sub> = 1kHz                                 | f <sub>IN</sub> = 1kHz                                                        |                       | 8   |                       | Samples |
| SPEAKER VOLTAGE A                      | DC / DIGITAL FIL | TER CHARACTERIS                                        | TICS (f <sub>S</sub> > 50kHz) (No                                             | ote 5)                |     |                       |         |
| Passband Ripple                        |                  | IVADC_WBAND_F<br>ILT_EN = 0                            | f <sub>IN</sub> ≤ f <sub>PLP</sub> ,<br>referenced to<br>signal level at 1kHz | -0.225                |     | +0.225                | dB      |
|                                        | f <sub>PLP</sub> |                                                        | Ripple < δ <sub>P</sub> ,<br>88.2kHz ≤ f <sub>S</sub> ≤<br>96kHz              | 0.26 x f <sub>S</sub> |     |                       |         |
| Lowpass Filter Cutoff                  |                  | IVADC_WBAND_F                                          | Droop < -3dB,<br>88.2kHz ≤ f <sub>S</sub> ≤<br>96kHz                          | 0.31 x f <sub>S</sub> |     |                       |         |
| Frequency                              | f <sub>PLP</sub> | ILT_EN = 0                                             | Ripple < δ <sub>P</sub> ,<br>176.4kHz ≤ f <sub>S</sub> ≤<br>192kHz            | 0.13 x f <sub>S</sub> |     |                       | Hz      |
|                                        | -                | Droop < -3dB,<br>176.4kHz ≤ f <sub>S</sub> ≤<br>192kHz | 0.189 x<br>f <sub>S</sub>                                                     |                       |     |                       |         |
| Lowpass Filter<br>Stopband Frequency   | f <sub>SLP</sub> | IVADC_WBAND_F<br>ILT_EN = 0                            | -40dB limit                                                                   |                       |     | 0.58 x f <sub>S</sub> | Hz      |
| Lowpass Filter<br>Stopband Attenuation |                  | IVADC_WBAND_FILT_EN = 0                                |                                                                               | 40                    |     |                       | dB      |
| Group Delay                            |                  | IVADC_WBAND_F<br>ILT_EN = 0                            | f <sub>IN</sub> = 1kHz                                                        |                       | 10  |                       | Samples |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Electrical Characteristics (continued)**

| PARAMETER                              | SYMBOL                    | COND                                                                         | ITIONS                                                                        | MIN                       | ТҮР  | MAX                   | UNITS     |
|----------------------------------------|---------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------|------|-----------------------|-----------|
| SPEAKER VOLTAGE A                      | DC / DIGITAL FIL          | TER CHARACTERIS                                                              | TICS (f <sub>S</sub> > 50kHz) (No                                             | ote 5)                    |      |                       |           |
| Passband Ripple                        |                           | IVADC_WBAND_F<br>ILT_EN = 1                                                  | f <sub>IN</sub> ≤ f <sub>PLP</sub> ,<br>referenced to<br>signal level at 1kHz | -0.5                      |      | +0.5                  | dB        |
|                                        | f <sub>PLP</sub>          |                                                                              | Ripple < δ <sub>Ρ</sub> ,<br>88.2kHz ≤ f <sub>S</sub> ≤<br>96kHz              | 0.27 x f <sub>S</sub>     |      |                       |           |
| Lowpass Filter Cutoff                  |                           | IVADC_WBAND_F                                                                | Droop < -3dB,<br>88.2kHz ≤ f <sub>S</sub> ≤<br>96kHz                          | 0.475 x<br>f <sub>S</sub> |      |                       | — Hz<br>— |
| Frequency                              | requency f <sub>PLP</sub> | ILT_EN = 1                                                                   | Ripple < δ <sub>P</sub> ,<br>176.4kHz ≤ f <sub>S</sub> ≤<br>192kHz            | 0.13 x f <sub>S</sub>     |      |                       |           |
|                                        |                           |                                                                              | Droop < -3dB,<br>176.4kHz ≤ f <sub>S</sub> ≤<br>192kHz                        | 0.31 x f <sub>S</sub>     |      |                       |           |
| Lowpass Filter<br>Stopband Frequency   | f <sub>SLP</sub>          | IVADC_WBAND_F<br>ILT_EN = 1                                                  | -40dB limit                                                                   |                           |      | 0.58 x f <sub>S</sub> | Hz        |
| Lowpass Filter<br>Stopband Attenuation |                           | IVADC_WBAND_FIL                                                              | T_EN = 1                                                                      | 40                        |      |                       | dB        |
| Group Delay                            |                           | IVADC_WBAND_F<br>ILT_EN = 1                                                  | f <sub>IN</sub> = 1kHz                                                        |                           | 10   |                       | Samples   |
| SPEAKER CURRENT A                      | DC                        |                                                                              | •                                                                             |                           |      |                       |           |
| Resolution                             |                           |                                                                              |                                                                               |                           | 16   |                       | Bits      |
| Sample Rate                            | fSISNS ADC                |                                                                              |                                                                               | 8                         |      | 192                   | kHz       |
| Current Range                          | I <sub>SPK</sub>          |                                                                              |                                                                               |                           | ±6.5 |                       | А         |
| Dynamic Range                          | DNR                       | f <sub>IN</sub> = 1kHz, AC meas<br>= 20Hz to 20kHz, un<br>4A <sub>PEAK</sub> | surement bandwidth<br>weighted, referred to                                   |                           | 73.5 |                       | dB        |
| Total Harmonic<br>Distortion + Noise   | THD+N                     | f <sub>IN</sub> = 1kHz, I <sub>SPK</sub> = 1/                                | ARMS                                                                          |                           | -55  |                       | dB        |
| Highpass Cutoff<br>Frequency           |                           | -3dB limit across all                                                        | sample rates                                                                  |                           |      | 2                     | Hz        |
|                                        |                           | DC blocking filter en                                                        | abled, T <sub>A</sub> = +25°C                                                 | -0.12                     |      | +0.12                 |           |
| DC Offset Current                      |                           | DC blocking filter dis (Note 3)                                              | abled, T <sub>A</sub> = +25°C                                                 | -3                        |      | +3                    | mA        |
| SPEAKER CURRENT A                      | DC / DIGITAL FIL          | TER CHARACTERIS                                                              | TICS (f <sub>S</sub> < 50 kHz) (N                                             | ote 5)                    |      |                       |           |
| Passband Ripple                        |                           | f <sub>IN</sub> < f <sub>PLP,</sub> reference<br>1kHz                        | d to signal level at                                                          | -0.225                    |      | +0.225                | dB        |
| Lowpass Filter Cutoff<br>Frequency     | f <sub>PLP</sub>          | Droop < -3dB                                                                 |                                                                               | 0.44 x f <sub>S</sub>     |      |                       | Hz        |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Electrical Characteristics (continued)**

| PARAMETER                              | SYMBOL           | COND                                                   | ITIONS                                                                        | MIN                       | TYP | MAX                   | UNITS   |
|----------------------------------------|------------------|--------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------|-----|-----------------------|---------|
| Lowpass Filter<br>Stopband Frequency   | f <sub>SLP</sub> | -40dB limit                                            |                                                                               |                           |     | 0.58 x f <sub>S</sub> | Hz      |
| Lowpass Filter<br>Stopband Attenuation |                  |                                                        |                                                                               | 40                        |     |                       | dB      |
| Group Delay                            |                  | f <sub>IN</sub> = 1kHz                                 |                                                                               |                           | 8   |                       | Samples |
| SPEAKER CURRENT A                      | DC / DIGITAL FII | TER CHARACTERIS                                        | TICS (f <sub>S</sub> > 50kHz) (No                                             | ote 5)                    |     |                       |         |
| Passband Ripple                        | δ <sub>P</sub>   | IVADC_WBAND_F<br>ILT_EN = 0                            | f <sub>IN</sub> ≤ f <sub>PLP</sub> ,<br>referenced to<br>signal level at 1kHz | -0.225                    |     | +0.225                | dB      |
|                                        | f <sub>PLP</sub> |                                                        | Ripple < δ <sub>P</sub> ,<br>88.2kHz ≤ f <sub>S</sub> ≤<br>96kHz              | 0.26 x f <sub>S</sub>     |     |                       |         |
| Lowpass Filter Cutoff                  | ilter Cutoff     | IVADC_WBAND_F                                          | Droop < -3dB,<br>88.2kHz ≤ f <sub>S</sub> ≤<br>96kHz                          | 0.31 x f <sub>S</sub>     |     |                       | - Hz    |
| Frequency                              | f <sub>PLP</sub> |                                                        | Ripple < δ <sub>P</sub> ,<br>176.4kHz ≤ f <sub>S</sub> ≤<br>192kHz            | 0.14 x f <sub>S</sub>     |     |                       |         |
|                                        |                  | Droop < -3dB,<br>176.4kHz ≤ f <sub>S</sub> ≤<br>192kHz | 0.189 x<br>f <sub>S</sub>                                                     |                           |     |                       |         |
| Lowpass Filter<br>Stopband Frequency   | f <sub>SLP</sub> | IVADC_WBAND_F<br>ILT_EN = 0                            | -40dB limit                                                                   |                           |     | 0.58 x f <sub>S</sub> | Hz      |
| Lowpass Filter<br>Stopband Attenuation |                  | IVADC_WBAND_FIL                                        | T_EN = 0                                                                      | 40                        |     |                       | dB      |
| Group Delay                            |                  | IVADC_WBAND_F<br>ILT_EN = 0                            | f <sub>IN</sub> = 1kHz                                                        |                           | 10  |                       | Samples |
| SPEAKER CURRENT A                      | DC / DIGITAL FII | TER CHARACTERIS                                        | TICS (f <sub>S</sub> > 50kHz) (No                                             | ote 5)                    |     |                       |         |
| Passband Ripple                        | δ <sub>P</sub>   | IVADC_WBAND_F<br>ILT_EN = 1                            | f <sub>IN</sub> ≤ f <sub>PLP</sub> ,<br>referenced to<br>signal level at 1kHz | -0.5                      |     | +0.5                  | dB      |
|                                        | f <sub>PLP</sub> |                                                        | Ripple < δ <sub>P</sub> ,<br>88.2kHz ≤ f <sub>S</sub> ≤<br>96kHz              | 0.315 x<br>f <sub>S</sub> |     |                       |         |
| Lowpass Filter Cutoff<br>Frequency     |                  | IVADC_WBAND_F                                          | Droop < -3dB,<br>88.2kHz ≤ f <sub>S</sub> ≤<br>96kHz                          | 0.475 x<br>f <sub>S</sub> |     |                       |         |
|                                        | f <sub>PLP</sub> | ILT_EN = 1                                             | Ripple < δ <sub>P</sub> ,<br>176.4kHz ≤ f <sub>S</sub> ≤<br>192kHz            | 0.145 x<br>f <sub>S</sub> |     |                       | Hz      |
|                                        |                  |                                                        | Droop < -3dB,<br>176.4kHz ≤ f <sub>S</sub> ≤<br>192kHz                        | 0.31 x f <sub>S</sub>     |     |                       |         |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Electrical Characteristics (continued)**

| PARAMETER                              | SYMBOL           | COND                        | ITIONS                 | MIN                              | TYP   | MAX                              | UNITS   |
|----------------------------------------|------------------|-----------------------------|------------------------|----------------------------------|-------|----------------------------------|---------|
| Lowpass Filter<br>Stopband Frequency   | f <sub>SLP</sub> | IVADC_WBAND_F<br>ILT_EN = 1 | -40dB limit            |                                  |       | 0.58 x f <sub>S</sub>            | Hz      |
| Lowpass Filter<br>Stopband Attenuation |                  | IVADC_WBAND_FIL             | _T_EN = 1              | -40                              |       |                                  | dB      |
| Group Delay                            |                  | IVADC_WBAND_F<br>ILT_EN = 1 | f <sub>IN</sub> = 1kHz |                                  | 10    |                                  | Samples |
| MEASUREMENT ADC                        |                  |                             |                        |                                  |       |                                  |         |
| PVDD Channel Input<br>Voltage Range    |                  |                             |                        | 2.5                              |       | 22                               | V       |
| PVDD Channel Voltage<br>Resolution     |                  |                             |                        |                                  | 38.1  |                                  | mV      |
| PVDD Channel<br>Measurement Accuracy   |                  | T <sub>A</sub> = +25°C      |                        | -150                             |       | +150                             | mV      |
| VBAT Channel Input<br>Voltage Range    |                  |                             |                        | 2.5                              |       | 5.5                              | V       |
| VBAT Channel Voltage<br>Resolution     |                  |                             |                        |                                  | 19.04 |                                  | mV      |
| VBAT Channel<br>Measurement Accuracy   |                  | T <sub>A</sub> = +25°C      |                        | -100                             |       | +100                             | mV      |
| BROWNOUT-PREVENTION                    | ON ENGINE (B     | PE)                         |                        |                                  |       |                                  |         |
| BPE Attack Delay Time to Gain Change   |                  |                             |                        |                                  | 15.5  |                                  | μs      |
| BPE Attack Delay Time to Interrupt     |                  |                             |                        |                                  | 7.1   |                                  | μs      |
| THERMAL PROTECTION                     | 1                | ·                           |                        |                                  |       |                                  | •       |
| Thermal Shutdown<br>Trigger Point      |                  | THERMSHDN_THR               | ESH = 0x64             | 140                              | 150   | 160                              | °C      |
| DIGITAL I/O / INPUT-DI                 | N, BCLK, LRC     | LK, RESET, ICC              |                        | <b>I</b>                         |       |                                  |         |
| Input Voltage High                     | V <sub>IH</sub>  |                             |                        | 0.7 x<br>V <sub>DVDDI</sub><br>O |       |                                  | v       |
| Input Voltage Low                      | VIL              |                             |                        |                                  |       | 0.3 x<br>V <sub>DVDDI</sub><br>O | v       |
| Input Leakage Current                  |                  |                             |                        | -1                               |       | +1                               | μA      |
| Input Hysteresis                       | V <sub>HYS</sub> |                             |                        | 75                               |       |                                  | mV      |
| Maximum Input<br>Capacitance           | C <sub>IN</sub>  |                             |                        |                                  | 10    |                                  | pF      |
| Internal Pulldown<br>Resistance        | R <sub>PD</sub>  | BCLK, LRCLK, and            | ICC                    |                                  | 3     |                                  | MΩ      |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Electrical Characteristics (continued)**

| PARAMETER                                   | SYMBOL             | CONDITIONS                                                                                                    | MIN                                      | TYP | MAX                              | UNITS |
|---------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------|-----|----------------------------------|-------|
| DIGITAL I/O / INPUT-120                     | C1, I2C2, ADDF     | 2                                                                                                             | 1                                        |     |                                  |       |
| Input Voltage High                          | V <sub>IH</sub>    |                                                                                                               | 0.7 x<br>V <sub>DVDDI</sub><br>O         |     |                                  | V     |
| Input Voltage Low                           | V <sub>IL</sub>    |                                                                                                               |                                          |     | 0.3 x<br>V <sub>DVDDI</sub><br>O | V     |
| Input Leakage Current                       |                    | $T_A = +25^{\circ}C$ , input high                                                                             | -1                                       |     | +1                               | μA    |
| Input Hysteresis                            | V <sub>HYS</sub>   |                                                                                                               | 75                                       |     |                                  | mV    |
| Maximum Input<br>Capacitance                | C <sub>IN</sub>    |                                                                                                               |                                          | 10  |                                  | pF    |
| DIGITAL I/O / OPEN DRA                      | IN OUTPUT—I        | 2C1, I2C2, IRQ, LV_EN                                                                                         | •                                        |     |                                  |       |
| Output Voltage Low                          | V <sub>OL</sub>    | I <sub>SINK</sub> = 3mA                                                                                       |                                          |     | 0.4                              | V     |
| Output High Leakage<br>Current              | I <sub>ОН</sub>    | T <sub>A</sub> = +25°C                                                                                        | -1                                       |     | +1                               | μA    |
| DIGITAL I/O / PUSH-PUL                      | L OUTPUT—D         | DUT, ICC, IRQ                                                                                                 | •                                        |     |                                  |       |
| Output Voltage High                         | V <sub>OH</sub>    | I <sub>OH</sub> = 3mA                                                                                         | V <sub>DVDDI</sub><br><sub>O</sub> - 0.3 |     |                                  | V     |
| Output Voltage Low                          | V <sub>OL</sub>    | I <sub>OL</sub> = 3mA                                                                                         |                                          |     | 0.3                              | V     |
|                                             |                    | Maximum-drive mode                                                                                            |                                          | 8   |                                  |       |
| Output Current                              | lau                | High-drive mode                                                                                               |                                          | 6   |                                  | m۸    |
|                                             | I <sub>ОН</sub>    | Normal-drive mode                                                                                             |                                          | 4   |                                  | mA    |
|                                             |                    | Reduced-drive mode                                                                                            |                                          | 2   |                                  |       |
| PCM AUDIO INTERFACE                         | TIMING             |                                                                                                               |                                          |     |                                  |       |
| LRCLK Frequency<br>Range                    | <sup>f</sup> LRCLK | All DAI operating modes                                                                                       | 16                                       |     | 192                              | kHz   |
| BCLK Frequency Range                        | <b>f</b>           | I <sup>2</sup> S/left-justified modes                                                                         | 1.024                                    |     | 12.288                           | MHz   |
| BOLK Frequency Range                        | <sup>f</sup> BCLK  | TDM mode                                                                                                      | 1.024                                    |     | 24.576                           |       |
| BCLK Duty Cycle                             | DC                 |                                                                                                               | 45                                       |     | 55                               | %     |
| BCLK Period                                 | to ci vi           | I <sup>2</sup> S/left-justified only                                                                          | 80                                       |     |                                  | ne    |
|                                             | <sup>t</sup> BCLK  | TDM mode                                                                                                      | 40                                       |     |                                  | ns    |
| Maximum BCLK Input<br>Low-Frequency Jitter  |                    | Maximum allowable jitter before a<br>-20dBFS, 20kHz input has a 1dB<br>reduction in THD+N, RMS jitter ≤ 40kHz |                                          | 0.2 |                                  | ns    |
| Maximum BCLK Input<br>High-Frequency Jitter |                    | Maximum allowable jitter before a<br>-60dBFS, 20kHz input has a 1dB<br>reduction in THD+N, RMS jitter > 40kHz |                                          | 1   |                                  | ns    |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Electrical Characteristics (continued)**

| PARAMETER                                             | SYMBOL                | CONDITIONS                                                  | MIN        | ТҮР | MAX  | UNITS  |
|-------------------------------------------------------|-----------------------|-------------------------------------------------------------|------------|-----|------|--------|
| PCM AUDIO INTERFACE                                   | TIMING / INTE         | RFACE TIMING                                                |            |     |      | 1      |
| LRCLK to BCLK Active<br>Edge Setup Time               | <sup>t</sup> SYNCSET  |                                                             | 4          |     |      | ns     |
| LRCLK to BCLK Active<br>Edge Hold Time                | t <sub>SYNCHOLD</sub> |                                                             | 4          |     |      | ns     |
| DIN to BCLK Active<br>Edge Setup Time                 | t <sub>SETUP</sub>    |                                                             | 4          |     |      | ns     |
| DIN to BCLK Active<br>Edge Hold Time                  | t <sub>HOLD</sub>     |                                                             | 4          |     |      | ns     |
| DIN Frame Delay After<br>LRCLK Edge                   |                       | Measured in number of BCLK cycles, set by selected TDM mode | 0          |     | 2    | cycles |
| PCM AUDIO INTERFACE                                   | TIMING / INTE         | RFACE TIMING / PCM DATA OUTPUT (DO                          | UT)        |     |      |        |
| BCLK Inactive Edge to<br>DOUT Delay                   | t <sub>CLKTX</sub>    |                                                             |            |     | 14   | ns     |
| BCLK Active Edge to<br>DOUT Hi-Z Delay                | t <sub>HIZ</sub>      |                                                             | 4          |     | 18   | ns     |
| BCLK Inactive Edge to<br>DOUT Active Delay            | t <sub>ACTV</sub>     |                                                             | 0          |     | 14   | ns     |
| PCM AUDIO INTERFACE                                   | TIMING / INTE         | RFACE TIMING / INTERCHIP COMMUNICA                          | TION (ICC) |     |      |        |
| ICC to BCLK Active<br>Edge Setup Time                 | t <sub>SETUP</sub>    |                                                             | 4          |     |      | ns     |
| ICC to BCLK Active<br>Edge Hold Time                  | t <sub>HOLD</sub>     |                                                             | 4          |     |      | ns     |
| BCLK Inactive Edge to<br>ICC Delay                    | t <sub>CLKTX</sub>    |                                                             |            |     | 14   | ns     |
| BCLK Active Edge to<br>ICC Hi-Z Delay                 | t <sub>HIZ</sub>      |                                                             | 4          |     | 18   | ns     |
| BCLK Inactive Edge to<br>ICC Active Delay             | t <sub>ACTV</sub>     |                                                             | 0          |     | 14   | ns     |
| I <sup>2</sup> C INTERFACE TIMING                     |                       |                                                             |            |     |      |        |
| Serial Clock Frequency                                | f <sub>SCL</sub>      |                                                             |            |     | 1000 | kHz    |
| Bus Free Time Between<br>STOP and START<br>Conditions | <sup>t</sup> BUF      |                                                             | 0.5        |     |      | μs     |
| Hold Time (Repeated)<br>START Condition               | <sup>t</sup> HD,STA   |                                                             | 0.26       |     |      | μs     |
| SCL Pulse-Width Low                                   | <sup>t</sup> LOW      |                                                             | 0.5        |     |      | μs     |
| SCL Pulse-Width High                                  | <sup>t</sup> HIGH     |                                                             | 0.26       |     |      | μs     |
| Setup Time for a<br>Repeated START<br>Condition       | <sup>t</sup> SU,STA   |                                                             | 0.26       |     |      | μs     |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Electrical Characteristics (continued)**

 $(V_{VBAT} = 5.0V, V_{PVDD} = 19V, V_{AVDD} = 1.8V, V_{DVDD} = 1.2V, V_{DVDDIO} = \overline{RESET} = 1.2V, C_{VBAT} = 1x10\mu$ F,  $1x0.1\mu$ F,  $C_{PVDD} = 1x220\mu$ F,  $2x10\mu$ F,  $2x0.1\mu$ F,  $C_{AVDD} = 1\mu$ F,  $C_{DVDD} = 1\mu$ F,  $C_{DVDDIO} = 0.1\mu$ F,  $C_{VREFC} = 1\mu$ F,  $Z_{SPK} = 0$  pen,  $f_s = 48$ kHz, AC Measurement Bandwidth = 20Hz to 22kHz, SPK\_GAIN\_MAX = 0xF (19dB), Data Width = 24-bit, DG Mode,  $T_A = T_{MIN}$  to  $T_{MAX}$  unless otherwise noted, Typical values are at  $T_A = +25^{\circ}$ C) (Note 2)

| PARAMETER                          | SYMBOL                              | CONDITIONS                                                                                | MIN                                              | TYP | MAX | UNITS |
|------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------|-----|-----|-------|
| Data Hold Time                     | t <sub>HD,DAT</sub>                 |                                                                                           | 0                                                |     | 450 | ns    |
| Data Setup Time                    | <sup>t</sup> SU,DAT                 |                                                                                           | 50                                               |     |     | ns    |
| SDA and SCL Receiving Rise Time    | t <sub>R</sub>                      | Note 3                                                                                    | 20                                               |     | 120 | ns    |
| SDA and SCL Receiving Fall Time    | t <sub>F</sub>                      | Note 3                                                                                    | 20 x<br>V <sub>DVDDI</sub><br><sub>O</sub> /5.5V |     | 120 | ns    |
| SDA Transmitting Fall<br>Time      | t <sub>F</sub>                      |                                                                                           | 20 x<br>V <sub>DVDDI</sub><br><sub>O</sub> /5.5V |     | 120 | ns    |
| Setup Time for STOP<br>Condition   | <sup>t</sup> su,sto                 |                                                                                           | 0.26                                             |     |     | μs    |
| Bus Capacitance                    | CB                                  |                                                                                           |                                                  |     | 550 | pF    |
| Pulse Width of<br>Suppressed Spike | t <sub>SP</sub>                     |                                                                                           | 0                                                |     | 50  | ns    |
| RESET TIMING                       |                                     | ·                                                                                         |                                                  |     |     |       |
|                                    | <sup>t</sup> RESET_LOW              | Minimum low time for RESET to ensure device enters hardware shutdown                      |                                                  | 1   |     | μs    |
| Release from RESET                 | <sup>t</sup> I <sup>2</sup> C_READY | Time from RESET = 1 to I <sup>2</sup> C<br>communication available (software<br>shutdown) |                                                  |     | 1.5 | ms    |

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <u>www.maximintegrated.com/thermal-tutorial</u>.

Note 2: 100% production tested at  $T_A = +25^{\circ}C$ . Specifications over temperature limits are guaranteed by design. Typical values are based on one sigma characterization data unless otherwise noted.

Note 3: Minimum and/or maximum limit is guaranteed by design and by statistical analysis of device characterization data. The specification is not guaranteed by production testing.

Note 4: Assumes device is fully programmed (SPK\_EN = 1) and EN = 1 is the last I<sup>2</sup>C write in the sequence.

Note 5: Digital filter performance is invariant over temperature and is production tested at T<sub>A</sub> = +25°C.

Note 6: Applies to all transitions in/out of full operation with noise gate enabled/disabled. Does not include state transitions due to fault conditions.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Typical Operating Characteristics**



## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Typical Operating Characteristics (continued)**



## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Typical Operating Characteristics (continued)**

 $(V_{VBAT} = 5.0V, V_{DVDD} = 1.2V, D_{VDDIO} = 1.2V, V_{AVDD} = 1.8V, V_{GND} = 0V, V_{PGND} = 0V, V_{PVDD} = 19V, C_{VBAT} = 10\mu F + 0.1\mu F, C_{PVDD} = 0.1\mu F + 10\mu F + 220\mu F, C_{DVDDIO} = 0.1\mu F, C_{VAVDD} = 1\mu F, C_{VAVDD} = 1\mu F, C_{VREFC} = 1\mu F, A_V = 19dB, Z_{SPK} = \infty$  between OUTP and OUTN, AC Measurement Bandwidth = 20Hz to 20kHz, fs = 48kHz, 24-bit data, f<sub>BCLK</sub> = 3.072MHz. Typical values are at T<sub>A</sub> = +25°C)





0.1

1

10



= 6kHz

0.1

10

1

FREQUENCY (kHz)

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Typical Operating Characteristics (continued)**

 $(V_{VBAT} = 5.0V, V_{DVDD} = 1.2V, D_{VDDIO} = 1.2V, V_{AVDD} = 1.8V, V_{GND} = 0V, V_{PGND} = 0V, V_{PVDD} = 19V, C_{VBAT} = 10\mu F + 0.1\mu F, C_{PVDD} = 0.1\mu F + 10\mu F + 220\mu F, C_{DVDDIO} = 0.1\mu F, C_{VAVDD} = 1\mu F, C_{VAVDD} = 1\mu F, C_{VREFC} = 1\mu F, A_V = 19dB, Z_{SPK} = \infty$  between OUTP and OUTN, AC Measurement Bandwidth = 20Hz to 20kHz, f<sub>S</sub> = 48kHz, 24-bit data, f<sub>BCLK</sub> = 3.072MHz. Typical values are at T<sub>A</sub> = +25°C)



OUTP

10V/div

OUTN

10V/div

FILTERED

OUTPUT 1V/div

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### **Typical Operating Characteristics (continued)**



## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Typical Operating Characteristics (continued)**



## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Typical Operating Characteristics (continued)**



## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Typical Operating Characteristics (continued)**



## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Typical Operating Characteristics (continued)**



## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Typical Operating Characteristics (continued)**



## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### **Pin Configuration**

#### 35 WLP



#### **Pin Description**

| PIN               | NAME   | FUNCTION                                                                                                                                                                                                              | REF<br>SUPPLY | TYPE   |
|-------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| B4                | DVDD   | Digital Core Power Supply. Bypass to GND with a 1µF capacitor.                                                                                                                                                        |               | Supply |
| B5                | DVDDIO | Digital Core and Interface Power Supply. Bypass to DGND with a $0.1\mu F$ capacitor.                                                                                                                                  |               | Supply |
| C5, C6            | DGND   | Digital Ground                                                                                                                                                                                                        |               | Supply |
| A1, A2, E1,<br>E2 | PVDD   | Speaker Amplifier Power Supply. Bypass each bump to PGND with a $0.1\mu$ F and $10\mu$ F capacitor placed as close as possible.<br>Bypass the supply bus to PGND with a single 220 $\mu$ F bulk capacitor per device. |               | Supply |
| C1, C2, C3        | PGND   | Speaker Amplifier Ground                                                                                                                                                                                              |               | Supply |
| D4, E4            | VBAT   | Battery Power Supply. Bypass to PGND with a $0.1\mu F$ and $10\mu F$ capacitor placed as close as possible.                                                                                                           |               | Supply |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### **Pin Description (continued)**

| PIN        | NAME    | FUNCTION                                                                                                                                                                                                                                  | REF<br>SUPPLY | ТҮРЕ                          |
|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------------------------|
| A4         | AVDD    | Analog Power Supply. Bypass to GND with a 1µF capacitor placed as close as possible.                                                                                                                                                      |               | Supply                        |
| C4, D5, E5 | AGND    | Analog Ground. Connect to the common ground plane of the application.                                                                                                                                                                     |               | Supply                        |
| E3         | VREFC   | Internal Bias. Bypass to GND with a 1µF capacitor.                                                                                                                                                                                        | PVDD          |                               |
| A3         | RESET   | Hardware Enable (Active Low). Resets all digital portions of the device and all registers to default PoR settings.                                                                                                                        | DVDDIO        | Digital Input                 |
| D1, D2     | OUTP    | Positive Speaker Amplifier Output                                                                                                                                                                                                         | PVDD          | Analog<br>Output              |
| D3         | OUTPSNS | Voltage Sense and Speaker Amplifier Feedback Positive Input.<br>Connect as close as possible to the positive terminal of the<br>loudspeaker. This pin must form a complete loop with OUTP and<br>is not intended to be driven externally. | PVDD          | Analog<br>Output              |
| B1, B2     | OUTN    | Negative Speaker Amplifier Output                                                                                                                                                                                                         | PVDD          | Analog<br>Output              |
| В3         | OUTNSNS | Voltage Sense and Speaker Amplifier Feedback Negative Input.<br>Connect as close as possible to the negative terminal of the<br>loudspeaker. This pin must form a complete loop with OUTN and<br>is not intended to be driven externally. | PVDD          | Analog<br>Output              |
| В7         | I2C1    | I <sup>2</sup> C-Compatible Serial-Data/Clock 1. This pin can be configured as either a SDA or SCL. Connect a $1.5$ kΩ pullup resistor to DVDDIO for full logic level swing.                                                              | DVDDIO        | Digital I/O<br>(Open drain)   |
| A6         | I2C2    | I <sup>2</sup> C-Compatible Serial-Data/Clock 2. This pin can be configured as either a SDA or SCL. Connect a 1.5kΩ pullup resistor to DVDDIO for full logic level swing.                                                                 | DVDDIO        | Digital I/O<br>(Open Drain)   |
| B6         | ADDR    | I <sup>2</sup> C Address Select. Selects one of eight I <sup>2</sup> C slave addresses in conjunction with I2C1 and I2C2 pins.                                                                                                            | DVDDIO        | Digital Input                 |
| A5         | IRQ     | Hardware Interrupt Output. Interrupt polarity and pin drive mode are configurable. Connect a $1.5k\Omega$ pullup resistor to DVDDIO for full logic level swing in open drain mode.                                                        | DVDDIO        | Digital Output                |
| E7         | BCLK    | PCM Interface BCLK Input. Internally pulled down to DGND through $R_{PD}.$                                                                                                                                                                | DVDDIO        | Digital Input                 |
| E6         | LRCLK   | PCM Interface Frame Clock Input/Output. LRCLK frequency matches the PCM interface sample rate. Internally pulled down to DGND through $R_{PD}$ .                                                                                          | DVDDIO        | Digital Input                 |
| D7         | DIN     | PCM Interface Data Input. Internally pulled down to DGND through R <sub>PD</sub> .                                                                                                                                                        | DVDDIO        | Digital Input                 |
| C7         | DOUT    | PCM Interface Data Output                                                                                                                                                                                                                 | DVDDIO        | Digital Output                |
| D6         | LV_EN   | Low Voltage Enable Output. This pin signals an external boost the active power supply used by the amplifier output stage. The pin is asserted when the amplifier uses VBAT as the supply for the output stage.                            | DVDDIO        | Digital Ouput<br>(Open Drain) |
| A7         | ICC     | Interchip Communication Data Bus. Optionally allows multiple devices to be grouped up to communicate with each other. Internally pulled down to DGND through R <sub>PD</sub> .                                                            | DVDDIO        | Digital I/O                   |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Functional Diagrams**

#### **Detailed Block Diagram**



### **Detailed Description**

### **Device State Control**

The device has three distinct power states: the hardware shutdown state, software shutdown state, and active state. When transitioning between states, the device always moves from the hardware shutdown state to the software shutdown state (or the reverse) based on the state transition requirements. Normal transitions between the software shutdown state and active state are reversible without waiting for an in-progress transition to be completed. State transitions due to fault conditions, supply removal, and reset conditions are not reversible and are always completed (once initiated) to protect the device.

#### Hardware Shutdown State

When the device is first powered up or after a hardware reset event, the device always initializes into the hardware shutdown state. In hardware shutdown, the device is configured to its lowest power state. Upon entering hardware shutdown, the device is globally placed into a reset condition. As a result, the  $I^2C$  control interface is disabled and all device registers are returned to their PoR states. When exiting hardware shutdown, the device initializes and then transitions into the software shutdown state. During this transition (as part of initialization), the OTP register trim settings are loaded. If the OTP load routine fails to complete successfully, an <u>OTP\_FAIL\_\*</u> interrupt is generated once the device reaches the software shutdown state.

When the hardware reset input (RESET) is asserted low, the device enters (or remains in) hardware shutdown. The device is also placed into hardware shutdown anytime the AVDD, DVDD, or DVDDIO supplies drop below their respective UVLO thresholds. The device only exits hardware shutdown when the AVDD, DVDD, and DVDDIO supplies are all above their respective UVLO thresholds and the hardware reset input (RESET) is asserted high. Once all of these conditions are met, the device automatically exits hardware shutdown and transitions into software shutdown.

#### Software Shutdown State

The device enters the software shutdown state after it transitions out of the hardware shutdown state and when exiting the active state. In the software shutdown state, all blocks are automatically disabled except for the I<sup>2</sup>C control interface. In the software shutdown state, all device registers can be programmed without restriction and all programmed register states are retained.

The global enable bit ( $\underline{EN}$ ) is used to transition the device into and out of software shutdown. When global enable ( $\underline{EN}$ ) is set high, the device transitions to the active state and a power-up done ( $\underline{PWRUP\_DONE\_*}$ ) interrupt is generated. When the device is in the active state and global enable ( $\underline{EN}$ ) is set low, the device transitions to the software shutdown state and a power-down done ( $\underline{PWRDN\_DONE\_*}$ ) interrupt is generated. Additionally, the device is reset and enters software shutdown anytime the global enable bit ( $\underline{RST}$ ) is written with a 1.

By default, the device supply configuration is PVDD and VBAT pins being supplied with voltages and in this scenario, regardless of the state of the global enable bit, the device cannot transition from the software shutdown state to the active state until PVDD and VBAT are all above their UVLO thresholds. If PVDD or VBAT supplies drop below their UVLO levels while the device is in the active state, the device is forced back into the software shutdown state.

In systems where the VBAT supply is not available, the device is configured to operate with PVDD only by connecting the VBAT pin to the VREFC pin on the PCB and setting the NOVBAT bit to 1. In this scenario, regardless of the state of the global enable bit, the device cannot transition from the software shutdown state to the active state until PVDD is above its UVLO thresholds. If PVDD supply drops below its UVLO levels while the device is in the active state, the device is forced back into the software shutdown state.

While in the software shutdown state, the PVDD and VBAT (if applicable) supplies can be powered down safely.

#### **Recovery from Software Shutdown due to Supply Faults**

The device provides two forms of fault recovery in the event that either VBAT or PVDD drop below their UVLO thresholds while the device is in its active state. Based on the setting of the <u>VBAT\_AUTORESTART\_EN</u> and <u>PVDD\_AUTORESTART\_EN</u> bits, the individual supply fault recovery is either in manual mode or auto restart mode.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

If the bit is set low, then the supply UVLO fault recovery is in manual mode. In manual mode, when the supply drops below its UVLO threshold, the device transitions into the software shutdown state (sets EN = 0) and generates the appropriate UVLO fault shutdown interrupt (<u>VBAT\_UVLO\_SHDN\_\*</u> or <u>PVDD\_UVLO\_SHDN\_\*</u> respectively). Even once the supply recovers (when voltage levels exceed the UVLO thresholds), the device remains in the software shutdown state until the global enable bit (<u>EN</u>) is set high by the host software.

If the bit is instead set high, then the supply UVLO fault recovery is in auto restart mode. In auto restart mode, when the supply drops below its UVLO threshold, the device is internally forced into software shutdown (<u>EN</u> state is preserved and remains high) and generates the appropriate UVLO fault shutdown interrupt (<u>VBAT\_UVLO\_SHDN\_\*</u> or <u>PVDD\_UVLO\_SHDN\_\*</u> respectively). Once the supply recovers (voltage levels exceed the UVLO thresholds), the device is no longer held in software shutdown and automatically restarts back into the active state (if all other conditions are met). These recovery modes do not apply when the AVDD, DVDD, or DVDDIO supplies cause a UVLO fault while the device is in the active state. If AVDD, DVDD, or DVDDIO drop below their UVLO thresholds, the device is reset and is placed into hardware shutdown.

#### Active State

The device always enters the active state through a transition from the software shutdown state. In the active state, all enabled device blocks are active and speaker amplifier playback is possible. In the active state, only dynamic register settings (or those restricted to disabled blocks) can be programmed safely.

The only non-fault state transitions to or from the active state are those initiated through the global enable bit (<u>EN</u>). All other transitions to or from the active state are the result of fault events, and can result in audible glitches if they occur during active playback.

### **Device Sequencing**

Table 1 and Table 2 show the recommended typical device power-up and power-down sequences.

### **Table 1. Typical Power-Up Sequence**

| STEP | ACTION                                                        | DETAILED DESCRIPTION                                                                                                                                                                                                                         |
|------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Power-Up Core Supplies                                        | Power the PVDD, VBAT, DVDD, DVDDIO, and AVDD supplies above their UVLO thresholds. If the VBAT pin is unavailable in the system, connect the VBAT pin to the VREFC pin.                                                                      |
| 2    | Exit Hardware Shutdown<br>State                               | Assert the hardware reset input (RESET) to a logic high level.<br>If RESET is tied to the DVDD/DVDDIO supply, this step is combined with step 1.                                                                                             |
| 3    | Enter Software Shutdown<br>State                              | The device finishes the transition and enters the software shutdown state after the release from reset time ( $t_1 2_{C_{READY}}$ ) elapses.                                                                                                 |
| 4    | Program the Device<br>Registers/Enable the<br>External Clocks | The I <sup>2</sup> C interface is active, and all registers can be freely configured. If the VBAT pin is unavailable in the system, set the NOVBAT bit to logic high. Start both external clocks before exiting the software shutdown state. |
| 5    | Exit Software Shutdown<br>State                               | If volume ramping is disabled, the input audio data should be silent.<br>Set the global enable to a logic high ( $\underline{EN} = 1$ ).                                                                                                     |
| 6    | Enter the Active State                                        | Device enters the active state after the turn-on time (t <sub>ON</sub> ) elapses.                                                                                                                                                            |
| 7    | Active State/Audio Playback                                   | Dynamic bits (and those restricted to disabled blocks) can be programmed.<br>The device is capable of audio playback in the active state.                                                                                                    |

### **Table 2. Typical Power-Down Sequence**

| STEP | ACTION                           | ACTION DETAILED DESCRIPTION                                                                                                                |  |
|------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1    | Exit the Active State            | If volume ramping is disabled, the input audio data should be silent.<br>Set the global enable bit to a logic low ( $\underline{EN} = 0$ ) |  |
| 2    | Enter Software Shutdown<br>State | Device enters software shutdown state after the turn-off time $(t_{OFF})$ elapses.                                                         |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### Table 2. Typical Power-Down Sequence (continued)

| STEP | ACTION                                                       | DETAILED DESCRIPTION                                                                                                                                                                            |
|------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3    | Reprogram Device<br>Registers/Disable the<br>External Clocks | The device is fully programmable, and can idle in the software shutdown state.<br>To return to the active state, resume the power-up sequence from step 5.                                      |
| 4    | Enter Hardware<br>Shutdown State                             | For full hardware shutdown, disable the external clocks first. Assert the reset input (RESET) to ground or power down DVDD/DVDDIO. The AVDD/PVDD/VBAT supplies (if applicable) can be disabled. |

### **PCM** Interface

The flexible PCM slave interface supports common audio playback sample rates from 16kHz to 192kHz and I/V sense ADC sample rates from 8kHz to 192kHz. The PCM interface also supports standard I<sup>2</sup>S, left-justified, and TDM data formats. The PCM interface is disabled and powered down when both the PCM data input (DIN) and PCM data output (DOUT) are disabled.

### PCM Clock Configuration

The PCM slave interface requires the host to supply both BCLK and LRCLK. To configure the PCM interface clock inputs, the host must program both the device interface sample rate ( $\underline{PCM\_SR}$ ) and BCLK to LRCLK ( $\underline{PCM\_BSEL}$ ) ratio. The PCM interface sample rate must be configured to match the frequency of the frame clock (LRCLK) using the  $\underline{PCM\_SR}$  registers. The speaker path sample rate is also set by the  $\underline{PCM\_SR}$  setting. However, the I/V sense ADC path sample rate ( $\underline{IVADC\_SR}$ ) can be set to the same rate or lower rate than the speaker path sample rate ( $\underline{PCM\_SR}$ ) according to the restrictions in <u>Table 3</u>. When the I/V sense ADC path is set to a lower rate than the speaker amplifier path, the output data contains repeated samples.

| N/A = Not Available<br>N/S = Not Supported |       | I/V SENSE ADC SAMPLE RATE (kHz) |     |      |     |      |     |     |       |     |     |        |     |
|--------------------------------------------|-------|---------------------------------|-----|------|-----|------|-----|-----|-------|-----|-----|--------|-----|
|                                            |       | 192                             | 96  | 88.2 | 48  | 44.1 | 32  | 24  | 22.05 | 16  | 12  | 11.025 | 8   |
|                                            | 192   | 1                               | 2   | N/S  | 4   | N/S  | 6   | 8   | N/S   | 12  | 16  | N/S    | 24  |
|                                            | 96    | N/A                             | 1   | N/S  | 2   | N/S  | 3   | 4   | N/S   | 6   | 8   | N/S    | 12  |
|                                            | 88.2  | N/A                             | N/A | 1    | N/S | 2    | N/S | N/S | 4     | N/S | N/S | 8      | N/S |
| PCM Interface                              | 48    | N/A                             | N/A | N/A  | 1   | N/S  | N/S | 2   | N/S   | 3   | 4   | N/S    | 6   |
| and Speaker<br>Path Sample                 | 44.1  | N/A                             | N/A | N/A  | N/A | 1    | N/S | N/S | 2     | N/S | N/S | 4      | N/S |
| Rate (kHz)                                 | 32    | N/A                             | N/A | N/A  | N/A | N/A  | 1   | N/S | N/S   | 2   | N/S | N/S    | 4   |
|                                            | 24    | N/A                             | N/A | N/A  | N/A | N/A  | N/A | 1   | N/S   | N/S | 2   | N/S    | 3   |
|                                            | 22.05 | N/A                             | N/A | N/A  | N/A | N/A  | N/A | N/A | 1     | N/S | N/S | 2      | N/S |
|                                            | 16    | N/A                             | N/A | N/A  | N/A | N/A  | N/A | N/A | N/A   | 1   | N/S | N/S    | 2   |

### Table 3. Sample Rate Selection for I/V Sense

The device supports a range of BCLK to LRCLK clock ratios (<u>PCM\_BSEL</u>) ranging from 32 to 512. However, based on the selected PCM interface sample rate (LRCLK frequency), the configured clock ratio cannot result in a BLCK frequency that exceeds 24.576MHz.

### PCM Data Format Configuration

The device supports the standard I<sup>2</sup>S, left-justified, and TDM data formats. The operating mode is configured using the <u>PCM\_FORMAT</u> bit field.

### I<sup>2</sup>S/Left-Justified Mode

I<sup>2</sup>S and left-justified formats support two channels that can be 16-, 24-, or 32-bits in length. The BCLK to LRCLK ratio (<u>PCM\_BSEL</u>) must be configured to be twice the desired channel length. The audio data word size is configurable to 16-, 24-, or 32-bits in length (<u>PCM\_CHANSZ</u>), but must be programmed to be less than or equal to the channel length. If

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

the resulting channel length exceeds the configured data word size then the data input LSBs are truncated and the data output LSBs are padded with either zero or Hi-Z data based on the <u>PCM\_TX\_EXTRA\_HIZ</u> register bit setting.

### Table 4. Supported I<sup>2</sup>S/Left-Justified Mode Configurations

| CHANNELS | S CHANNEL BCLK TO LRCLK RATIO ( <u>PCM_BSEL</u> ) |    | SUPPORTED DATA WORD SIZES ( <u>PCM_CHANSZ</u> ) |  |  |
|----------|---------------------------------------------------|----|-------------------------------------------------|--|--|
|          | 16                                                | 32 | 16                                              |  |  |
| 2        | 24                                                | 48 | 16, 24                                          |  |  |
|          | 32                                                | 64 | 16, 24, 32                                      |  |  |

With the default PCM settings, falling LRCLK indicates the left channel data (Channel 0) and the start of a new frame while rising LRCLK indicates the right channel data (Channel 1). In I<sup>2</sup>S mode, the MSB of the audio word is latched on the second active BCLK edge after an LRCLK transition. In left-justified mode, the MSB of the audio word is latched on the first active BCLK edge after an LRCLK transition.

The <u>PCM\_BCLKEDGE</u> register bit selects either the rising or falling edge of BCLK as the active edge that is used for data capture (DIN) and data output (DOUT). The <u>PCM\_CHANSEL</u> bit configures which LRCLK edge indicates the start of a new frame (Channel 0), and LRCLK transitions always align with the inactive BCLK edge. The data output is valid on the same active BCLK edge as the data input. The data output also transitions on the same edge as the data input.

| LRCLK |                   | CHANNEL 0 (LEFT)     |          |                      | CHANNEL 1 (RIGHT) |          |       |
|-------|-------------------|----------------------|----------|----------------------|-------------------|----------|-------|
|       | 15/14/13/12/11/10 | )9)8)7)6)5)4)3)2)1)0 | PAD BITS | X15X14X13X12X11X10X9 | 87765432110       | PAD BITS | 15 14 |
| BCLK  |                   |                      | uuuuu    |                      |                   |          |       |
|       | 15/14/13/12/11/1  | )9)8)7)6)5)4)3)2)1)0 |          | 15/14/13/12/11/10/9  | 87765432110       |          | 15 14 |
|       |                   |                      |          |                      |                   |          |       |

Figure 1. Standard I<sup>2</sup>S Mode

| LRCLK  | CHANNEL 0 (LEFT)                                | CHANNEL 1 (RIGHT)                               |          |
|--------|-------------------------------------------------|-------------------------------------------------|----------|
|        | 15)14)13)12)11)10)9)8)7)6)5)4)3)2)1)0) PAD BITS | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0/ PAD BITS | 15 14 13 |
| всік 🎵 | ษษายายายายายายายายายายายายายายายายายายา         |                                                 |          |
|        | <u>\</u> 15\14\13\12\11\10\9\8\7\6\5\4\3\2\1\0\ | <u>/</u> 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0/ | 15 14 13 |

Figure 2. Left-Justified Mode

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

|       | CHANNEL 0 (LEFT)                                                | CHANNEL 1 (RIGHT)                                                                                  |
|-------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
|       | (15)(14)(13)(12)(11)(10)(9)(8)(7)(6)(5)(4)(3)(2)(1)(0) PAD BITS | )15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0/ PAD BITS /15/14/13)                                        |
| BCLK  |                                                                 |                                                                                                    |
| din Z | (6)(4)(3)(2)(1)(0)(9)(8)(7)(6)(5)(4)(3)(2)(1)(0)                | <b>15</b> (4)(13)(12)(11)(10)(9)(8)(7)(6)(5)(4)(3)(2)(1)(0)(1)(1)(1)(1)(1)(1)(1)(1)(1)(1)(1)(1)(1) |

#### Figure 3. Left-Justified Mode (LRCLK Inverted)

| LRCLK | CHANNEL 0 (LEF                      | Т)         | CHANNEL 1 (RIGHT)                       |                       |
|-------|-------------------------------------|------------|-----------------------------------------|-----------------------|
| DOUT  | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1 | 0 PAD BITS | \15\14\13\12\11\10\9\8\7\6\5\4\3\2\1\0\ | PAD BITS (15)(14)(13) |
| BCLK  |                                     |            |                                         |                       |
| DIN   | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1 | 0          | 15/14/13/12/11/10/9/8/7/6/5/4/3/2/1/0   | 15 14 13              |

Figure 4. Left-Justified Mode (BCLK Inverted)

#### TDM Modes

The provided TDM modes support timing for up to 16 digital audio input channels (DIN), each containing 16-, 24-, or 32-bits of data. The digital audio output (DOUT) is structured into 8-bit slots, and the timing can support up to a maximum of 128 data output slots. The number of TDM input channels and output slots is determined by both the selected BCLK to LRCLK ratio (*PCM\_BSEL*) and the selected data word and channel length (*PCM\_CHANSZ*).

For a given valid configuration, the number of available data input channels per frame is calculated as follows:

Number of Available Data Input Channels = BCLK to LRCLK Ratio/Channel Length

For a given valid configuration, the number of available 8-bit data output slots per frame is calculated as follows:

Number of Available Data Output Slots = BCLK to LRCLK Ratio/8

<u>Table 5</u> shows the supported TDM mode configurations for each combination of input data channels and output data slots. In some configurations, the maximum PCM interface and speaker amplifier playback sample rate is limited to less than 96kHz to avoid violating the BCLK frequency limit of 24.576MHz.

### Table 5. Supported TDM Mode Configurations

| INPUT<br>DATA<br>CHANNELS | OUTPUT<br>DATA<br>SLOTS | DATA WORD SIZES<br>(PCM_DATA_WIDTH) | BCLK TO LRCLK RATIO<br>(PCM_BSEL) | MAXIMUM SPEAKER PLAYBACK<br>SAMPLE RATE (FLRCLK) |
|---------------------------|-------------------------|-------------------------------------|-----------------------------------|--------------------------------------------------|
|                           | 4                       | 16                                  | 32                                |                                                  |
| 2                         | 6                       | 24                                  | 48                                |                                                  |
|                           | 8                       | 32                                  | 64                                | 192kHz                                           |
| 4                         | 8                       | 16                                  | 64                                |                                                  |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| INPUT<br>DATA<br>CHANNELS | OUTPUT<br>DATA<br>SLOTS | DATA WORD SIZES<br>(PCM_DATA_WIDTH) | BCLK TO LRCLK RATIO<br>(PCM_BSEL) | MAXIMUM SPEAKER PLAYBACK<br>SAMPLE RATE (FLRCLK) |
|---------------------------|-------------------------|-------------------------------------|-----------------------------------|--------------------------------------------------|
|                           | 12                      | 24                                  | 96                                |                                                  |
|                           | 16                      | 32                                  | 128                               |                                                  |
| 7                         | 14                      | 32                                  | 125                               |                                                  |
|                           | 4                       | 16                                  | 32                                |                                                  |
| 2                         | 6                       | 24                                  | 48                                |                                                  |
|                           | 8                       | 32                                  | 64                                |                                                  |
|                           | 8                       | 16                                  | 64                                |                                                  |
| 4                         | 12                      | 24                                  | 96                                |                                                  |
|                           | 16                      | 32                                  | 128                               | 96kHz                                            |
| 7                         | 15                      | 16                                  | 125                               |                                                  |
| 7                         | 31                      | 32                                  | 250                               |                                                  |
|                           | 16                      | 16                                  | 128                               |                                                  |
| 8                         | 24                      | 24                                  | 192                               |                                                  |
|                           | 32                      | 32                                  | 256                               |                                                  |
| 16                        | 32                      | 16                                  | 256                               |                                                  |
| 7                         | 31                      | 32                                  | 250                               |                                                  |
| 10                        | 40                      | 32                                  | 320                               | 48kHz                                            |
| 16                        | 48                      | 24                                  | 384                               |                                                  |
| 16                        | 64                      | 32                                  | 512                               |                                                  |

### Table 5. Supported TDM Mode Configurations (continued)

With the default PCM interface settings in TDM mode, a rising frame clock (LRCLK) edge acts as the frame sync pulse and indicates the start of a new frame. The frame sync pulse width must be equal to at least one bit clock period. However, the falling edge can occur at any time as long as it does not violate the setup time of the next frame sync pulse rising edge. The <u>PCM\_CHANSEL</u> bit can be used to invert the LRCLK edges (sync pulse) used to start a TDM frame.

In TDM mode, the MSB of the first audio word can be latched on the first (TDM Mode 0), second (TDM Mode 1), or third (TDM Mode 2) active BCLK edge after the sync pulse and is programmed by the <u>PCM\_FORMAT</u> bits. Additionally, the <u>PCM\_BCLKEDGE</u> register bit allows the BLCK edge (that is used for data capture and data output) to be programmed. The data output is valid on the same active BCLK edge as the data input. The data output also transitions on the same edge as the data input.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



#### Figure 5. TDM Modes

### PCM Data Path Configuration

The PCM interface data input (DIN) receives the source data for the speaker amplifier path and the speaker audio processing bypass path while the data output (DOUT) transmits the data from the I/V sense ADC path. In addition, the PCM data output can also transmit internal diagnostic data such as the speaker DSP monitor path, supply measurement ADC results, device status reporting, and the DHT attenuation level.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### **PCM Data Input**



Figure 6. PCM Data Input

The PCM playback path is enabled with the <u>PCM\_RX\_EN</u> bit and can accept data from any valid input data channel. The device provides an input digital mono mixer that can route a single channel or mix two PCM input channels to create a mono input to the speaker playback path. The <u>PCM\_DMMIX\_CFG</u> bit is used to configure the mixer, while the <u>PCM\_DMMIX\_CH0\_SOURCE</u> and <u>PCM\_DMMIX\_CH1\_SOURCE</u> bits select which of the 16 PCM input channels are used as the input to the mono mixer. In I<sup>2</sup>S and left-justified modes, only two input data channels are available while in TDM mode up to 16 channels of input data can be available. If the PCM\_playback path is disabled (<u>PCM\_RX\_EN</u> = 0), a zero code value is driven into the speaker amplifier path.

The device also supports an audio processing bypass path from the PCM input to speaker amplifier output that bypasses the audio processing blocks like the volume control, DHT, BPE, and thermal foldback circuits. The audio processing bypass path is enabled by setting the <u>PCM\_BYP\_EN</u> bit field to 1. The PCM data input for the audio processing bypass path is selected with the <u>PCM\_BYPASS\_SOURCE</u> bit field. If the PCM audio processing bypass path is disabled (<u>PCM\_BYP\_EN</u>=0), a zero code value is driven into the audio processing bypass path.

### **PCM Data Output**

The PCM interface data output (DOUT) is enabled by the <u>PCM\_TX\_EN</u> bit field, and can transmit any output data type onto any valid output channel or slot. In I<sup>2</sup>S and left-justified mode, only two data output channels are available in each output transmit frame (Channel 0 and 1). In TDM mode, each output transmit frame can contain up to 64 sequential 8-bit data output slots, each of which are numbered from 0 up to a maximum of 63.

The PCM data output can transmit several different output data types. In I<sup>2</sup>S and left-justified modes, only the speaker amplifier output voltage sense, output current sense, and DSP monitor output data types are available for data output transmission. If the word size of the data output type is longer than output channel data word (<u>PCM\_CHANSZ</u>), the lowest trailing bits are truncated.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

In TDM mode, all output data types are available and are individually assigned to data output slots. The output data types vary in word size from 3 bits to 32 bits, and as a result require from 1 to 4 data output slots to transmit in TDM mode. Table 6 shows the supported output data types and the parameters of each data type.

| Table of exploriter i on Data exploritypee |         |                          |                     |                                            |  |  |  |
|--------------------------------------------|---------|--------------------------|---------------------|--------------------------------------------|--|--|--|
| OUTPUT<br>DATA TYPE                        | SYMBOL  | DATA<br>WORD SIZE (BITS) | NUMBER OF TDM SLOTS | ENABLE/SLOT<br>ASSIGNMENT                  |  |  |  |
| Speaker Amplifier<br>Output Voltage Sense  | VMON    | 16                       | 2                   | PCM_VMON_ENI<br>PCM_VMON_SLOT              |  |  |  |
| Speaker Amplifier<br>Output Current Sense  | IMON    | 16                       | 2                   | PCM_IMON_ENI<br>PCM_IMON_SLOT              |  |  |  |
| Speaker Amplifier<br>DSP Monitor           | DSPMON  | 32                       | 4                   | PCM_DSPMONITOR_ENI<br>PCM_DSP_MONITOR_SLOT |  |  |  |
| Applied DHT Attenuation                    | DHT_ATN | 16                       | 2                   | PCM_DHT_ATN_ENI<br>PCM_DHT_ATN_SLOT        |  |  |  |
| Battery Voltage (V <sub>VBAT</sub> )       | VBAT    | 16                       | 2                   | PCM_VBAT_ENI<br>PCM_VBAT_SLOT              |  |  |  |
| PVDD Voltage (V <sub>PVDD</sub> )          | PVDD    | 16                       | 2                   | PCM_PVDD_ENI<br>PCM_PVDD_SLOT              |  |  |  |
| BPE Level                                  | BPELVL  | 3                        | 1                   | PCM_BPE_ENI<br>PCM_BPE_SLOT                |  |  |  |
| Device Status Flags                        | FLAG    | 14                       | 2                   | PCM_STATUS_EN/<br>PCM_STATUS_SLOT          |  |  |  |

### Table 6. Supported PCM Data Output Types

An individual enable and slot assignment bit field is provided for each output data type. In I<sup>2</sup>S and left-justified modes, use output slot 0 to assign data to Channel 0 and output slot 1 to assign data to Channel 1. In TDM mode, the slot assignment selects the slot where the output data type transmit begins for data output types requiring more than one slot to transmit (e.g., a two slot data type assigned to slot 6 would occupy slots 6 and 7).

In TDM mode, each data type can be assigned to any valid data output slot (or series of slots) with some restrictions. First, it is invalid for data types to be assigned such that the data word extends beyond the end of the data output frame. For example, data types that require two slots to transmit cannot be assigned to the last slot of the frame. Next, it is also invalid to assign a data output type to any slot that overlaps with the slot assignment of another data type (this also applies to channels in I<sup>2</sup>S and left-justified modes). Finally, it is invalid to assign a data type to any slots that do not exist in the frame structure of the current PCM interface configuration.

Any data output (DOUT) slots that exist in the current frame structure but have no output data type assigned to them are either Hi-Z or driven with a 0 code (as set by the <u>PCM\_TX\_SLOT\_HIZ</u> bit field). Likewise, if a data output type is disabled, then the assigned data output slot(s) are also either Hi-Z or driven with a 0 code (as set by the <u>PCM\_TX\_SLOT\_HIZ</u> bit field).

### Data Output Channel-Interleaved I/V Sense Data

In I<sup>2</sup>S and left-justified use cases, the PCM interface limits the number of available data output channels to two making it impossible to fit amplifier output current and voltage sense data from stereo devices on a single shared data output (DOUT) line. For these cases, the data output can be configured to allow the current and voltage sense data types from a single device to share a single data output channel. To enable channel-interleaved mode, set the <u>PCM\_TX\_INTERLEAVE</u> bit high. Then assign the current and voltage sense data types to the same valid data channel (using <u>PCM\_VMON\_SLOT</u> and <u>PCM\_IMON\_SLOT</u>).

In this configuration, the current and voltage sense data types are frame interleaved on the assigned data output channel. The current and voltage sense data words are both 16-bits in length, and as a result if the channel length is longer than 16-bits the trailing padding bits are set to either Hi-Z or zero code depending on the state of the <u>PCM\_TX\_EXTRA\_HIZ</u> bit field.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

To identify the data type in channel-interleaved mode, the LSB of the 16-bit data word is dropped (truncated). The data word is then right shifted by a single bit, and the now vacant MSB is replaced with either a 0 to indicate voltage sense data or a 1 to indicate current sense data. For phase alignment, the voltage sense data for a single sampling instant is always transmitted in the assigned channel on the first frame, followed by the current sense data on the second frame. The MSB value and the transmission order allow the host to identify and phase-align the output data across frames.

Since the I/V sense data is frame interleaved, the sample rate for the PCM interface must be greater than that of the I/V sense ADCs by an integer ratio of 2. The example below shows a basic case where the sample rate of the PCM interface is twice that of the I/V sense ADCs.



Figure 7. I/V Sense Path Data Interleaved on a Single Data Output Channel

### **Data Output Status Bits**

The following interrupt information is reported in the status slots:

- Bit 15: BPE level 0 begin
- Bit 14: BPE level change
- Bit 13: BPE active begin
- Bit 12: BPE active end
- Bit 11: Thermal warning 1 begin
- Bit 10: Thermal warning 1 end
- Bit 9: Thermal warning 2 begin
- Bit 8: Thermal warning 2 end
- Bit 7: Thermal foldback begin
- Bit 6: Thermal foldback end
- Bit 5: DHT active end
- Bit 4: DHT active begin
- Bit 3: Speaker overcurrent
- Bit 2: Power-up done
- Bit 1: 0
- Bit 0: 0

Each of the interrupt information above corresponds to a raw interrupt and is 1 bit wide. When a raw interrupt has a rising edge, the corresponding status bit goes high during the next LRCLK frame. The status bit goes low during the next LRCLK frame even if the raw interrupt has remained high.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### **PCM Interface Timing**

Figure 8 and Figure 9 shows timing for BCLK, LRCLK, DIN, and DOUT. See the Electrical Characteristics table for more details.



Figure 8. PCM Interface Timing/Slave Mode—LRCLK, BCLK, DIN Timing Diagram



Figure 9. PCM Interface Timing/DOUT Timing Diagram

### Interrupts

The device supports individually enabled status interrupts for sending feedback to the host about events that have occurred on-chip. When enabled, interrupts are transmitted on the IRQ output.

### Interrupt Bit Field Composition

Each interrupt source has five individual bit field components. The function of each component is detailed as follows, and the corresponding bit fields for each source can be identified by the appended suffix (shown in parentheses).

- Raw Status (RAW): Each interrupt source has a read-only bit to indicate the real-time raw status of the interrupt source.
- State (STATE): Each interrupt source has a read-only state bit that is set whenever a rising edge occurs on the associated raw status bit. The state bit is set regardless of the setting of the source enable bit.
- Flag (FLAG): Each interrupt source has a read-only flag bit. If the source enable bit is set, then the flag bit is set and an interrupt can be generated whenever the source state bit is set.
- Enable (EN): Each interrupt source has a dynamic read/write enable bit. When the enable bit is set, the associated flag bit is set and an interrupt can be generated whenever the source state bit is set.
- Clear (CLR): Each interrupt source has a dynamic write-only clear bit. Writing a 1 to a clear bit resets the associated state and flag bits to 0. Writing a 0 to a clear bit has no effect. In I<sup>2</sup>C control mode, the IRQ output is deasserted if all flag bits are 0.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### Interrupt Output Configuration

The device allows the user to configure the drive mode, drive strength, and polarity of the IRQ output. The <u>IRQ\_MODE</u> bit controls the drive mode. If <u>IRQ\_MODE</u> is 0, the pin is configured as an open-drained output and requires an external pullup resistor. If <u>IRQ\_MODE</u> is 1, then IRQ is configured as a push-pull CMOS output.

Additionally, when IRQ is configured as a push-pull CMOS output, the drive strength control (<u>IRQ\_DRV</u>) bits set the drive strength of the IRQ output. Four different CMOS drive strengths are available.

The <u>IRQ\_POL</u> bit controls the polarity of the IRQ bus. Interrupt events (a flag bit is set high) assert the IRQ bus low if <u>IRQ\_POL</u> = 0 and high if <u>IRQ\_POL</u> = 1. The IRQ bus deasserts if all flag bits are cleared (set low).

### Interrupt Sources

### **Table 7. Interrupt Sources**

| INTERRUPT<br>SOURCES                | BIT FIELD        | DESCRIPTION                                                                                                                                                                               |
|-------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Thermal<br>Shutdown Begin<br>Event  | THERMSHDN_BGN_*  | Indicates when the thermal-shutdown threshold temperature has been exceeded.                                                                                                              |
| Thermal<br>Shutdown End<br>Event    | THERMSHDN_END_*  | Indicates that the die temperature was previously above the thermal-shutdown threshold and has now dropped below the threshold.                                                           |
| Thermal<br>Warning 1 Begin<br>Event | THERMWARN1_BGN_* | Indicates when the thermal-warning1 threshold temperature has been exceeded.                                                                                                              |
| Thermal<br>Warning 1 End<br>Event   | THERMWARN1_END_* | Indicates that the die temperature was previously above the thermal-warning1 threshold and has now dropped below the threshold.                                                           |
| Thermal<br>Warning 2 Begin<br>Event | THERMWARN2_BGN_* | Indicates when the thermal-warning2 threshold temperature has been exceeded.                                                                                                              |
| Thermal<br>Warning 2 End<br>Event   | THERMWARN2_END_* | Indicates that the die temperature was previously above the thermal-warning2 threshold and has now dropped below the threshold.                                                           |
| Thermal<br>Foldback Begin<br>Event  | THERMFB_BGN_*    | Indicates that the die temperature is above the thermal-warning1 threshold and the device is attenuating the output.                                                                      |
| Thermal<br>Foldback End<br>Event    | THERMFB_END_*    | Indicates die temperature is below thermal-warning1 threshold and device has stopped attenuating the output.                                                                              |
| BPE Level<br>Change Event           | BPE_LEVEL_*      | Indicates that the BPE has transitioned between thresholds.                                                                                                                               |
| BPE Active<br>Begin Event           | BPE_ACTIVE_BGN_* | Indicates that the BPE is active.                                                                                                                                                         |
| BPE Active End<br>Event             | BPE_ACTIVE_END_* | Indicates that the BPE is no longer active.                                                                                                                                               |
| BPE Level 0<br>Begin Event          | <u>BPE_L0_*</u>  | Indicates that the BPE has transitioned into L0.                                                                                                                                          |
| OTP Load Fail<br>Event              | OTP_FAIL_*       | Indicates when the OTP load routine that runs when exiting hardware shutdown has failed to complete successfully. If the OTP load routine fails, the device is held in software shutdown. |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| Speaker Over                                                                                                                                                                                                                                    | SPK OVC *        | Indicates that the speaker amplifier current limit has been exceeded.                         |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------|--|--|
| Current Event                                                                                                                                                                                                                                   |                  | indicates that the speaker amplifier current limit has been exceeded.                         |  |  |
| Internal CLK<br>Error                                                                                                                                                                                                                           | INT_CLK_ERR_*    | Indicates a clock stop error in the internal clocks of the device.                            |  |  |
| External CLK<br>(BCLK/LRCLK)<br>Error                                                                                                                                                                                                           | <u>CLK_ERR_*</u> | Indicates a frequency or framing error in the input BCLK or LRCLK.                            |  |  |
| External CLK<br>(BCLK/LRCLK)<br>Recover                                                                                                                                                                                                         | CLK_RECOVER_*    | Indicates that the input BCLK or LRCLK has recovered after an error event.                    |  |  |
| Speaker<br>Amplifier<br>Monitor Error                                                                                                                                                                                                           | INT_SPKMON_ERR_* | Indicates an amplifier output stuck high or low error.                                        |  |  |
| External Data<br>(DIN) Error                                                                                                                                                                                                                    | DMON_ERR_*       | Indicates a data stuck or data magnitude error at the PCM data input (DIN).                   |  |  |
| Power-Up Done<br>Event                                                                                                                                                                                                                          | PWRUP_DONE_*     | Indicates when the device has entered the active state and the device is ready to play audio. |  |  |
| Power-Down<br>Done Event                                                                                                                                                                                                                        | PWRDN_DONE_*     | Indicates when the device has entered the software shutdown state.                            |  |  |
| PVDD UVLO<br>Shutdown Event                                                                                                                                                                                                                     | PVDD_UVLO_SHDN_* | Indicates that PVDD is below the minimum allowed voltage when the device is in active state.  |  |  |
| VBAT UVLO<br>Shutdown Event                                                                                                                                                                                                                     | VBAT_UVLO_SHDN_* | Indicates that VBAT is below the minimum allowed voltage when the device is in active state.  |  |  |
| DHT Active<br>Begin Event                                                                                                                                                                                                                       | DHT_ACTIVE_BGN_* | Indicates that the DHT circuit is active and is applying attenuation to the signal.           |  |  |
| DHT Active End<br>Event                                                                                                                                                                                                                         | DHT_ACTIVE_END_* | Indicates that the DHT circuit has stopped applying attenuation to the signal.                |  |  |
| <b>NOTE:</b> The bit fields are shown without the component suffixes. For example, OTP_FAIL_* refers to OTP_FAIL_RAW, OTP_FAIL_STATE, OTP_FAIL_FLAG, OTP_FAIL_EN, and OTP_FAIL_CLR. All interrupt sources have these five component bit fields. |                  |                                                                                               |  |  |

## Table 7. Interrupt Sources (continued)

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### **Speaker Path**

### Speaker Path Block Diagram



Figure 10. Speaker Signal Path Diagram

#### Speaker Playback Path

The source input data to the speaker amplifier path is routed from either the PCM interface or the tone generator. The data is then routed through digital filters, signal processing, and volume/gain control blocks before reaching the Class-DG speaker amplifier.

#### Speaker Path Noise Gate

The speaker path noise gate function is enabled when the device is in the active state and the noise gate enable (<u>NOISEGATE\_EN</u>) is set to 1. The noise gate enable can be programmed dynamically. However, if the noise gate function is disabled (<u>NOISEGATE\_EN</u> is set to 0) while the noise gate is active (speaker path actively muted), the noise gate function remains active until after it deactivates normally (unmutes the speaker path).

When the noise gate is enabled, the noise gate activates whenever the amplitude of the input audio data to the speaker path (from the PCM interface) is below the configured mute threshold (<u>MUTE\_THRESH</u>) for more than 1024 consecutive data samples. When the noise gate is active, the amplifier path is muted, the current and voltage sense ADC paths output zero code data, and the device idles in a reduced power state.

The noise gate deactivates immediately if the amplitude of a single sample from the input audio data exceeds the configured unmute threshold (<u>UNMUTE\_THRESH</u>). When the noise gate deactivates, the speaker path is unmuted and returns to normal operation before the input audio data (that triggered deactivation) reaches the speaker output. Once noise gate deactivation is complete, the current and voltage sense ADC paths resume operation and output data normally.

The noise gate mute and unmute threshold settings are selected in terms of the number of bits (starting from the LSB) that must be toggling (or active) in order for the input signal amplitude to exceed the thresholds. It is invalid to set the noise gate unmute threshold (<u>UNMUTE THRESH</u>) such that it is less than the configured mute threshold (<u>MUTE\_THRESH</u>). The location of the audio data LSB within the PCM input data channel is determined by the configured PCM data word size (<u>PCM\_CHANSZ</u>). The supported combinations are shown in <u>Table 8</u>.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### Table 8. Noise Gate/Idle Mode Threshold LSB Location by Input Data Configuration

| INPUT DATA WORD SIZE<br>( <u>PCM_CHANSZ</u> ) | NOISE GATE FUNCTION LSB LOCATION |  |
|-----------------------------------------------|----------------------------------|--|
| 16                                            | 16                               |  |
| 24                                            | 24                               |  |
| 32                                            | 24                               |  |

It is not valid to enable the speaker path noise gate function when the tone generator is enabled or when the speaker idle mode is enabled.

#### **Speaker Path Dither**

The input data to the speaker path can optionally have dither (±1LSB peak-to-peak) applied if <u>SPK\_DITH\_EN</u> is set to 1. No dither is applied when <u>SPK\_DITH\_EN</u> is set to 0.

#### **Speaker Path Data Inversion**

The input data to the speaker path can optionally be inverted by setting the <u>SPK\_INVERT</u> bit to 1. The input data to the speaker path can only be inverted when the speaker DC blocking filter is also enabled by setting <u>SPK\_DCBLK\_EN</u> to 1.

#### Speaker Path DC Blocking Filter

A DC blocking filter can be enabled on the speaker path by setting the <u>SPK\_DCBLK\_EN</u> bit to 1.

#### **Speaker Path Digital Volume Control**

The device has a dynamically programmable speaker path digital volume control. The digital volume control provides an attenuation range of 0dB to -63dB in 0.5dB steps that is configured with the <u>SPK\_VOL</u> bit field. A digital mute is also provided, and is enabled when <u>SPK\_VOL</u> is set to 0x7F.

Digital volume ramping during speaker path start up, speaker path shutdown, and digital mute (<u>SPK\_VOL</u> = 0x7F) is disabled by default. However, both the volume ramp up and ramp down can be individually enabled with the <u>SPK\_VOL\_RMPUP\_BYPASS</u> and <u>SPK\_VOL\_RMPDN\_BYPASS</u> bit fields respectively. When volume ramp up or ramp down is enabled, the device turn-on and turn-off times are longer.

#### Speaker Path Digital Gain Control

The device provides a programmable speaker path digital gain control. The digital gain control provides a range of 0dB to +6dB in 0.5dB steps that is configured with the <u>SPK\_GAIN</u> bit field. Unlike the digital volume control, the digital gain setting cannot be dynamically changed.

#### Speaker Path DSP Data Feedback Path

The speaker path DSP data can be routed from just before the DAC input back to the PCM interface, and can be assigned to any valid data output channel. The speaker path DSP data feedback path is enabled with the <u>SPK\_FB\_EN</u> bit.

#### Speaker Safe Mode

The device provides a safe mode bit (<u>SPK\_SAFE\_EN</u>) which applies a -18dB attenuation to the input signal when set to 1. By default, speaker safe mode is enabled to protect any speaker connected to the device on power-up. While speaker safe mode is enabled, the digital volume control (<u>SPK\_VOL</u>) and speaker digital gain control (<u>SPK\_GAIN</u>) settings are ignored.

#### **Speaker Audio Processing Bypass Path**

In applications where the audio processing in the main speaker path is not desired, the device provides a bypass path. The bypass path is selected with the <u>PCM\_BYPASS\_EN</u> bit field. The PCM data input channel for the speaker audio processing bypass path is selected with the <u>PCM\_BYPASS\_SOURCE</u> bit field.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### **Bypass Path Data Inversion**

The input data to the audio processing bypass path can optionally be inverted by setting the <u>BYP\_INVERT</u> bit to 1. The input data to the audio processing bypass path can only be inverted when the DC blocking filter is also enabled by setting <u>SPK\_DCBLK\_EN</u> to 1.

#### **Bypass Path Dither**

The input data to the audio processing bypass path can optionally have dither (±1LSB peak-to-peak) applied if <u>SPK\_DITH\_EN</u> is set to 1. No dither is applied when <u>SPK\_DITH\_EN</u> is set to 0. The <u>SPK\_DITH\_EN</u> bit also controls the dither applied to the audio playback path.

### **Bypass Path DC Blocking Filter**

A DC blocking filter can be enabled on the audio processing bypass path by setting the <u>SPK\_DCBLK\_EN</u> bit to 1. The <u>SPK\_DCBLK\_EN</u> also controls the DC blocking filter in the audio playback path.

### Speaker Maximum Peak Output Voltage Scaling

The device operates over a large PVDD supply voltage range, and as a result the full-scale speaker amplifier output amplitude level is configurable to allow it to be scaled. As a baseline, the full-scale output of the speaker path DAC is 3.68dBV (typ). The speaker path no-load maximum peak output voltage level ( $V_{MPO}$ ) is then programmable relative to this baseline level. The peak output scaling range is from +4dB to +21dB, and is set with the <u>SPK\_GAIN\_MAX</u> bit field.

The speaker output signal level (in dBV) for a given digital input signal level (in dBFS) is calculated as follows:

The peak output voltage scaling is applied to the signal path using a combination of digital gain and analog gain adjustments.

### Dynamic-Headroom Tracking (DHT)

The device features dynamic-headroom tracking that can preserve consistent signal distortion and listening levels in the presence of a varying supply level. The DHT block provides both a dynamic range compressor (DRC) and limiter. The limiter can operate either as a signal distortion limiter (SDL) or a standard signal level limiter (SLL). Each of these three functions can be used independently (modes 1 through 3), and the SLL and DRC can be used simultaneously (mode 4). The DHT block is enabled with the <u>DHT\_EN</u> bit. Prior to enabling the DHT, the measurement ADC, PVDD, and VBAT channels should be configured and enabled as required based on the amplifier mode of operation. The DHT block uses the measured supply levels and the current signal level to calculate the attenuation (if any) that is applied to the signal path. Also, the DHT block should not be disabled by setting <u>DHT\_EN</u> bit to 0 when the DHT is active (i.e., attenuation is being applied).



Figure 11. Simplified Dynamic-Headroom Tracking System Block Diagram

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **DHT Supply Tracking and Headroom**

The DHT block uses three parameters to track the target peak output level ( $V_{TPO}$ ) relative to the maximum peak output voltage ( $V_{MPO}$ ) as the active speaker amplifier supply level varies.

The first is the speaker amplifier full-scale gain setting (<u>SPK\_GAIN\_MAX</u> bit field). This control selects the maximum (noload) peak output voltage level (V<sub>MPO</sub>) that is output by the Class-DG amplifier with a full-scale input signal (0dBFS). Most DHT thresholds and parameters are calculated relative to the full-scale V<sub>MPO</sub>.

The second parameter is the measured speaker amplifier supply voltage level ( $V_{SUP}$ ). The measurement ADC provides the DHT block with the current supply voltage levels ( $V_{PVDD}$  and  $V_{VBAT}$ ). The DHT block decides which supply voltage to use for calculations based on the currently active speaker amplifier supply.

The third parameter is the speaker amplifier supply headroom (SUP<sub>HR</sub>). The supply headroom is a positive or negative percentage offset relative to the measured  $V_{SUP}$  conversion result. It is configured using the <u>DHT\_HR</u> bit field, and can be set from +20% to -20% of  $V_{SUP}$  in 2.5% step sizes.

The DHT target peak output voltage level ( $V_{TPO}$ ) is equal to the measured supply voltage ( $V_{SUP}$ ) scaled to include the selected supply headroom percentage and is actively calculated with the following equation:

 $V_{TPO} = V_{SUP} x (100\% - SUP_{HR})$  The target peak output attenuation (or ratio) from  $V_{TPO}$  to  $V_{MPO}$  is calculated as follows:

 $A_{TPO} = 20 \times \log (V_{TPO}/V_{MPO})$ 

If  $A_{TPO}$  exceeds 0dB ( $V_{SUP}$  with headroom >  $V_{MPO}$ ), then the DHT block assumes that there is sufficient supply voltage to reproduce the audio signals as configured without attenuation. In this case,  $A_{TPO}$  = 0dB is used for all further calculations. This is important as the DHT functions only ever apply attenuation and do not apply positive gain. Once the calculated  $V_{TPO}$  drops below  $V_{MPO}$ , the calculated target peak output attenuation ( $A_{TPO}$ ) is less than 0dB, and the DHT functions are applied appropriately as the input signal level changes.

For example, if  $V_{MPO}$  = 13.63V,  $V_{SUP}$  = 8.04V, and  $SUP_{HR}$  = -20%, then solving for  $V_{TPO}$  yields a target peak output level of approximately 9.65V. Next, solving for the target peak output attenuation (A<sub>TPO</sub>) yields approximately -3dB.

<u>Figure 12</u> shows the default transfer function (with no DHT attenuation applied), where the current target peak output level ( $V_{TPO}$ ) is based on the current  $V_{SUP}$  and the supply headroom settings. The tracked  $V_{TPO}$  and the resulting peak output attenuation ( $A_{TPO}$ ) are then used in the attenuation calculations for the DHT functions. Note that this and all subsequent figures are not drawn to precise scale, and that the x-axis is input signal level (dBFS) on a linear scale, while the y-axis is peak output voltage level on a log scale.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 12. VTPO and ATPO Calculation Example

### DHT Mode 1 – Signal Distortion Limiter

The DHT signal distortion limiter (SDL) maintains a consistent level of signal distortion at the amplifier output as the supply voltage ( $V_{SUP}$ ) changes. To use DHT mode 1 (just the signal distortion limiter active), set the <u>DHT\_LIM\_MODE</u> bit low (default) to place the limiter function in supply tracking mode (SDL), and set the dynamic range compressor rotation point (<u>DHT\_VROT\_PNT</u>) to 0dBFS (effectively disabling the DRC). The signal distortion limiter function is a compressor with a ratio of infinity to one that actively sets its threshold ( $V_{SDL}$  in voltage) equal to the calculated target peak output voltage level ( $V_{TPO}$ ). The output referred SDL threshold (SDL<sub>THR</sub>) and the input referred SDL knee or rotation point (SDL<sub>RP</sub>) are equal in mode 1, and can be calculated relative to full-scale (in dBFS) as a ratio of  $V_{TPO}$  to  $V_{MPO}$ :

 $SDL_{RP} = SDL_{THR} = 20 \times log(A_{TPO}) = 20 \times log(V_{TPO} / V_{MPO})$ 

The transfer function for input signal levels below the SDL rotation point (SDL<sub>RP</sub>) is unchanged. When the input signal level exceeds  $SDL_{RP}$ , the signal distortion limiter function is applied to the signal path. As the input signal level increases, the distortion limiter attenuation continues to increase as well and can be calculated for a given input signal level (A<sub>INPUT</sub> in dBFS) as follows:

### SDL ATTENUATION = SDL<sub>RP</sub> – A<sub>INPUT</sub>

By actively recalculating SDL<sub>RP</sub> (or SDL<sub>THR</sub>) as the target peak output level ( $V_{TPO}$ ) changes, the DHT SDL maintains a consistent limit and level of amplifier output distortion relative to available supply voltage ( $V_{SUP}$ ).

When the target peak output voltage (V<sub>TPO</sub>) exceeds the amplifier maximum peak output voltage (V<sub>MPO</sub>) there is sufficient headroom and no SDL attenuation is applied. However, as soon as V<sub>TPO</sub> falls below V<sub>MPO</sub>, it is possible for the input signal amplitude to exceed the calculated SDL<sub>RP</sub>. The following examples show the transfer function when V<sub>SUP</sub>  $\geq$  V<sub>MPO</sub> with the minimum (-20%), without (0%), and maximum (+20%) supply headroom (SUP<sub>HR</sub>) settings. Note that in the case with positive headroom (+20%), the SDL<sub>RP</sub> falls below the input signal full-scale level even though V<sub>SUP</sub> = V<sub>MPO</sub>.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 13. Signal Distortion Limiter with  $V_{MPO} \le V_{SUP}$  and +20% Headroom (SUP<sub>HR</sub>)



Figure 14. Signal Distortion Limiter with  $V_{MPO} \le V_{SUP}$  and 0% Headroom (SUP<sub>HR</sub>)

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 15. Signal Distortion Limiter with V<sub>MPO</sub> ≤ V<sub>SUP</sub> and -20% Headroom (SUP<sub>HR</sub>)

As the supply voltage (V<sub>SUP</sub>) drops further below the maximum peak output voltage (V<sub>MPO</sub>), the DHT target peak out voltage (V<sub>TPO</sub>) proportionally scales down. In cases with zero or positive amplifier supply headroom settings (+20%  $\geq$  SUP<sub>HR</sub>  $\geq$  0%), the input signal level can exceed the SDL rotation point (SDL<sub>RP</sub>) before the peak output exceeds V<sub>SUP</sub>. In this case, amplifier output clipping can be prevented.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 16. Signal Distortion Limiter with  $V_{MPO} > V_{SUP}$  and +20% Headroom (SUP<sub>HR</sub>)



Figure 17. Signal Distortion Limiter with V<sub>MPO</sub> > V<sub>SUP</sub> and 0% Headroom (SUP<sub>HR</sub>)

In cases with a negative supply headroom setting (0% > SUP<sub>HR</sub>  $\ge$  -20%), the input signal does not exceed the SDL<sub>RP</sub> until after the peak output reaches V<sub>SUP</sub>. As a result, clipping occurs at the amplifier output. However, once the input signal level exceeds the SDL<sub>RP</sub>, the audio signal level is digitally limited by the SDL preventing the amplifier output clipping from worsening further.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 18. Signal Distortion Limiter with V<sub>MPO</sub> > V<sub>SUP</sub> and -20% Headroom (SUPHR)

### DHT Mode 2 – Signal Level Limiter

In DHT mode 2, the limiter is configured as a fixed threshold signal level limiter (SLL). Set the <u>DHT\_LIM\_MODE</u> bit high to place the limiter function in SLL mode, and set the dynamic range compressor rotation point to 0dBFS (effectively disabling the DRC).

Like the signal distortion limiter, the signal level limiter function is a compressor with a ratio of infinity to 1. However, unlike the SDL, the SLL output referred threshold (SLL<sub>THR</sub>) is configured to a set level. The SLL<sub>THR</sub> is selected with the <u>DHT\_LIM\_THRESH</u> bit field from a range of 0dBFS to -15dBFS. The SLL threshold can also expressed as an input referred knee or rotation point (SLL<sub>RP</sub>) which is equal to SLL<sub>THR</sub> in mode 2. The SLL amplifier peak output voltage limit (V<sub>SLL</sub>) is calculated from the selected SLL threshold (SLL<sub>THR</sub>) and maximum peak output voltage (V<sub>MPO</sub>) with the following equation:

SLL PEAK OUTPUT VOLTAGE LIMIT = V<sub>SLL</sub> = V<sub>MPO</sub> x 10<sup>(SLL</sup>THR / 20)</sup>

The transfer function for signal levels below the SLL threshold (SLL<sub>THR</sub>) is unchanged. When the signal level exceeds the SLL<sub>THR</sub>, the signal level limiter function is applied to the signal path. As the input signal level increases, the limiter attenuation continues to increase as well and can be calculated for a given input signal level ( $A_{INPUT}$  in dBFS) relative to SLL<sub>RP</sub> (= SLL<sub>THR</sub>) as follows:

SLL ATTENUATION = SLL<sub>RP</sub> – AINPUT

When  $V_{TPO}$  is greater than  $V_{SLL}$ , the amplifier peak output level is limited to  $V_{SLL}$  whenever the signal amplitude exceeds the SLL threshold (SLL<sub>THR</sub>). As a result of the fixed SLL threshold and rotation point, the transfer function is identical for any  $V_{SUP}$  level and corresponding  $V_{TPO}$  that is greater than  $V_{SLL}$ .

This is illustrated in <u>Figure 19</u> for decreasing V<sub>SUP</sub> and V<sub>TPO</sub> levels. As V<sub>SUP</sub> decreases, V<sub>TPO</sub> is recalculated and decreases as well. Three different progressively lower V<sub>TPO</sub> levels are shown (V<sub>TPO1</sub>, V<sub>TPO2</sub>, and V<sub>TPO3</sub>). Due to the fixed SLL threshold, V<sub>SLL</sub> is the same in all three cases. Since all three V<sub>TPO</sub> values are greater than V<sub>SLL</sub>, the transfer function for each case is identical and is limited at V<sub>SLL</sub>.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 19. Signal Level Limiter with V<sub>TPO</sub> > V<sub>SLL</sub> as V<sub>SUP</sub> Decreases

When  $V_{TPO}$  is less than  $V_{SLL}$ , the amplifier output can clip before the input signal amplitude exceeds the SLL rotation point (SLL<sub>RP</sub> = SLL<sub>THR</sub>). As the input signal level continues to increase and exceed SLL<sub>RP</sub>, the signal level is digitally limited which prevents the amplifier output clipping from worsening further. Because both the SLL threshold and rotation point are fixed relative to full-scale, the clipping at the amplifier output grows progressively worse prior to the input signal exceeding SLL<sub>RP</sub> (= SLL<sub>THR</sub>) as V<sub>SUP</sub> continues to decrease.

The following [[Signal Level Limiter with V<sub>TPO</sub>< V<sub>SLL</sub> Showing Amplifier Output Clipping]] has the same SLL settings as <u>Figure 19</u> (same SLL<sub>THR</sub>). For simplicity, V<sub>TPO</sub> = V<sub>SUP</sub> (SUP<sub>HR</sub> = 0%), and V<sub>TPO</sub> has decreased further and is now less than V<sub>SLL</sub>. As a result, the amplifier output clips before the SLL digitally limits the signal level.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 20. Signal Level Limiter with V<sub>TPO</sub> < V<sub>SLL</sub> Showing Amplifier Output Clipping

### **DHT Mode 3: Dynamic Range Compressor**

The DHT dynamic range compressor (DRC) is configured by setting the input referred rotation point (DRC<sub>RP</sub> in dBFS). The DRC<sub>RP</sub> can be selected from a range from 0dBFS to -15dBFS with the <u>DHT\_VROT\_PNT</u> bit field. To calculate the DRC output referred voltage threshold ( $V_{DRC}$ ), use the following equation:

$$V_{DRC} = V_{MPO} \times 10^{(DRC_{RP}/20)}$$

For mode 3 operation, set the DRC rotation point (DRC<sub>RP</sub>) to any level lower than 0dBFS. Next, to disable limiter functions, place DHT into signal level limiter mode ( $\underline{DHT\_LIM\_MODE}$  = 1) and set the fixed SLL threshold (SLL<sub>THR</sub>) to 0dBFS (using the  $\underline{DHT\_LIM\_THRESH}$  bit field).

Once configured, the dynamic range compressor rotation point (DRC<sub>RP</sub>) is fixed at the selected level (or ratio) relative to the input full-scale. As  $V_{SUP}$  and  $V_{TPO}$  change, the DRC compression ratio for input signals that exceed DRC<sub>RP</sub> changes as well. However, the transfer function remains unchanged for input signals below DRC<sub>RP</sub>. If the amplifier is operating in class-G mode, it is recommended that the DRC rotation point (DRC<sub>RP</sub>) be set such that  $V_{DRC}$  exceeds the maximum possible VBAT voltage level. This ensures that DRC compression is only applied when PVDD is the active amplifier supply, and that the DHT cannot rapidly switch between two different ratios if the active amplifier supply toggles quickly.

The DHT tracks the target peak output voltage ( $V_{TPO}$ ) and attenuation ( $A_{TPO}$ ). As they change, the adaptive DRC compression ratio smoothly scales the listening level of the amplifier for any input signals that exceed DRC<sub>RP</sub>. The DRC compression ratio is actively calculated with the following formula:

DRC COMPRESSION RATIO =  $DRC_{RP}/(A_{TPO} - DRC_{RP})$ 

The DRC attenuation for a given input signal level (AINPUT in dBFS) is calculated as follows:

DRC ATTENUATION = ATPO – AINPUT x (ATPO / DRCRP)

The following example shows the DRC transfer function with SUP<sub>HR</sub>  $\ge 0\%$  as V<sub>SUP</sub> (and thus V<sub>TPO</sub>) decreases. As the V<sub>TPO</sub> level decreases (from V<sub>TPO1</sub> to V<sub>TPO2</sub> to V<sub>TPO3</sub>), the DRC compression ratio increases.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 21. Dynamic Range Compression with Decreasing V<sub>SUP</sub> and SUP<sub>HR</sub>  $\ge$  0%

<u>Figure 22</u> shows the DRC transfer function with SUP<sub>HR</sub> < 0%. Due to the negative supply headroom,  $V_{TPO}$  is greater than  $V_{SUP}$  and the amplifier output clips before the input signal reaches full-scale.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 22. Dynamic Range Compressor with  $SUP_{HR} < 0\%$  and Output Clipping

### DHT Mode 4: Dynamic Range Compressor with Signal Level Limiter

In DHT mode 4, the dynamic range compressor (DRC) and signal level limiter (SLL) are both enabled. The DRC rotation point (DRC<sub>RP</sub>) must be less than 0dBFS to enable mode 4. In addition, the DHT limiter function must be configured for SLL mode ( $\underline{DHT\_LIM\_MODE}$  = 1) with an SLL threshold (SLL<sub>THR</sub>) less than 0dBFS. Finally, to create a DHT response curve with both DRC and SLL inflection points, the SLL threshold (V<sub>SLL</sub>) must be greater than the DRC voltage threshold (V<sub>DRC</sub>). This insures that the resulting SLL<sub>RP</sub> is always greater than the DRC<sub>RP</sub>; otherwise, the SLL limits the signal level before the DRC rotation point is ever reached.

<u>Figure 23</u> shows three mode 4 transfer functions for three progressively lower  $V_{SUP}$  levels. The supply headroom is configured for SUP<sub>HR</sub> > 0% (positive supply headroom), and the calculated  $V_{TPO}$  value is falling such that  $V_{TPO1} > V_{TPO2} > V_{TPO3}$ . The DRC rotation point and SLL threshold are constant in all three cases, and SLL<sub>THR</sub> is selected such that as  $V_{TPO}$  falls the SLL knee (SLL<sub>RP</sub>) is greater than the DRC<sub>RP</sub>.

In the first two cases (for V<sub>TPO1</sub> and V<sub>TPO2</sub>), the calculated SLL output voltage limit (V<sub>SLL</sub>) is less than V<sub>TPO</sub>. As the signal level increases, it is first compressed by the DRC function then limited once the output level reaches V<sub>SLL</sub>. In the third case, the SLL function is never applied since V<sub>SLL</sub> is greater than V<sub>TPO3</sub> and the signal level, while still compressed by the DRC, reaches full-scale before exceeding V<sub>SLL</sub>.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 23. DHT DRC and SLL with Decreasing V<sub>SUP</sub> (V<sub>TPO</sub>), and SUP<sub>HR</sub>  $\ge$  0%

<u>Figure 24</u> shows a mode 4 transfer function where the supply headroom is negative (SUP<sub>HR</sub> < 0%). As before, the SLL threshold (SLL<sub>THR</sub>) is programmed so that the resulting SLL<sub>RP</sub> is greater than the DRC<sub>RP</sub>. This also insures that the resulting V<sub>SLL</sub> is greater than V<sub>DRC</sub> and less than V<sub>TPO</sub>. As the audio signal level increases, it is first compressed by the DRC function, then limited once the digital output signal level reaches V<sub>SLL</sub>. However, due to the negative headroom, the amplifier output clips before the SLL function digitally limits the signal level.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 24. DHT DRC and SLL with Decreasing  $V_{SUP}$  ( $V_{TPO}$ ), and  $SUP_{HR} < 0\%$ 

#### **DHT Attenuation**

An interrupt is generated (<u>DHT\_ACTIVE\_BGN\_\*</u>) when the DHT block first applies attenuation. When the DHT block fully releases all applied attenuation (i.e., DHT is inactive), an interrupt is generated (<u>DHT\_ACTIVE\_END\_\*</u>). Interrupts are not generated when DHT is actively adjusting the level of attenuation.

The maximum attenuation ( $A_{MAX}$ ) applied to the audio signal by the DHT functions is selected with the <u>DHT\_MAX\_ATN</u> bit field. The maximum attenuation can be set from -1dB to -15dB with a 1dB step size. The configured DHT functions stop further attenuation of the audio signal once the calculated attenuation (relative to the un-attenuated input signal level) reaches the selected maximum attenuation ( $A_{MAX}$ ). If the calculated attenuation (based on input signal level and measured V<sub>SUP</sub>) exceeds the selected maximum attenuation ( $A_{MAX}$ ), the applied attenuation is set equal to (limited at)  $A_{MAX}$ . This can occur anytime when the target peak output (V<sub>TPO</sub>) to maximum peak output (V<sub>MPO</sub>) ratio or peak output attenuation (denoted  $A_{TPO}$ ) is less than (or has a larger absolute value than)  $A_{MAX}$ .

All previous examples show cases where the peak output attenuation ( $A_{TPO}$ ) did not exceed the selected maximum attenuation ( $A_{MAX}$ ). The following figures show signal distortion limiter use cases where  $V_{SUP}$  has decreased until  $A_{TPO}$  <  $A_{MAX}$  (the DHT DRC function DRC<sub>RP</sub> is set to 0dbFS as in use case 1).

In Figure 25, the SUP<sub>HR</sub> is set to -20%. Since  $A_{TPO} < A_{MAX}$ , the attenuation applied by the distortion limiter reaches the programmed maximum attenuation level before the input signal reaches full-scale. For input signals past the point where calculated attenuation is equal to  $A_{MAX}$ , the attenuation stops increasing and is now fixed at  $A_{MAX}$ . As a result, the audio signal (in the digital domain) begins to increase past this point. This results in the distortion increasing at the amplifier output (which was already clipping at the limited level of distortion).

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 25. Distortion Limiter Case with -20% Headroom and  $A_{MAX}$  Exceeded

In <u>Figure 26</u>, the supply headroom is set to +20%. As before, the attenuation applied by the SDL reaches the selected maximum attenuation ( $A_{MAX}$ ) before the input signal reaches full-scale. The audio signal (in the digital domain) begins increasing past this point, and the signal level (and any distortion) at the amplifier output increases as well. In this case, the amplifier output was not clipping until after  $A_{MAX}$  was exceeded.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 26. Distortion Limiter Case with +20% Headroom and AMAX Exceeded

### **DHT Attenuation Reporting**

In TDM mode, the current level of DHT attenuation is reported on the PCM data output (DOUT) when the DHT attenuation transmit enable bit is set high (<u>PCM\_DHT\_ATN\_EN</u> = 1). The DHT attenuation level output is transmitted as a 14-bit unsigned binary attenuation level:

#### DOUT CURRENT DHT ATTENUATION (dB) = 20 x log(14-bit DOUT Value/16383)

If enabled, the DHT attenuation target (in dB) is also shared between devices on the interchip communication (ICC) bus. In this case, the DHT attenuation level output requires two ICC output slots (8 bits each) and is transmitted as a 10-bit unsigned binary attenuation level (DHT\_ATN) followed by 6 bits of zero padding.

The current DHT attenuation (in dB) is calculated from the 10-bit value (DHT\_ATN) with the following equation:

The current DHT attenuation level cannot exceed the selected DHT maximum attenuation ( $A_{MAX}$ ). Additionally, when the DHT is inactive, the reported attenuation is 0x0.

### **DHT Ballistics**

When the signal level exceeds the rotation point or threshold for a configured DHT function (SDL, SLL, and/or DRC) or continues to increase beyond this point, the appropriate level of attenuation is applied to the signal level at the programmed attack rate. The DHT attack rate is selected with the <u>DHT\_ATK\_RATE</u> bit field.

The change in input signal level is detected by a peak detect circuit which has a fixed 3.5ms release time. When the signal level decreases or drops below the rotation point or threshold for a configured DHT function (SDL, SLL, and/or DRC), the appropriate level of applied attenuation is released. The DHT release rate is selected with the <u>DHT\_RLS\_RATE</u> bit field. However, due to the 3.5ms/dB peak detector, the 2ms/dB release rate is effectively 3.5ms/dB. All other release rates have a fixed delta of 3.5ms compared to the programmed release rate.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

The attack and release behavior is slightly different when triggered by a change in active amplifier supply level. When the supply level decreases and triggers a DHT function attack, the attenuation is applied quickly at the configured attack rate. Likewise, as the supply level increases, the attenuation is released at the configured release rate. However, if DHT supply hysteresis is enabled ( $DHT_SUPPLY HYST_EN = 1$ ), then as the supply increases the applied DHT function does not release attenuation until the increase in the supply level exceeds the programmed DHT supply hysteresis level ( $DHT_SUPPLY HYST_EN = 1$ ). Once the supply increase exceeds the hysteresis, the appropriate level of applied attenuation is released at the configured release rate.

### Speaker Amplifier

The device features a Class-DG speaker amplifier output stage. The speaker amplifier playback path is enabled and disabled using the <u>SPK\_EN</u> bit. The Class-DG multilevel amplifier generates a rail-to-rail output, pulse-width modulated (PWM) signal. By varying the PWM duty cycle, the amplifier modulates the output with the audio input signal. Because the switching frequency of the amplifier is 472kHz (typ) when the output signal is filtered by the speaker, only the audio component remains. Rail-to-rail operation ensures that power dissipation at the output is dominated by the on resistance (R<sub>ON</sub>) of the power output MOSFETs brief saturation current draw as the output switches as well as the current draw necessary to charge the output stage gates.

#### **Speaker Amplifier Operating Modes**

The speaker amplifier can operate both in Class-DG and standard Class-D modes. In Class-DG mode, the amplifier output supply rail is switched between  $V_{PVDD}$  and  $V_{VBAT}$  based on the signal level. If Class-DG operation is disabled, the amplifier operates as a fixed supply Class-D amplifier and can be configured to use either  $V_{PVDD}$  or  $V_{VBAT}$  as the output supply rail. The speaker amplifier operating mode is selected with the <u>SPK MODE</u> bit field.

#### Class-DG Mode Enabled

Class-DG is the default speaker amplifier mode of operation (<u>SPK\_MODE</u> = 0x0). In this mode, the amplifier switches the supply rail between PVDD and VBAT as needed to efficiently supply the required output power.

Additionally, if V<sub>VBAT</sub> drops below the programmed threshold level <u>VBATLOW\_OK\_LVL</u> bit field, the amplifier operates from PVDD supply rail regardless of signal level.

The Class-DG signal level threshold (VDG\_THR) at which the amplifier switches between the supply rails is programmable. The method used to program the signal level threshold is selected with the <u>SPK\_DG\_SEL</u> bit field. When <u>SPK\_DG\_SEL</u> is set to 0x0, the threshold (VDG\_THR) is set to a fixed peak voltage level with the <u>SPK\_DG\_THRES</u> bit field. When <u>SPK\_DG\_SEL</u> is set to 0x1 (default), the threshold (VDG\_THR) is variable relative to the current VBAT voltage (measurement ADC result). The peak voltage headroom relative to V<sub>VBAT</sub> is configured with the <u>SPK\_DG\_THRES</u> or <u>SPK\_DG\_THRES</u> is set to 0x2, the threshold (VDG\_THR) is set based on whichever setting (<u>SPK\_DG\_THRES</u> or <u>SPK\_DG\_HEADROOM</u>) results in the lowest threshold for the current V<sub>VBAT</sub> voltage level. As a result, as V<sub>VBAT</sub> decreases, VDG\_THR might transition from a fixed threshold to a lower V<sub>VBAT</sub> headroom based variable threshold.

The Class-DG mode hold time is configured with the <u>SPK\_DG\_HOLD\_TIME</u> bit field. VBAT is selected as the active amplifier supply to save power when the signal level drops below the threshold for longer than hold time. The amplifier switches to the VBAT supply only at signal zero cross, so the measured hold time is the register configured hold time plus the time taken for a zero cross event to occur. When VBAT is the active amplifier output supply, the LV\_EN output asserts high. When the signal level rises above the threshold, the amplifier supply quickly switches to PVDD to provide higher output voltage swing and to avoid clipping. When PVDD is the active amplifier output supply, the LV\_EN output asserts low.

#### Delay for DG Mode

When the amplifier is operating in the automatic Class-DG mode, to avoid the potential for clipping the output signal as the PVDD supply rises, there is a programmable delay in the signal path controlled by <u>SPK\_DG\_DELAY</u>. This allows the PVDD supply time to increase the output voltage before it is required to output larger signals.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Class-DG Mode Disabled**

When Class-DG mode is disabled, the speaker amplifier operates in standard Class-D mode. In this case, the active amplifier output supply is configured to either PVDD (<u>SPK\_MODE</u> = 0x1) or VBAT (<u>SPK\_MODE</u> = 0x2).

If the active amplifier output supply is configured to VBAT (<u>SPK\_MODE</u> = 0x2), the amplifier operates from VBAT regardless of signal level. In this mode, the LV\_EN pin is asserted high.

When the active amplifier supply is set to PVDD, the amplifier always operates from PVDD regardless of the signal and supply levels. Furthermore, PVDD can be actively regulated between any levels within its standard operating range (3V to 20V) to save power. In this mode, LV\_EN pin is always asserted low.

#### NOVBAT Mode

By default, the PVDD and VBAT pins must be supplied with external supplies for the amplifier to operate. In systems where the VBAT pin cannot be supplied by an external supply, the device can still operate from PVDD supply only by programming the <u>NOVBAT</u> bit field to 1. Additionally, the VBAT pin must be shorted to the VREFC pin on the PCB. When <u>NOVBAT</u> bit field is set to 1, the amplifier automatically operates in PVDD mode and the <u>SPK\_MODE</u> bits have no effect.

#### **IDLE Mode**

In customer systems where an external LC filter is used for EMI reduction, the quiescent power consumption and power consumption in Class-DG mode for low signal levels can be reduced by setting the IDLE\_MODE\_EN bit field to 1. The idle mode setting is not intended for operation in PVDD mode (with VBAT pin supplied externally) or NOVBAT mode (when the VBAT pin is not supplied externally) and therefore should not be enabled.

When the idle mode is enabled, the idle mode activates whenever the amplitude of the input audio data to the speaker path (from the PCM interface) is below the configured mute threshold (<u>MUTE\_THRESH</u>) for more than 1024 consecutive data samples. When the idle mode is active, the current and voltage sense ADC paths output zero code data. The idle mode deactivates immediately if the amplitude of a single sample from the input audio data exceeds the configured unmute threshold (<u>UNMUTE\_THRESH</u>). When the idle mode deactivates, the current and voltage sense ADC paths resume operation and output data normally.

The idle mode mute and unmute threshold settings are selected in terms of the number of bits (starting from the LSB) that must be toggling (or active) in order for the input signal amplitude to exceed the thresholds. It is invalid to set the noise gate unmute threshold (<u>MUTE\_THRESH</u>) such that it is less than the configured mute threshold (<u>MUTE\_THRESH</u>). The location of the audio data LSB within the PCM input data channel is determined by the configured PCM data word size (<u>PCM\_CHANSZ</u>). The supported combinations are shown in [[Noise Gate/Idle Mode Threshold LSB Location By Input Data Configuration]]. It is not valid to enable the idle mode and noise gate function simultaneously.

#### Speaker Amplifier Ultra-Low EMI Filterless Operation

Traditional Class-D amplifiers require the use of external LC filters or shielding to meet electromagnetic-interference (EMI) regulation standards. However, the device features emissions limiting circuitry that limits the output switching harmonics that can directly contribute to EMI and radiated emissions.

The programmable speaker amplifier edge rate control bits are used to adjust the switching edge rate to help tune EMI performance. As the edge rate increases, the efficiency improves slightly, while as the edge rate is decreased, the efficiency drops slightly. The speaker amplifier edge rate is configured with the <u>SPK\_SL\_RATE\_GMODE</u>, <u>SPK\_SL\_RATE\_LS</u>, and <u>SPK\_SL\_RATE\_HS</u> bit fields.

The speaker amplifier output also supports spread-spectrum modulation (SSM). SSM is enabled by default to optimize the suppression and control of the output switching harmonics that can contribute to EMI and radiated emissions. The modulation index in spread-spectrum mode is controlled by the <u>SPK\_SSM\_MOD\_INDEX</u> bit field, and the maximum modulation index (MMI) varies accordingly. Higher percentage settings of the modulation index result in the switching frequency of the amplifier being modulated by a wider range, spreading out-of-band energy across a wider bandwidth. Above 10MHz, the wideband spectrum looks like noise for EMI purposes.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### **Speaker Amplifier Overcurrent Protection**

The device features amplifier current limit protection that protects the amplifier output from both high current and short circuit events. If the <u>OVC\_AUTORESTART\_EN</u> bit is set to 1 and the speaker amplifier output current exceeds the current limit threshold (6.2A min), the device generates an interrupt and disables the amplifier output. After approximately 20ms, the amplifier output is re-enabled. If the overcurrent condition still exists, the device continues to disable and re-enable the amplifier output automatically until the fault condition is removed.

If the <u>OVC\_AUTORESTART\_EN</u> bit is set to 0, the device still generates an interrupt and disables the amplifier output when a speaker amplifier overcurrent event occurs. However, in this case the device is placed into software shutdown and the software enable (<u>EN</u>) bit is set to 0. As a result, the host must manually re-enable the device after an overcurrent event.

### Speaker Current and Voltage Sense ADC Path

The device provides two separate 16-bit ADCs to monitor the speaker amplifier output current and voltage (the I/V sense ADC path). The current and voltage ADC paths are independently enabled with the <u>IVADC I\_EN</u> and <u>IVADC\_V\_EN</u> bits, respectively.

The voltage and current digital data output are routed to the host through the PCM interface data output (DOUT), which is enabled by the PCM\_TX\_EN bit field. Both I and V data can be formatted in 16-/24-/32-bit 2's complement format and has a voltage sense range of  $\pm$ 22V, and a current sense range of  $\pm$ 6.5A.

When configured in 16-bit mode for Vsense, if MSB is 0 then the voltage would be 11/(2^15) x DIG CODE.

For example, a Vsense reading of 0111 1111 1111 1111 translates to a voltage of +22V and a reading of 1000 0000 0000 would be -22V.

For 16-bit Isense, if MSB is 0, then the current would be 3/(2^15) x DIG CODE.

For example, an Isense reading of 0111 1111 1111 1111 translates to a voltage of +6.5A and a reading of 1000 0000 0000 would be -6.5A.

See the <u>PCM Interface</u> section for details on configuring I/V sense-data output on DOUT. Both the current and voltage sense ADC output data can optionally have dither applied (±1 LSB peak-to-peak) by setting the <u>IVADC\_DITH\_EN</u> bit field to 1. No dither is applied when <u>IVADC\_DITH\_EN</u> is set to 0.

The I/V sense ADC path provides separate optional DC blocking filters (first-order highpass) in the current and voltage sense paths. The current and voltage path filters are enabled by setting the <u>IVADC I DCBLK\_EN</u> and <u>IVADC\_V DCBLK\_EN</u> bit fields to 1, respectively.

To ensure phase alignment, the current and voltage sense ADCs should be enabled either with a single write to the <u>IVADC\_I\_EN</u> and <u>IVADC\_V\_EN</u> bits (<u>EN</u> = 1) or by setting both bits high before exiting software shutdown. Additionally, all feedback channels (VMON, IMON, and <u>DSP feedback data</u>) are nominally in phase except for LRCLK sample rates of 88.2kHz/176.4kHz. For 88.2kHz/176.4kHz sample rates, VMON/IMON data is 180 degrees out of phase with the <u>DSP feedback data</u>.

When laying out the PCB, the OUTPSNS and OUTNSNS pins should be Kelvin connected as close as possible to the load connected between OUTP and OUTN for accurate voltage measurements. If a filter comprised of a ferrite bead and capacitor is installed between the speaker amplifier output pins and the load, then the sense lines should be connected between the filter and the load and as close to the load as possible. If an LC filter is installed between the amplifier output pins and the load, the OUTPSNS and OUTNSNS lines should be connected to the OUTP and OUTN lines before the filter. The OUTPSNS and OUTNSNS pins are not intended to be driven by an external source. The speaker amplifier current is measured internally and requires no external connections.

#### **Brownout-Prevention Engine**

The brownout-prevention engine (BPE) allows the device to reduce its contribution to the overall system power consumption by attenuating the amplifier output when the supply drops below a set of programmable thresholds. The BPE is enabled and disabled using the <u>BPE\_EN</u> bit. The BPE can be enabled at any time by setting the <u>BPE\_EN</u> bit

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

high. However, the BPE must not be disabled when it is active (in critical supply levels 0 through 3). The BPE can be disabled safely at any time that it is inactive. The input to the BPE controller is selected using the <u>BPE\_SRC\_SEL</u> bit. By default, the input to the BPE controller is the measurement ADC PVDD channel. If the selected measurement ADC channel is not already active, enabling the BPE will automatically enables it. The sample rate and filter settings for the measurement ADC determine the speed at which the BPE updates.



Figure 27. BPE Block Diagram

### **BPE State Controller and Level Thresholds**

There are a total of four BPE critical supply levels, each with individually programmable thresholds. The thresholds for each level are configured with the <u>BPE\_L0\_VTHRESH</u> to <u>BPE\_L3\_VTHRESH</u> bit fields respectively. The BPE state controller monitors the measurement ADC channel results and automatically makes state changes.

### Table 9. Brownout-Prevention Engine Levels

| THRESHOLD NAME          | CONDITION                                                                |
|-------------------------|--------------------------------------------------------------------------|
| BPE Inactive            | VSUPPLY > Critical Supply Level 3                                        |
| Critical Supply Level 3 | Critical Supply 3 ≥ VSUPPLY > Critical Supply Level 2 + Hysteresis       |
| Critical Supply Level 2 | Critical Supply Level 2 ≥ VSUPPLY > Critical Supply Level 1 + Hysteresis |
| Critical Supply Level 1 | Critical Supply Level 1 ≥ VSUPPLY > Critical Supply Level 0 + Hysteresis |
| Critical Supply Level 0 | VSUPPLY ≤ Critical Supply Level 0                                        |

The brownout engine supports hysteresis on the levels. This behaves as follows:

- When in level N, transition to level N + 1 when V<sub>SUPPLY</sub> stays above (level N threshold) + (hysteresis)
- When in level N, transition to level N 1 when V<sub>SUPPLY</sub> falls below level N threshold

The amount of hysteresis is defined by the <u>BPE\_VTHRESH\_HYST</u> register. The hysteresis is only applied to the thresholds when supply voltage is increasing. The amount of hysteresis can be defined as larger than the distance between two levels.

Thresholds must be configured so that the level N threshold is greater than the sum of the level N - 1 threshold and the hysteresis. For example, if the level 2 threshold is set to 3.15V and hysteresis is set to 25mV, then the level 3 threshold must be set to 3.1875V or higher.

The current level that the BPE is in can be read-back using the <u>BPE\_STATE</u> register. The <u>BPE\_LOWEST</u> register contains the lowest BPE level that the controller has visited since the last time the <u>BPE\_LOWEST</u> register was read.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### **BPE Level Configuration Options**

For a given BPE level, the following options are configurable to reduce the overall device current draw:

Gain Attenuation Function

Limiter Function

Each of these configuration options are individually configurable for each BPE level.

#### **BPE Gain Attenuation Function**

The speaker gain attenuation block reduces the overall current draw by the device at low supply voltages by applying smooth digital gain changes to the signal path. The maximum attenuation that can be applied can be independently configured for each BPE level. The maximum attenuation that can be applied for each level is programmable from 0 to -31dB in 1dB steps and is configured using the <u>BPE Lx MAXATTN</u> bits.

When the  $V_{SUPPLY}$  voltage level falls below the programmed level, the brownout controller waits for a time equal to the programmed dwell time for the level before applying attenuation at the programmed attack rate. The brownout controller then enters the hold time phase when the  $V_{SUPPLY}$  voltage increases and causes the brownout controller to enter the next level. After the programmed hold time for a BPE level expires, the controller enters the release phase where the controller releases the attenuation at the programmed release rate. Additionally, each BPE level has independent programmable settings for dwell time (*BPE\_Lx\_DWELL*), hold time (*BPE\_Lx\_HOLD*), attack and release step size (*BPE\_Lx\_STEP*), attack rate (*BPE\_Lx\_GAIN\_ATK*), and release rate (*BPE\_Lx\_GAIN\_RLS*). While the attack and release rates are independently configurable for the gain attenuation and limiter block, the attack and release step size settings are common.

The <u>BPE\_LOWEST\_GAIN</u> register contains the lowest gain (highest attenuation) applied the brownout controller. The register is updated upon reading to show the current attenuation applied by the BPE.

#### **BPE Limiter Function**

The BPE limiter function allows the device to reduce the overall current draw at low supply levels by quickly attenuating (15 $\mu$ s) input signals that exceed a programmed threshold. When the BPE limiter is enabled (<u>BPE\_LIM\_EN</u> = 1), the device ignores the Signal Distortion Limiter and Signal Level Limiter settings in the DHT. In this state, the limiter knee threshold is determined solely by the BPE limiter setting of the current BPE level. Each BPE level has an individually configured limiter threshold (set by <u>BPE\_Ln\_LIM</u>) that is programmable from 0dBFS and -15dBFS in 1dB steps.

Input signals that exceed the limiter knee threshold are attenuated, while input signals below the threshold are not. Each BPE level has an individually configured attack and release step size (<u>BPE\_Lx\_STEP</u>), attack rates (<u>BPE\_Lx\_LIM\_ATK</u>), and release rates (<u>BPE\_Lx\_LIM\_RLS</u>). While the attack and release rates are independently configurable for the gain attenuation and limiter block, the attack and release step size settings are common.

The <u>BPE\_LOWEST\_LIMIT</u> register contains the lowest limiter setting applied the brownout controller. The register is updated upon reading to show the current limiter setting applied by the BPE.

#### **Brownout Interrupts**

The BPE can generate interrupts triggered by the following conditions:

- BPE controller enters level 0 (<u>BPE L0 \*</u>)
- BPE controller changes from one level to another (<u>BPE\_LEVEL\_\*</u>)
- BPE controller is active (<u>BPE\_ACTIVE\_BGN\_\*</u>)
- BPE controller is no longer active (<u>BPE\_ACTIVE\_END\_\*</u>)

See the *Interrupts* section for more information.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### **Measurement ADC**

The device features a configurable 9-bit measurement ADC. The measurement ADC has three channels, one for die temperature measurement (measurement ADC thermal channel), one for PVDD supply voltage measurement (measurement ADC PVDD channel), and one for VBAT supply voltage measurement (measurement ADC VBAT channel). Enabled channels are measured sequentially and continuously. The programmable measurement ADC sample rate can be set independently for each channels. Each channel separately provides an optional programmable lowpass IIR filter.

#### **Measurement ADC Thermal Channel**

When the device is clocked in the active state (EN = 1), the measurement ADC thermal channel automatically activates. When active, it continuously measures and reports the device die temperature over the range from  $-29^{\circ}$ C to  $+150^{\circ}$ C.

The output of the thermal ADC channel can be readback through the <u>MEAS\_ADC\_THERM\_DATA</u> bit field and is the input to both the thermal protection and thermal foldback blocks. By default (<u>MEAS\_ADC\_THERM\_RD\_MODE</u> = 0), the thermal readback value is automatically updated after each conversion is completed. Setting <u>MEAS\_ADC\_THERM\_RD\_MODE</u> to 1 places thermal readback into manual mode. In manual mode, the thermal readback result is updated manually when 1 is written to the <u>MEAS\_ADC\_THERM\_UPD</u> bit field. The ADC thermal channel data readback in manual mode and the data streamed through the PCM interface are 9 bits. In automatic mode, since the 9-bit data readback is from two registers, the LSB register is not guaranteed to be synchronous with the MSB register and can result in higher noise.

The thermal ADC channel also provides an optional lowpass IIR filter with a programmable bandwidth that scales relative to the measurement ADC sample rate. The filter is enabled with the <u>MEAS\_ADC\_TEMP\_FILT\_EN</u> bit field, and the bandwidth is set with the <u>MEAS\_ADC\_TEMP\_FILT\_COEFF</u> bit field.

### Measurement ADC PVDD Channel

When the device is clocked and in the active state (EN = 1), the measurement ADC PVDD channel can be enabled. The PVDD channel is manually enabled by setting the MEAS\_ADC\_PVDD\_EN bit to 1 and must be manually enabled for the DHT to operate. When the channel is enabled, it continuously measures and reports the PVDD supply voltage level over the range of 2.5V to 20V.

The output of the measurement ADC PVDD channel can be read back through the <u>MEAS\_ADC\_PVDD\_DATA</u> bit field and is routed to the DHT. By default (<u>MEAS\_ADC\_PVDD\_RD\_MODE</u> = 0), the PVDD readback value is automatically updated after each conversion is completed. Setting <u>MEAS\_ADC\_PVDD\_RD\_MODE</u> to 1 places PVDD readback into manual mode. In manual mode, the readback result is updated when 1 is written to the <u>MEAS\_ADC\_PVDD\_RD\_UPD</u> bit field. The ADC PVDD channel data readback in manual mode and the data streamed through the PCM interface are 9 bits. In automatic mode, since the 9-bit data readback is from two registers, the LSB register is not guaranteed to be synchronous with the MSB register and can result in higher noise.

The lowest PVDD measurement is readback through the <u>LOWEST\_PVDD\_DATA\_MSB</u> and <u>LOWEST\_PVDD\_DATA\_LSB</u> bit fields. These bit fields both automatically clear and are reset to the value of the current measurement result immediately after LSB readback is completed.

The PVDD channel also provides an optional lowpass IIR filter with a programmable bandwidth that scales relative to the measurement ADC sample rate. The filter is enabled with the <u>MEAS\_ADC\_PVDD\_FILT\_EN</u> bit and the bandwidth is set with the <u>MEAS\_ADC\_PVDD\_FILT\_COEFF</u> bit field.

#### Measurement ADC VBAT Channel

When the device is clocked in the active state (EN = 1), the measurement ADC VBAT channel can be enabled. The VBAT channel is manually enabled by setting the <u>MEAS\_ADC\_VBAT\_EN</u> bit to 1 and must be manually enabled for the DHT to operate. When the channel is enabled, it continuously measures and reports the VBAT supply voltage level over the range of 2.5V to 5.5V.

The output of the measurement ADC VBAT channel can be read back through the <u>MEAS\_ADC\_VBAT\_DATA</u> bit field. By default (<u>MEAS\_ADC\_VBAT\_RD\_MODE</u> = 0), the VBAT readback value is automatically updated after each conversion

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

is completed. Setting <u>MEAS\_ADC\_VBAT\_RD\_MODE</u> to 1 places VBAT readback into manual mode. In manual mode, the readback result is updated when 1 is written to the <u>MEAS\_ADC\_VBAT\_RD\_UPD</u> bit field. The ADC VBAT channel data readback in manual mode and the data streamed through the PCM interface are 9 bits. In automatic mode, since the 9-bit data readback is from two registers, the LSB register is not guaranteed to be synchronous with the MSB register and can result in higher noise.

The lowest measured VBAT measurement result is readback through the <u>LOWEST\_VBAT\_DATA\_MSB</u> and <u>LOWEST\_VBAT\_DATA\_LSB</u> bit fields. These bit fields both automatically clear and are reset to the value of the current measurement result immediately after LSB readback is completed.

The VBAT channel also provides an optional lowpass IIR filter with a programmable bandwidth that scales relative to the measurement ADC sample rate. The filter is enabled with the <u>MEAS\_ADC\_VBAT\_FILT\_EN</u> bit and the bandwidth is set with the <u>MEAS\_ADC\_VBAT\_FILT\_COEFF</u> bit field.

#### **Clock and Data Monitors**

The device has input data and external clock monitors that detect host and system level faults. The data monitor detects persistent stuck and high amplitude input signals while the clock monitor detects external clock failures and invalid clock configurations. Upon fault detection, these monitors automatically place the device into software shutdown to stop glitches and unwanted signals at the amplifier output and speaker load.

#### Input Data Monitor

The device has an optional input data monitor that is enabled by setting <u>DMON\_MAG\_EN</u> to 1 for the data magnitude monitor or <u>DMON\_STUCK\_EN</u> to 1 (for the data stuck monitor). Once the data monitor is enabled, it actively monitors the selected input data (from DIN) to the speaker amplifier path anytime the device exits software shutdown (<u>EN</u> = 1) and the amplifier is enabled (<u>SPK\_EN</u> = 1). When the tone generator is enabled, the data monitor is automatically disabled.

When active, the block monitors the selected input data for the enabled data error types (data magnitude, data stuck, or both). The <u>DMON\_DURATION</u> bit field selects the duration that a data stuck or magnitude error must persist before a data error is detected. Once a data error is detected, the data monitor automatically places the device into software shutdown (sets EN to 0) and generates a data monitor error interrupt (<u>DMON\_ERR\_\*</u>).

A data stuck error is detected if the input signal repeats a fixed value with a magnitude (positive or negative) that is beyond the data stuck threshold (<u>DMON\_STUCK\_THRES</u>) for longer than the data error duration (set by <u>DMON\_DURATION</u>). If the input signal repeats a fixed value for any duration with a magnitude that is within the data stuck threshold limits (such as a zero or near zero code), no data stuck error is detected.



Figure 28. Data Monitor Error Generation due to Input Data Stuck Error Detection

A data magnitude error is detected if the input signal magnitude (positive or negative) is beyond the data magnitude threshold (set by <u>DMON MAG THRES</u>) for longer than the data error duration (set by <u>DMON DURATION</u>).

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 29. Monitor Error Generation due to Input Data Magnitude Error Detection

#### **Clock Monitor**

The device provides an optional clock monitor that is enabled by setting <u>CMON\_EN</u> to 1. Once enabled, it actively monitors the input BCLK and LRCLK anytime the device exits software shutdown (<u>EN</u> = 1). When the tone generator is enabled, the clock monitor is automatically disabled. When active, the clock monitor detects clock activity, clock frequency, and frame timing (clock ratio). If faults are detected, the clock monitor automatically places the device into software shutdown and generates a clock error interrupt (<u>CLK\_ERR\_\*</u>).

The clock monitor operates in automatic mode when <u>CMON\_AUTORESTART\_EN</u> = 1 and manual mode when <u>CMON\_AUTORESTART\_EN</u> = 0. In automatic mode, when a clock error places the device into software shutdown, the global enable bit (EN) is not changed (remains 1) and the device automatically recovers from all clock errors. In automatic mode, both clock error (<u>CLK\_ERR\_\*</u>) and clock recovery (<u>CLK\_RECOVER\_\*</u>) interrupts are generated in pairs (a clock recovery interrupt is not possible until after a clock error has occurred).

In manual mode, when a clock error places the device into software shutdown, the global enable bit (*EN*) is set to 0. Clock recovery (*CLK\_RECOVER\_\**) interrupts are never generated in manual mode, and the device remains in software shutdown until the host sets *EN* back to 1. Once the device is re-enabled (*EN* set to 1), the clock monitor is active and detects any new (or persisting) clock errors. If a clock error is detected, the device returns to software shutdown (*EN* = 0), and a new clock error interrupt (*CLK\_ERR\_\**) is generated.

Clock errors are fault conditions, and audible glitches may occur on clock monitor based transitions into and out of software shutdown. When the clock monitor is enabled, no false clock error or clock recovery interrupts are generated when the host software transitions the device normally into and out of software shutdown.

#### **Clock Activity and Frequency Detection**

When the clock monitor is enabled, the bit clock (BCLK) and frame clock (LRCLK) frequencies are monitored. The expected LRCLK frequency is equal to the PCM sample rate (<u>PCM\_SR</u>). The expected BCLK frequency is based on the BCLK to LRCLK ratio (<u>PCM\_BSEL</u>) relative to the PCM sample rate (<u>PCM\_SR</u>).

The current frequency of each clock is measured relative to (and once per interval of) the programmed frame period (as set by <u>PCM\_SR</u>). A clock frequency error is detected when the measured clock frequencies differ from programmed clock frequencies (faster or slower) by more than the frequency error threshold (45% typ). If either clock stops high or low, the frequency measurement result allows detection of the clock stop event.

The <u>CMON\_ERRTOL</u> bit field sets the clock frequency error tolerance. The tolerance is the required number of consecutive frame clock periods (<u>PCM\_SR</u>) with an incorrect clock frequency before a clock error is generated. If the error persists for the selected number of frame periods, a clock error interrupt (<u>CLK\_ERR\_\*</u>) is generated and the device is placed into software shutdown.

In automatic mode, the <u>CMON\_ERRTOL</u> bit field also sets the number of consecutive frame clock periods without clock frequency errors (LRCLK or BCLK) that are required for automatic restart to occur. Once the selected number of

### 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

consecutive error-free frames are detected, a clock recovery interrupt (<u>CLK\_RECOVER\_\*</u>) is generated and the device automatically exits software shutdown.

In manual mode, no clock recovery interrupts are generated. The clock monitor remains disabled and the device remains in software shutdown until the host software sets <u>EN</u> back to 1.



Figure 30. Clock Monitor LRCLK Rate Error Example With CMON\_ERRTOL = 0x1

#### **Clock Frame Error Detection**

When the clock monitor is enabled, the bit clock (BCLK) to frame clock (LRCLK) ratio is monitored. The clock monitor counts the number of BCLK periods per frame (LRCLK period) and then compares the count to the configured clock ratio (*PCM\_BSEL*). In addition, in I<sup>2</sup>S and left-justified modes the clock monitor verifies the LRCLK duty cycle by checking that the number of BCLK periods per channel is equal. In TDM mode, data transport is synchronized to the active frame clock (LRCLK) edge, so no duty cycle restrictions are enforced.

A frame error is detected in each frame where the monitored clock ratio (and duty cycle in I<sup>2</sup>S and left-justified modes) differs from the configured settings. The <u>CMON\_BSELTOL</u> bit field sets the number of consecutive frames with frame errors that are required before a clock error interrupt is generated (<u>CLK\_ERR\_\*</u>) and the device is placed into software shutdown.

In automatic mode, the <u>CMON\_BSELTOL</u> bit field also sets the number of consecutive frames without frame errors that are required for automatic restart to occur. Once the selected number of consecutive error-free frames are detected, a clock recover interrupt (<u>CLK\_RECOVER\_\*</u>) is generated and the device automatically exits software shutdown.

In manual mode, no clock recovery interrupts are generated; the clock monitor remains disabled and the device remains in software shutdown until the host software sets <u>EN</u> back to 1.



Figure 31. Clock Monitor Framing Error Example In TDM Mode With PCM\_BSEL = 0x6 and CMON\_BSELTOL = 0x0

#### **Speaker Monitor**

The speaker monitor is a circuit that is designed to protect the speaker against amplifier signals that could damage it. The speaker monitor is enabled by default and can be disabled by setting the <u>SPKMON\_EN</u> bit to zero. The circuit monitors the amplifier's PWM signal and shuts down the amplifier output when the signal goes above a programmed speaker

### 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

monitor threshold (set by <u>SPKMON\_THRESH</u>) for a programmed amount of time (set by <u>SPKMON\_DURATION</u>). Additionally, the device also generates an <u>INT\_SPKMON\_ERR</u> interrupt.

The speaker monitor circuit uses PWM signals of the amplifier, and in the case of DC signals, the amplifier accurately detects signals above the threshold. However, for a sine wave with a DC offset, the average DC detected by the circuit is lower because of the zeroes presented from the sine signal. In this case, the speaker monitor threshold (set by <u>SPKMON\_THRESH</u>) and/or the speaker monitor duration (set by <u>SPKMON\_DURATION</u>) can be adjusted to protect the speaker against the DC present in the signal.

#### **Thermal Protection**

When the device is active, the measurement ADC thermal channel is automatically enabled and monitors die temperature to ensure that it does not exceed the configured thermal thresholds. Interrupt registers are provided so that the device can notify the host when the die temperature crosses either the thermal warning or thermal-shutdown threshold, or when thermal foldback starts and stops.

#### Thermal Warning and Thermal Shutdown Configuration

The device features two thermal-warning thresholds. The thermal-warning thresholds are configured by <u>*THERMWARN1\_THRESH[6:0]*</u> and <u>*THERMWARN2\_THRESH[6:0]*</u> bit fields and the thermal shutdown threshold is configured by the <u>*THERMSHDN\_THRESH[5:0]*</u> bit field. The thermal-warning2 threshold should always be set to a temperature higher than or equal to thermal-warning1 temperature. Additionally, the thermal-warning2 threshold temperature should never be configured higher than the thermal shutdown threshold temperature minus hysteresis. When the die temperature is decreasing, hysteresis is applied to thermal-shutdown, thermal-warning1, and thermal-warning2 thresholds. The temperature hysteresis is configured with <u>*THERM\_HYST*</u> bit field.

#### Thermal Shutdown Recovery Configuration

The device thermal-shutdown recovery behavior is determined by the state of <u>THERM\_AUTORESTART\_EN</u> bit. When the <u>THERM\_AUTORESTART\_EN</u> bit is set to 0, the thermal-shutdown recovery is in manual mode. In manual mode, when the die temperature exceeds the thermal shutdown threshold, an interrupt is generated and the amplifier output is automatically disabled. Once the die temperature drops below both of the thermal-shutdown threshold minus the hysteresis and the thermal-warning2 threshold minus the hysteresis, the appropriate interrupts are generated to notify the host. In addition, once the die temperature drops below the thermal-warning2 threshold minus the hysteresis, the device is placed into software shutdown (<u>EN</u> is set to 0) and remains in that state until the host manually re-enables the device. When the <u>THERM\_AUTORESTART\_EN</u> bit is set to 1, the thermal-shutdown recovery is in automatic mode. In automatic mode, when the die temperature exceeds the thermal-shutdown threshold, an interrupt is generated and the amplifier is automatically disabled. Once the die temperature drops below the thermal shutdown threshold minus the hysteresis, an interrupt is generated but the amplifier remains disabled. When the temperature drops below the thermal shutdown threshold minus the hysteresis, an interrupt is generated but the amplifier remains disabled. When the temperature drops below the thermal-shutdown threshold minus the hysteresis, an interrupt is generated but the amplifier remains disabled. When the temperature drops below the thermal-warning2 threshold minus the hysteresis, another interrupt is generated and (unlike manual mode) the amplifier is then automatically re-enabled.

#### **Thermal Foldback**

The device features thermal foldback to allow for a smoother audio response to high temperature events. Thermal foldback is enabled by setting the <u>THERMFB\_EN</u> bit to 1. The device provides two thermal-warning thresholds that are configured by the <u>THERMWARN1\_THRESH[6:0]</u> and <u>THERMWARN2\_THRESH[6:0]</u> bit fields. They should be set such that thermal-warning2 threshold temperature is higher than or equal to thermal-warning1 threshold temperature. Additionally, the thermal-warning2 threshold temperature should never be configured higher than the thermal shutdown threshold temperature minus hysteresis.

Once enabled, thermal foldback begins when the die temperature exceeds the configured thermal-warning1 threshold, interrupts are generated (<u>THERMFB\_BGN\_\*</u> and <u>THERMWARN1\_BGN\_\*</u>), and attenuation is applied to the speaker amplifier path. The slope of the thermal foldback attenuation is programmed with the <u>THERMFB\_SLOPE1</u> bit field.

If the die temperature continues to increase and exceeds the configured thermal-warning2 threshold, an interrupt (<u>THERMWARN2\_BGN\_\*</u>) is generated and attenuation continues to be applied to the speaker amplifier path. The slope of the attenuation applied to the speaker amplifier path is programmed with the <u>THERMFB\_SLOPE2</u> bit field. As the die

### 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

temperature increases, the level of attenuation also increases proportionally up to a maximum level of -12dB (unless the thermal shutdown threshold is exceeded first). When thermal foldback is active, the attack time for a gain change can be a maximum of two samples. Additionally, there is a sample delay in the signal path attenuation due to the group delay of the amplifier.

When the die temperature starts to decrease and drops below the thermal-warning2 threshold minus the programmed hysteresis level and remains there for longer than the programmed hold time (set with the <u>THERMFB\_HOLD</u> bit field), the attenuation starts to release and an interrupt (<u>THERMWARN2\_END\_\*</u>) is generated. If the die temperature continues to reduce and drops below the thermal-warning1 threshold temperature minus the programmed hysteresis level, thermal foldback ends and interrupts (<u>THERMFB\_END\_\*</u> and <u>THERMWARN1\_END\_\*</u>) are generated. The attenuation release rate (for decreasing temperature) is programmable and configured with the <u>THERMFB\_RLS</u> bit field.

#### **Tone Generator**

The device includes a tone generator which is enabled using the <u>TONE\_EN</u> bit field and replaces the PCM interface as the input source to the speaker playback path. When the tone generator is enabled, both it and the speaker playback path operate without the need for any external clocks.

The tone generator output is configured to generate sine wave or DC tones (using the <u>TONE\_CONFIG</u> bit field).

The tone generator can create sine waves with either a 1kHz fixed frequency or a variable sample rate dependent frequency. When a sample rate based sinewave output is selected, the tone generator output frequency is set by the playback sample rate setting (<u>PCM\_SR</u>) divided by the selected ratio (as set by <u>TONE\_CONFIG</u>). For the playback sample rate of 44.1kHz and its multiples, the tone generator output frequency can vary by up to 9%. The tone generator supports all available sample rate settings (<u>PCM\_SR</u>). The amplitude of the output sine wave relative to full-scale is selected with the <u>TONE\_AMPLITUDE</u> bit field.

The tone generator can output either a fixed or a programmable DC output level (as set by <u>TONE\_CONFIG</u>). Fixed DC output levels of zero code, positive half-scale, and negative half-scale are provided for quick configuration. If the programmable DC output level is selected (<u>TONE\_CONFIG</u>), the DC level is configured as a signed two's complement value with the <u>TONE\_DC</u> bit field.

#### **Pink Noise Generator**

The device includes a pink noise generator, which is enabled using the PINK\_NOISE\_EN bit field and replaces the PCM interface as the input source to the speaker playback path. The pink noise generator and the tone generator cannot be enabled at the same time. When the pink noise generator is enabled, both it and the speaker playback path operate without the need for any external clocks. The output level of the generator is fixed, so the amplifier gain and speaker volume must be used to adjust the level.

#### Interchip Communication

The device features an interchip communication (ICC) interface that uses a shared data bus to facilitate synchronized speaker amplifier path attenuation adjustments across groups of devices. Depending on the configuration, the ICC interface can synchronize brownout-prevention engine (BPE), DHT, and thermal foldback. Each device receives the data of the other grouped devices and reacts accordingly.

#### **ICC Operation and Data Format**

The bidirectional ICC bus is used to synchronize the responses of grouped devices. To create the ICC bus, the ICC interface pins of each device are externally connected together (whether or not the devices are in the same group). The ICC bus operates with the same clock sources and data format configuration as the PCM interface data input (DIN), and can support a maximum of 16 channels. For a given valid PCM interface configuration, the number of available ICC data channels per frame is calculated as follows (based on the <u>PCM\_CHANSZ</u>, <u>PCM\_BSEL</u>, and <u>PCM\_FORMAT</u> settings):

Number of Available Data Input Channels = BCLK to LRCLK Ratio / Channel Length

The ICC interface is disabled when both the ICC data transmit output (<u>ICC\_TX\_EN</u>) and the ICC data link (<u>ICC\_LINK\_EN</u>) are disabled. To enable the ICC interface, both <u>ICC\_TX\_EN</u> and <u>ICC\_LINK\_EN</u> must be set to

### 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

1. It is invalid to set these controls to different values, and both must always be set to the same state (either enabled or disabled). Once the ICC link and data transmit are enabled, the ICC data output channel is assigned with the <u>ICC\_TX\_DEST</u> bit field. The ICC pin is Hi-Z during all other data channels, and can be configured (with the <u>ICC\_RX\_CHn\_EN</u> bits) to accept data from the output data channels of grouped devices.

The transmitted ICC data is always the same size as the configured PCM data input word size (set by <u>PCM\_CHANSZ</u>). When a 16-bit data word is selected, the ICC data word is not long enough to synchronize BPE, DHT, and thermal foldback. In this case, the <u>ICC\_DATA\_SEL</u> bit is used to choose whether the DHT function or thermal foldback function is synchronized in addition to BPE state. When a 24-bit or 32-bit data word size is selected, ICC can synchronize BPE, DHT, and thermal foldback across a given group. In these cases, the <u>ICC\_DATA\_SEL</u> bit has no effect. Active ICC data channels always contain ICC data words followed by zero padding bit up to the ICC data channel length (which is equal to PCM input data channel length). If BPE, DHT, or thermal foldback is disabled for any given group, then the transmitted ICC data for the disabled function(s) is always zero code.

#### Multiamplifier Grouping

The ICC interface allows multiple devices to be grouped so that BPE, DHT, and thermal foldback behavior can be synchronized. The receive channel enables ( $ICC_RX\_CHn\_EN$ ) are used to define groups. A given device monitors all selected channels (when  $ICC_RX\_CHn\_EN$  = 1, and n denotes the channel number) on the ICC data bus. The configured set of receive channels must also include the assigned transmit channel (as set by  $ICC\_TX\_DEST$ ) for any given device. Each device in a given group must have identical settings for all ICC receive channel enables ( $ICC\_RX\_CHn\_EN$ ). Furthermore, all devices in the same group must have identical DHT, thermal protection, and thermal foldback settings to achieve a synchronized response across the group. The behavior of a group as a whole is undefined if any given device in a group has different settings.

The ICC bus can support a maximum of 16 data channels. The minimum size of a group is two devices, and as a result the maximum number of concurrent groups on a single ICC bus is eight. A group can contain as many as 16 devices, but then only a single group is possible on a single ICC bus.

#### ICC Multi-Group Example

Consider a system design that includes four devices that require DHT synchronization, and that two distinct groups of two devices each (with different DHT settings) must share single ICC bus. The PCM interface (and thus ICC bus) is configured in TDM mode 1 with four 16-bit data channels available. One possible configuration (among many) is to assign devices 1 and 3 to the first group (denoted group A), and to assign devices 2 and 4 to the second group (denoted group B).

To configure group A, both devices 1 and 3 are set to monitor channels 0 and 2 by programming  $\underline{|CC_RX\_CH0\_EN|} = 1$  and  $\underline{|CC_RX\_CH2\_EN|} = 1$  on both devices (all other ICC receive bit fields are 0). Device 1 transmits on channel 0 ( $\underline{|CC\_TX\_DEST} = 0x0$ ) and device 3 transmits on channel 2 ( $\underline{|CC\_TX\_DEST} = 0x2$ ).

To configure group B, both devices 2 and 4 are set to monitor channels 1 and 3 by programming  $\underline{ICC_RX\_CH1\_EN} = 1$  and  $\underline{ICC_RX\_CH3\_EN} = 1$  on both devices (all other ICC receive bit fields are 0). Device 2 transmits on channel 1 ( $\underline{ICC\_TX\_DEST} = 0x1$ ) and device 4 transmits on channel 3 ( $\underline{ICC\_TX\_DEST} = 0x3$ ).

Since the ICC channel length and data word size is limited to 16 bits, the <u>ICC\_DATA\_SEL</u> bit field in all four devices must be set to 0 to select DHT target attenuation synchronization. Finally, on all four devices set <u>ICC\_LINK\_EN</u> = 1 and <u>ICC\_TX\_EN</u> = 1 to enable the ICC interfaces.

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 32. ICC Multi-Group Example with 2 Groups and 4 Total Devices

#### I<sup>2</sup>C Serial Interface

The I<sup>2</sup>C serial control interface is activated when the device detects a valid I<sup>2</sup>C start condition at the I2C1 and I2C2 pins. The I2C1 and I2C2 pins can each act as either SCL or SDA respectively, and the start condition configures the device address and state of each pin. After the first I<sup>2</sup>C transaction, the I<sup>2</sup>C interface configuration should remain fixed.

#### Slave Address

The slave address is defined as the seven most significant bits (MSBs) followed by the read/write bit. The seven most significant bits are programmable through the ADDR connection, and the required I2C1 and I2C2 connections for each address are shown in <u>Table 10</u>. The device does not communicate if ADDR is floating. Setting the read/write bit to 1 configures the device for read mode. Setting the read/write bit to 0 configures the device for write mode. The address is the first byte of information sent to the IC after the START condition.

| I2C1 | 12C2 | ADDR<br>CONNECTION  | I <sup>2</sup> C SLAVE ADDRESS<br>(BINARY) | I <sup>2</sup> C WRITE ADDRESS<br>(BINARY) | I <sup>2</sup> C READ ADDRESS<br>(BINARY) |
|------|------|---------------------|--------------------------------------------|--------------------------------------------|-------------------------------------------|
| SDA  | SCL  | Connected to DVDDIO | 0111000x                                   | 01110000                                   | 01110001                                  |
| SDA  | SCL  | Connected to GND    | 0111001x                                   | 01110010                                   | 01110011                                  |
| SDA  | SCL  | Connected to SDA    | 0111010x                                   | 01110100                                   | 01110101                                  |
| SDA  | SCL  | Connected to SCL    | 0111011x                                   | 01110110                                   | 01110111                                  |
| SCL  | SDA  | Connected to DVDDIO | 0111100x                                   | 01111000                                   | 01111001                                  |
| SCL  | SDA  | Connected to GND    | 0111101x                                   | 01111010                                   | 01111011                                  |
| SCL  | SDA  | Connected to SDA    | 0111110x                                   | 01111100                                   | 01111101                                  |
| SCL  | SDA  | Connected to SCL    | 0111111x                                   | 0111110                                    | 0111111                                   |

#### Table 10. I<sup>2</sup>C Slave Address

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

The IC features an I<sup>2</sup>C/SMBus<sup>TM</sup>-compatible, 2-wire serial interface consisting of a serial data line (SDA) and a serial clock line (SCL). SDA and SCL facilitate communication between the IC and the master at clock rates up to 1MHz. Figure <u>33</u> shows the 2-wire interface timing diagram. The master generates SCL and initiates data transfer on the bus. The master device writes data to the IC by transmitting the proper slave address followed by two register address bytes (most significant byte first) and then the data word. Each transmit sequence is framed by a START (S) or REPEATED START (Sr) condition and a STOP (P) condition. Each word transmitted to the IC is 8 bits long and is followed by an acknowledge clock pulse. A master reading data from the IC transmits the proper slave address followed by a series of nine SCL pulses. The IC transmits data on SDA in sync with the master-generated SCL pulses. The master acknowledges receipt of each byte of data. Each read sequence is framed by a START (S) or REPEATED START (Sr) condition, a not acknowledge, and a STOP (P) condition. SDA operates as both an input and an open-drain output. A pullup resistor, typically greater than 500Ω, is required on SDA. SCL operates only as an input. A pullup resistor, typically greater than 500Ω, is required on SDA and SCL are optional. Series resistors protect the digital inputs of the IC from high voltage spikes on the bus lines, and minimize crosstalk and undershoot of the bus signals.



Figure 33. I<sup>2</sup>C Interface Timing Diagram

#### Bit Transfer

One data bit is transferred during each SCL cycle. The data on SDA must remain stable during the high period of the SCL pulse. Changes in SDA while SCL is high are control signals (see the <u>START and STOP Conditions</u> section).

#### START and STOP Conditions

SDA and SCL idle high when the bus is not in use. A master initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high. A START condition from the master signals the beginning of a transmission to the IC. The master terminates transmission and frees the bus by issuing a STOP condition. The bus remains active if a REPEATED START condition is generated instead of a STOP condition.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention



Figure 34. I<sup>2</sup>C START, STOP, and REPEATED START Conditions

#### Early STOP Conditions

The IC recognizes a STOP condition at any point during data transmission except if the STOP condition occurs in the same high pulse as a START condition. For proper operation, do not send a STOP condition during the same SCL high pulse as the START condition.

#### Acknowledge

The acknowledge bit (ACK) is a clocked 9th bit that the IC uses to handshake receipt each byte of data when in write mode. The IC pulls down SDA during the entire master-generated 9th clock pulse if the previous byte is successfully received. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master retries communication. The master pulls down SDA during the 9th clock cycle to acknowledge receipt of data when the IC is in read mode. An acknowledge is sent by the master after each read byte to allow data transfer to continue. A not-acknowledge is sent when the master reads the final byte of data from the IC, followed by a STOP condition.



Figure 35. I<sup>2</sup>C Acknowledge

#### Write Data Format

A write to the IC includes transmission of a START condition, the slave address with the R/W bit set to 0, two bytes of data to configure the internal register address pointer, one or more bytes of data, and a STOP condition.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

The slave address with the R/W bit set to 0 indicates that the master intends to write data to the IC. The IC acknowledges receipt of the address byte during the master-generated 9th SCL pulse.

The second and third bytes transmitted from the master configure the ICs internal register address pointer. The pointer tells the IC where to write the next byte of data. An acknowledge pulse is sent by the IC upon receipt of the address pointer data.

The third byte sent to the IC contains the data that is written to the chosen register. An acknowledge pulse from the IC signals receipt of the data byte. The address pointer auto-increments to the next register address after each received data byte. This auto-increment feature allows the master to write to sequential registers within one continuous frame. The master signals the end of transmission by issuing a STOP condition.



Figure 36. I<sup>2</sup>C Writing One Byte of Data to the Slave



Figure 37. I<sup>2</sup>C Writing n-Bytes of Data to the Slave

#### **Read Data Format**

Initiate a read operation by sending the slave address with the R/W bit set to 1. The IC acknowledges receipt of its slave address by pulling SDA low during the 9th SCL clock pulse. A START command followed by a read command resets the address pointer to register 0x2000.

The first byte transmitted from the IC is the content of register 0x00. Transmitted data is valid on the rising edge of SCL. The address pointer auto-increments after each read data byte. This auto-increment feature allows all registers to be read sequentially within one continuous frame. A STOP condition can be issued after any number of read data bytes. If a STOP condition is issued followed by another read operation, the first data byte to be read is from register 0x00.

The address pointer can be preset to a specific register before a read command is issued. The master presets the address pointer by first sending the ICs slave address with the R/W bit set to 0 followed by the two byte register address. A REPEATED START condition is then sent followed by the slave address with the R/W bit set to 1. The IC then transmits the contents of the specified register. The address pointer auto-increments after transmitting the first byte.

The master acknowledges receipt of each read byte during the acknowledge clock pulse. The master must acknowledge

### 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

all correctly received bytes except the last byte. The final byte must be followed by a not acknowledge from the master and then a STOP condition.



Figure 38. I<sup>2</sup>C Reading One Byte of Data from the Slave



Figure 39. I<sup>2</sup>C Reading n-Bytes of Data from the Slave

### I<sup>2</sup>C Register Map

#### **Control Bit Field Types and Write Access Restrictions**

The device control bit fields fall into one of three basic types: read, write, or read and write. There are no read restrictions, and any read enabled bit field can be read back anytime the I<sup>2</sup>C control interface is active. However, there are write restrictions, and every write enabled bit field falls into one of two write access subtypes.

The first write access subtype is dynamic. Dynamic bit fields effectively have no write access restrictions, and can be safely changed (written) in any device state where the  $l^2C$  control interface is active. The second bit field access subtype is restricted. Restricted bit fields should only be changed (written) when the related functional block (as shown in <u>Table 11</u>) is powered down.

If the write access is restricted to the global enable (restrictions EN and ENL), then the restricted bit field should only be changed (written) when the device is in software-shutdown. As a form of system protection, write access to some critical global enable restricted bit fields (ENL) is locked out by the hardware when the device is not in the software-shutdown state. Attempting to change (write to) these locked restricted bit fields when the device is not in the software-shutdown state has no effect (read access is still allowed).

The bit field type and write access subtype is provided for every bit field in the detailed register description tables. For all bit fields with the restricted subtype, the dependency is also denoted in the "RES" column.

<u>Table 11</u> provides a detailed description of all device register types, access subtypes, and restriction dependencies that are used by this device. The write access restrictions describe the specific device condition(s) that should be met (and the corresponding bit field settings) before the system attempts to change (write to) bit fields with that restriction type.

### Table 11. Control Bit Types and Write Access Restrictions

| BIT FIELD | WRITE  | WRITE ACCESS RESTRICTIONS |           | "RES"  |
|-----------|--------|---------------------------|-----------|--------|
| TYPE      | ACCESS | DESCRIPTION               | CONDITION | SYMBOL |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| Read                       | Read<br>Only | _                                                                          | _                                       | —    |
|----------------------------|--------------|----------------------------------------------------------------------------|-----------------------------------------|------|
|                            | Dynamic      | —                                                                          | —                                       |      |
|                            |              | Device in Software Shutdown                                                | EN = 0                                  | EN   |
|                            |              | Write Access Locked Out by Hardware Unless the Device in Software Shutdown | EN = 0                                  | ENL  |
|                            |              | Speaker Amplifier Output and Feedback Disabled                             | SPK_EN = 0 and<br>SPK_FB_EN = 0         | SPK  |
|                            |              | Voltage and Current Sense ADCs Disabled                                    | IVADC_V_EN = 0<br>and<br>IVADC_I_EN = 0 | IVS  |
|                            |              | Thermal Foldback Disabled                                                  | THERMFB_EN = 0                          | TFB  |
| Write<br>or Read/<br>Write | Restricted   | Noise Gate Disabled                                                        | NOISEGATE_EN =<br>0                     | NG   |
| White                      |              | Dynamic-Headroom Tracking Disabled                                         | DHT_EN = 0                              | DHT  |
|                            |              | Brownout-Prevention Engine Disabled                                        | BPE_EN = 0                              | BPE  |
|                            |              | PCM Interface Data Input and Output Disabled                               | PCM_RX_EN = 0<br>and<br>PCM_TX_EN = 0   | РСМ  |
|                            |              | PCM Data Output Disabled                                                   | PCM_TX_EN = 0                           | TXEN |
|                            |              | IRQ Bus Output Disabled                                                    | IRQ_EN = 0                              | IRQ  |
|                            | -            | Interchip Communication (ICC) Interface Disabled                           | ICC_LINK_EN = 0<br>and<br>ICC_TX_EN = 0 | ICC  |

### Table 11. Control Bit Types and Write Access Restrictions (continued)

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### **Register Map**

#### **Register Map**

| ADDRESS    | NAME                   | MSB                              |                                  |                                  |                                  |                                  |                                  |                                  | LSB                              |
|------------|------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|
| Reset      | 1                      |                                  |                                  | 1                                |                                  |                                  |                                  |                                  | ı                                |
| 0x2000     | Software Reset[7:0]    | -                                | -                                | -                                | -                                | -                                | _                                | -                                | RST                              |
| Interrupts | I                      | I                                | 1                                |                                  | 1                                | 1                                |                                  | 1                                | 1                                |
| 0x2001     | Interrupt Raw 1[7:0]   | THERM<br>SHDN_B<br>GN_RA<br>W    | THERM<br>SHDN_E<br>ND_RA<br>W    | THERM<br>WARN1_<br>BGN_RA<br>W   | THERM<br>WARN1_<br>END_RA<br>W   | THERMF<br>B_BGN_<br>RAW          | THERMF<br>B_END_<br>RAW          | OTP_FAI<br>L_RAW                 | SPK_OV<br>C_RAW                  |
| 0x2002     | Interrupt Raw 2[7:0]   | THERM<br>WARN2_<br>BGN_RA<br>W   | THERM<br>WARN2_<br>END_RA<br>W   | INT_SPK<br>MON_E<br>RR_RA<br>W   | INT_CLK<br>_ERR_R<br>AW          | _                                | CLK_RE<br>COVER_<br>RAW          | CLK_ER<br>R_RAW                  | DMON_<br>ERR_RA<br>W             |
| 0x2003     | Interrupt Raw 3[7:0]   | _                                | _                                | PWRUP<br>_DONE_<br>RAW           | PWRDN<br>_DONE_<br>RAW           | PVDD_U<br>VLO_SH<br>DN_RA<br>W   | VBAT_U<br>VLO_SH<br>DN_RA<br>W   | DHT_AC<br>TIVE_B<br>GN_RA<br>W   | DHT_AC<br>TIVE_EN<br>D_RAW       |
| 0x2004     | Interrupt Raw 4[7:0]   | -                                | _                                | -                                | _                                | BPE_L0<br>_RAW                   | BPE_LE<br>VEL_RA<br>W            | BPE_AC<br>TIVE_B<br>GN_RA<br>W   | BPE_AC<br>TIVE_EN<br>D_RAW       |
| 0x2006     | Interrupt State 1[7:0] | THERM<br>SHDN_B<br>GN_STA<br>TE  | THERM<br>SHDN_E<br>ND_STA<br>TE  | THERM<br>WARN1_<br>BGN_ST<br>ATE | THERM<br>WARN1_<br>END_ST<br>ATE | THERMF<br>B_BGN_<br>STATE        | THERMF<br>B_END_<br>STATE        | OTP_FAI<br>L_STAT<br>E           | SPK_OV<br>C_STAT<br>E            |
| 0x2007     | Interrupt State 2[7:0] | THERM<br>WARN2_<br>BGN_ST<br>ATE | THERM<br>WARN2_<br>END_ST<br>ATE | INT_SPK<br>MON_E<br>RR_STA<br>TE | INT_CLK<br>_ERR_S<br>TATE        | _                                | CLK_RE<br>COVER_<br>STATE        | CLK_ER<br>R_STAT<br>E            | DMON_<br>ERR_ST<br>ATE           |
| 0x2008     | Interrupt State 3[7:0] | _                                | _                                | PWRUP<br>_DONE_<br>STATE         | PWRDN<br>_DONE_<br>STATE         | PVDD_U<br>VLO_SH<br>DN_STA<br>TE | VBAT_U<br>VLO_SH<br>DN_STA<br>TE | DHT_AC<br>TIVE_B<br>GN_STA<br>TE | DHT_AC<br>TIVE_EN<br>D_STAT<br>E |
| 0x2009     | Interrupt State 4[7:0] | _                                | _                                | _                                | _                                | BPE_L0<br>_STATE                 | BPE_LE<br>VEL_ST<br>ATE          | BPE_AC<br>TIVE_B<br>GN_STA<br>TE | BPE_AC<br>TIVE_EN<br>D_STAT<br>E |
| 0x200B     | Interrupt Flag 1[7:0]  | THERM<br>SHDN_B<br>GN_FLA<br>G   | THERM<br>SHDN_E<br>ND_FLA<br>G   | THERM<br>WARN1_<br>BGN_FL<br>AG  | THERM<br>WARN1_<br>END_FL<br>AG  | THERMF<br>B_BGN_<br>FLAG         | THERMF<br>B_END_<br>FLAG         | OTP_FAI<br>L_FLAG                | SPK_OV<br>C_FLAG                 |
| 0x200C     | Interrupt Flag 2[7:0]  | THERM<br>WARN2_<br>BGN_FL<br>AG  | THERM<br>WARN2_<br>END_FL<br>AG  | INT_SPK<br>MON_E<br>RR_FLA<br>G  | INT_CLK<br>_ERR_F<br>LAG         | _                                | CLK_RE<br>COVER_<br>FLAG         | CLK_ER<br>R_FLAG                 | DMON_<br>ERR_FL<br>AG            |

| ADDRESS     | NAME                               | MSB                            |                                                                                  |                                |                                |                                 |                                 |                                 | LSB                         |
|-------------|------------------------------------|--------------------------------|----------------------------------------------------------------------------------|--------------------------------|--------------------------------|---------------------------------|---------------------------------|---------------------------------|-----------------------------|
| 0x200D      | Interrupt Flag 3[7:0]              | _                              | _                                                                                | PWRUP<br>_DONE_<br>FLAG        | PWRDN<br>_DONE_<br>FLAG        | PVDD_U<br>VLO_SH<br>DN_FLA<br>G | VBAT_U<br>VLO_SH<br>DN_FLA<br>G | DHT_AC<br>TIVE_B<br>GN_FLA<br>G | DHT_AC<br>TIVE_EN<br>D_FLAG |
| 0x200E      | Interrupt Flag 4[7:0]              | _                              | _                                                                                | _                              | _                              | BPE_L0<br>_FLAG                 | BPE_LE<br>VEL_FL<br>AG          | BPE_AC<br>TIVE_B<br>GN_FLA<br>G | BPE_AC<br>TIVE_EN<br>D_FLAG |
| 0x2010      | Interrupt Enable 1[7:0]            | THERM<br>SHDN_B<br>GN_EN       | THERM<br>SHDN_E<br>ND_EN                                                         | THERM<br>WARN1_<br>BGN_EN      | THERM<br>WARN1_<br>END_EN      | THERMF<br>B_BGN_<br>EN          | THERMF<br>B_END_<br>EN          | OTP_FAI<br>L_EN                 | SPK_OV<br>C_EN              |
| 0x2011      | Interrupt Enable 2[7:0]            | THERM<br>WARN2_<br>BGN_EN      | THERM<br>WARN2_<br>END_EN                                                        | INT_SPK<br>MON_E<br>RR_EN      | INT_CLK<br>_ERR_E<br>N         | -                               | CLK_RE<br>COVER_<br>EN          | CLK_ER<br>R_EN                  | DMON_<br>ERR_EN             |
| 0x2012      | Interrupt Enable 3[7:0]            | _                              | _                                                                                | PWRUP<br>_DONE_<br>EN          | PWRDN<br>_DONE_<br>EN          | PVDD_U<br>VLO_SH<br>DN_EN       | VBAT_U<br>VLO_SH<br>DN_EN       | DHT_AC<br>TIVE_B<br>GN_EN       | DHT_AC<br>TIVE_EN<br>D_EN   |
| 0x2013      | Interrupt Enable 4[7:0]            | _                              | -                                                                                | -                              | -                              | BPE_L0<br>_EN                   | BPE_LE<br>VEL_EN                | BPE_AC<br>TIVE_B<br>GN_EN       | BPE_AC<br>TIVE_EN<br>D_EN   |
| 0x2015      | Interrupt Flag Clear<br>1[7:0]     | THERM<br>SHDN_B<br>GN_CLR      | THERM<br>SHDN_E<br>ND_CLR                                                        | THERM<br>WARN1_<br>BGN_CL<br>R | THERM<br>WARN1_<br>END_CL<br>R | THERMF<br>B_BGN_<br>CLR         | THERMF<br>B_END_<br>CLR         | OTP_FAI<br>L_CLR                | SPK_OV<br>C_CLR             |
| 0x2016      | Interrupt Flag Clear<br>2[7:0]     | THERM<br>WARN2_<br>BGN_CL<br>R | THERM<br>WARN2_<br>END_CL<br>R                                                   | INT_SPK<br>MON_E<br>RR_CLR     | INT_CLK<br>_ERR_C<br>_LR       | _                               | CLK_RE<br>COVER_<br>CLR         | CLK_ER<br>R_CLR                 | DMON_<br>ERR_CL<br>R        |
| 0x2017      | Interrupt Flag Clear<br>3[7:0]     | -                              | -                                                                                | PWRUP<br>_DONE_<br>CLR         | PWRDN<br>_DONE_<br>CLR         | PVDD_U<br>VLO_SH<br>DN_CLR      | VBAT_U<br>VLO_SH<br>DN_CLR      | DHT_AC<br>TIVE_B<br>GN_CLR      | DHT_AC<br>TIVE_EN<br>D_CLR  |
| 0x2018      | Interrupt Flag Clear<br>4[7:0]     | -                              | -                                                                                | -                              | -                              | BPE_L0<br>_CLR                  | BPE_LE<br>VEL_CL<br>R           | BPE_AC<br>TIVE_B<br>GN_CLR      | BPE_AC<br>TIVE_EN<br>D_CLR  |
| 0x201F      | IRQ Control[7:0]                   | -                              | -                                                                                | -                              | -                              | -                               | IRQ_MO<br>DE                    | IRQ_PO<br>L                     | IRQ_EN                      |
| Thermal Pro | otection                           |                                |                                                                                  |                                |                                |                                 |                                 |                                 |                             |
| 0x2020      | Thermal Warning<br>Threshhold[7:0] | -                              |                                                                                  |                                | THERMW                         | /ARN1_THF                       | RESH[6:0]                       |                                 |                             |
| 0x2021      | Warning Threshold<br>2[7:0]        | _                              | THERMWARN2_THRESH[6:0]                                                           |                                |                                |                                 |                                 |                                 |                             |
| 0x2022      | Thermal Shutdown<br>Threshold[7:0] | _                              |                                                                                  |                                | THERMS                         | SHDN_THR                        | ESH[6:0]                        |                                 |                             |
| 0x2023      | Thermal Hysteresis[7:0]            | -                              | _                                                                                | -                              | -                              | -                               | -                               | THERM_                          | HYST[1:0]                   |
| 0x2024      | Thermal Foldback<br>Settings[7:0]  |                                | ERMFB_HOLD[1:<br>0] THERMFB_RLS[1:0] THERMFB_SLOPE2 THERMFB_SLOPE<br>[1:0] [1:0] |                                |                                |                                 |                                 |                                 |                             |
| 0x2027      | Thermal Foldback<br>Enable[7:0]    | _                              | _                                                                                | _                              | _                              | _                               | -                               | _                               | THERMF<br>B_EN              |

| ADDRESS     | NAME                                 | MSB                    |                        |           |                  |                        |                     |                                    | LSB              |  |
|-------------|--------------------------------------|------------------------|------------------------|-----------|------------------|------------------------|---------------------|------------------------------------|------------------|--|
| Noise Gate  | and Idle Mode                        |                        |                        |           |                  |                        |                     |                                    |                  |  |
| 0x2030      | Noise Gate/Idle Mode<br>Control[7:0] |                        | UNMUTE_T               | HRESH[3:0 | )]               |                        | MUTE_TH             | RESH[3:0]                          |                  |  |
| 0x2033      | Noise Gate/Idle Mode<br>Enables[7:0] | -                      | -                      | -         | _                | _                      | -                   | _                                  | NOISEG<br>ATE_EN |  |
| Clock and I | Data Monitor Control                 |                        | •                      |           | •                | •                      | •                   | •                                  |                  |  |
| 0x2038      | Clock Monitor<br>Control[7:0]        | _                      | СМО                    | N_BSELTC  | L[2:0]           | СМС                    | DN_ERRTO            | _ERRTOL[2:0] CM<br>AUT<br>ST/<br>E |                  |  |
| 0x2039      | Data Monitor<br>Control[7:0]         | -                      | -                      |           | AG_THRE<br>1:0]  |                        | TUCK_TH<br>5[1:0]   |                                    | URATION[<br>0]   |  |
| 0x203A      | Speaker Monitor<br>Threshold[7:0]    |                        | •                      | :         | SPKMON_T         | HRESH[7:0              | )]                  | ·                                  |                  |  |
| 0x203B      | Speaker Monitor<br>Duration[7:0]     | -                      | -                      | -         | _                | S                      | PKMON_DU            | JRATION[3:                         | 0]               |  |
| 0x203F      | Enable Controls[7:0]                 | _                      | _                      | _         | _                | SPKMO<br>N_EN          | DMON_<br>MAG_E<br>N | DMON_<br>STUCK_<br>EN              | CMON_<br>EN      |  |
| PCM Regist  | ters                                 |                        |                        |           |                  | •                      |                     | •                                  |                  |  |
| 0x2040      | Pin Config[7:0]                      | LV_EN_                 | DRV[1:0]               | ICC_D     | RV[1:0]          | IRQ_DRV[1:0] DOUT_DRV[ |                     |                                    |                  |  |
| 0x2041      | PCM Mode Config[7:0]                 | PCM_CH                 | ANSZ[1:0]              |           |                  |                        | PCM_C<br>HANSEL     | PCM_TX<br>_EXTRA<br>_HIZ           |                  |  |
| 0x2042      | PCM Clock Setup[7:0]                 | -                      | _                      | -         | PCM_BC<br>LKEDGE |                        | PCM_B               | SEL[3:0]                           |                  |  |
| 0x2043      | PCM Sample Rate<br>Setup 1[7:0]      |                        | IVADC_                 | _SR[3:0]  |                  |                        | PCM_                | SR[3:0]                            |                  |  |
| 0x2044      | PCM TX Control 1[7:0]                | -                      | -                      |           |                  | PCM_VMO                | N_SLOT[5:0          | ]                                  |                  |  |
| 0x2045      | PCM TX Control 2[7:0]                | _                      | -                      |           |                  | PCM_IMON               | J_SLOT[5:0]         | ]                                  |                  |  |
| 0x2046      | PCM TX Control 3[7:0]                | -                      | -                      |           |                  | PCM_PVDE               | D_SLOT[5:0          | ]                                  |                  |  |
| 0x2047      | PCM TX Control 4[7:0]                | _                      | -                      |           |                  | PCM_VBA1               | [_SLOT[5:0]         | ]                                  |                  |  |
| 0x2048      | PCM TX Control 5[7:0]                | -                      | -                      |           | P                | CM_DHT_A               | TN_SLOT[5           | :0]                                |                  |  |
| 0x2049      | PCM TX Control 6[7:0]                | -                      | -                      |           | P                | CM_STATL               | JS_SLOT[5:          | 0]                                 |                  |  |
| 0x204A      | PCM TX Control 7[7:0]                | -                      | -                      |           | PCM              | _DSP_MON               | IITOR_SLO           | T[5:0]                             |                  |  |
| 0x204B      | PCM TX Control 8[7:0]                | -                      | _                      |           |                  | PCM_BPE                | _SLOT[5:0]          |                                    |                  |  |
| 0x204C      | PCM Tx HiZ Control<br>1[7:0]         |                        |                        | P         | CM_TX_SL         | DT_HIZ[63:             | 56]                 |                                    |                  |  |
| 0x204D      | PCM Tx HiZ Control<br>2[7:0]         |                        | PCM_TX_SLOT_HIZ[55:48] |           |                  |                        |                     |                                    |                  |  |
| 0x204E      | PCM Tx HiZ Control<br>3[7:0]         |                        |                        | P         | CM_TX_SL         | DT_HIZ[47:4            | 40]                 |                                    |                  |  |
| 0x204F      | PCM Tx HiZ Control<br>4[7:0]         |                        |                        | P         | CM_TX_SLO        | OT_HIZ[39::            | 32]                 |                                    |                  |  |
| 0x2050      | PCM Tx HiZ Control<br>5[7:0]         | PCM_TX_SLOT_HIZ[31:24] |                        |           |                  |                        |                     |                                    |                  |  |

| ADDRESS      | NAME                                     | MSB                    |                                 |                        |                        |                         |                           |                       | LSB                    |  |
|--------------|------------------------------------------|------------------------|---------------------------------|------------------------|------------------------|-------------------------|---------------------------|-----------------------|------------------------|--|
| 0x2051       | PCM Tx HiZ<br>Control6[7:0]              |                        | 1                               | P                      | CM_TX_SLO              | DT_HIZ[23:              | [6]                       |                       |                        |  |
| 0x2052       | PCM Tx HiZ Control<br>7[7:0]             |                        |                                 | Р                      | CM_TX_SL               | OT_HIZ[15:              | 8]                        |                       |                        |  |
| 0x2053       | PCM Tx HiZ Control<br>8[7:0]             |                        |                                 | F                      | PCM_TX_SI              | _OT_HIZ[7:0             | )]                        |                       |                        |  |
| 0x2055       | PCM RX Source 1[7:0]                     | -                      | _                               | -                      | -                      | -                       | PCM_DMMIX_CFC<br>1:0]     |                       |                        |  |
| 0x2056       | PCM RX Source 2[7:0]                     | PCM                    | _DMMIX_CI                       | H1_SOURC               | E[3:0]                 | PCM                     | _DMMIX_CI                 | H0_SOURC              | E[3:0]                 |  |
| 0x2058       | PCM Bypass<br>Source[7:0]                | -                      | _                               | _                      | _                      | PC                      | M_BYPASS                  | SOURCE                | 3:0]                   |  |
| 0x205D       | PCM TX Source<br>Enables[7:0]            | PCM_BP<br>E_EN         | PCM_ST<br>ATUS_E<br>N           | PCM_D<br>HT_ATN<br>_EN | PCM_VB<br>AT_EN        | PCM_PV<br>DD_EN         | PCM_DS<br>PMONIT<br>OR_EN | PCM_IM<br>ON_EN       | PCM_V<br>MON_E<br>N    |  |
| 0x205E       | PCM Rx Enables[7:0]                      | -                      | -                               | -                      | -                      | PCM_BY PCM_<br>P_EN _EN |                           |                       |                        |  |
| 0x205F       | PCM Tx Enables[7:0]                      | -                      | _                               | _                      | _                      | PCM_<br>                |                           |                       |                        |  |
| Interchip Co | ommunication                             |                        |                                 |                        |                        |                         |                           |                       |                        |  |
| 0x2070       | ICC Rx Enables A[7:0]                    | ICC_RX<br>_CH7_E<br>N  | ICC_RX<br>_CH6_E<br>N           | ICC_RX<br>_CH5_E<br>N  | ICC_RX<br>_CH4_E<br>N  | ICC_RX<br>_CH3_E<br>N   | ICC_RX<br>_CH2_E<br>N     | ICC_RX<br>_CH1_E<br>N | ICC_RX<br>_CH0_E<br>N  |  |
| 0x2071       | ICC Rx Enables B[7:0]                    | ICC_RX<br>_CH15_<br>EN | ICC_RX<br>_CH14_<br>EN          | ICC_RX<br>_CH13_<br>EN | ICC_RX<br>_CH12_<br>EN | ICC_RX<br>_CH11_<br>EN  | ICC_RX<br>_CH10_<br>EN    | ICC_RX<br>_CH9_E<br>N | ICC_RX<br>_CH8_E<br>_N |  |
| 0x2072       | ICC Tx Control[7:0]                      | _                      | ICC_INT<br>ERLEAV<br>E_MOD<br>E | ICC_DA<br>TA_SEL       | -                      |                         | ICC_TX_                   | DEST[3:0]             |                        |  |
| 0x207F       | ICC Enables[7:0]                         | -                      | _                               | -                      | _                      | -                       | -                         | ICC_LIN<br>K_EN       | ICC_TX_<br>EN          |  |
| Tone Gener   | ator Control                             |                        |                                 |                        |                        |                         |                           |                       |                        |  |
| 0x2083       | Tone Generator and DC<br>Config[7:0]     | -                      | _                               | _                      | 1PLITUDE[<br>:0]       |                         | TONE_CO                   | ONFIG[3:0]            |                        |  |
| 0x2084       | <u>Tone Generator DC</u><br>Level 1[7:0] |                        |                                 |                        | TONE_E                 | DC[23:16]               |                           |                       |                        |  |
| 0x2085       | Tone Generator DC<br>Level 2[7:0]        |                        |                                 |                        | TONE_I                 | DC[15:8]                |                           |                       |                        |  |
| 0x2086       | Tone Generator DC<br>Level 3[7:0]        |                        |                                 |                        | TONE_DC[7:0]           |                         |                           |                       |                        |  |
| 0x208F       | Tone Generator<br>Enable[7:0]            | _                      | _                               | _                      | _                      | _                       | _                         | -                     | TONE_E<br>N            |  |
| Speaker Pa   | th Control                               |                        |                                 |                        |                        |                         |                           |                       |                        |  |
| 0x2090       | AMP volume<br>control[7:0]               | - SPK_VOL[6:0]         |                                 |                        |                        |                         |                           |                       |                        |  |
| 0x2091       | AMP Path Gain[7:0]                       | _                      | _                               | _                      |                        | SPK                     | _GAIN_MAX                 | X[4:0]                |                        |  |

| ADDRESS  | NAME                                     | MSB |                           |                 |                                   |                                       |                 |                           | LSB              |
|----------|------------------------------------------|-----|---------------------------|-----------------|-----------------------------------|---------------------------------------|-----------------|---------------------------|------------------|
| 0x2092   | AMP DSP Config[7:0]                      | -   | SPK_WB<br>AND_FIL<br>T_EN | SPK_SA<br>FE_EN | SPK_VO<br>L_RMPD<br>N_BYPA<br>SS  | SPK_VO<br>L_RMPU<br>P_BYPA<br>SS      | SPK_IN<br>VERT  | SPK_DIT<br>H_EN           | SPK_DC<br>BLK_EN |
| 0x2093   | SSM Configuration[7:0]                   | _   | _                         | _               | _                                 | SPK_SS<br>M_EN SPK_SSM_MOD_INDEX[2:0] |                 |                           |                  |
| 0x2094   | SPK Class DG<br>Threshold[7:0]           | _   | _                         | _               |                                   | SPK_                                  | _DG_THRE        | S[4:0]                    |                  |
| 0x2095   | SPK Class DG<br>Headroom[7:0]            | _   | _                         | SPK_DG          | _SEL[1:0]                         | SF                                    | PK_DG_HE        | ADROOM[3                  | :0]              |
| 0x2096   | SPK Class DG Hold<br>Time[7:0]           | _   | SPK_D                     | G_PEAK_H        | YST[2:0]                          | SF                                    | PK_DG_HO        | LD_TIME[3                 | :0]              |
| 0x2097   | <u>SPK Class DG</u><br><u>Delay[7:0]</u> | _   | _                         |                 |                                   | SPK_DG_[                              | DELAY[5:0]      |                           |                  |
| 0x2098   | <u>SPK Class DG</u><br>Mode[7:0]         | _   | _                         | _               | _                                 | _                                     | _               | SPK_M                     | DDE[1:0]         |
| 0x2099   | SPK Class DG VBAT<br>Level[7:0]          | _   | _                         | _               | _                                 | _                                     | VBATI           | _OW_OK_L                  | VL[2:0]          |
| 0x209A   | SPK Edge Control[7:0]                    | -   | -                         | _               | _                                 | -                                     | SPK_FS<br>W_SEL | -                         | -                |
| 0x209C   | SPK Edge Control<br>1[7:0]               | _   | _                         | _               | _                                 | SPK_SL_RATE_GMODE[3:0]                |                 |                           | 3:0]             |
| 0x209D   | SPK Edge Control<br>2[7:0]               |     | SPK_SL_R                  | ATE_LS[3:0      | ]                                 | SPK_SL_RATE_HS[3:0]                   |                 |                           |                  |
| 0x209E   | Amp Clip Gain[7:0]                       | _   | -                         | _               | -                                 |                                       | SPK_G           | AIN[3:0]                  |                  |
| 0x209F   | Bypass Path Config[7:0]                  | -   | _                         | -               | -                                 | -                                     | -               | BYP_WB<br>AND_FIL<br>T_EN | BYP_IN<br>VERT   |
| 0x20A0   | Amplifier Supply<br>Control[7:0]         | -   | -                         | -               | -                                 | -                                     | -               | -                         | NOVBAT           |
| 0x20AF   | AMP enables[7:0]                         | -   | _                         | -               | -                                 | -                                     | -               | SPK_FB<br>_EN             | SPK_EN           |
| Meas ADC |                                          |     |                           |                 |                                   |                                       |                 |                           |                  |
| 0x20B0   | Meas ADC Sample<br>Rate[7:0]             | -   | _                         |                 | DC_TEMP<br>[1:0]                  | MEAS_AD                               |                 | MEAS_AD<br>SR[            |                  |
| 0x20B1   | Meas ADC PVDD<br>Config[7:0]             | _   | _                         | _               | MEAS_A<br>DC_PVD<br>D_FILT_<br>EN | MEAS_ADC_PVDD_FILT_COEFF[3:0]         |                 |                           |                  |
| 0x20B2   | Meas ADC VBAT<br>Config[7:0]             | -   | -                         | _               | MEAS_A<br>DC_VBA<br>T_FILT_<br>EN | MEAS_ADC_VBAT_FILT_COEFF[3:0]         |                 |                           |                  |
| 0x20B3   | Meas ADC Thermal<br>Config[7:0]          | _   | _                         | _               | MEAS_A<br>DC_TEM<br>P_FILT_<br>EN | MEAS_ADC_TEMP_FILT_COEFF[3:0]         |                 |                           |                  |

| ADDRESS    | NAME                                         | MSB                      |   |     |                     |             |                                    |                                   | LSB                                |
|------------|----------------------------------------------|--------------------------|---|-----|---------------------|-------------|------------------------------------|-----------------------------------|------------------------------------|
| 0x20B4     | Meas ADC Readback<br>Control 1[7:0]          | _                        | _ | _   | _                   | _           | MEAS_A<br>DC_THE<br>RM_RD_<br>MODE | MEAS_A<br>DC_VBA<br>T_RD_M<br>ODE | MEAS_A<br>DC_PVD<br>D_RD_M<br>ODE  |
| 0x20B5     | Meas ADC Readback<br>Control 2[7:0]          | _                        | _ | _   | _                   | _           | MEAS_A<br>DC_THE<br>RM_RD_<br>UPD  | MEAS_A<br>DC_VBA<br>T_RD_U<br>PD  | MEAS_A<br>DC_PVD<br>D_RD_U<br>PD   |
| 0x20B6     | <u>Meas ADC PVDD</u><br>Readback MSB[7:0]    |                          |   | MEA | AS_ADC_P            | VDD_DATA    | [8:1]                              |                                   |                                    |
| 0x20B7     | Meas ADC PVDD<br>Readback LSB[7:0]           | _                        | _ | _   | _                   | _           | _                                  | _                                 | MEAS_A<br>DC_PVD<br>D_DATA<br>[0]  |
| 0x20B8     | Meas ADC VBAT<br>Readback MSB[7:0]           |                          |   | ME  | AS_ADC_V            | BAT_DATA    | [8:1]                              |                                   |                                    |
| 0x20B9     | Meas ADC VBAT<br>Readback LSB[7:0]           | _                        | _ | _   | _                   | _           | _                                  | _                                 | MEAS_A<br>DC_VBA<br>T_DATA[<br>0]  |
| 0x20BA     | Meas ADC Temp<br>Readback MSB[7:0]           | MEAS_ADC_THERM_DATA[8:1] |   |     |                     |             |                                    |                                   |                                    |
| 0x20BB     | Meas ADC Temp<br>Readback LSB[7:0]           | -                        | _ | -   | _                   | -           | _                                  | -                                 | MEAS_A<br>DC_THE<br>RM_DAT<br>A[0] |
| 0x20BC     | Meas ADC Lowest<br>PVDD Readback<br>MSB[7:0] |                          | 1 | LC  | WEST_PV             | DD_DATA[8   | 3:1]                               | I                                 |                                    |
| 0x20BD     | Meas ADC Lowest<br>PVDD Readback<br>LSB[7:0] | _                        | _ | _   | _                   | _           | _                                  | _                                 | LOWES<br>T_PVDD<br>_DATA[0<br>]    |
| 0x20BE     | Meas ADC Lowest<br>VBAT Readback<br>MSB[7:0] |                          |   | LC  | WEST_VB             | AT_DATA[8   | :1]                                |                                   |                                    |
| 0x20BF     | Meas ADC Lowest<br>VBAT Readback<br>LSB[7:0] | _                        | _ | _   | _                   | _           | _                                  | _                                 | LOWES<br>T_VBAT<br>_DATA[0<br>]    |
| 0x20C7     | Meas ADC Config[7:0]                         | -                        | _ | _   | _                   | -           | _                                  | MEAS_A<br>DC_VBA<br>T_EN          | MEAS_A<br>DC_PVD<br>D_EN           |
| Dynamic He | eadroom Tracking                             |                          |   |     |                     |             |                                    |                                   |                                    |
| 0x20D0     | DHT Configuration<br>1[7:0]                  | _                        | - | _   | – DHT_VROT_PNT[3:0] |             |                                    |                                   |                                    |
| 0x20D1     | Limiter Configuration<br>1[7:0]              | _                        | _ | _   |                     | DHT_HR[4:0] |                                    |                                   |                                    |

| ADDRESS     | NAME                                        | MSB |   |                                    |                                   |                                 |                       |                          | LSB                        |  |  |
|-------------|---------------------------------------------|-----|---|------------------------------------|-----------------------------------|---------------------------------|-----------------------|--------------------------|----------------------------|--|--|
| 0x20D2      | Limiter Configuration<br>2[7:0]             | _   | _ |                                    | DHT_                              | LIM_THRES                       | SH[4:0]               |                          | DHT_LI<br>M_MOD<br>E       |  |  |
| 0x20D3      | DHT Configuration<br>2[7:0]                 | _   | _ | _                                  |                                   | DHT                             | DHT_MAX_ATN[4:0]      |                          |                            |  |  |
| 0x20D4      | DHT Configuration<br>3[7:0]                 | _   | _ | _                                  | _                                 |                                 | DHT_ATK               | _RATE[3:0]               |                            |  |  |
| 0x20D5      | DHT Configuration<br>4[7:0]                 | -   | - | -                                  | -                                 |                                 | DHT_RLS               | _RATE[3:0]               |                            |  |  |
| 0x20D6      | DHT Supply Hysteresis<br>Configuration[7:0] | -   | - | -                                  | -                                 | DHT_S                           | UPPLY_HY              | ′ST[2:0]                 | DHT_SU<br>PPLY_H<br>YST_EN |  |  |
| 0x20DF      | DHT Enable[7:0]                             | -   | - | -                                  | -                                 | _                               | -                     | -                        | DHT_EN                     |  |  |
| I_V Sense F | Path Control                                |     |   |                                    |                                   |                                 |                       |                          |                            |  |  |
| 0x20E0      | I <u>V Sense Path</u><br>Config[7:0]        | _   | _ | _                                  | _                                 | IVADC_<br>WBAND<br>_FILT_E<br>N | IVADC_<br>DITH_E<br>N | IVADC_I<br>_DCBLK<br>_EN | IVADC_<br>V_DCBL<br>K_EN   |  |  |
| 0x20E4      | I_V Sense Path<br>Enables[7:0]              | _   | _ | _                                  | _                                 | -                               | _                     | IVADC_I<br>_EN           | IVADC_<br>V_EN             |  |  |
| Brownout F  | Prevention Engine                           |     |   |                                    |                                   |                                 |                       |                          |                            |  |  |
| 0x20E5      | BPE State[7:0]                              | -   | - | -                                  | -                                 | – BPE_STATE[2:0]                |                       |                          |                            |  |  |
| 0x20E6      | BPE L3 Threshold<br>MSB[7:0]                |     |   | I                                  | BPE_L3_VT                         | THRESH[8:1]                     |                       |                          |                            |  |  |
| 0x20E7      | BPE L3 Threshold<br>LSB[7:0]                | -   | - | -                                  | -                                 | -                               | _                     | -                        | BPE_L3<br>_VTHRE<br>SH[0]  |  |  |
| 0x20E8      | BPE L2 Threshold<br>MSB[7:0]                |     |   | I                                  | BPE_L2_VT                         | HRESH[8:1                       | ]                     |                          |                            |  |  |
| 0x20E9      | BPE L2 Threshold<br>LSB[7:0]                | -   | - | -                                  | _                                 | _                               | _                     | _                        | BPE_L2<br>_VTHRE<br>_SH[0] |  |  |
| 0x20EA      | BPE L1 Threshold<br>MSB[7:0]                |     |   | l                                  | BPE_L1_VT                         | HRESH[8:1                       | ]                     |                          |                            |  |  |
| 0x20EB      | BPE L1 Threshold<br>LSB[7:0]                | -   | - | -                                  | -                                 | -                               | _                     | -                        | BPE_L1<br>_VTHRE<br>SH[0]  |  |  |
| 0x20EC      | BPE L0 Threshold<br>MSB[7:0]                |     |   | I                                  | BPE_L0_VT                         | HRESH[8:1                       | ]                     |                          |                            |  |  |
| 0x20ED      | BPE L0 Threshold<br>LSB[7:0]                | -   | _ | -                                  | _                                 | _                               | _                     | _                        | BPE_L0<br>_VTHRE<br>SH[0]  |  |  |
| 0x20EE      | BPE L3 Dwell and Hold<br>Time[7:0]          | _   | _ | BPE                                | PE_L3_DWELL[2:0] BPE_L3_HOLD[2:0] |                                 |                       |                          | [2:0]                      |  |  |
| 0x20EF      | BPE L2 Dwell and Hold<br>Time[7:0]          | _   | _ | BPE_L2_DWELL[2:0] BPE_L2_HOLD[2:0] |                                   |                                 | [2:0]                 |                          |                            |  |  |
| 0x20F0      | BPE L1 Dwell and Hold<br>Time[7:0]          | _   | _ | BPE                                | _L1_DWELI                         | L[2:0]                          | BPE                   | L1_HOLD                  | [2:0]                      |  |  |

| ADDRESS | NAME                                            | MSB |   |       |                                       |         |                       |           | LSB                 |
|---------|-------------------------------------------------|-----|---|-------|---------------------------------------|---------|-----------------------|-----------|---------------------|
| 0x20F1  | BPE L0 Hold Time[7:0]                           | -   | - | -     | -                                     | -       | BPE                   | _L0_HOLD  | [2:0]               |
| 0x20F2  | BPE L3 Attack and<br>Release Step[7:0]          | _   | _ | _     | _                                     |         | BPE_L3_               | STEP[3:0] |                     |
| 0x20F3  | BPE L2 Attack and<br>Release Step[7:0]          | -   | _ | -     | – BPE_L2_STEP[3:0]                    |         |                       |           |                     |
| 0x20F4  | BPE L1 Attack and<br>Release Step[7:0]          | _   | _ | -     | -                                     |         | BPE_L1_               | STEP[3:0] |                     |
| 0x20F5  | BPE L0 Attack and<br>Release Step[7:0]          | -   | _ | -     | -                                     |         | BPE_L0_               | STEP[3:0] |                     |
| 0x20F6  | BPE L3 Max Gain<br>Attn[7:0]                    | -   | _ | -     |                                       | BPE_I   | _3_MAXAT <sup>-</sup> | FN[4:0]   |                     |
| 0x20F7  | BPE L2 Max Gain<br>Attn[7:0]                    | -   | _ | -     |                                       | BPE_I   | _2_MAXAT <sup>-</sup> | FN[4:0]   |                     |
| 0x20F8  | BPE L1 Max Gain<br>Attn[7:0]                    | _   | _ | -     |                                       | BPE_I   | _1_MAXAT <sup>-</sup> | FN[4:0]   |                     |
| 0x20F9  | BPE L0 Max Gain<br>Attn[7:0]                    | _   | _ | -     |                                       | BPE_I   | _0_MAXAT <sup>-</sup> | FN[4:0]   |                     |
| 0x20FA  | BPE L3 Gain Attack and<br>RIs Rates[7:0]        | _   | _ | BPE_L | .3_GAIN_R                             | LS[2:0] | BPE_I                 | _3_GAIN_A | TK[2:0]             |
| 0x20FB  | BPE L2 Gain Attack and<br>RIs Rates[7:0]        | -   | _ | BPE_L | .2_GAIN_R                             | LS[2:0] | BPE_I                 | _2_GAIN_A | TK[2:0]             |
| 0x20FC  | BPE L1 Gain Attack and<br>RIs Rates[7:0]        | -   | - | BPE_L | L1_GAIN_RLS[2:0] BPE_L1_GAIN_ATK[2:0] |         |                       |           | TK[2:0]             |
| 0x20FD  | BPE L0 Gain Attack and<br>RIs Rates[7:0]        | -   | - | BPE_L | _0_GAIN_R                             | LS[2:0] | BPE_I                 | _0_GAIN_A | TK[2:0]             |
| 0x20FE  | BPE L3 Limiter<br>Config[7:0]                   | -   | - | -     | -                                     |         | BPE_L3                | _LIM[3:0] |                     |
| 0x20FF  | BPE L2 Limiter<br>Config[7:0]                   | -   | _ | -     | -                                     |         | BPE_L2                | _LIM[3:0] |                     |
| 0x2100  | BPE L1 Limiter<br>Config[7:0]                   | -   | _ | _     | _                                     |         | BPE_L1                | _LIM[3:0] |                     |
| 0x2101  | BPE L0 Limiter<br>Config[7:0]                   | _   | _ | _     | _                                     |         | BPE_L0                | _LIM[3:0] |                     |
| 0x2102  | BPE L3 Limiter Attack<br>and Release Rates[7:0] | -   | _ | BPE_  | L3_LIM_RL                             | .S[2:0] | BPE_                  | L3_LIM_AT | <sup>-</sup> K[2:0] |
| 0x2103  | BPE L2 Limiter Attack<br>and Release Rates[7:0] | -   | - | BPE_  | L2_LIM_RL                             | .S[2:0] | BPE_                  | L2_LIM_AT | <sup>-</sup> K[2:0] |
| 0x2104  | BPE L1 Limiter Attack<br>and Release Rates[7:0] | _   | _ | BPE_  | L1_LIM_RL                             | .S[2:0] | BPE_                  | L1_LIM_AT | K[2:0]              |
| 0x2105  | BPE L0 Limiter Attack<br>and Release Rates[7:0] | _   | _ | BPE_  | E_L0_LIM_RLS[2:0] BPE_L0_LIM_ATK[2:0] |         |                       |           | K[2:0]              |
| 0x2106  | BPE Threshold<br>Hysteresis[7:0]                |     |   | BF    | BPE_VTHRESH_HYST[7:0]                 |         |                       |           |                     |
| 0x2107  | BPE Infinite Hold<br>Clear[7:0]                 | _   | _ | _     | _                                     |         |                       |           | BPE_HL<br>D_RLS     |
| 0x2108  | BPE Supply Source[7:0]                          | _   | _ | _     | _                                     | _       | _                     | _         | BPE_SR<br>C_SEL     |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| ADDRESS    | NAME                                        | MSB         |                       |   |   |                            |                                  |                                 | LSB                             |  |  |
|------------|---------------------------------------------|-------------|-----------------------|---|---|----------------------------|----------------------------------|---------------------------------|---------------------------------|--|--|
| 0x2109     | BPE Lowest State[7:0]                       | _           | -                     | - | - | -                          | BPE                              | BPE_LOWEST[2:0]                 |                                 |  |  |
| 0x210A     | BPE Lowest Gain[7:0]                        |             | BPE_LOWEST_GAIN[7:0]  |   |   |                            |                                  |                                 |                                 |  |  |
| 0x210B     | BPE Lowest Limiter[7:0]                     |             | BPE_LOWEST_LIMIT[7:0] |   |   |                            |                                  |                                 |                                 |  |  |
| 0x210D     | BPE Enable[7:0]                             | -           | -                     | - | - | -                          | -                                | BPE_LI<br>M_EN                  | BPE_EN                          |  |  |
| System Cor | System Configuration                        |             |                       |   |   |                            |                                  |                                 |                                 |  |  |
| 0x210E     | <u>Auto-Restart</u><br><u>Behavior[7:0]</u> | -           | _                     | _ | - | OVC_AU<br>TOREST<br>ART_EN | THERM_<br>AUTORE<br>START_<br>EN | VBAT_A<br>UTORES<br>TART_E<br>N | PVDD_A<br>UTORES<br>TART_E<br>N |  |  |
| 0x210F     | Global Enable[7:0]                          | _           | _                     | _ | - | _                          | _                                | -                               | EN                              |  |  |
| Device and | Revision ID                                 |             |                       |   |   |                            |                                  |                                 |                                 |  |  |
| 0x21FF     | Revision ID[7:0]                            | REV_ID[7:0] |                       |   |   |                            |                                  |                                 |                                 |  |  |

### **Register Details**

#### Software Reset (0x2000)

| BIT            | 7    | 6   | 5                                                                                                                                                                                                                               | 4          | 3 | 2                               | 1               | 0          |
|----------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---|---------------------------------|-----------------|------------|
| Field          | -    | -   | -                                                                                                                                                                                                                               | _          | _ | -                               | -               | RST        |
| Reset          | -    | -   | -                                                                                                                                                                                                                               | _          | _ | -                               | -               | 0b0        |
| Access<br>Type | _    | -   | _                                                                                                                                                                                                                               | -          | _ | -                               | -               | Write Only |
| BITFIELD       | BITS | RES | D                                                                                                                                                                                                                               | ESCRIPTION |   | DECODE                          |                 |            |
| RST            | 0    | _   | This bit field is used to trigger a software<br>reset event. Writing a 1 resets the device<br>and returns the control registers to their<br>power-on reset states. Writing a 0 has no<br>effect, and readback always returns 0. |            |   | 0: No action<br>1: Triggers a s | oftware reset e | vent       |

#### Interrupt Raw 1 (0x2001)

| BIT                       | 7                         | 6                         | 5                                             | 4                          | 3                   | 2                                                                                                        | 1                | 0               |  |
|---------------------------|---------------------------|---------------------------|-----------------------------------------------|----------------------------|---------------------|----------------------------------------------------------------------------------------------------------|------------------|-----------------|--|
| Field                     | THERMSH<br>DN_BGN_R<br>AW | THERMSH<br>DN_END_R<br>AW | THERMWA<br>RN1_BGN_<br>RAW                    | THERMWA<br>RN1_END_<br>RAW | THERMFB_<br>BGN_RAW | THERMFB_<br>END_RAW                                                                                      | OTP_FAIL_<br>RAW | SPK_OVC_<br>RAW |  |
| Reset                     | 0b0                       | 0b0                       | 0b0                                           | 0b0                        | 0b0                 | 0b0                                                                                                      | 0b0              | 0b0             |  |
| Access<br>Type            | Read Only                 | Read Only                 | Read Only                                     | Read Only                  | Read Only           | Read Only                                                                                                | Read Only        | Read Only       |  |
| BITFIELD                  | BITS                      | RES                       | D                                             | ESCRIPTION                 |                     | DECODE                                                                                                   |                  |                 |  |
| THERMSH<br>DN_BGN_R<br>AW | 7                         | _                         | Raw value of thermal shutdown begin indicator |                            |                     | 0: Die temperature below thermal<br>shutdown limit<br>1: Die temperature above thermal<br>shutdown limit |                  |                 |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD                   | BITS | RES | DESCRIPTION                                   | DECODE                                                                                                                                         |
|----------------------------|------|-----|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| THERMSH<br>DN_END_R<br>AW  | 6    | _   | Raw value of thermal shutdown end indicator   | <ul><li>0: Die temperature above thermal<br/>shutdown limit</li><li>1: Die temperature has dropped below<br/>thermal shutdown limit</li></ul>  |
| THERMWA<br>RN1_BGN_<br>RAW | 5    | _   | Raw value of thermal-warning1 begin indicator | 0: Die temperature below thermal-<br>warning1 limit<br>1: Die temperature above thermal-<br>warning1 limit                                     |
| THERMWA<br>RN1_END_<br>RAW | 4    | _   | Raw value of thermal-warning1 end indicator   | <ul><li>0: Die temperature above thermal-<br/>warning1 limit</li><li>1: Die temperature has dropped below<br/>thermal-warning1 limit</li></ul> |
| THERMFB_<br>BGN_RAW        | 3    | -   | Raw value of thermal foldback begin           | 0: Thermal foldback is not active<br>1: Thermal foldback is active                                                                             |
| THERMFB_<br>END_RAW        | 2    | -   | Raw value of thermal foldback end             | 0: Thermal foldback is active<br>1: Thermal foldback has ended                                                                                 |
| OTP_FAIL_<br>RAW           | 1    | -   | Raw status of OTP load fail                   | 0: No OTP load failure<br>1: OTP load routine did not complete<br>succesfully                                                                  |
| SPK_OVC_<br>RAW            | 0    | _   | Raw value of speaker overcurrent limit        | 0: Speaker overcurrent limit inactive<br>1: Speaker overcurrent limit active                                                                   |

#### Interrupt Raw 2 (0x2002)

| BIT                        | 7                          | 6                          | 5                                                          | 4                | 3                   | 2                                                                                                                                   | 1                | 0         |  |
|----------------------------|----------------------------|----------------------------|------------------------------------------------------------|------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------|--|
| Field                      | THERMWA<br>RN2_BGN_<br>RAW | THERMWA<br>RN2_END_<br>RAW | INT_SPKM<br>ON_ERR_R<br>AW                                 |                  | CLK_RECO<br>VER_RAW | CLK_ERR_<br>RAW                                                                                                                     | DMON_ER<br>R_RAW |           |  |
| Reset                      | 0b0                        | 0b0                        | 0b0                                                        | 0x0              | -                   | 0x0                                                                                                                                 | 0x0              | 0b0       |  |
| Access<br>Type             | Read Only                  | Read Only                  | Read Only                                                  | Read Only        | _                   | Read Only                                                                                                                           | Read Only        | Read Only |  |
| BITFIELD                   | BITS                       | RES                        | D                                                          | ESCRIPTION       |                     |                                                                                                                                     | DECODE           |           |  |
| THERMWA<br>RN2_BGN_<br>RAW | 7                          | -                          | Raw value of thermal-warning2 begin indicator              |                  |                     | <ul><li>0: Die temperature below thermal-<br/>warning2 limit</li><li>1: Die temperature above thermal-<br/>warning2 limit</li></ul> |                  |           |  |
| THERMWA<br>RN2_END_<br>RAW | 6                          | _                          | Raw value of th indicator                                  | nermal-warning   | 2 end               | 0: Die tempera<br>warning2 limit<br>1: Die tempera<br>thermal-warnin                                                                | ture has dropp   |           |  |
| INT_SPKM<br>ON_ERR_R<br>AW | 5                          | _                          | Raw value of the internal speaker monitor status indicator |                  |                     | 0: Internal speaker monitor not reporting<br>data error<br>1: Internal speaker monitor reporting data<br>error                      |                  |           |  |
| INT_CLK_E<br>RR_RAW        | 4                          | _                          | Raw value of ir                                            | nternal clock er | ror indicator       | 0: Internal cloc<br>error<br>1: Internal cloc<br>error                                                                              |                  |           |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD            | BITS | RES | DESCRIPTION                                                      | DECODE                                                                                                       |
|---------------------|------|-----|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| CLK_RECO<br>VER_RAW | 2    | _   | Raw value of the external clock monitor error recovery indicator | 0: Clock monitor not reporting clock error<br>recovery<br>1: Clock monitor reporting clock error<br>recovery |
| CLK_ERR_<br>RAW     | 1    | -   | Raw value of the external clock monitor error indicator          | 0: No external clock error detected<br>1: Clock monitor reporting clock error                                |
| DMON_ER<br>R_RAW    | 0    | -   | Raw value of external data monitor error indicator               | 0: No external data error detected<br>1: Data monitor reporting data error                                   |

#### Interrupt Raw 3 (0x2003)

| BIT                        | 7    | 6   | 5                             | 4                  | 3                          | 2                                                                                                                                                                       | 1                                                                                                                                       | 0                          |  |
|----------------------------|------|-----|-------------------------------|--------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|
| Field                      | _    | -   | PWRUP_D<br>ONE_RAW            | PWRDN_D<br>ONE_RAW | PVDD_UVL<br>O_SHDN_R<br>AW | VBAT_UVL<br>O_SHDN_R<br>AW                                                                                                                                              | DHT_ACTI<br>VE_BGN_R<br>AW                                                                                                              | DHT_ACTI<br>VE_END_R<br>AW |  |
| Reset                      | -    | -   | 0b0                           | 0b0                | 0b0                        | 0b0                                                                                                                                                                     | 0b0                                                                                                                                     | 0b0                        |  |
| Access<br>Type             | -    | -   | Read Only                     | Read Only          | Read Only                  | Read Only                                                                                                                                                               | Read Only                                                                                                                               | Read Only                  |  |
| BITFIELD                   | BITS | RES | D                             | ESCRIPTION         |                            |                                                                                                                                                                         | DECODE                                                                                                                                  |                            |  |
| PWRUP_D<br>ONE_RAW         | 5    | -   | Raw value of p                | oower-up done      |                            | 1: Device is rep                                                                                                                                                        | Device is not reporting a power-up event<br>Device is reporting a power-up into the<br>ctive state with the speaker amplifier<br>habled |                            |  |
| PWRDN_D<br>ONE_RAW         | 4    | Η   | Raw value of power-down done  |                    |                            | <ul><li>0: Device is not reporting a power-down<br/>into software shutdown event</li><li>1: Device is reporting a power-down into<br/>software shutdown event</li></ul> |                                                                                                                                         |                            |  |
| PVDD_UVL<br>O_SHDN_R<br>AW | 3    | _   | Raw value of F                | VDD UVLO er        | ror indicator              | 0: No PVDD U<br>1: PVDD below<br>active state                                                                                                                           |                                                                                                                                         | old in the                 |  |
| VBAT_UVL<br>O_SHDN_R<br>AW | 2    | _   | Raw value of V                | /BAT UVLO en       | or indicator               | 0: No VBAT UVLO error<br>1: VBAT below UVLO threshold in the<br>active state                                                                                            |                                                                                                                                         |                            |  |
| DHT_ACTI<br>VE_BGN_R<br>AW | 1    | _   | Raw value of DHT active begin |                    |                            | 0: DHT is not a<br>1: DHT is activ                                                                                                                                      |                                                                                                                                         |                            |  |
| DHT_ACTI<br>VE_END_R<br>AW | 0    | _   | Raw value of DHT active end   |                    |                            | 0: DHT is curre<br>applied attenua<br>1: DHT activity                                                                                                                   | ation                                                                                                                                   | as not yet                 |  |

### Interrupt Raw 4 (0x2004)

| BIT            | 7 | 6 | 5 | 4 | 3              | 2                 | 1                          | 0         |
|----------------|---|---|---|---|----------------|-------------------|----------------------------|-----------|
| Field          | _ | _ | - | - | BPE_L0_R<br>AW | BPE_LEVE<br>L_RAW | BPE_ACTIV<br>E_BGN_RA<br>W |           |
| Reset          | - | - | - | - | 0x0            | 0x0               | 0x0                        | 0x0       |
| Access<br>Type | _ | - | - | _ | Read Only      | Read Only         | Read Only                  | Read Only |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD                   | BITS | RES | DESCRIPTION                                        | DECODE                                                                                    |  |
|----------------------------|------|-----|----------------------------------------------------|-------------------------------------------------------------------------------------------|--|
| BPE_L0_R<br>AW             | 3    | -   | Indicates that BPE has transitioned into level 0   | 0: BPE controller is not in level 0<br>1: BPE controller has transitioned into level<br>0 |  |
| BPE_LEVE<br>L_RAW          | 2    | -   | Indicates that BPE has transitioned between levels | 0: BPE is static<br>1: BPE level is changing                                              |  |
| BPE_ACTIV<br>E_BGN_RA<br>W | 1    | -   | Indicates that the BPE is active                   | 0: BPE is inactive<br>1: BPE is active                                                    |  |
| BPE_ACTIV<br>E_END_RA<br>W | 0    | -   | Indicates that the BPE is no longer active         | 0: BPE is active<br>1: BPE is inactive                                                    |  |

#### Interrupt State 1 (0x2006)

| BIT                          | 7                           | 6                           | 5                                                          | 4                            | 3                         | 2                                                                                                                                                   | 1                                                                                                                                                   | 0                 |  |
|------------------------------|-----------------------------|-----------------------------|------------------------------------------------------------|------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|
| Field                        | THERMSH<br>DN_BGN_S<br>TATE | THERMSH<br>DN_END_S<br>TATE | THERMWA<br>RN1_BGN_<br>STATE                               | THERMWA<br>RN1_END_<br>STATE | THERMFB_<br>BGN_STAT<br>E | THERMFB_<br>END_STAT<br>E                                                                                                                           | OTP_FAIL_<br>STATE                                                                                                                                  | SPK_OVC_<br>STATE |  |
| Reset                        | 0b0                         | 0b0                         | 0b0                                                        | 0b0                          | 0b0                       | 0b0                                                                                                                                                 | 0b0                                                                                                                                                 | 0b0               |  |
| Access<br>Type               | Read Only                   | Read Only                   | Read Only Read Only Read Only                              |                              | Read Only                 | Read Only                                                                                                                                           | Read Only                                                                                                                                           |                   |  |
| BITFIELD                     | BITS                        | RES                         | D                                                          | ESCRIPTION                   |                           |                                                                                                                                                     | DECODE                                                                                                                                              |                   |  |
| THERMSH<br>DN_BGN_S<br>TATE  | 7                           | -                           | Unmaskable interrupt state, cleared by THERMSHDN_BGN_CLR.  |                              |                           | THERMSHDN<br>THERMSHDN<br>1: Rising edge<br>THERMSHDN                                                                                               | D: No rising edge of<br>THERMSHDN_BGN_RAW since last<br>THERMSHDN_BGN_CLR<br>1: Rising edge of<br>THERMSHDN_BGN_RAW since last<br>THERMSHDN_BGN_CLR |                   |  |
| THERMSH<br>DN_END_S<br>TATE  | 6                           | -                           | Unmaskable interrupt state, cleared by THERMSHDN_END_CLR.  |                              |                           | 0: No rising edge of<br>THERMSHDN_END_RAW since last<br>THERMSHDN_END_CLR<br>1: Rising edge of<br>THERMSHDN_END_RAW since last<br>THERMSHDN_END_CLR |                                                                                                                                                     |                   |  |
| THERMWA<br>RN1_BGN_<br>STATE | 5                           | _                           | Unmaskable in<br>THERMWARN                                 |                              | leared by                 | 0: No rising ed<br>THERMWARN<br>THERMWARN<br>1: Rising edge<br>THERMWARN<br>THERMWARN                                                               | 1_BGN_RAW<br>1_BGN_CLR<br>of<br>1_BGN_RAW                                                                                                           |                   |  |
| THERMWA<br>RN1_END_<br>STATE | 4                           | _                           | Unmaskable interrupt state, cleared by THERMWARN1_END_CLR. |                              |                           | 0: No rising ed<br>THERMWARN<br>THERMWARN<br>1: Rising edge<br>THERMWARN<br>THERMWARN                                                               | 1_END_RAW<br>1_END_CLR<br>of<br>1_END_RAW                                                                                                           |                   |  |
| THERMFB_<br>BGN_STAT<br>E    | 3                           | _                           | Unmaskable interrupt state, cleared by THERMFB_BGN_CLR.    |                              |                           | 0: No rising ed<br>THERMFB_BO<br>THERMFB_BO<br>1: Rising edge<br>since last THE                                                                     | SN_RAW since<br>SN_CLR<br>of THERMFB_                                                                                                               | BGN_RAW           |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD                  | BITS | RES | DESCRIPTION                                             | DECODE                                                                                                                                   |
|---------------------------|------|-----|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| THERMFB_<br>END_STAT<br>E | 2    | -   | Unmaskable interrupt state, cleared by THERMFB_END_CLR. | 0: No rising edge of<br>THERMFB_END_RAW since last<br>THERMFB_END_CLR<br>1: Rising edge of THERMFB_END_RAW<br>since last THERMFB_END_CLR |
| OTP_FAIL_<br>STATE        | 1    | _   | Unmaskable interrupt state, cleared by OTP_FAIL_CLR.    | 0: No rising edge of OTP_FAIL_RAW<br>since last OTP_FAIL_CLR<br>1: Rising edge of OTP_FAIL_RAW since<br>last OTP_FAIL_CLR                |
| SPK_OVC_<br>STATE         | 0    | _   | Unmaskable interrupt state, cleared by SPK_OVC_CLR.     | 0: No rising edge of SPK_OVC_RAW<br>since last SPK_OVC_CLR<br>1: Rising edge of SPK_OVC_RAW since<br>last SPK_OVC_CLR                    |

#### Interrupt State 2 (0x2007)

| BIT                          | 7                            | 6                            | 5                                                          | 4                     | 3        | 2                                                                                                                                                       | 1                                            | 0                  |
|------------------------------|------------------------------|------------------------------|------------------------------------------------------------|-----------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------|
| Field                        | THERMWA<br>RN2_BGN_<br>STATE | THERMWA<br>RN2_END_<br>STATE | INT_SPKM<br>ON_ERR_S<br>TATE                               | INT_CLK_E<br>RR_STATE | _        | CLK_RECO<br>VER_STAT<br>E                                                                                                                               | CLK_ERR_<br>STATE                            | DMON_ER<br>R_STATE |
| Reset                        | 0b0                          | 0b0                          | 0b0                                                        | 0x0                   | -        | 0x0                                                                                                                                                     | 0x0                                          | 0b0                |
| Access<br>Type               | Read Only                    | Read Only                    | Read Only                                                  | Read Only             | _        | Read Only                                                                                                                                               | Read Only                                    | Read Only          |
| BITFIELD                     | BITS                         | RES                          | D                                                          | ESCRIPTION            |          |                                                                                                                                                         | DECODE                                       |                    |
| THERMWA<br>RN2_BGN_<br>STATE | 7                            | -                            | Unmaskable in<br>THERMWARN                                 |                       | eared by | 0: No rising edge of<br>THERMWARN2_BGN_RAW since last<br>THERMWARN2_BGN_CLR<br>1: Rising edge of<br>THERMWARN2_BGN_RAW since last<br>THERMWARN2_BGN_CLR |                                              |                    |
| THERMWA<br>RN2_END_<br>STATE | 6                            | -                            | Unmaskable interrupt state, cleared by THERMWARN2_END_CLR. |                       |          | 0: No rising edge of<br>THERMWARN2_END_RAW since last<br>THERMWARN2_END_CLR<br>1: Rising edge of<br>THERMWARN2_END_RAW since last<br>THERMWARN2_END_CLR |                                              |                    |
| INT_SPKM<br>ON_ERR_S<br>TATE | 5                            | _                            | Unmaskable in<br>INT_SPKMON                                |                       | eared by | 0: No rising ed<br>INT_SPKMON<br>INT_SPKMON<br>1: Rising edge<br>INT_SPKMON<br>INT_SPKMON                                                               | _ERR_RAW si<br>_ERR_CLR<br>of<br>_ERR_RAW si |                    |
| INT_CLK_E<br>RR_STATE        | 4                            | _                            | Unmaskable interrupt state, cleared by INT_CLK_ERR_CLR.    |                       |          | 0: No rising edge of INT_CLK_ERR_RAW<br>since last INT_CLK_ERR_CLR<br>1: Rising edge of INT_CLK_ERR_RAW<br>since last INT_CLK_ERR_CLR                   |                                              |                    |
| CLK_RECO<br>VER_STAT<br>E    | 2                            | -                            | Unmaskable interrupt state, cleared by CLK_RECOVER_CLR.    |                       |          | 0: No rising ed<br>CLK_RECOVE<br>CLK_RECOVE<br>1: Rising edge<br>since last CLK                                                                         | R_RAW since<br>R_CLR<br>of CLK_RECO          | VER_RAW            |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD           | BITS | RES | DESCRIPTION                                          | DECODE                                                                                                                    |
|--------------------|------|-----|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| CLK_ERR_<br>STATE  | 1    | _   | Unmaskable interrupt state, cleared by CLK_ERR_CLR.  | 0: No rising edge of CLK_ERR_RAW since<br>last CLK_ERR_CLR<br>1: Rising edge of CLK_ERR_RAW since<br>last CLK_ERR_CLR     |
| DMON_ER<br>R_STATE | 0    | -   | Unmaskable interrupt state, cleared by DMON_ERR_CLR. | 0: No rising edge of DMON_ERR_RAW<br>since last DMON_ERR_CLR<br>1: Rising edge of DMON_ERR_RAW since<br>last DMON_ERR_CLR |

#### Interrupt State 3 (0x2008)

| BIT                          | 7    | 6   | 5                                                          | 4                        | 3                            | 2                                                                                                                                 | 1                                            | 0                            |
|------------------------------|------|-----|------------------------------------------------------------|--------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------|
| Field                        | -    | -   | PWRUP_D<br>ONE_STAT<br>E                                   | PWRDN_D<br>ONE_STAT<br>E | PVDD_UVL<br>O_SHDN_S<br>TATE | VBAT_UVL<br>O_SHDN_S<br>TATE                                                                                                      | DHT_ACTI<br>VE_BGN_S<br>TATE                 | DHT_ACTI<br>VE_END_S<br>TATE |
| Reset                        | _    | _   | 0b0                                                        | 0b0                      | 0b0                          | 0b0                                                                                                                               | 0b0                                          | 0b0                          |
| Access<br>Type               | -    | -   | Read Only                                                  | Read Only                | Read Only                    | Read Only                                                                                                                         | Read Only                                    | Read Only                    |
| BITFIELD                     | BITS | RES | D                                                          | ESCRIPTION               |                              |                                                                                                                                   | DECODE                                       |                              |
| PWRUP_D<br>ONE_STAT<br>E     | 5    | -   | Unmaskable in<br>PWRUP_DON                                 |                          | leared by                    | 0: No rising edge of PWRUP_DONE_RAV<br>since last PWRUP_DONE_CLR<br>1: Rising edge of PWRUP_DONE_RAW<br>since last PWRUP_DONE_CLR |                                              |                              |
| PWRDN_D<br>ONE_STAT<br>E     | 4    | -   | Unmaskable in<br>PWRDN_DON                                 |                          | leared by                    | 0: No rising edge of PWRDN_DONE_RAW<br>since last PWRDN_DONE_CLR<br>1: Rising edge of PWRDN_DONE_RAW<br>since last PWRDN_DONE_CLR |                                              |                              |
| PVDD_UVL<br>O_SHDN_S<br>TATE | 3    | -   | Unmaskable interrupt state, cleared by PVDD_UVLO_SHDN_CLR. |                          |                              | 0: No rising ed<br>PVDD_UVLO_<br>PVDD_UVLO_<br>1: Rising edge<br>PVDD_UVLO_<br>PVDD_UVLO_                                         | SHDN_RAW s<br>SHDN_CLR<br>of<br>SHDN_RAW s   |                              |
| VBAT_UVL<br>O_SHDN_S<br>TATE | 2    | _   | Unmaskable in<br>VBAT_UVLO_                                |                          | leared by                    | 0: No rising ed<br>VBAT_UVLO_<br>VBAT_UVLO_<br>1: Rising edge<br>VBAT_UVLO_<br>VBAT_UVLO_                                         | SHDN_RAW si<br>SHDN_CLR<br>of<br>SHDN_RAW si |                              |
| DHT_ACTI<br>VE_BGN_S<br>TATE | 1    | -   | Unmaskable interrupt state, cleared by DHT_ACTIVE_BGN_CLR. |                          |                              | 0: No rising ed<br>DHT_ACTIVE_<br>DHT_ACTIVE_<br>1: Rising edge<br>DHT_ACTIVE_<br>DHT_ACTIVE_                                     | BGN_RAW sir<br>BGN_CLR<br>of<br>BGN_RAW sir  |                              |
| DHT_ACTI<br>VE_END_S<br>TATE | 0    | -   | Unmaskable in<br>DHT_ACTIVE_                               |                          | leared by                    | 0: No rising ed<br>DHT_ACTIVE_<br>DHT_ACTIVE_<br>1: Rising edge<br>DHT_ACTIVE_<br>DHT_ACTIVE_                                     | END_RAW sir<br>END_CLR<br>of<br>END_RAW sir  |                              |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### Interrupt State 4 (0x2009)

| BIT                          | 7    | 6   | 5                            | 4          | 3         | 2                                                                                             | 1                                           | 0                            |  |
|------------------------------|------|-----|------------------------------|------------|-----------|-----------------------------------------------------------------------------------------------|---------------------------------------------|------------------------------|--|
| Field                        | -    | -   | BPE_L0_ST<br>ATE             |            |           | BPE_LEVE<br>L_STATE                                                                           | BPE_ACTIV<br>E_BGN_ST<br>ATE                | BPE_ACTIV<br>E_END_ST<br>ATE |  |
| Reset                        | -    | -   | -                            | _          | 0x0       | 0x0                                                                                           | 0x0                                         | 0x0                          |  |
| Access<br>Type               | -    | -   | -                            | -          | Read Only | Read Only                                                                                     | Read Only                                   | Read Only                    |  |
| BITFIELD                     | BITS | RES | D                            | ESCRIPTION |           | DECODE                                                                                        |                                             |                              |  |
| BPE_L0_ST<br>ATE             | 3    | -   | Unmaskable in BPE_L0_CLR.    |            | leared by | 0: No rising edu<br>last BPE_L0_C<br>1: Rising edge<br>BPE_L0_CLR                             | LR – –                                      |                              |  |
| BPE_LEVE<br>L_STATE          | 2    | _   | Unmaskable in<br>BPE_LEVEL_( |            | leared by | 0: No rising ed<br>since last BPE<br>1: Rising edge<br>last BPE_LEVE                          | _LEVEL_CLR<br>of BPE_LEVE                   | _                            |  |
| BPE_ACTIV<br>E_BGN_ST<br>ATE | 1    | -   | Unmaskable in<br>BPE_ACTIVE_ |            | leared by | 0: No rising ed<br>BPE_ACTIVE_<br>BPE_ACTIVE_<br>1: Rising edge<br>BPE_ACTIVE_<br>BPE_ACTIVE_ | BGN_RAW sir<br>BGN_CLR<br>of<br>BGN_RAW sir |                              |  |
| BPE_ACTIV<br>E_END_ST<br>ATE | 0    | -   | Unmaskable in<br>BPE_ACTIVE_ |            | leared by | 0: No rising ed<br>BPE_ACTIVE_<br>BPE_ACTIVE_<br>1: Rising edge<br>BPE_ACTIVE_<br>BPE_ACTIVE_ | END_RAW sir<br>END_CLR<br>of<br>END_RAW sir |                              |  |

### Interrupt Flag 1 (0x200B)

| BIT                        | 7                          | 6                          | 5                                                                                                                                                                                                         | 4                           | 3                    | 2                                                                                                         | 1                                                                      | 0                        |
|----------------------------|----------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------|
| Field                      | THERMSH<br>DN_BGN_F<br>LAG | THERMSH<br>DN_END_F<br>LAG | THERMWA<br>RN1_BGN_<br>FLAG                                                                                                                                                                               | THERMWA<br>RN1_END_<br>FLAG | THERMFB_<br>BGN_FLAG | THERMFB_<br>END_FLAG                                                                                      | OTP_FAIL_<br>FLAG                                                      | SPK_OVC_<br>FLAG         |
| Reset                      | 0b0                        | 0b0                        | 0b0                                                                                                                                                                                                       | 0b0                         | 0b0                  | 0b0                                                                                                       | 0b0                                                                    | 0b0                      |
| Access<br>Type             | Read Only                  | Read Only                  | Read Only                                                                                                                                                                                                 | Read Only                   | Read Only            | Read Only                                                                                                 | Read Only                                                              | Read Only                |
| BITFIELD                   | BITS                       | RES                        | D                                                                                                                                                                                                         | ESCRIPTION                  |                      |                                                                                                           | DECODE                                                                 |                          |
| THERMSH<br>DN_BGN_F<br>LAG | 7                          | -                          | Thermal shutdown begin event maskable<br>interrupt flag. Masked by<br>THERMSHDN_END_EN and cleared by<br>THERMSHDN_END_CLR. If IRQ is<br>enabled, an interrupt is generated on a<br>flag bit rising edge. |                             |                      | 0: No rising ed<br>THERMSHDN<br>THERMSHDN<br>THERMSHDN<br>1: THERMSHD<br>rising edge of<br>since last THE | BGN_RAW sin<br>BGN_CLR or<br>BGN_EN is lo<br>D_BGN_EN is<br>FHERMSHDN_ | w<br>high and<br>BGN_RAW |

| BITFIELD                    | BITS | RES | DESCRIPTION                                                                                                                                                                                                 | DECODE                                                                                                                                                                                                               |
|-----------------------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| THERMSH<br>DN_END_F<br>LAG  | 6    | _   | Thermal shutdown end event maskable<br>interrupt flag. Masked by<br>THERMSHDN_END_EN and cleared by<br>THERMSHDN_END_CLR. If IRQ is<br>enabled, an interrupt is generated on a<br>flag bit rising edge.     | 0: No rising edge of<br>THERMSHDN_END_RAW since last<br>THERMSHDN_END_CLR or<br>THERMSHDN_END_EN is low<br>1: THERMSHDN_END_EN is high and<br>rising edge of THERMSHDN_END_RAW<br>since last THERMSHDN_END_CLR       |
| THERMWA<br>RN1_BGN_<br>FLAG | 5    | _   | Thermal-warning1 begin event maskable<br>interrupt flag. Masked by<br>THERMWARN1_BGN_EN and cleared<br>by THERMWARN1_BGN_CLR. If IRQ is<br>enabled, an interrupt is generated on a<br>flag bit rising edge. | 0: No rising edge of<br>THERMWARN1_BGN_RAW since last<br>THERMWARN1_BGN_CLR or<br>THERMWARN1_BGN_EN is low<br>1: THERMWARN1_BGN_EN is high and<br>rising edge of THERMWARN1_BGN_RAW<br>since last THERMWARN1_BGN_CLR |
| THERMWA<br>RN1_END_<br>FLAG | 4    | _   | Thermal-warning1 end event maskable<br>interrupt flag. Masked by<br>THERMWARN1_END_EN and cleared<br>by THERMWARN1_END_CLR. If IRQ is<br>enabled, an interrupt is generated on a<br>flag bit rising edge.   | 0: No rising edge of<br>THERMWARN1_END_RAW since last<br>THERMWARN1_END_CLR or<br>THERMWARN1_END_EN is low<br>1: THERMWARN1_END_EN is high and<br>rising edge of THERMWARN1_END_RAW<br>since last THERMWARN1_END_CLR |
| THERMFB_<br>BGN_FLAG        | 3    | _   | Thermal foldback begin event maskable<br>interrupt flag. Masked by<br>THERMFB_BGN_EN and cleared by<br>THERMFB_BGN_CLR. If IRQ is enabled,<br>an interrupt is generated on a flag bit<br>rising edge.       | 0: No rising edge of<br>THERMFB_BGN_RAW since last<br>THERMFB_BGN_CLR or<br>THERMFB_BGN_EN is low<br>1: THERMFB_BGN_EN is high and rising<br>edge of THERMFB_BGN_RAW since last<br>THERMFB_BGN_CLR                   |
| THERMFB_<br>END_FLAG        | 2    | _   | Thermal foldback end event maskable<br>interrupt flag. Masked by<br>THERMFB_END_EN and cleared by<br>THERMFB_END_CLR. If IRQ is enabled,<br>an interrupt is generated on a flag bit<br>rising edge.         | 0: No rising edge of<br>THERMFB_END_RAW since last<br>THERMFB_END_CLR or<br>THERMFB_END_EN is low<br>1: THERMFB_END_EN is high and rising<br>edge of THERMFB_END_RAW since last<br>THERMFB_END_CLR                   |
| OTP_FAIL_<br>FLAG           | 1    | _   | OTP load routine fail event maskable<br>interrupt flag. Masked by OTP_FAIL_EN<br>and cleared by OTP_FAIL_CLR. If IRQ is<br>enabled, an interrupt is generated on a<br>flag bit rising edge.                 | 0: No rising edge of OTP_FAIL_RAW<br>since last OTP_FAIL_CLR or<br>OTP_FAIL_EN is low<br>1: OTP_FAIL_EN is high and rising edge<br>of OTP_FAIL_RAW since last<br>OTP_FAIL_CLR                                        |
| SPK_OVC_<br>FLAG            | 0    | _   | Speaker overcurrent event maskable<br>interrupt flag. Masked by SPK_OVC_EN<br>and cleared by SPK_OVC_CLR. If IRQ is<br>enabled, an interrupt is generated on a<br>flag bit rising edge.                     | 0: No rising edge of SPK_OVC_RAW<br>since last SPK_OVC_CLR or<br>SPK_OVC_EN is low<br>1: SPK_OVC_EN is high and rising edge<br>of SPK_OVC_RAW since last<br>SPK_OVC_CLR                                              |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### Interrupt Flag 2 (0x200C)

| BIT                         | 7                           | 6                           | 5                                                                                                                                                                                                           | 4                                                                                                                                                | 3                             | 2                                                                                                               | 1                                                                    | 0                                     |
|-----------------------------|-----------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------|
| Field                       | THERMWA<br>RN2_BGN_<br>FLAG | THERMWA<br>RN2_END_<br>FLAG | INT_SPKM<br>ON_ERR_F<br>LAG                                                                                                                                                                                 | INT_CLK_E<br>RR_FLAG                                                                                                                             | _                             | CLK_RECO<br>VER_FLAG                                                                                            | CLK_ERR_<br>FLAG                                                     | DMON_ER<br>R_FLAG                     |
| Reset                       | 0b0                         | 0b0                         | 0b0                                                                                                                                                                                                         | 0b0 0x0 –                                                                                                                                        |                               | 0x0                                                                                                             | 0x0                                                                  | 0b0                                   |
| Access<br>Type              | Read Only                   | Read Only                   | Read Only                                                                                                                                                                                                   | Read Only                                                                                                                                        | -                             | Read Only                                                                                                       | Read Only                                                            | Read Only                             |
| BITFIELD                    | BITS                        | RES                         | D                                                                                                                                                                                                           | ESCRIPTION                                                                                                                                       |                               |                                                                                                                 | DECODE                                                               |                                       |
| THERMWA<br>RN2_BGN_<br>FLAG | 7                           | -                           | Thermal-warning2 begin event maskable<br>interrupt flag. Masked by<br>THERMWARN2_BGN_EN and cleared<br>by THERMWARN2_BGN_CLR. If IRQ is<br>enabled, an interrupt is generated on a<br>flag bit rising edge. |                                                                                                                                                  |                               |                                                                                                                 |                                                                      | or<br>low<br>is high and<br>2_BGN_RAW |
| THERMWA<br>RN2_END_<br>FLAG | 6                           | -                           | Thermal-warning2 end event maskable<br>interrupt flag. Masked by<br>THERMWARN2_END_EN and cleared<br>by THERMWARN2_END_CLR. If IRQ is<br>enabled, an interrupt is generated on a<br>flag bit rising edge.   |                                                                                                                                                  |                               |                                                                                                                 |                                                                      | r<br>low<br>is high and<br>2_END_RAW  |
| INT_SPKM<br>ON_ERR_F<br>LAG | 5                           | -                           | Internal speake<br>maskable inter<br>INT_SPKMON<br>INT_SPKMON<br>enabled, an int<br>flag bit rising e                                                                                                       | rupt flag. Mask<br>_ERR_EN and<br>_ERR_CLR. If<br>.errupt is gener                                                                               | ed by<br>cleared by<br>IRQ is | 0: No rising ed<br>INT_SPKMON<br>INT_SPKMON<br>INT_SPKMON<br>1: INT_SPKMO<br>edge of INT_SPKMO<br>last INT_SPKM | ERR_RAW si<br>ERR_CLR or<br>ERR_EN is lo<br>N_ERR_EN h<br>PKMON_ERR_ | w<br>igh and rising<br>_RAW since     |
| INT_CLK_E<br>RR_FLAG        | 4                           | -                           | Internal clock r<br>maskable inter<br>INT_CLK_ERF<br>INT_CLK_ERF<br>an interrupt is g<br>rising edge.                                                                                                       | rupt flag. Mask<br>R_EN and clear<br>R_CLR. If IRQ i                                                                                             | ed by<br>ed by<br>s enabled,  | 0: No rising ed<br>since last INT_<br>INT_CLK_ERF<br>1: INT_CLK_EI<br>of INT_CLK_EI<br>INT_CLK_ERF              | CLK_ERR_CL<br>R_EN is low<br>RR_EN high ar<br>RR_RAW since           | R or<br>nd rising edge                |
| CLK_RECO<br>VER_FLAG        | 2                           | -                           | maskable inter<br>CLK_RECOVE<br>CLK_RECOVE                                                                                                                                                                  | clock error recovery event<br>nterrupt flag. Masked by<br>DVER_EN and cleared by<br>DVER_CLR. If IRQ is enabled,<br>t is generated on a flag bit |                               |                                                                                                                 | and rising                                                           |                                       |
| CLK_ERR_<br>FLAG            | 1                           | -                           | PCM input cloc<br>interrupt flag. M<br>and cleared by<br>enabled, an int<br>flag bit rising e                                                                                                               | Aasked by CLK<br>CLK_ERR_CL<br>errupt is gener                                                                                                   | _ERR_EN<br>.R. If IRQ is      | 0: No rising ed<br>last CLK_ERR<br>low<br>1: CLK_ERR_E<br>CLK_ERR_RA<br>CLK_ERR_CL                              | _CLR or CLK_I<br>EN high and ris<br>W since last                     | ERR_EN is                             |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD          | BITS | RES | DESCRIPTION                                                                                                                                                                                   | DECODE                                                                                                                                                                     |
|-------------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DMON_ER<br>R_FLAG | 0    | _   | PCM data input error event maskable<br>interrupt flag. Masked by<br>DMON_ERR_EN and cleared by<br>DMON_ERR_CLR. If IRQ is enabled, an<br>interrupt is generated on a flag bit rising<br>edge. | 0: No rising edge of DMON_ERR_RAW<br>since last DMON_ERR_CLR or<br>DMON_ERR_EN is low<br>1: DMON_ERR_EN high and rising edge<br>of DMON_ERR_RAW since last<br>DMON_ERR_CLR |

#### Interrupt Flag 3 (0x200D)

| BIT                         | 7    | 6   | 5                                                                                                         | 4                                                            | 3                               | 2                                                                                                                                                                                         | 1                                                                        | 0                            |  |
|-----------------------------|------|-----|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------|--|
| Field                       | -    | -   | PWRUP_D<br>ONE_FLAG                                                                                       | PWRDN_D<br>ONE_FLAG                                          | PVDD_UVL<br>O_SHDN_F<br>LAG     | VBAT_UVL<br>O_SHDN_F<br>LAG                                                                                                                                                               | DHT_ACTI<br>VE_BGN_F<br>LAG                                              | DHT_ACTI<br>VE_END_F<br>LAG  |  |
| Reset                       | -    | -   | 0b0 0b0 0b0                                                                                               |                                                              | 0b0                             | 0b0                                                                                                                                                                                       | 0b0                                                                      |                              |  |
| Access<br>Type              | -    | -   | Read Only                                                                                                 | Read Only                                                    | Read Only                       | Read Only                                                                                                                                                                                 | Read Only                                                                | Read Only                    |  |
| BITFIELD                    | BITS | RES | D                                                                                                         | ESCRIPTION                                                   |                                 |                                                                                                                                                                                           | DECODE                                                                   |                              |  |
| PWRUP_D<br>ONE_FLAG         | 5    | -   | Device power<br>interrupt flag. M<br>PWRUP_DON<br>PWRUP_DON<br>an interrupt is g<br>rising edge.          | /asked by<br>E_EN and clea<br>E_CLR. If IRQ                  | ired by<br>is enabled,          | 0: No rising edge of PWRUP_DONE_RAW<br>since last PWRUP_DONE_CLR or<br>PWRUP_DONE_EN is low<br>1: PWRUP_DONE_EN is high and rising<br>edge of PWRUP_DONE_RAW since last<br>PWRUP_DONE_CLR |                                                                          |                              |  |
| PWRDN_D<br>ONE_FLAG         | 4    | _   | Device power-<br>maskable inter<br>PWRDN_DON<br>PWRDN_DON<br>an interrupt is g<br>rising edge.            | rupt flag. Mask<br>E_EN and clea<br>E_CLR. If IRQ            | ed by<br>ared by<br>is enabled, | 0: No rising edge of PWRDN_DONE_RAW<br>since last PWRDN_DONE_CLR or<br>PWRDN_DONE_EN is low<br>1: PWRDN_DONE_EN is high and rising<br>edge of PWRDN_DONE_RAW since last<br>PWRDN_DONE_CLR |                                                                          |                              |  |
| PVDD_UVL<br>O_SHDN_F<br>LAG | 3    | _   | PVDD supply U<br>interrupt flag. M<br>PVDD_UVLO_<br>PVDD_UVLO_<br>enabled, an int<br>flag bit rising e    | Aasked by<br>SHDN_EN and<br>SHDN_CLR. If<br>errupt is gener  | d cleared by<br>IRQ is          | 0: No rising ed<br>PVDD_UVLO_<br>PVDD_UVLO_<br>PVDD_UVLO_<br>1: PVDD_UVLO_<br>rising edge of P<br>since last PVD                                                                          | SHDN_RAW s<br>SHDN_CLR or<br>SHDN_EN is lo<br>O_SHDN_EN i<br>PVDD_UVLO_S | ow<br>s high and<br>SHDN_RAW |  |
| VBAT_UVL<br>O_SHDN_F<br>LAG | 2    | _   | VBAT supply L<br>interrupt flag. N<br>VBAT_UVLO_<br>VBAT_UVLO_<br>enabled, an int<br>flag bit rising e    | /lasked by<br>SHDN_EN and<br>SHDN_CLR. If<br>errupt is gener | I cleared by<br>IRQ is          | 1: VBAT_UVLO_SHDN_EN is high and                                                                                                                                                          |                                                                          |                              |  |
| DHT_ACTI<br>VE_BGN_F<br>LAG | 1    | _   | DHT active beg<br>interrupt flag. M<br>DHT_ACTIVE_<br>DHT_ACTIVE_<br>enabled, an int<br>flag bit rising e | Aasked by<br>_BGN_EN and<br>_BGN_CLR. If<br>errupt is gener  | cleared by<br>IRQ is            | 0: No rising ed<br>DHT_ACTIVE_<br>DHT_ACTIVE_<br>DHT_ACTIVE_<br>1: DHT_ACTIV<br>rising edge of I<br>since last DHT                                                                        | BGN_RAW sir<br>BGN_CLR or<br>BGN_EN is lov<br>E_BGN_EN is<br>DHT_ACTIVE_ | w<br>high and<br>BGN_RAW     |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD                    | BITS | RES | DESCRIPTION                                                                                                                                                                                         | DECODE                                                                                                                                                                                                               |
|-----------------------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DHT_ACTI<br>VE_END_F<br>LAG | 0    | -   | DHT active end event maskable interrupt<br>flag. Masked by DHT_ACTIVE_END_EN<br>and cleared by<br>DHT_ACTIVE_END_CLR. If IRQ is<br>enabled, an interrupt is generated on a<br>flag bit rising edge. | 0: No rising edge of<br>DHT_ACTIVE_END_RAW since last<br>DHT_ACTIVE_END_CLR or<br>DHT_ACTIVE_END_EN is low<br>1: DHT_ACTIVE_END_EN is high and<br>rising edge of DHT_ACTIVE_END_RAW<br>since last DHT_ACTIVE_END_CLR |

#### Interrupt Flag 4 (0x200E)

| BIT                         | 7    | 6   | 5                                                                                                     | 4                                                                 | 3                            | 2                                                           | 1                                                                         | 0                               |
|-----------------------------|------|-----|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------|
| Field                       | _    | -   | – – BPE_L0_FL<br>AG                                                                                   |                                                                   | BPE_LEVE<br>L_FLAG           | BPE_ACTIV<br>E_BGN_FL<br>AG                                 | BPE_ACTIV<br>E_END_FL<br>AG                                               |                                 |
| Reset                       | -    | -   | _                                                                                                     | -                                                                 | 0x0                          | 0x0                                                         | 0x0                                                                       | 0x0                             |
| Access<br>Type              | _    | -   | -                                                                                                     | _                                                                 | Read Only                    | Read Only                                                   | Read Only                                                                 | Read Only                       |
| BITFIELD                    | BITS | RES | D                                                                                                     | ESCRIPTION                                                        |                              |                                                             | DECODE                                                                    |                                 |
| BPE_L0_FL<br>AG             | 3    | -   | Brownout-prev<br>event maskabl<br>BPE_L0_EN a<br>BPE_L0_CLR.<br>interrupt is gen<br>edge.             | e interrupt flag.<br>nd cleared by<br>If IRQ is enabl             | Masked by<br>ed, an          |                                                             |                                                                           |                                 |
| BPE_LEVE<br>L_FLAG          | 2    | -   | Brownout-prev<br>maskable inter<br>BPE_LEVEL_E<br>BPE_LEVEL_C<br>interrupt is gen<br>edge.            | rupt flag. Mask<br>EN and cleared<br>CLR. If IRQ is e             | ed by<br>by<br>enabled, an   | since last BPE<br>BPE_LEVEL_E<br>1: BPE_LEVEL               | EN high and<br>RAW since last                                             | or<br>rising edge of            |
| BPE_ACTIV<br>E_BGN_FL<br>AG | 1    | -   | Brownout-prev<br>maskable inter<br>BPE_ACTIVE_<br>BPE_ACTIVE_<br>enabled, an int<br>flag bit rising e | rupt flag. Mask<br>BGN_EN and<br>BGN_CLR. If I<br>errupt is gener | ed by<br>cleared by<br>RQ is | BPE_ACTIVE_<br>BPE_ACTIVE_<br>1: BPE_ACTIV<br>edge of BPE_A | BGN_RAW sir<br>BGN_CLR or<br>BGN_EN is lov                                | w<br>gh and rising<br>RAW since |
| BPE_ACTIV<br>E_END_FL<br>AG | 0    | -   | Brownout-prev<br>maskable inter<br>BPE_ACTIVE_<br>BPE_ACTIVE_<br>enabled, an int<br>flag bit rising e | rupt flag. Mask<br>END_EN and<br>END_CLR. If I<br>errupt is gener | ed by<br>cleared by<br>RQ is | BPE_ACTIVE_<br>BPE_ACTIVE_<br>1: BPE_ACTIV                  | END_RAW sir<br>END_CLR or<br>END_EN is lov<br>E_END_EN high<br>CTIVE_END_ | w<br>gh and rising<br>RAW since |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### Interrupt Enable 1 (0x2010)

| BIT                       | 7                        | 6                        | 5                                                                                                                                                 | 4                                                                                                                                                  | 3                  | 2                                                                                  | 1                                                   | 0                  |
|---------------------------|--------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------|
| Field                     | THERMSH<br>DN_BGN_E<br>N | THERMSH<br>DN_END_E<br>N | THERMWA<br>RN1_BGN_<br>EN                                                                                                                         | THERMWA<br>RN1_END_<br>EN                                                                                                                          | THERMFB_<br>BGN_EN | THERMFB_<br>END_EN                                                                 | OTP_FAIL_<br>EN                                     | SPK_OVC_<br>EN     |
| Reset                     | 0b0                      | 0b0                      | 0b0                                                                                                                                               | 0b0                                                                                                                                                | 0b0                | 0b0                                                                                | 0b1                                                 | 0b0                |
| Access<br>Type            | Write, Read              | Write, Read              | Write, Read                                                                                                                                       | Write, Read                                                                                                                                        | Write, Read        | Write, Read                                                                        | Write, Read                                         | Write, Read        |
| BITFIELD                  | BITS                     | RES                      | D                                                                                                                                                 | ESCRIPTION                                                                                                                                         |                    |                                                                                    | DECODE                                              |                    |
| THERMSH<br>DN_BGN_E<br>N  | 7                        | _                        | 0: THERMSHDN_BGN_FLAG<br>high<br>THERMSHDN_BGN_FLAG.<br>THERMSHDN_BGN_FLAG.<br>THERMSHDN_BGN_FLAG.<br>THERMSHDN_BGN_RAW sir<br>THERMSHDN_BGN_CLR. |                                                                                                                                                    |                    |                                                                                    | goes high if                                        |                    |
| THERMSH<br>DN_END_E<br>N  | 6                        | -                        |                                                                                                                                                   | 0: THERMSHDN_END_FLAG cann<br>high<br>1: THERMSHDN_END_FLAG goes<br>there is a rising edge on<br>THERMSHDN_END_RAW since las<br>THERMSHDN_END_CLR. |                    |                                                                                    |                                                     |                    |
| THERMWA<br>RN1_BGN_<br>EN | 5                        | _                        | Enable (unmas<br>THERMWARN                                                                                                                        |                                                                                                                                                    |                    | 0: THERMWAF<br>high<br>1: THERMWAF<br>if there is a risi<br>THERMWARN<br>THERMWARN | RN1_BGN_FLAng edge on<br>1_BGN_RAW                  | G goes high        |
| THERMWA<br>RN1_END_<br>EN | 4                        | _                        | Enable (unmas<br>THERMWARN                                                                                                                        |                                                                                                                                                    |                    | 0: THERMWAF<br>high<br>1: THERMWAF<br>if there is a risi<br>THERMWARN<br>THERMWARN | RN1_END_FLAng edge on<br>1_END_RAW :                | G goes high        |
| THERMFB_<br>BGN_EN        | 3                        | -                        | Enable (unmas<br>THERMFB_BG                                                                                                                       |                                                                                                                                                    |                    | 0: THERMFB_<br>1: THERMFB_<br>there is a rising<br>THERMFB_BG<br>THERMFB_BG        | BGN_FLAG go<br>g edge on<br>GN_RAW since            | es high if         |
| THERMFB_<br>END_EN        | 2                        | -                        | Enable (unmask) control for<br>THERMFB_END_FLAG.                                                                                                  |                                                                                                                                                    |                    | 0: THERMFB_<br>1: THERMFB_<br>there is a rising<br>THERMFB_EN<br>THERMFB_EN        | END_FLAG go<br>g edge on<br>ID_RAW since<br>ID_CLR. | es high if<br>last |
| OTP_FAIL_<br>EN           | 1                        | -                        | Enable (unmask) control for<br>OTP_FAIL_FLAG.                                                                                                     |                                                                                                                                                    |                    | 0: OTP_FAIL_I<br>1: OTP_FAIL_I<br>rising edge on<br>OTP_FAIL_CL                    | FLAG goes hig                                       | h if there is a    |
| SPK_OVC_<br>EN            | 0                        | _                        | Enable (unmas<br>SPK_OVC_FL                                                                                                                       |                                                                                                                                                    |                    | 0: SPK_OVC_I<br>1: SPK_OVC_I<br>rising edge on<br>SPK_OVC_CL                       | FLAG goes hig<br>SPK_OVC_RA                         | h if there is a    |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### Interrupt Enable 2 (0x2011)

| BIT                       | 7                         | 6                         | 5                                            | 4                                                   | 3                  | 2                                                                                                                                                                    | 1                                                                                                                                                                    | 0                          |  |
|---------------------------|---------------------------|---------------------------|----------------------------------------------|-----------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|
| Field                     | THERMWA<br>RN2_BGN_<br>EN | THERMWA<br>RN2_END_<br>EN | INT_SPKM<br>ON_ERR_E<br>N RR_EN -            |                                                     | CLK_RECO<br>VER_EN | CLK_ERR_<br>EN                                                                                                                                                       | DMON_ER<br>R_EN                                                                                                                                                      |                            |  |
| Reset                     | 0b0                       | 0b0                       | 0b0                                          | 0x0                                                 | _                  | 0x0                                                                                                                                                                  | 0x0                                                                                                                                                                  | 0b0                        |  |
| Access<br>Type            | Write, Read               | Write, Read               | Write, Read                                  | Write, Read                                         | _                  | Write, Read                                                                                                                                                          | Write, Read                                                                                                                                                          | Write, Read                |  |
| BITFIELD                  | BITS                      | RES                       | D                                            | ESCRIPTION                                          |                    | DECODE                                                                                                                                                               |                                                                                                                                                                      |                            |  |
| THERMWA<br>RN2_BGN_<br>EN | 7                         | _                         |                                              | Enable (unmask) control for<br>THERMWARN2_BGN_FLAG. |                    |                                                                                                                                                                      | 0: THERMWARN2_BGN_FLAG cannot go<br>high<br>1: THERMWARN2_BGN_FLAG goes high<br>if there is a rising edge on<br>THERMWARN2_BGN_RAW since last<br>THERMWARN2_BGN_CLR. |                            |  |
| THERMWA<br>RN2_END_<br>EN | 6                         | _                         | Enable (unmas<br>THERMWARN                   |                                                     |                    | 0: THERMWARN2_END_FLAG cannot go<br>high<br>1: THERMWARN2_END_FLAG goes high<br>if there is a rising edge on<br>THERMWARN2_END_RAW since last<br>THERMWARN2_END_CLR. |                                                                                                                                                                      |                            |  |
| INT_SPKM<br>ON_ERR_E<br>N | 5                         | _                         | Enable (unmas<br>INT_SPKMON                  |                                                     |                    | 0: INT_SPKMC<br>high<br>1: INT_SPKMC<br>there is a rising<br>INT_SPKMON<br>INT_SPKMON                                                                                | DN_ERR_FLAC<br>edge on<br>_ERR_RAW si                                                                                                                                | G goes high if             |  |
| INT_CLK_E<br>RR_EN        | 4                         | _                         | Enable (unmas<br>INT_CLK_ERF                 |                                                     |                    | 0: INT_CLK_E<br>1: INT_CLK_E<br>is a rising edge<br>since last INT_                                                                                                  | RR_FLAG goe<br>on INT_CLK_                                                                                                                                           | s high if there<br>ERR_RAW |  |
| CLK_RECO<br>VER_EN        | 2                         | _                         |                                              | Enable (unmask) control for<br>CLK_RECOVER_FLAG.    |                    |                                                                                                                                                                      | VER_FLAG ca<br>VER_FLAG go<br>g edge on<br>R_RAW since<br>R_CLR.                                                                                                     | es high if                 |  |
| CLK_ERR_<br>EN            | 1                         | _                         | Enable (unmask) control for<br>CLK_ERR_FLAG. |                                                     |                    | 0: CLK_ERR_I<br>1: CLK_ERR_I<br>rising edge on<br>CLK_ERR_CL                                                                                                         | LAG goes hig                                                                                                                                                         | h if there is a            |  |
| DMON_ER<br>R_EN           | 0                         | -                         | Enable (unmas<br>DMON_ERR_F                  |                                                     |                    | 0: DMON_ERF<br>1: DMON_ERF<br>a rising edge o<br>last DMON_EF                                                                                                        | R_FLAG goes h<br>n DMON_ERR                                                                                                                                          | high if there is           |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### Interrupt Enable 3 (0x2012)

| BIT                       | 7    | 6   | 5                                                                                                                                                                                     | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3                         | 2                                                                                                                                                 | 1                                                               | 0              |
|---------------------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------|
| Field                     | -    | -   | PWRUP_D<br>ONE_ENPWRDN_D<br>ONE_ENPVDD_UVL<br>O_SHDN_E<br>N                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | VBAT_UVL<br>O_SHDN_E<br>N | DHT_ACTI<br>VE_BGN_E<br>N                                                                                                                         | DHT_ACTI<br>VE_END_E<br>N                                       |                |
| Reset                     | -    | -   | 0b0                                                                                                                                                                                   | 0b0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0b0                       | 0b0                                                                                                                                               | 0b0                                                             | 0b0            |
| Access<br>Type            | -    | -   | Write, Read                                                                                                                                                                           | Write, Read Write, |                           |                                                                                                                                                   |                                                                 | Write, Read    |
| BITFIELD                  | BITS | RES | D                                                                                                                                                                                     | ESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                           |                                                                                                                                                   | DECODE                                                          |                |
| PWRUP_D<br>ONE_EN         | 5    | -   | Enable (unmask) control for<br>PWRUP_DONE_FLAG.<br>0: PWRUP_DONE_FLAG canno<br>1: PWRUP_DONE_FLAG goes I<br>there is a rising edge on<br>PWRUP_DONE_RAW since last<br>PWRUP_DONE_CLR. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |                                                                                                                                                   | es high if                                                      |                |
| PWRDN_D<br>ONE_EN         | 4    | _   | Enable (unmas<br>PWRDN_DON                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           | 0: PWRDN_DONE_FLAG cannot go high<br>1: PWRDN_DONE_FLAG goes high if<br>there is a rising edge on<br>PWRDN_DONE_RAW since last<br>PWRDN_DONE_CLR. |                                                                 |                |
| PVDD_UVL<br>O_SHDN_E<br>N | 3    | -   |                                                                                                                                                                                       | Enable (unmask) control for<br>PVDD_UVLO_SHDN_FLAG.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                           |                                                                                                                                                   | D_SHDN_FLA<br>D_SHDN_FLA<br>gedge on<br>SHDN_RAW s<br>SHDN_CLR. | G goes high if |
| VBAT_UVL<br>O_SHDN_E<br>N | 2    | -   | Enable (unmas<br>VBAT_UVLO_                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           | 0: VBAT_UVLC<br>high<br>1: VBAT_UVLC<br>there is a rising<br>VBAT_UVLO_<br>VBAT_UVLO_                                                             | <br>DSHDN_FLAC<br>gedge on<br>SHDN_RAW si                       | G goes high if |
| DHT_ACTI<br>VE_BGN_E<br>N | 1    | -   | Enable (unmask) control for<br>DHT_ACTIVE_BGN_FLAG.                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           | 0: DHT_ACTIV<br>high<br>1: DHT_ACTIV<br>there is a rising<br>DHT_ACTIVE_<br>DHT_ACTIVE                                                            | E_BGN_FLAG<br>edge on<br>BGN_RAW sir                            | goes high if   |
| DHT_ACTI<br>VE_END_E<br>N | 0    | -   | Enable (unmask) control for<br>DHT_ACTIVE_END_FLAG.                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           | 0: DHT_ACTIV<br>high<br>1: DHT_ACTIV<br>there is a rising<br>DHT_ACTIVE_<br>DHT_ACTIVE                                                            | E_END_FLAG<br>edge on<br>END_RAW sir                            | goes high if   |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### Interrupt Enable 4 (0x2013)

| BIT                   | 7    | 6   | 5                                                                                                                                                                                                                                                                                                                  | 4 | 3             | 2                                                                                                                                                                    | 1                     | 0           |  |
|-----------------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------|--|
| Field                 | -    | _   | _                                                                                                                                                                                                                                                                                                                  | - | BPE_L0_E<br>N | BPE_LEVE<br>L_EN                                                                                                                                                     | BPE_ACTIV<br>E_BGN_EN |             |  |
| Reset                 | -    | -   |                                                                                                                                                                                                                                                                                                                    |   | 0x0           | 0x0                                                                                                                                                                  | 0x0                   | 0x0         |  |
| Access<br>Type        | -    | -   | _                                                                                                                                                                                                                                                                                                                  | - | Write, Read   | Write, Read                                                                                                                                                          | Write, Read           | Write, Read |  |
| BITFIELD              | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                                                        |   |               | DECODE                                                                                                                                                               |                       |             |  |
| BPE_L0_E<br>N         | 3    | _   | Enable (unmask) control for BPE_L0_FLAG.                                                                                                                                                                                                                                                                           |   |               | 0: BPE_L0_FLAG cannot go high<br>1: BPE_L0_FLAG goes high if there is a<br>rising edge on BPE_L0_RAW since last<br>BPE_L0_CLR.                                       |                       |             |  |
| BPE_LEVE<br>L_EN      | 2    | _   | Enable (unmask) control for BPE_LEVEL_FLAG.                                                                                                                                                                                                                                                                        |   |               | 0: BPE_LEVEL_FLAG cannot go high<br>1: BPE_LEVEL_FLAG goes high if there is<br>a rising edge on BPE_LEVEL_RAW since<br>last BPE_LEVEL_CLR.                           |                       |             |  |
| BPE_ACTIV<br>E_BGN_EN | 1    | _   | Enable (unmask) control for BPE_ACTIVE_BGN_FLAG.                                                                                                                                                                                                                                                                   |   |               | 0: BPE_ACTIVE_BGN_FLAG cannot go<br>high<br>1: BPE_ACTIVE_BGN_FLAG goes high if<br>there is a rising edge on<br>BPE_ACTIVE_BGN_RAW since last<br>BPE_ACTIVE_BGN_CLR. |                       |             |  |
| BPE_ACTIV<br>E_END_EN | 0    | -   | 0: BPE_ACTIVE_END_FLAG cannol         Enable (unmask) control for         BPE_ACTIVE_END_FLAG.         BPE_ACTIVE_END_FLAG.         BPE_ACTIVE_END_FLAG.         BPE_ACTIVE_END_FLAG.         BPE_ACTIVE_END_FLAG.         BPE_ACTIVE_END_FLAG.         BPE_ACTIVE_END_CRAW since last         BPE_ACTIVE_END_CLR. |   |               |                                                                                                                                                                      | goes high if          |             |  |

### Interrupt Flag Clear 1 (0x2015)

| BIT                       | 7                         | 6                         | 5                                      | 4                          | 3                   | 2                                                                                                               | 1                | 0               |  |
|---------------------------|---------------------------|---------------------------|----------------------------------------|----------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------|------------------|-----------------|--|
| Field                     | THERMSH<br>DN_BGN_C<br>LR | THERMSH<br>DN_END_C<br>LR | THERMWA<br>RN1_BGN_<br>CLR             | THERMWA<br>RN1_END_<br>CLR | THERMFB_<br>BGN_CLR | THERMFB_<br>END_CLR                                                                                             | OTP_FAIL_<br>CLR | SPK_OVC_<br>CLR |  |
| Reset                     | 0b0                       | 0b0                       | 0b0                                    | 0b0                        | 0b0                 | 0b0                                                                                                             | 0b0              | 0b0             |  |
| Access<br>Type            | Write Only                | Write Only                | Write Only                             | Write Only                 | Write Only          | Write Only                                                                                                      | Write Only       | Write Only      |  |
| BITFIELD                  | BITS                      | RES                       | DESCRIPTION                            |                            |                     | DECODE                                                                                                          |                  |                 |  |
| THERMSH<br>DN_BGN_C<br>LR | 7                         | _                         | Clears associated FLAG and STATE bits. |                            |                     | 0: Writing zero has no effect<br>1: Writing one clears<br>THERMSHDN_BGN_STATE and<br>THERMSHDN_BGN_FLAG to zero |                  |                 |  |
| THERMSH<br>DN_END_C<br>LR | 6                         | _                         | Clears associated FLAG and STATE bits. |                            |                     | 0: Writing zero has no effect<br>1: Writing one clears<br>THERMSHDN_END_STATE and<br>THERMSHDN_END_FLAG to zero |                  |                 |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD                   | BITS | RES | DESCRIPTION                            | DECODE                                                                                                            |
|----------------------------|------|-----|----------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| THERMWA<br>RN1_BGN_<br>CLR | 5    | _   | Clears associated FLAG and STATE bits. | 0: Writing zero has no effect<br>1: Writing one clears<br>THERMWARN1_BGN_STATE and<br>THERMWARN1_BGN_FLAG to zero |
| THERMWA<br>RN1_END_<br>CLR | 4    | _   | Clears associated FLAG and STATE bits. | 0: Writing zero has no effect<br>1: Writing one clears<br>THERMWARN1_END_STATE and<br>THERMWARN1_END_FLAG to zero |
| THERMFB_<br>BGN_CLR        | 3    | -   | Clears associated FLAG and STATE bits. | 0: Writing zero has no effect<br>1: Writing one clears<br>THERMFB_BGN_STATE and<br>THERMFB_BGN_FLAG to zero       |
| THERMFB_<br>END_CLR        | 2    | _   | Clears associated FLAG and STATE bits. | 0: Writing zero has no effect<br>1: Writing one clears<br>THERMFB_END_STATE and<br>THERMFB_END_FLAG to zero       |
| OTP_FAIL_<br>CLR           | 1    | -   | Clears associated FLAG and STATE bits. | 0: Writing zero has no effect<br>1: Writing one clears OTP_FAIL_STATE<br>and OTP_FAIL_FLAG to zero                |
| SPK_OVC_<br>CLR            | 0    | _   | Clears associated FLAG and STATE bits. | 0: Writing zero has no effect<br>1: Writing one clears SPK_OVC_STATE<br>and SPK_OVC_FLAG to zero                  |

### Interrupt Flag Clear 2 (0x2016)

| BIT                        | 7                          | 6                          | 5                                      | 4                   | 3 | 2                                                                                                                 | 1                                                                                                               | 0                |  |  |
|----------------------------|----------------------------|----------------------------|----------------------------------------|---------------------|---|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------|--|--|
| Field                      | THERMWA<br>RN2_BGN_<br>CLR | THERMWA<br>RN2_END_<br>CLR | INT_SPKM<br>ON_ERR_C<br>LR             | INT_CLK_E<br>RR_CLR | _ | CLK_RECO<br>VER_CLR                                                                                               | CLK_ERR_<br>CLR                                                                                                 | DMON_ER<br>R_CLR |  |  |
| Reset                      | 0b0                        | 0b0                        | 0b0                                    | 0x0                 | - | 0x0                                                                                                               | 0x0                                                                                                             | 0b0              |  |  |
| Access<br>Type             | Write Only                 | Write Only                 | Write Only                             | Write Only          | _ | Write Only                                                                                                        | Write Only                                                                                                      | Write Only       |  |  |
| BITFIELD                   | BITS                       | RES                        | DESCRIPTION                            |                     |   | DECODE                                                                                                            |                                                                                                                 |                  |  |  |
| THERMWA<br>RN2_BGN_<br>CLR | 7                          | _                          | Clears associated FLAG and STATE bits. |                     |   | 0: Writing zero has no effect<br>1: Writing one clears<br>THERMWARN2_BGN_STATE and<br>THERMWARN2_BGN_FLAG to zero |                                                                                                                 |                  |  |  |
| THERMWA<br>RN2_END_<br>CLR | 6                          | _                          | Clears associated FLAG and STATE bits. |                     |   | 1: Writing one<br>THERMWARN                                                                                       | : Writing zero has no effect<br>: Writing one clears<br>:HERMWARN2_END_STATE and<br>:HERMWARN2_END_FLAG to zero |                  |  |  |
| INT_SPKM<br>ON_ERR_C<br>LR | 5                          | -                          | Clears associated FLAG and STATE bits. |                     |   | 0: Writing zero has no effect<br>1: Writing one clears<br>INT_SPKMON_ERR_STATE and<br>INT_SPKMON_ERR_FLAG to zero |                                                                                                                 |                  |  |  |
| INT_CLK_E<br>RR_CLR        | 4                          | _                          | Clears associated FLAG and STATE bits. |                     |   | 0: Writing zero has no effect<br>1: Writing one clears<br>INT_CLK_ERR_STATE and<br>INT_CLK_ERR_FLAG to zero       |                                                                                                                 |                  |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD            | BITS | RES | DESCRIPTION                            | DECODE                                                                                                      |
|---------------------|------|-----|----------------------------------------|-------------------------------------------------------------------------------------------------------------|
| CLK_RECO<br>VER_CLR | 2    | _   | Clears associated FLAG and STATE bits. | 0: Writing zero has no effect<br>1: Writing one clears<br>CLK_RECOVER_STATE and<br>CLK_RECOVER_FLAG to zero |
| CLK_ERR_<br>CLR     | 1    | -   | Clears associated FLAG and STATE bits. | 0: Writing zero has no effect<br>1: Writing one clears CLK_ERR_STATE<br>and CLK_ERR_FLAG to zero            |
| DMON_ER<br>R_CLR    | 0    | _   | Clears associated FLAG and STATE bits. | 0: Writing zero has no effect<br>1: Writing one clears DMON_ERR_STATE<br>and DMON_ERR_FLAG to zero          |

## Interrupt Flag Clear 3 (0x2017)

| BIT                        | 7    | 6   | 5                                                                                                                                                                                             | 4                                                                                                                                                                                                                                                                                                                                                                                      | 3                          | 2                                                               | 1                      | 0                          |
|----------------------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------|------------------------|----------------------------|
| Field                      | -    | -   | PWRUP_D<br>ONE_CLR                                                                                                                                                                            | PWRDN_D<br>ONE_CLR                                                                                                                                                                                                                                                                                                                                                                     | PVDD_UVL<br>O_SHDN_C<br>LR | CO_SHDN_CVE_BGN_CVE_I<br>LRLRLR                                 |                        | DHT_ACTI<br>VE_END_C<br>LR |
| Reset                      | -    | -   | 0b0                                                                                                                                                                                           | 0b0                                                                                                                                                                                                                                                                                                                                                                                    | 0b0                        | 0b0                                                             | 0b0                    | 0b0                        |
| Access<br>Type             | -    | _   | Write Only                                                                                                                                                                                    | Write Only         Write Only         Write Only         Write Only         Write Only         Write Only                                                                                                                                                                                                                                                                              |                            |                                                                 |                        | Write Only                 |
| BITFIELD                   | BITS | RES | D                                                                                                                                                                                             | ESCRIPTION                                                                                                                                                                                                                                                                                                                                                                             |                            |                                                                 | DECODE                 |                            |
| PWRUP_D<br>ONE_CLR         | 5    | _   | Clears associa                                                                                                                                                                                | Clears associated FLAG and STATE bits.<br>Clears associated FLAG and STATE bits. |                            |                                                                 |                        | 0                          |
| PWRDN_D<br>ONE_CLR         | 4    | _   | Clears associated FLAG and STATE bits.<br>Clears associated FLAG and STATE bits.<br>0: Writing zero has no effect<br>1: Writing one clears<br>PWRDN_DONE_STATE and<br>PWRDN_DONE_FLAG to zero |                                                                                                                                                                                                                                                                                                                                                                                        |                            |                                                                 | 0                      |                            |
| PVDD_UVL<br>O_SHDN_C<br>LR | 3    | -   | Clears associa                                                                                                                                                                                | ted FLAG and                                                                                                                                                                                                                                                                                                                                                                           | STATE bits.                | 0: Writing zero<br>1: Writing one<br>PVDD_UVLO_<br>PVDD_UVLO_   | clears<br>SHDN_STATE   |                            |
| VBAT_UVL<br>O_SHDN_C<br>LR | 2    | _   | Clears associa                                                                                                                                                                                | ted FLAG and                                                                                                                                                                                                                                                                                                                                                                           | STATE bits.                | 0: Writing zero<br>1: Writing one<br>VBAT_UVLO_<br>VBAT_UVLO_   | clears<br>SHDN_STATE   |                            |
| DHT_ACTI<br>VE_BGN_C<br>LR | 1    | -   | Clears associated FLAG and STATE bits.                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                        |                            | 0: Writing zero<br>1: Writing one<br>DHT_ACTIVE_<br>DHT_ACTIVE_ | clears<br>_BGN_STATE : |                            |
| DHT_ACTI<br>VE_END_C<br>LR | 0    | _   | Clears associa                                                                                                                                                                                | ted FLAG and                                                                                                                                                                                                                                                                                                                                                                           | STATE bits.                | 0: Writing zero<br>1: Writing one<br>DHT_ACTIVE_<br>DHT_ACTIVE_ | clears<br>_END_STATE a |                            |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

## Interrupt Flag Clear 4 (0x2018)

| BIT                        | 7    | 6   | 5              | 4                                      | 3              | 2                                                                                                                 | 1                                                                                              | 0                          |  |  |
|----------------------------|------|-----|----------------|----------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------|--|--|
| Field                      | -    | -   | _              | _                                      | BPE_L0_CL<br>R | BPE_LEVE<br>L_CLR                                                                                                 | BPE_ACTIV<br>E_BGN_CL<br>R                                                                     | BPE_ACTIV<br>E_END_CL<br>R |  |  |
| Reset                      | -    | -   | -              | -                                      | 0x0            | 0x0                                                                                                               | 0x0                                                                                            | 0x0                        |  |  |
| Access<br>Type             | -    | -   | – – Write Only |                                        |                | Write Only                                                                                                        | Write Only                                                                                     | Write Only                 |  |  |
| BITFIELD                   | BITS | RES | DESCRIPTION    |                                        |                |                                                                                                                   | DECODE<br>has no effect                                                                        |                            |  |  |
| BPE_L0_CL<br>R             | 3    | _   | Clears associa | Clears associated FLAG and STATE bits. |                |                                                                                                                   | 0: Writing zero has no effect<br>1: Writing one clears BPE_L0_STATE and<br>BPE_L0_FLAG to zero |                            |  |  |
| BPE_LEVE<br>L_CLR          | 2    | _   | Clears associa | ted FLAG and                           | STATE bits.    | 0: Writing zero<br>1: Writing one<br>and BPE_LEV                                                                  | clears BPE_LE                                                                                  |                            |  |  |
| BPE_ACTIV<br>E_BGN_CL<br>R | 1    | _   | Clears associa | ted FLAG and                           | STATE bits.    | 0: Writing zero has no effect<br>1: Writing one clears<br>BPE_ACTIVE_BGN_STATE and<br>BPE_ACTIVE_BGN_FLAG to zero |                                                                                                |                            |  |  |
| BPE_ACTIV<br>E_END_CL<br>R | 0    | -   | Clears associa | ted FLAG and                           | STATE bits.    | 0: Writing zero<br>1: Writing one<br>BPE_ACTIVE_<br>BPE_ACTIVE_                                                   | clears<br>_END_STATE a                                                                         |                            |  |  |

## IRQ Control (0x201F)

| BIT            | 7    | 6   | 5                          | 4                                          | 3           | 2           | 1                                                                                             | 0                      |  |  |
|----------------|------|-----|----------------------------|--------------------------------------------|-------------|-------------|-----------------------------------------------------------------------------------------------|------------------------|--|--|
| Field          | -    | _   | -                          | _                                          | _           | IRQ_MODE    | IRQ_POL                                                                                       | IRQ_EN                 |  |  |
| Reset          | -    | -   |                            |                                            | 0b0         | 0b0         | 0b0                                                                                           |                        |  |  |
| Access<br>Type | _    | -   |                            |                                            | Write, Read | Write, Read | Write, Read                                                                                   |                        |  |  |
| BITFIELD       | BITS | RES | DESCRIPTION                |                                            |             |             | DECODE                                                                                        |                        |  |  |
| IRQ_MODE       | 2    | IRQ | Controls the dr<br>output. | Controls the drive mode of the IRQ output. |             |             | 0: Open-drain output (an external pullup<br>resistor is required)<br>1: CMOS push-pull output |                        |  |  |
| IRQ_POL        | 1    | IRQ | Controls the IR            | Controls the IRQ output assert polarity.   |             |             | s low when any<br>high (i.e., active<br>s high when an<br>high (i.e.,active                   | e-low)<br>ly interrupt |  |  |
| IRQ_EN         | 0    | -   | Enables the IR             | Enables the IRQ Output.                    |             |             | s disabled and<br>s enabled and<br>ntroller                                                   |                        |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### Thermal Warning Threshhold (0x2020)

| BIT                       | 7    | 6   | 5                              | 4             | 3         | 2                                                                                          | 1   | 0 |  |
|---------------------------|------|-----|--------------------------------|---------------|-----------|--------------------------------------------------------------------------------------------|-----|---|--|
| Field                     | -    |     |                                | THERM         | WARN1_THR | ESH[6:0]                                                                                   |     |   |  |
| Reset                     | -    |     | 0x46                           |               |           |                                                                                            |     |   |  |
| Access<br>Type            | _    |     | Write, Read                    |               |           |                                                                                            |     |   |  |
| BITFIELD                  | BITS | RES | D                              | ESCRIPTION    |           | DECODE                                                                                     |     |   |  |
| THERMWA<br>RN1_THRE<br>SH | 6:0  | EN  | Sets the first th temperature. | ermal-warning | threshold | 0x00: 50°C<br>0x01: 51°C<br>0x02: 52°C<br><br>0x62: 148°C<br>0x63: 149°C<br>0x64-0x7F: 150 | 0°C |   |  |

## Warning Threshold 2 (0x2021)

| BIT                       | 7    | 6   | 5                             | 4          | 3         | 2                                                                                             | 1 | 0 |  |  |
|---------------------------|------|-----|-------------------------------|------------|-----------|-----------------------------------------------------------------------------------------------|---|---|--|--|
| Field                     | -    |     |                               | THERM      | WARN2_THR | ESH[6:0]                                                                                      |   |   |  |  |
| Reset                     | -    |     | 0x46                          |            |           |                                                                                               |   |   |  |  |
| Access<br>Type            | -    |     | Write, Read                   |            |           |                                                                                               |   |   |  |  |
| BITFIELD                  | BITS | RES | D                             | ESCRIPTION |           | DECODE                                                                                        |   |   |  |  |
| THERMWA<br>RN2_THRE<br>SH | 6:0  | EN  | Sets the secon threshold temp |            | ning      | 0x00: 50°C<br>0x01: 51°C<br>0x02: 52°C<br>:<br>0x62: 148°C<br>0x63: 149°C<br>0x64-0x7F: 150°C |   |   |  |  |

## Thermal Shutdown Threshold (0x2022)

| BIT                      | 7    | 6   | 5                           | 4               | 3        | 2                                                                                                    | 1      | 0 |  |  |  |
|--------------------------|------|-----|-----------------------------|-----------------|----------|------------------------------------------------------------------------------------------------------|--------|---|--|--|--|
| Field                    | -    |     | THERMSHDN_THRESH[6:0]       |                 |          |                                                                                                      |        |   |  |  |  |
| Reset                    | -    |     | 0x64                        |                 |          |                                                                                                      |        |   |  |  |  |
| Access<br>Type           | -    |     | Write, Read                 |                 |          |                                                                                                      |        |   |  |  |  |
| BITFIELD                 | BITS | RES | C                           | DESCRIPTION     |          |                                                                                                      | DECODE |   |  |  |  |
| THERMSH<br>DN_THRES<br>H | 6:0  | EN  | Sets the therm temperature. | nal-shutdown th | nreshold | 0x00: 50°C<br>0x01: 51°C<br>0x02: 52°C<br>:<br>0x30: 98°C<br>0x31: 99°C<br>0x64<br>to<br>0x7F: 150°C |        |   |  |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

## Thermal Hysteresis (0x2023)

| BIT            | 7    | 6   | 5                                 | 4          | 3 | 2                                             | 1      | 0         |
|----------------|------|-----|-----------------------------------|------------|---|-----------------------------------------------|--------|-----------|
| Field          | -    | -   | -                                 | -          | - | -                                             | THERM_ | HYST[1:0] |
| Reset          | -    | -   | -                                 | -          | - | -                                             | 0>     | (2        |
| Access<br>Type | _    | _   | _                                 | -          | _ | -                                             | Write, | Read      |
| BITFIELD       | BITS | RES | D                                 | ESCRIPTION |   |                                               | DECODE |           |
| THERM_HY<br>ST | 1:0  | EN  | Controls the ar<br>to the thermal |            |   | 0x0: 2°C<br>0x1: 5°C<br>0x2: 7°C<br>0x3: 10°C |        |           |

#### Thermal Foldback Settings (0x2024)

| BIT                | 7       | 6           | 5                                                                                                                                                                                         | 4                                                               | 3                            | 2                                                                 | 1        | 0           |
|--------------------|---------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------|-------------------------------------------------------------------|----------|-------------|
| Field              | THERMFE | B_HOLD[1:0] | THERMFE                                                                                                                                                                                   | 3_RLS[1:0]                                                      | THERMFB_                     | SLOPE2[1:0]                                                       | THERMFB_ | SLOPE1[1:0] |
| Reset              | C       | )x3         | 0>                                                                                                                                                                                        | <b>‹</b> 0                                                      | C                            | x1                                                                | 0        | x1          |
| Access<br>Type     | Write   | , Read      | Write, Read Write, Read Write,                                                                                                                                                            |                                                                 | , Read                       |                                                                   |          |             |
| BITFIELD           | BITS    | RES         | D                                                                                                                                                                                         | ESCRIPTION                                                      |                              |                                                                   | DECODE   |             |
| THERMFB_<br>HOLD   | 7:6     | TFB         | The thermal foldback hold time controls<br>how long the device temperature must<br>remain below the configured thermal<br>threshold hysteresis before thermal<br>foldback release begins. |                                                                 |                              |                                                                   |          |             |
| THERMFB_<br>RLS    | 5:4     | TFB         | This sets the release rate of the thermal foldback attenuation.                                                                                                                           |                                                                 |                              | 0x0: 3ms/dB<br>0x1: 10ms/dB<br>0x2:<br>100ms/dB<br>0x3: 300ms/dB  |          |             |
| THERMFB_<br>SLOPE2 | 3:2     | TFB         | This sets the sl<br>foldback attenu<br>temperature ex<br>THERMWARN                                                                                                                        | iation when die                                                 |                              | 0x0: 0.25dB/°C<br>0x1: 0.5dB/°C<br>0x2: 1.0dB/°C<br>0x3: 2.0dB/°C |          |             |
| THERMFB_<br>SLOPE1 | 1:0     | TEB         | This sets the sl<br>foldback attenu<br>temperature ex<br>threshold (THE<br>but is lower tha<br>threshold (THE                                                                             | ation when die<br>ceeds thermal<br>RMWARN1_T<br>in thermal-warr | -warning1<br>HRESH)<br>hing2 | 0x0: 0.25dB/°C<br>0x1: 0.5dB/°C<br>0x2: 1.0dB/°C<br>0x3: 2.0dB/°C |          |             |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

## Thermal Foldback Enable (0x2027)

| BIT            | 7    | 6   | 5                                                                                     | 4 | 3 | 2 | 1 | 0              |
|----------------|------|-----|---------------------------------------------------------------------------------------|---|---|---|---|----------------|
| Field          | -    | -   | -                                                                                     | - | - | - | - | THERMFB_<br>EN |
| Reset          | -    | -   | -                                                                                     | _ | _ | - | _ | 0b1            |
| Access<br>Type | -    | -   | -                                                                                     | _ | _ | - | _ | Write, Read    |
| BITFIELD       | BITS | RES | DESCRIPTION DECODE                                                                    |   |   |   |   |                |
| THERMFB_<br>EN | 0    | -   | Enables Thermal Foldback. 0: Thermal foldback disabled<br>1: Thermal foldback enabled |   |   |   |   |                |

### Noise Gate/Idle Mode Control (0x2030)

| BIT               | 7    | 6       | 5                                                   | 4                                                                                     | 3 | 2       | 1         | 0 |  |
|-------------------|------|---------|-----------------------------------------------------|---------------------------------------------------------------------------------------|---|---------|-----------|---|--|
| Field             |      | UNMUTE_ | THRESH[3:0]                                         |                                                                                       |   | MUTE_TH | RESH[3:0] |   |  |
| Reset             |      |         | Dx3                                                 |                                                                                       |   | 0:      | x2        |   |  |
| Access<br>Type    |      | Write   | e, Read                                             | Write, Read                                                                           |   |         |           |   |  |
| BITFIELD          | BITS | RES     | D                                                   | ESCRIPTION                                                                            |   | DECODE  |           |   |  |
| UNMUTE_T<br>HRESH | 7:4  | NG      | Sets the thresh<br>toggling) at wh<br>mode deactiva | ich the noise g                                                                       |   |         |           |   |  |
| MUTE_THR<br>ESH   | 3:0  | NG      |                                                     | ox0: 1 LSB<br>0x1: 2 LSBs<br>0x2: 3 LSBs<br>0x3: 4 LSBs<br>0x4: 5 LSBs<br>0x5: 6 LSBs |   |         |           |   |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### Noise Gate/Idle Mode Enables (0x2033)

| BIT              | 7    | 6   | 5                                                                      | 4          | 3            | 2 | 1 | 0                |
|------------------|------|-----|------------------------------------------------------------------------|------------|--------------|---|---|------------------|
| Field            | _    | -   | -                                                                      | -          | -            | - | - | NOISEGAT<br>E_EN |
| Reset            | -    | -   | -                                                                      | -          | -            | - | - | 0x0              |
| Access<br>Type   | -    | -   | -                                                                      | _          | _            | - | - | Write, Read      |
| BITFIELD         | BITS | RES | D                                                                      | ESCRIPTION | PTION DECODE |   |   |                  |
| NOISEGAT<br>E_EN | 0    | -   | Enables the noise gate.0: Noise gate disabled<br>1: Noise gate enabled |            |              |   |   |                  |

### Clock Monitor Control (0x2038)

| BIT              | 7    | 6   | 5                                                                      | 4               | 3        | 2                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                |
|------------------|------|-----|------------------------------------------------------------------------|-----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Field            | -    | CM  | ION_BSELTOL                                                            | [2:0]           | CI       | MON_ERRTOL[                                                                                                                                                                                                                                                                                                                                                                                                                               | CMON_AU<br>TORESTAR<br>T_EN                                                                                                                                                                                                                                                                            |                                                                                                                                                  |
| Reset            | _    |     | 0b0                                                                    |                 |          | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0                                                                                                                                                                                                                                                                                                    |                                                                                                                                                  |
| Access<br>Type   | -    |     | Write, Read                                                            |                 |          | Write, Read                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                        | Write, Read                                                                                                                                      |
| BITFIELD         | BITS | RES | D                                                                      | ESCRIPTION      |          |                                                                                                                                                                                                                                                                                                                                                                                                                                           | DECODE                                                                                                                                                                                                                                                                                                 |                                                                                                                                                  |
| CMON_BS<br>ELTOL | 6:4  | EN  | The number of<br>correct clock ra<br>needed to trigg<br>framing error. | atio (BCLKs per | r LRCLK) | 0x0: Trigger af<br>frame, recover<br>frame<br>0x1: Trigger af<br>frames, recover<br>frames<br>0x2: Trigger af<br>frames, recover<br>frame<br>0x3: Trigger af<br>frames, recover<br>frames<br>0x4: Trigger af<br>frames, recover<br>frames<br>0x5: Trigger af<br>frames, recover<br>frames<br>0x6: Trigger af<br>frames, recover<br>frames<br>0x7: Trigger af<br>frames, recover<br>frames<br>0x7: Trigger af<br>frames, recover<br>frames | after 1 correct<br>ter 2 incorrect I<br>r after 16 correct<br>ter 3 incorrect I<br>r after 24 correct<br>ter 4 incorrect I<br>r after 32 correct<br>ter 5 incorrect I<br>r after 40 correct<br>ter 6 incorrect I<br>r after 48 correct<br>ter 7 incorrect I<br>r after 56 correct<br>ter 8 incorrect I | LRCLK<br>ect LRCLK<br>ect LRCLK<br>ect LRCLK<br>ect LRCLK<br>ect LRCLK<br>ect LRCLK<br>LRCLK<br>ect LRCLK<br>ect LRCLK<br>ect LRCLK<br>ect LRCLK |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD                    | BITS | RES | DESCRIPTION                                                                                                                                                        | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CMON_ER<br>RTOL             | 3:1  | EN  | Selects the number of incorrect or correct<br>LRCLK periods needed to trigger or<br>recover from a frame clock rate error.                                         | 0x0: Trigger after 1 incorrect LRCLK<br>frame, recover after 1 correct LRCLK<br>frame<br>0x1: Trigger after 2 incorrect LRCLK<br>frames, recover after 16 correct LRCLK<br>frames<br>0x2: Trigger after 3 incorrect LRCLK<br>frames, recover after 24 correct LRCLK<br>frames, recover after 24 correct LRCLK<br>frames, recover after 32 correct LRCLK<br>frames, recover after 32 correct LRCLK<br>frames, recover after 32 correct LRCLK<br>frames, recover after 40 correct LRCLK<br>frames, recover after 48 correct LRCLK<br>frames, recover after 48 correct LRCLK<br>frames, recover after 56 correct LRCLK<br>frames, recover after 64 correct LRCLK<br>frames, recover after 64 correct LRCLK<br>frames |
| CMON_AU<br>TORESTAR<br>T_EN | 0    | EN  | Controls whether or not the device<br>automatically resumes playback when the<br>clocks become valid after the device is<br>disabled due to a clock monitor error. | <ol> <li>Device does not automatically restart<br/>after valid clocks are reapplied.</li> <li>Device automatically restarts after valid<br/>clocks are reapplied.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

## Data Monitor Control (0x2039)

| BIT                      | 7    | 6   | 5                                                                                                                                                                                                                                                    | 4                                                                                                                                                                                                                            | 3                  | 2                                                                            | 1                                                                                                            | 0      |  |  |
|--------------------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------|--|--|
| Field                    | -    | -   | DMON_MAG_THRES[1:0]                                                                                                                                                                                                                                  |                                                                                                                                                                                                                              | JCK_THRES[1<br>:0] | DMON_DURATION[1:0]                                                           |                                                                                                              |        |  |  |
| Reset                    | -    | _   | 0:                                                                                                                                                                                                                                                   | x0                                                                                                                                                                                                                           | (                  | )x0                                                                          | 0                                                                                                            | k0     |  |  |
| Access<br>Type           | -    | _   | Write                                                                                                                                                                                                                                                | Read                                                                                                                                                                                                                         | Write              | e, Read                                                                      | Write,                                                                                                       | Read   |  |  |
| BITFIELD                 | BITS | RES | D                                                                                                                                                                                                                                                    | DESCRIPTION                                                                                                                                                                                                                  |                    |                                                                              |                                                                                                              | DECODE |  |  |
| DMON_MA<br>G_THRES       | 5:4  | EN  | that the input F<br>compared aga<br>above this thre                                                                                                                                                                                                  | Sets the data magnitude error threshold<br>that the input PCM amplitude level is<br>compared against. If the input signal is<br>above this threshold for longer than the<br>DMON_DURATION, data monitor error is<br>asserted |                    |                                                                              | 0x0: -30.1030dB (5-bits)<br>0x1: -24.0824dB (4-bits)<br>0x2: -18.0618dB (3-bits)<br>0x3: -12.0412dB (2-bits) |        |  |  |
| DMON_ST<br>UCK_THRE<br>S | 3:2  | EN  | Sets the data stuck error threshold that<br>the input PCM amplitude level is<br>compared against. If the input signal is<br>stuck at the same value above this<br>threshold for longer than the<br>DMON_DURATION, data monitor error is<br>asserted. |                                                                                                                                                                                                                              |                    | 0x0: 15-bits (-9<br>0x1: 13-bits (-7<br>0x2: 11-bits (-6<br>0x3: 9-bits (-54 | 8.2678dBFS)<br>6.2266dBFS)                                                                                   |        |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD          | BITS | RES | DESCRIPTION                                                                                                                                           | DECODE                                                |
|-------------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| DMON_DU<br>RATION | 1:0  | EN  | Sets the time duration over which the<br>Data Monitor must consecutively detect<br>erroneous input PCM data before<br>asserting a data monitor error. | 0x0: 64ms<br>0x1: 256ms<br>0x2: 1024ms<br>0x3: 4096ms |

## Speaker Monitor Threshold (0x203A)

| BIT               | 7    | 6                  | 5                                                                                                                                                                                                        | 4                                                                          | 3                                                                                       | 2              | 1         | 0          |  |  |
|-------------------|------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------|-----------|------------|--|--|
| Field             |      | SPKMON_THRESH[7:0] |                                                                                                                                                                                                          |                                                                            |                                                                                         |                |           |            |  |  |
| Reset             |      | 0d58               |                                                                                                                                                                                                          |                                                                            |                                                                                         |                |           |            |  |  |
| Access<br>Type    |      | Write, Read        |                                                                                                                                                                                                          |                                                                            |                                                                                         |                |           |            |  |  |
| BITFIELD          | BITS | RES                | D                                                                                                                                                                                                        | ESCRIPTION                                                                 |                                                                                         |                | DECODE    |            |  |  |
| SPKMON_T<br>HRESH | 7:0  | _                  | signal power re<br>above this thre<br>DMON_DURA<br>error is asserte<br>as % of f <sub>s</sub> . Full<br>voltage hit the<br>The voltage thi<br>from the regist<br>following equat<br><b>Threshold (vo</b> | reshold can be<br>er setting using<br>tion:<br>bltage) =<br>IRESH/160) x / | e circuit is<br>r than the<br>monitor<br>s calculated<br>he output<br>calculated<br>the | Threshold = (S | PKMON_THR | ESH*2)/320 |  |  |

### Speaker Monitor Duration (0x203B)

| BIT            | 7 | 6 | 5 | 4 | 3                    | 2      | 1    | 0 |
|----------------|---|---|---|---|----------------------|--------|------|---|
| Field          | - | - | - | - | SPKMON_DURATION[3:0] |        |      |   |
| Reset          | - | - | - | - | 0x2                  |        |      |   |
| Access<br>Type | - | - | - | - |                      | Write, | Read |   |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD            | BITS | RES | DESCRIPTION                                                                                                                                              | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPKMON_<br>DURATION | 3:0  | _   | Sets the time duration over which the<br>speaker monitor must consecutively<br>detect power above threshold before<br>asserting a speaker monitor error. | Value: Decode           0x0: 10ms           0x1: 25ms           0x2: 50ms           0x3: 75ms           0x4: 100ms           0x5: 200ms           0x6: 300ms           0x7: 400ms           0x8: 500ms           0x9: 600ms           0x8: 500ms           0x8: 500ms           0x8: 500ms           0x9: 600ms           0x2: 900ms           0x2: 1000ms           0x2: 1000ms           0x5: 1100ms           0x5: 1200ms |

## Enable Controls (0x203F)

| BIT               | 7    | 6   | 5                                                                                               | 4             | 3             | 2                                                                                       | 1                 | 0       |
|-------------------|------|-----|-------------------------------------------------------------------------------------------------|---------------|---------------|-----------------------------------------------------------------------------------------|-------------------|---------|
| Field             | -    | -   | -                                                                                               | -             | SPKMON_<br>EN | DMON_MA<br>G_EN                                                                         | DMON_ST<br>UCK_EN | CMON_EN |
| Reset             | -    | -   | -                                                                                               | -             | 0x1           | 0x1                                                                                     | 0x1               | 0x1     |
| Access<br>Type    | -    | -   | – – Write, Read                                                                                 |               | Write, Read   | Write, Read                                                                             | Write, Read       |         |
| BITFIELD          | BITS | RES | DESCRIPTION                                                                                     |               |               | DECODE                                                                                  |                   |         |
| SPKMON_<br>EN     | 3    | ENL | Enables the int monitor                                                                         | ernal speaker | orotection    | 0x0: Disable internal speaker data monitor<br>0x1: Enable internal speaker data monitor |                   |         |
| DMON_MA<br>G_EN   | 2    | ENL | Enables the data monitor circuit to<br>monitor PCM input data for large<br>magnitude (DC) audio |               |               | 0: Data magnitude check disabled<br>1: Data magnitude check enabled                     |                   |         |
| DMON_ST<br>UCK_EN | 1    | ENL | Enables the data monitor circuit to monitor PCM input for stuck data.                           |               |               | 0: Data Stuck-AT monitor disabled<br>1: Data Stuck-AT monitor enabled                   |                   |         |
| CMON_EN           | 0    | ENL | Enables the clock monitor to monitor PCM input clocks for clock errors.                         |               |               | 0: Clock monito<br>1: Clock monito                                                      |                   |         |

### Pin Config (0x2040)

| BIT            | 7     | 6         | 5                                                  | 4                  | 3           | 2                                                                                                    | 1           | 0        |  |
|----------------|-------|-----------|----------------------------------------------------|--------------------|-------------|------------------------------------------------------------------------------------------------------|-------------|----------|--|
| Field          | LV_EN | _DRV[1:0] | ICC_D                                              | ICC_DRV[1:0] IRQ_D |             | DRV[1:0] DOU                                                                                         |             | DRV[1:0] |  |
| Reset          | (     | )x1       | 0:                                                 | x1                 | 0x1         |                                                                                                      | 0           | k1       |  |
| Access<br>Type | Write | e, Read   | Write,                                             | , Read             | Write, Read |                                                                                                      | Write, Read |          |  |
| BITFIELD       | BITS  | RES       | D                                                  | ESCRIPTION         |             | DECODE                                                                                               |             |          |  |
| LV_EN_DR<br>V  | 7:6   | -         | Configures the output drive strength of LV_EN pin. |                    |             | 0x0: Reduced drive mode<br>0x1: Normal drive mode<br>0x2: High drive mode<br>0x3: Maximum drive mode |             |          |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD | BITS | RES  | DESCRIPTION                                       | DECODE                                                                                           |
|----------|------|------|---------------------------------------------------|--------------------------------------------------------------------------------------------------|
| ICC_DRV  | 5:4  | ICC  | Configures the output drive strength of ICC pin.  | 00: Reduced drive mode<br>01: Normal drive mode<br>10: High drive mode<br>11: Maximum drive mode |
| IRQ_DRV  | 3:2  | IRQ  | Configures the output drive strength of IRQ pin.  | 00: Reduced drive mode<br>01: Normal drive mode<br>10: High drive mode<br>11: Maximum drive mode |
| DOUT_DRV | 1:0  | TXEN | Configures the output drive strength of DOUT pin. | 00: Reduced drive mode<br>01: Normal drive mode<br>10: High drive mode<br>11: Maximum drive mode |

### PCM Mode Config (0x2041)

| BIT                       | 7      | 6           | 5                                                                                                                                | 4                                                                              | 3 | 2                         | 1                                                                                                                                                                                                                                          | 0                                        |  |  |
|---------------------------|--------|-------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--|--|
| Field                     | PCM_CF | HANSZ[1:0]  | PC                                                                                                                               | PCM_FORMAT[2:0]                                                                |   | PCM_TX_I<br>NTERLEAV<br>E | PCM_CHA<br>NSEL                                                                                                                                                                                                                            | PCM_TX_E<br>XTRA_HIZ                     |  |  |
| Reset                     | (      | Dx3         |                                                                                                                                  | 0x0                                                                            |   | 0x0                       | 0b0                                                                                                                                                                                                                                        | 0b0                                      |  |  |
| Access<br>Type            | Write  | Write, Read |                                                                                                                                  | Write, Read                                                                    |   |                           | Write, Read                                                                                                                                                                                                                                | Write, Read                              |  |  |
| BITFIELD                  | BITS   | RES         | D                                                                                                                                | ESCRIPTION                                                                     |   |                           | DECODE                                                                                                                                                                                                                                     |                                          |  |  |
| PCM_CHA<br>NSZ            | 7:6    | ENL         | Configures the each channel.                                                                                                     | Configures the PCM data word size for each channel.                            |   |                           | 00: Reserved<br>01: 16-bit<br>10: 24-bit<br>11: 32-bit                                                                                                                                                                                     |                                          |  |  |
| PCM_FOR<br>MAT            | 5:3    | ENL         | Selects the PC                                                                                                                   | Selects the PCM data format.                                                   |   |                           | 0x0: I <sup>2</sup> S mode<br>0x1: Left-justified<br>0x2: Reserved<br>0x3: TDM mode 0 (0 BCLK delay from<br>LRCLK)<br>0x4: TDM mode 1 (1 BCLK delay from<br>LRCLK)<br>0x5: TDM mode 2 (2 BCLK delay from<br>LRCLK)<br>0x6 to 0x7: Reserved |                                          |  |  |
| PCM_TX_I<br>NTERLEAV<br>E | 2      | ENL         | Controls whether or not I/V sense data<br>assigned to the same channel is frame<br>interleaved on the PCM data output<br>(DOUT). |                                                                                |   |                           |                                                                                                                                                                                                                                            |                                          |  |  |
| PCM_CHA<br>NSEL           | 1      | ENL         |                                                                                                                                  | DOUT).<br>Selects which LRCK edge starts a new<br>frame (Channel 0 or Slot 0). |   |                           | iustified mode:<br>tarts a new frar<br>: Rising LRCLk<br>ft-justified mod<br>tarts a new frar<br>: Falling LRCLI                                                                                                                           | ne.<br>K edge starts<br>e: Rising<br>ne. |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD             | BITS | RES | DESCRIPTION                                                                                                               | DECODE                                                                                           |
|----------------------|------|-----|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| PCM_TX_E<br>XTRA_HIZ | 0    | ENL | Select whether DOUT is driven to zero or<br>Hi-Z during extra BCLK cycles in I <sup>2</sup> S and<br>left-justified mode. | 0: Drive DOUT to zero for extra BCLK<br>cycles<br>1: Drive DOUT to Hi-Z for extra BCLK<br>cycles |

### PCM Clock Setup (0x2042)

| BIT              | 7    | 6   | 5                             | 4                               | 3 | 2                                                                                                                                                       | 2 1 0    |  |  |  |  |
|------------------|------|-----|-------------------------------|---------------------------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
| Field            | -    | _   | -                             | PCM_BCLK<br>EDGE                |   | PCM_B                                                                                                                                                   | SEL[3:0] |  |  |  |  |
| Reset            | -    | -   | -                             | 0b0                             |   | 0:                                                                                                                                                      | 0x4      |  |  |  |  |
| Access<br>Type   | _    | -   | -                             | Write, Read                     |   | Write, Read                                                                                                                                             |          |  |  |  |  |
| BITFIELD         | BITS | RES | D                             | ESCRIPTION                      |   | DECODE                                                                                                                                                  |          |  |  |  |  |
| PCM_BCLK<br>EDGE | 4    | ENL | Selects the active BCLK edge. |                                 |   | e.<br>0: Input data captured and output data<br>valid on rising edge of BCLK<br>1: Input data captured and output data<br>valid on falling edge of BCLK |          |  |  |  |  |
| PCM_BSEL         | 3:0  | ENL |                               | mber of BCLKs<br>e PCM Interfac |   |                                                                                                                                                         |          |  |  |  |  |

## PCM Sample Rate Setup 1 (0x2043)

| BIT            | 7 | 6      | 5        | 4 | 3           | 2 1 0  |      |  |  |  |
|----------------|---|--------|----------|---|-------------|--------|------|--|--|--|
| Field          |   | IVADC_ | _SR[3:0] |   | PCM_SR[3:0] |        |      |  |  |  |
| Reset          |   | 0:     | x8       |   | 0x8         |        |      |  |  |  |
| Access<br>Type |   | Write, | Read     |   |             | Write, | Read |  |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD | BITS | RES | DESCRIPTION                                                                                  | DECODE                                                                                                                                                                                                                   |
|----------|------|-----|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IVADC_SR | 7:4  | ENL | Sets the sample rate of the I/V sense ADC path.                                              | 0x0: 8kHz<br>0x1: 11.025kHz<br>0x2: 12kHz<br>0x3: 16kHz<br>0x4: 22.05kHz<br>0x5: 24kHz<br>0x6: 32kHz<br>0x7: 44.1kHz<br>0x8: 48kHz<br>0x9: 88.2kHz<br>0xA: 96kHz<br>0xB: 176.4kHz<br>0xC: 192kHz<br>0xD to 0xF: Reserved |
| PCM_SR   | 3:0  | ENL | Sets the sample rate of the PCM interface. This corresponds to the expected LRCLK frequency. | 0x0: 8kHz<br>0x1: 11.025kHz<br>0x2: 12kHz<br>0x3: 16kHz<br>0x4: 22.05kHz<br>0x5: 24kHz<br>0x6: 32kHz<br>0x7: 44.1kHz<br>0x8: 48kHz<br>0x9: 88.2kHz<br>0xA: 96kHz<br>0xB: 176.4kHz<br>0xC: 192kHz<br>0xD to 0xF: Reserved |

### PCM TX Control 1 (0x2044)

| BIT               | 7    | 6    | 5                                                            | 4                  | 3         | 2                                                                                                            | 1      | 0 |  |  |  |
|-------------------|------|------|--------------------------------------------------------------|--------------------|-----------|--------------------------------------------------------------------------------------------------------------|--------|---|--|--|--|
| Field             | _    | -    |                                                              | PCM_VMON_SLOT[5:0] |           |                                                                                                              |        |   |  |  |  |
| Reset             | -    | -    |                                                              |                    | (         | 0x0                                                                                                          |        |   |  |  |  |
| Access<br>Type    | -    | -    |                                                              | Write, Read        |           |                                                                                                              |        |   |  |  |  |
| BITFIELD          | BITS | RES  | D                                                            | ESCRIPTION         |           |                                                                                                              | DECODE |   |  |  |  |
| PCM_VMO<br>N_SLOT | 5:0  | TXEN | Selects the dat<br>the voltage ser<br>TDM mode, or<br>valid. | nse output data    | . In non- | 0x0: Slot 00/01<br>0x1: Slot 01/02<br>0x2: Slot 02/03<br>0x22 to 0x3D:<br>0x3E: Slot 62/63<br>0x3F: Reserved |        |   |  |  |  |

#### PCM TX Control 2 (0x2045)

| BIT            | 7 | 6 | 5                  | 4           | 3 | 2 | 1 | 0 |  |
|----------------|---|---|--------------------|-------------|---|---|---|---|--|
| Field          | - | - | PCM_IMON_SLOT[5:0] |             |   |   |   |   |  |
| Reset          | - | - |                    | 0x0         |   |   |   |   |  |
| Access<br>Type | - | - |                    | Write, Read |   |   |   |   |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD          | BITS | RES  | DESCRIPTION                                                                                                          | DECODE                                                                                                       |
|-------------------|------|------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| PCM_IMON<br>_SLOT | 5:0  | TXEN | IMON Data Output Slot Select. IMON<br>data requires two slots. In non-TDM<br>mode, only Slot 0 and Slot 1 are valid. | 0x0: Slot 00/01<br>0x1: Slot 01/02<br>0x2: Slot 02/03<br>0x22 to 0x3D:<br>0x3E: Slot 62/63<br>0x3F: Reserved |

#### PCM TX Control 3 (0x2046)

| BIT               | 7    | 6    | 5                             | 5 4 3 2 1 0        |           |                                                                                                              |        |  |  |  |
|-------------------|------|------|-------------------------------|--------------------|-----------|--------------------------------------------------------------------------------------------------------------|--------|--|--|--|
| Field             | -    | -    |                               | PCM_PVDD_SLOT[5:0] |           |                                                                                                              |        |  |  |  |
| Reset             | -    | -    |                               | 0x0                |           |                                                                                                              |        |  |  |  |
| Access<br>Type    | _    | -    |                               | Write, Read        |           |                                                                                                              |        |  |  |  |
| BITFIELD          | BITS | RES  | D                             | ESCRIPTION         |           |                                                                                                              | DECODE |  |  |  |
| PCM_PVD<br>D_SLOT | 5:0  | TXEN | PVDD Data (A<br>PVDD data rec |                    | t Select. | 0x0: Slot 00/01<br>0x1: Slot 01/02<br>0x2: Slot 02/03<br>0x22 to 0x3D:<br>0x3E: Slot 62/63<br>0x3F: Reserved |        |  |  |  |

#### PCM TX Control 4 (0x2047)

| BIT               | 7    | 6    | 5                              | 5 4 3 2 1          |           |                                                                                                              |        |  |  |  |
|-------------------|------|------|--------------------------------|--------------------|-----------|--------------------------------------------------------------------------------------------------------------|--------|--|--|--|
| Field             | -    | -    |                                | PCM_VBAT_SLOT[5:0] |           |                                                                                                              |        |  |  |  |
| Reset             | -    | -    |                                | 0x0                |           |                                                                                                              |        |  |  |  |
| Access<br>Type    | -    | -    |                                | Write, Read        |           |                                                                                                              |        |  |  |  |
| BITFIELD          | BITS | RES  | D                              | ESCRIPTION         |           |                                                                                                              | DECODE |  |  |  |
| PCM_VBAT<br>_SLOT | 5:0  | TXEN | VBAT Data (Al<br>VBAT data req |                    | t Select. | 0x0: Slot 00/01<br>0x1: Slot 01/02<br>0x2: Slot 02/03<br>0x22 to 0x3D:<br>0x3E: Slot 62/63<br>0x3F: Reserved |        |  |  |  |

### PCM TX Control 5 (0x2048)

| BIT            | 7 | 6 | 5                     | 4           | 3 | 2 | 1 | 0 |  |
|----------------|---|---|-----------------------|-------------|---|---|---|---|--|
| Field          | _ | - | PCM_DHT_ATN_SLOT[5:0] |             |   |   |   |   |  |
| Reset          | _ | - | 0x0                   |             |   |   |   |   |  |
| Access<br>Type | - | - |                       | Write, Read |   |   |   |   |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD             | BITS | RES  | DESCRIPTION                                                                          | DECODE                                                                                                       |
|----------------------|------|------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| PCM_DHT_<br>ATN_SLOT | 5:0  | TXEN | DHT Attenuation Data Output Slot Select.<br>DHT attenuation data requires two slots. | 0x0: Slot 00/01<br>0x1: Slot 01/02<br>0x2: Slot 02/03<br>0x22 to 0x3D:<br>0x3E: Slot 62/63<br>0x3F: Reserved |

#### PCM TX Control 6 (0x2049)

| BIT                 | 7    | 6    | 5                                 | 5 4 3 2 1            |  |                                                                                                  |        |  |  |  |  |
|---------------------|------|------|-----------------------------------|----------------------|--|--------------------------------------------------------------------------------------------------|--------|--|--|--|--|
| Field               | -    | -    |                                   | PCM_STATUS_SLOT[5:0] |  |                                                                                                  |        |  |  |  |  |
| Reset               | -    | -    |                                   | 0x0                  |  |                                                                                                  |        |  |  |  |  |
| Access<br>Type      | _    | -    |                                   | Write, Read          |  |                                                                                                  |        |  |  |  |  |
| BITFIELD            | BITS | RES  | D                                 | ESCRIPTION           |  |                                                                                                  | DECODE |  |  |  |  |
| PCM_STAT<br>US_SLOT | 5:0  | TXEN | Device Satus I<br>Device status i |                      |  | ect. 0x00: Slot 00/01<br>0x01: Slot 01/02<br>0x02 to 0x3D:<br>0x3E: Slot 62/63<br>0x3F: Reserved |        |  |  |  |  |

### PCM TX Control 7 (0x204A)

| BIT                          | 7    | 6    | 5 | 4                         | 3                                                                                                                                                                                                                        | 2   | 1 | 0 |  |  |  |
|------------------------------|------|------|---|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|---|--|--|--|
| Field                        | -    | -    |   | PCM_DSP_MONITOR_SLOT[5:0] |                                                                                                                                                                                                                          |     |   |   |  |  |  |
| Reset                        | -    | -    |   |                           | C                                                                                                                                                                                                                        | )x0 |   |   |  |  |  |
| Access<br>Type               | -    | -    |   | Write, Read               |                                                                                                                                                                                                                          |     |   |   |  |  |  |
| BITFIELD                     | BITS | RES  | D | DESCRIPTION DECODE        |                                                                                                                                                                                                                          |     |   |   |  |  |  |
| PCM_DSP_<br>MONITOR_<br>SLOT | 5:0  | TXEN |   |                           | Ox0: Slot 00/01/02/03           0x1: Slot 01/02/03/04           0x2: Slot 02/03/04/05           0x3 to 0x3B:           0x3C: Slot 60/61/62/63           0x3E: Reserved           0x3F: Reserved           0x3F: Reserved |     |   |   |  |  |  |

### PCM TX Control 8 (0x204B)

| BIT            | 7 | 6 | 5 | 4                 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|-------------------|---|---|---|---|--|--|
| Field          | _ | - |   | PCM_BPE_SLOT[5:0] |   |   |   |   |  |  |
| Reset          | _ | - |   | 0x0               |   |   |   |   |  |  |
| Access<br>Type | - | _ |   | Write, Read       |   |   |   |   |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD         | BITS | RES  | DESCRIPTION                                                | DECODE                                                                                          |
|------------------|------|------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| PCM_BPE_<br>SLOT | 5:0  | TXEN | BPE State Output Slot Select. BPE state requires one slot. | 0x0: Slot 00<br>0x1: Slot 01<br>0x2: Slot 02<br>0x22 to 0x3D:<br>0x3E: Slot 62<br>0x3F: Slot 62 |

#### PCM Tx HiZ Control 1 (0x204C)

| BIT                 | 7    | 6           | 5 | 4                                                                                                                                                                 | 3            | 2 | 1      | 0 |  |  |  |
|---------------------|------|-------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---|--------|---|--|--|--|
| Field               |      |             |   | PCM_TX_SL                                                                                                                                                         | DT_HIZ[63:56 | ] |        |   |  |  |  |
| Reset               |      | 0xFF        |   |                                                                                                                                                                   |              |   |        |   |  |  |  |
| Access<br>Type      |      | Write, Read |   |                                                                                                                                                                   |              |   |        |   |  |  |  |
| BITFIELD            | BITS | RES         | D | ESCRIPTION                                                                                                                                                        |              |   | DECODE |   |  |  |  |
| PCM_TX_S<br>LOT_HIZ | 7:0  | TXEN        |   | Configures the unused PCM data output<br>slots to transmit either Hi-Z or 0.Value: Decode<br>0: Output 0 on idle slots from 63<br>1: Output Hi-Z on slots from 63 |              |   |        |   |  |  |  |

#### PCM Tx HiZ Control 2 (0x204D)

| BIT                 | 7    | 6                                                                                                                                                   | 5 | 4          | 3 | 2 | 1      | 0 |  |  |  |
|---------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---|------------|---|---|--------|---|--|--|--|
| Field               |      | PCM_TX_SLOT_HIZ[55:48]                                                                                                                              |   |            |   |   |        |   |  |  |  |
| Reset               |      | 0xFF                                                                                                                                                |   |            |   |   |        |   |  |  |  |
| Access<br>Type      |      | Write, Read                                                                                                                                         |   |            |   |   |        |   |  |  |  |
| BITFIELD            | BITS | RES                                                                                                                                                 | D | ESCRIPTION |   |   | DECODE |   |  |  |  |
| PCM_TX_S<br>LOT_HIZ | 7:0  | 7:0TXENConfigures the unused PCM slots to set<br>them to Hi-Z or 0.0: Output 0 on idle slots from 55 to 48<br>1: Output Hi-Z on slots from 55 to 48 |   |            |   |   |        |   |  |  |  |

#### PCM Tx HiZ Control 3 (0x204E)

| BIT                 | 7    | 6           | 5                               | 4          | 3            | 2                                                                              | 1      | 0 |  |  |
|---------------------|------|-------------|---------------------------------|------------|--------------|--------------------------------------------------------------------------------|--------|---|--|--|
| Field               |      |             |                                 | PCM_TX_SLO | DT_HIZ[47:40 | ]                                                                              |        |   |  |  |
| Reset               |      | 0xFF        |                                 |            |              |                                                                                |        |   |  |  |
| Access<br>Type      |      | Write, Read |                                 |            |              |                                                                                |        |   |  |  |
| BITFIELD            | BITS | RES         | D                               | ESCRIPTION |              |                                                                                | DECODE |   |  |  |
| PCM_TX_S<br>LOT_HIZ | 7:0  | TXEN        | Configures the them all to Hi-Z |            | slots to set | 0: Output 0 on idle slots from 47 to 4<br>1: Output Hi-Z on slots from 47 to 4 |        |   |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

#### PCM Tx HiZ Control 4 (0x204F)

| BIT                 | 7    | 6           | 5                               | 4          | 3            | 2                                                                               | 1      | 0 |  |  |  |
|---------------------|------|-------------|---------------------------------|------------|--------------|---------------------------------------------------------------------------------|--------|---|--|--|--|
| Field               |      |             |                                 | PCM_TX_SL  | DT_HIZ[39:32 | ]                                                                               |        |   |  |  |  |
| Reset               |      | 0xFF        |                                 |            |              |                                                                                 |        |   |  |  |  |
| Access<br>Type      |      | Write, Read |                                 |            |              |                                                                                 |        |   |  |  |  |
| BITFIELD            | BITS | RES         | D                               | ESCRIPTION |              |                                                                                 | DECODE |   |  |  |  |
| PCM_TX_S<br>LOT_HIZ | 7:0  | TXEN        | Configures the them all to Hi-Z |            | slots to set | 0: Output 0 on idle slots from 39 to 3<br>1: Output Hi-Z on slots from 39 to 32 |        |   |  |  |  |

### PCM Tx HiZ Control 5 (0x2050)

| BIT                 | 7    | 6                                                                                                                                                                              | 5 | 4          | 3 | 2 | 1      | 0 |  |  |  |  |
|---------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------|---|---|--------|---|--|--|--|--|
| Field               |      | PCM_TX_SLOT_HIZ[31:24]                                                                                                                                                         |   |            |   |   |        |   |  |  |  |  |
| Reset               |      | 0xFF                                                                                                                                                                           |   |            |   |   |        |   |  |  |  |  |
| Access<br>Type      |      | Write, Read                                                                                                                                                                    |   |            |   |   |        |   |  |  |  |  |
| BITFIELD            | BITS | RES                                                                                                                                                                            | D | ESCRIPTION |   |   | DECODE |   |  |  |  |  |
| PCM_TX_S<br>LOT_HIZ | 7:0  | 7:0       TXEN       Configures the unused PCM slots to set them all to Hi-Z or 0.       0: Output 0 on slots from 31 to 24         1: Output Hi-Z on idle slots from 31 to 24 |   |            |   |   |        |   |  |  |  |  |

#### PCM Tx HiZ Control6 (0x2051)

| BIT                 | 7                                                                                                                                                       | 6                      | 5 | 4          | 3 | 2 | 1      | 0 |  |  |  |  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---|------------|---|---|--------|---|--|--|--|--|
| Field               |                                                                                                                                                         | PCM_TX_SLOT_HIZ[23:16] |   |            |   |   |        |   |  |  |  |  |
| Reset               |                                                                                                                                                         | 0xFF                   |   |            |   |   |        |   |  |  |  |  |
| Access<br>Type      |                                                                                                                                                         | Write, Read            |   |            |   |   |        |   |  |  |  |  |
| BITFIELD            | BITS                                                                                                                                                    | RES                    | D | ESCRIPTION |   |   | DECODE |   |  |  |  |  |
| PCM_TX_S<br>LOT_HIZ | 7:0TXENConfigures the unused PCM slots to set<br>them all to Hi-Z or 0.0: Output 0 on idle slots from 23 to 16<br>1: Output Hi-Z on slots from 23 to 16 |                        |   |            |   |   |        |   |  |  |  |  |

#### PCM Tx HiZ Control 7 (0x2052)

| BIT            | 7 | 6                     | 5 | 4      | 3    | 2 | 1 | 0 |  |
|----------------|---|-----------------------|---|--------|------|---|---|---|--|
| Field          |   | PCM_TX_SLOT_HIZ[15:8] |   |        |      |   |   |   |  |
| Reset          |   | 0xFF                  |   |        |      |   |   |   |  |
| Access<br>Type |   |                       |   | Write, | Read |   |   |   |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD            | BITS | RES  | DESCRIPTION                                                   | DECODE                                                                         |
|---------------------|------|------|---------------------------------------------------------------|--------------------------------------------------------------------------------|
| PCM_TX_S<br>LOT_HIZ | 7:0  | TXEN | Configures the unused PCM slots to set them all to Hi-Z or 0. | 0: Output 0 on slots from 15 to 8<br>1: Output Hi-Z on idle slots from 15 to 8 |

#### PCM Tx HiZ Control 8 (0x2053)

| BIT                 | 7    | 6           | 5                                                                                                                                               | 4          | 3           | 2 | 1      | 0 |  |  |
|---------------------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------|---|--------|---|--|--|
| Field               |      |             |                                                                                                                                                 | PCM_TX_SL  | OT_HIZ[7:0] |   |        |   |  |  |
| Reset               |      | 0xFF        |                                                                                                                                                 |            |             |   |        |   |  |  |
| Access<br>Type      |      | Write, Read |                                                                                                                                                 |            |             |   |        |   |  |  |
| BITFIELD            | BITS | RES         | D                                                                                                                                               | ESCRIPTION |             |   | DECODE |   |  |  |
| PCM_TX_S<br>LOT_HIZ | 7:0  | TXEN        | XENConfigures the unused PCM slots to set<br>them all to Hi-Z or 0.0: Output 0 on idle slots from 7 to 0<br>1: Output Hi-Z on slots from 7 to 0 |            |             |   |        |   |  |  |

#### PCM RX Source 1 (0x2055)

| BIT               | 7    | 6   | 5                             | 4                | 3      | 2                                                                                                                                                          | 1                  | 0 |  |
|-------------------|------|-----|-------------------------------|------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---|--|
| Field             | -    | -   | -                             | -                | _      | -                                                                                                                                                          | PCM_DMMIX_CFG[1:0] |   |  |
| Reset             | -    | -   | -                             | -                | _      | -                                                                                                                                                          | 0x0                |   |  |
| Access<br>Type    | -    | -   | _                             | -                | _      | -                                                                                                                                                          | Write, Read        |   |  |
| BITFIELD          | BITS | RES | D                             | ESCRIPTION       |        |                                                                                                                                                            | DECODE             |   |  |
| PCM_DMMI<br>X_CFG | 1:0  | PCM | Determines the mixer circuit. | e behavior of th | e mono | 0x0: Output of monomixer is Channel 0<br>0x1: Output of monomixer is Channel 1<br>0x2: Output of monomixer is (Channel 0 +<br>Channel1)/2<br>0x3: Reserved |                    |   |  |

### PCM RX Source 2 (0x2056)

| BIT                          | 7    | 6          | 5                                                 | 4    | 3           | 2                                                                                     | 1                                          | 0    |  |
|------------------------------|------|------------|---------------------------------------------------|------|-------------|---------------------------------------------------------------------------------------|--------------------------------------------|------|--|
| Field                        | P    | CM_DMMIX_C | H1_SOURCE                                         | 3:0] | P           | CM_DMMIX_CH                                                                           | 10_SOURCE[3                                | 8:0] |  |
| Reset                        |      | (          | )x0                                               |      |             | 0>                                                                                    | <b>(</b> 0                                 |      |  |
| Access<br>Type               |      | Write      | e, Read                                           |      | Write, Read |                                                                                       |                                            |      |  |
| BITFIELD                     | BITS | RES        | DESCRIPTION DECODE                                |      |             |                                                                                       |                                            |      |  |
| PCM_DMMI<br>X_CH1_SO<br>URCE | 7:4  | РСМ        | Selects the PC<br>is routed to the<br>mono mixer. |      |             | 0x0: PCM Inpu<br>0x1: PCM Inpu<br>0x2: PCM Inpu<br><br>0xE: PCM Inpu<br>0xF: PCM Inpu | t Channel 1<br>t Channel 2<br>t Channel 14 |      |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD                     | BITS | RES | DESCRIPTION                                                                                   | DECODE                                                                               |
|------------------------------|------|-----|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| PCM_DMMI<br>X_CH0_SO<br>URCE | 3:0  | PCM | Selects the PCM data input channel that is routed to the channel 0 of the digital mono mixer. | 0x0: PCM Input Channel 0<br>0x1: PCM Input Channel 1<br>0x2: PCM Input Channel 2<br> |

#### PCM Bypass Source (0x2058)

| BIT                       | 7    | 6   | 5                                                  | 4          | 3 2 1 0     |                                                                                        |                                            |  |  |
|---------------------------|------|-----|----------------------------------------------------|------------|-------------|----------------------------------------------------------------------------------------|--------------------------------------------|--|--|
| Field                     | -    | -   | -                                                  | -          |             | PCM_BYPASS_SOURCE[3:0]                                                                 |                                            |  |  |
| Reset                     | -    | -   | -                                                  | -          |             | 0x0                                                                                    |                                            |  |  |
| Access<br>Type            | -    | -   | -                                                  | _          | Write, Read |                                                                                        |                                            |  |  |
| BITFIELD                  | BITS | RES | D                                                  | ESCRIPTION | DECODE      |                                                                                        |                                            |  |  |
| PCM_BYPA<br>SS_SOURC<br>E | 3:0  | РСМ | Selects the PC<br>is routed to the<br>bypass path. |            |             | 0x0: PCM Inpu<br>0x1: PCM Inpu<br>0x2: PCM Inpu<br>:<br>0xE: PCM Inpu<br>0xF: PCM Inpu | t Channel 1<br>t Channel 2<br>t Channel 14 |  |  |

#### PCM TX Source Enables (0x205D)

| BIT                | 7              | 6                 | 5                                                                                                                                                       | 4                                   | 3                         | 2                                                             | 1               | 0               |
|--------------------|----------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------------|---------------------------------------------------------------|-----------------|-----------------|
| Field              | PCM_BPE_<br>EN | PCM_STAT<br>US_EN | PCM_DHT_<br>ATN_EN                                                                                                                                      | PCM_VBAT<br>_EN                     | PCM_PVD<br>D_EN           | PCM_DSP<br>MONITOR_<br>EN                                     | PCM_IMON<br>_EN | PCM_VMO<br>N_EN |
| Reset              | 0x0            | 0x0               | 0x0                                                                                                                                                     | 0x0                                 | 0x0                       | 0x0                                                           | 0x0             | 0x0             |
| Access<br>Type     | Write, Read    | Write, Read       | Write, Read                                                                                                                                             | Write, Read                         | Write, Read               | Write, Read                                                   | Write, Read     | Write, Read     |
| BITFIELD           | BITS           | RES               | D                                                                                                                                                       | ESCRIPTION                          |                           |                                                               | DECODE          |                 |
| PCM_BPE_<br>EN     | 7              | TXEN              | Enables transn<br>prevention eng<br>data output (D0<br>can be transmi                                                                                   | ine) state on th<br>OUT) slot. This | e assigned<br>output data | 0: Disable BPE state transmit<br>1: Enable BPE state transmit |                 |                 |
| PCM_STAT<br>US_EN  | 6              | TXEN              | Enables transm<br>the assigned d<br>This output dat<br>in TDM mode.                                                                                     | ata output (DO                      | UT) slots.                | 0: Disable devi<br>1: Enable devid                            |                 |                 |
| PCM_DHT_<br>ATN_EN | 5              | TXEN              | Enables transmit of the applied DHT<br>attenuation on the assigned data output<br>(DOUT) slot. This output data can be<br>transmitted only in TDM mode. |                                     |                           | 0: Disable DHT<br>1: Enable DHT                               |                 |                 |
| PCM_VBAT<br>_EN    | 4              | TXEN              | Enables transm<br>supply voltage<br>output (DOUT)<br>be transmitted                                                                                     | on the assigne slot. This outp      | d data<br>ut data can     | 0: Disable VBA<br>transmit<br>1: Enable VBA<br>transmit       |                 | -               |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD                  | BITS | RES  | DESCRIPTION                                                                                                                                                  | DECODE                                                                                            |
|---------------------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| PCM_PVD<br>D_EN           | 3    | TXEN | Enables transmit of the measured PVDD<br>supply voltage on the assigned data<br>output (DOUT) slot. This output data can<br>be transmitted only in TDM mode. | 0: Disable PVDD supply voltage data<br>transmit<br>1: Enable PVDD supply voltage data<br>transmit |
| PCM_DSP<br>MONITOR_<br>EN | 2    | TXEN | Enables transmit of the playback path<br>DSP output data on the assigned data<br>output (DOUT) slot.                                                         | 0: Disable playback path data transmit<br>1: Enable playback path data transmit                   |
| PCM_IMON<br>_EN           | 1    | TXEN | Enables transmit of the current sense<br>output data on the assigned data output<br>(DOUT) slot.                                                             | 0: Disable current sense data transmit<br>1: Enable current sense data transmit                   |
| PCM_VMO<br>N_EN           | 0    | TXEN | Enables transmit of the voltage sense<br>output data on the assigned data output<br>(DOUT) slot.                                                             | 0: Disable voltage sense data transmit<br>1: Enable voltage sense data transmit                   |

#### PCM Rx Enables (0x205E)

| BIT            | 7    | 6   | 5                                                                                                                                                                                                                         | 4          | 3 | 2                                                       | 1             | 0   |
|----------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---|---------------------------------------------------------|---------------|-----|
| Field          | -    | -   | PCM_BYP_<br>EN                                                                                                                                                                                                            |            |   |                                                         | PCM_RX_E<br>N |     |
| Reset          | -    | -   | -                                                                                                                                                                                                                         | -          | - | -                                                       |               | 0b0 |
| Access<br>Type | -    | -   | Write, Read V                                                                                                                                                                                                             |            |   |                                                         | Write, Read   |     |
| BITFIELD       | BITS | RES | D                                                                                                                                                                                                                         | ESCRIPTION |   |                                                         | DECODE        |     |
| PCM_BYP_<br>EN | 1    | -   | Enables the PCM data input to speaker<br>amplifier through the bypass path. This<br>path bypasses the speaker playback path<br>audio processing features like—volume<br>control, gains, DHT, BPE and Thermal<br>Foldback. |            |   | 0x0: Audio pro<br>disabled<br>0x1: Audio pro<br>enabled | 0 71          |     |
| PCM_RX_E<br>N  | 0    | _   | Enables the speaker amplifier playback<br>path.0: PCM data input disabled<br>1: PCM data input enabled                                                                                                                    |            |   |                                                         |               |     |

#### PCM Tx Enables (0x205F)

| BIT            | 7    | 6    | 5                                                    | 4           | 3 | 2                              | 1                               | 0             |
|----------------|------|------|------------------------------------------------------|-------------|---|--------------------------------|---------------------------------|---------------|
| Field          | -    | -    | -                                                    | -           | - | -                              | -                               | PCM_TX_E<br>N |
| Reset          | -    | -    | -                                                    | -           | _ | -                              | -                               | 0b0           |
| Access<br>Type | -    | -    | -                                                    | -           | - | _                              | -                               | Write, Read   |
| BITFIELD       | BITS | RES  | D                                                    | DESCRIPTION |   |                                | DECODE                          |               |
| PCM_TX_E<br>N  | 0    | TXEN | Enables the data output (DOUT) of the PCM interface. |             |   | 0: PCM data o<br>1: PCM data o | utput disabled<br>utput enabled |               |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### ICC Rx Enables A (0x2070)

| BIT               | 7                 | 6                 | 5                                                                           | 4                                                                           | 3                 | 2                                                                                                  | 1                                                                           | 0                 |  |
|-------------------|-------------------|-------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------|--|
| Field             | ICC_RX_C<br>H7_EN | ICC_RX_C<br>H6_EN | ICC_RX_C<br>H5_EN                                                           | ICC_RX_C<br>H4_EN                                                           | ICC_RX_C<br>H3_EN | ICC_RX_C<br>H2_EN                                                                                  | ICC_RX_C<br>H1_EN                                                           | ICC_RX_C<br>H0_EN |  |
| Reset             | 0b0               | 0b0               | 0b0                                                                         | 0b0                                                                         | 0b0               | 0b0                                                                                                | 0b0                                                                         | 0b0               |  |
| Access<br>Type    | Write, Read       | Write, Read       | Write, Read                                                                 | Write, Read                                                                 | Write, Read       | Write, Read                                                                                        | Write, Read                                                                 | Write, Read       |  |
| BITFIELD          | BITS              | RES               | D                                                                           | ESCRIPTION                                                                  |                   |                                                                                                    | DECODE                                                                      |                   |  |
| ICC_RX_C<br>H7_EN | 7                 | ICC               | -                                                                           | <b>J</b>                                                                    |                   |                                                                                                    | 0: ICC receive channel 7 is disabled<br>1: ICC receive channel 7 is enabled |                   |  |
| ICC_RX_C<br>H6_EN | 6                 | ICC               | Configures who<br>interface accept                                          |                                                                             |                   | 0: ICC receive<br>1: ICC receive                                                                   |                                                                             |                   |  |
| ICC_RX_C<br>H5_EN | 5                 | ICC               | Configures who<br>interface accept                                          |                                                                             |                   | 0: ICC receive<br>1: ICC receive                                                                   |                                                                             |                   |  |
| ICC_RX_C<br>H4_EN | 4                 | ICC               | Configures who interface accept                                             |                                                                             |                   | 0: ICC receive<br>1: ICC receive                                                                   |                                                                             |                   |  |
| ICC_RX_C<br>H3_EN | 3                 | ICC               | Configures who<br>interface accept                                          |                                                                             |                   | 0: ICC receive<br>1: ICC receive                                                                   |                                                                             |                   |  |
| ICC_RX_C<br>H2_EN | 2                 | ICC               | -                                                                           | Configures whether or not the ICC interface accepts data from this channel. |                   |                                                                                                    | channel 2 is di<br>channel 2 is er                                          |                   |  |
| ICC_RX_C<br>H1_EN | 1                 | ICC               | Configures whether or not the ICC interface accepts data from this channel. |                                                                             |                   | <ul><li>0: ICC receive channel 1 is disabled</li><li>1: ICC receive channel 1 is enabled</li></ul> |                                                                             |                   |  |
| ICC_RX_C<br>H0_EN | 0                 | ICC               | Configures who<br>interface accept                                          |                                                                             |                   | 0: ICC receive<br>1: ICC receive                                                                   |                                                                             |                   |  |

#### ICC Rx Enables B (0x2071)

| BIT                | 7                  | 6                  | 5                                                                           | 4           | 3           | 2                                                                             | 1                 | 0                 |  |
|--------------------|--------------------|--------------------|-----------------------------------------------------------------------------|-------------|-------------|-------------------------------------------------------------------------------|-------------------|-------------------|--|
| Field              | ICC_RX_C<br>H15_EN | ICC_RX_C<br>H14_EN | ICC_RX_CICC_RX_CICC_RX_CH13_ENH12_ENH11_EN                                  |             |             | ICC_RX_C<br>H10_EN                                                            | ICC_RX_C<br>H9_EN | ICC_RX_C<br>H8_EN |  |
| Reset              | 0b0                | 0b0                | 0b0                                                                         | 0b0         | 0b0         | 0b0                                                                           | 0b0               | 0b0               |  |
| Access<br>Type     | Write, Read        | Write, Read        | Write, Read                                                                 | Write, Read | Write, Read | Write, Read                                                                   | Write, Read       | Write, Read       |  |
| BITFIELD           | BITS               | RES                | D                                                                           | ESCRIPTION  |             | DECODE                                                                        |                   |                   |  |
| ICC_RX_C<br>H15_EN | 7                  | ICC                | Configures who<br>interface accept                                          |             |             | 0: ICC receive channel 15 is disabled<br>1: ICC receive channel 15 is enabled |                   |                   |  |
| ICC_RX_C<br>H14_EN | 6                  | ICC                | Configures who<br>interface accept                                          |             |             | 0: ICC receive<br>1: ICC receive                                              |                   |                   |  |
| ICC_RX_C<br>H13_EN | 5                  | ICC                | Configures who<br>interface accept                                          |             |             | 0: ICC receive<br>1: ICC receive                                              |                   |                   |  |
| ICC_RX_C<br>H12_EN | 4                  | ICC                | Configures who interface accept                                             |             |             | 0: ICC receive<br>1: ICC receive                                              |                   |                   |  |
| ICC_RX_C<br>H11_EN | 3                  | ICC                | Configures whether or not the ICC interface accepts data from this channel. |             |             | 0: ICC receive<br>1: ICC receive                                              |                   |                   |  |
| ICC_RX_C<br>H10_EN | 2                  | ICC                | Configures who<br>interface accept                                          |             |             | 0: ICC receive<br>1: ICC receive                                              |                   |                   |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD          | BITS | RES | DESCRIPTION                                                                 | DECODE                                                                      |
|-------------------|------|-----|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| ICC_RX_C<br>H9_EN | 1    | ICC | Configures whether or not the ICC interface accepts data from this channel. | 0: ICC receive channel 9 is disabled<br>1: ICC receive channel 9 is enabled |
| ICC_RX_C<br>H8_EN | 0    | ICC | Configures whether or not the ICC interface accepts data from this channel. | 0: ICC receive channel 8 is disabled<br>1: ICC receive channel 8 is enabled |

#### ICC Tx Control (0x2072)

| BIT                         | 7    | 6                           | 5                                                                                                        | 4                                                                       | 3                                       | 2                                               | 1                                    | 0                        |  |  |
|-----------------------------|------|-----------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------|--------------------------------------|--------------------------|--|--|
| Field                       | -    | ICC_INTER<br>LEAVE_MO<br>DE | ICC_DATA_<br>SEL                                                                                         | _                                                                       |                                         | ICC_TX_DEST[3:0]                                |                                      |                          |  |  |
| Reset                       | -    | 0x0                         | 0x0                                                                                                      | -                                                                       |                                         | 0:                                              | x0                                   |                          |  |  |
| Access<br>Type              | -    | Write, Read                 | Write, Read                                                                                              | -                                                                       |                                         | Write,                                          | Read                                 |                          |  |  |
| BITFIELD                    | BITS | RES                         | D                                                                                                        | ESCRIPTION                                                              |                                         |                                                 | DECODE                               |                          |  |  |
| ICC_INTER<br>LEAVE_MO<br>DE | 6    | ICC                         | Select whether<br>DHT and thern<br>interleaving fas<br>size (data width<br>no effect when<br>or 32-bits. | nal foldback da<br>shion when PC<br>h) is only 16-bit                   | ata in<br>CM data word<br>its. This has |                                                 |                                      | DATA_SEL<br>d mode which |  |  |
| ICC_DATA_<br>SEL            | 5    | ICC                         | Select whether<br>DHT or therma<br>data word size<br>16-bits. This ha<br>word size is 24                 | I foldback data<br>(data width) is<br>as no effect wh                   | when PCM only                           | 0: ICC transmit<br>1: ICC transmit<br>BPE state |                                      |                          |  |  |
| ICC_TX_DE<br>ST             | 3:0  | ICC                         | Selects the dev<br>ICC data.                                                                             | word size is 24- or 32-bits.<br>Selects the device transmit channel for |                                         |                                                 | nel 0<br>nel 1<br>inel 14<br>inel 15 |                          |  |  |

#### ICC Enables (0x207F)

| BIT             | 7    | 6   | 5                             | 4                                 | 3            | 2                                  | 1                             | 0         |
|-----------------|------|-----|-------------------------------|-----------------------------------|--------------|------------------------------------|-------------------------------|-----------|
| Field           | -    | -   | -                             | -                                 | -            | -                                  | ICC_LINK_<br>EN               | ICC_TX_EN |
| Reset           | -    | -   | -                             | -                                 | -            | -                                  | 0b0                           | 0x0       |
| Access<br>Type  | -    | _   | Write,                        |                                   | Write, Read  | Write, Read                        |                               |           |
| BITFIELD        | BITS | RES | D                             | ESCRIPTION                        |              |                                    | DECODE                        |           |
| ICC_LINK_<br>EN | 1    | _   | Enables ICC li                | Enables ICC link between devices. |              |                                    | link disabled<br>link enabled |           |
| ICC_TX_EN       | 0    | _   | Select whether enabled/disabl |                                   | ansmitter is | 0: ICC transmit<br>1: ICC transmit |                               |           |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### Tone Generator and DC Config (0x2083)

| BIT                | 7    | 6   | 5 4 3                                                                                                             |                     |             | 2                                                           | 1                | 0 |  |  |
|--------------------|------|-----|-------------------------------------------------------------------------------------------------------------------|---------------------|-------------|-------------------------------------------------------------|------------------|---|--|--|
| Field              | -    | -   | TONE_AMP                                                                                                          | TONE_AMPLITUDE[1:0] |             |                                                             | TONE_CONFIG[3:0] |   |  |  |
| Reset              | -    | -   | 0:                                                                                                                | x0                  | 0x4         |                                                             |                  |   |  |  |
| Access<br>Type     | -    | _   | Write,                                                                                                            | Read                | Write, Read |                                                             |                  |   |  |  |
| BITFIELD           | BITS | RES | D                                                                                                                 | DESCRIPTION DECODE  |             |                                                             |                  |   |  |  |
| TONE_AMP<br>LITUDE | 5:4  | EN  | Sets the sine wave amplitude. This register is not used when programming the tone generator to output DC signals. |                     |             | 0x0: -6dBFS<br>0x1: -4.8dBFS<br>0x2: 0dBFS<br>0x3: Reserved |                  |   |  |  |
| TONE_CO<br>NFIG    | 3:0  | EN  | Configures the<br>generator. For<br>frequency is a<br>(f <sub>S</sub> ).                                          | <b>U</b> 1          | the         | y<br>rates                                                  |                  |   |  |  |

#### Tone Generator DC Level 1 (0x2084)

| BIT            | 7                    | 6   | 5  | 4 | 3                                                                                  | 2 | 1 | 0 |  |  |
|----------------|----------------------|-----|----|---|------------------------------------------------------------------------------------|---|---|---|--|--|
| Field          | TONE_DC[23:16]       |     |    |   |                                                                                    |   |   |   |  |  |
| Reset          | 0x0                  |     |    |   |                                                                                    |   |   |   |  |  |
| Access<br>Type | Write, Read          |     |    |   |                                                                                    |   |   |   |  |  |
| BITFIELD       | BITS RES DESCRIPTION |     |    |   |                                                                                    |   |   |   |  |  |
| TONE_DC        |                      | 7:0 | EN |   | Sets the tone generator DC output level as a signed binary relative to full-scale. |   |   |   |  |  |

#### Tone Generator DC Level 2 (0x2085)

| BIT            | 7                    | 6   | 5  | 4                                                                                  | 3 | 2 | 1 | 0 |  |  |
|----------------|----------------------|-----|----|------------------------------------------------------------------------------------|---|---|---|---|--|--|
| Field          | TONE_DC[15:8]        |     |    |                                                                                    |   |   |   |   |  |  |
| Reset          | 0x0                  |     |    |                                                                                    |   |   |   |   |  |  |
| Access<br>Type | Write, Read          |     |    |                                                                                    |   |   |   |   |  |  |
| BITFIELD       | BITS RES DESCRIPTION |     |    |                                                                                    |   |   |   |   |  |  |
| TONE_DC        |                      | 7:0 | EN | Sets the tone generator DC output level as a signed binary relative to full-scale. |   |   |   |   |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### Tone Generator DC Level 3 (0x2086)

| BIT            | 7 | 6                                                                                         | 5 | 4      | 3    | 2 | 1 | 0 |  |
|----------------|---|-------------------------------------------------------------------------------------------|---|--------|------|---|---|---|--|
| Field          |   | TONE_DC[7:0]                                                                              |   |        |      |   |   |   |  |
| Reset          |   |                                                                                           |   | 0)     | k0   |   |   |   |  |
| Access<br>Type |   |                                                                                           |   | Write, | Read |   |   |   |  |
| BITFIELD       | I | BITS RES DESCRIPTION                                                                      |   |        |      |   |   |   |  |
| TONE_DC        |   | 7:0 EN Sets the tone generator DC output level as a signed binary relative to full-scale. |   |        |      |   |   |   |  |

### Tone Generator Enable (0x208F)

| BIT            | 7    | 6   | 5                                                                                                                         | 4          | 3 | 2                                | 1      | 0           |
|----------------|------|-----|---------------------------------------------------------------------------------------------------------------------------|------------|---|----------------------------------|--------|-------------|
| Field          | -    | -   | -                                                                                                                         | -          | - | -                                | -      | TONE_EN     |
| Reset          | -    | -   | -                                                                                                                         | -          | - | -                                | -      | 0b0         |
| Access<br>Type | -    | -   | _                                                                                                                         | _          | _ | -                                | _      | Write, Read |
| BITFIELD       | BITS | RES | D                                                                                                                         | ESCRIPTION |   |                                  | DECODE |             |
| TONE_EN        | 0    | ENL | Enables the tone generator. When<br>enabled, it replaces the PCM interface as<br>the input to the speaker amplifier path. |            |   | 0: Tone genera<br>1: Tone genera |        |             |

#### AMP volume control (0x2090)

| BIT            | 7    | 6   | 6         5         4         3         2         1         0 |                                |        |                                                                                                                              |  |  |  |  |  |
|----------------|------|-----|---------------------------------------------------------------|--------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Field          | -    |     | SPK_VOL[6:0]                                                  |                                |        |                                                                                                                              |  |  |  |  |  |
| Reset          | -    |     | 0x0                                                           |                                |        |                                                                                                                              |  |  |  |  |  |
| Access<br>Type | -    |     | Write, Read                                                   |                                |        |                                                                                                                              |  |  |  |  |  |
| BITFIELD       | BITS | RES | DESCRIPTION DECODE                                            |                                |        |                                                                                                                              |  |  |  |  |  |
| SPK_VOL        | 6:0  | _   | Sets the digita speaker ampli                                 | al volume level<br>ifier path. | of the | 0x00: 0dB<br>0x01: -0.5dB<br>0x02: -1.0dB<br>: (-0.5dB steps)<br>0x7C: -62.0dB<br>0x7D: -62.5dB<br>0x7E: -63dB<br>0x7F: Mute |  |  |  |  |  |

#### AMP Path Gain (0x2091)

| BIT            | 7 | 6 | 5 | 4                 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|-------------------|---|---|---|---|--|
| Field          | - | - | - | SPK_GAIN_MAX[4:0] |   |   |   |   |  |
| Reset          | _ | - | - | 0xB               |   |   |   |   |  |
| Access<br>Type | - | - | - | Write, Read       |   |   |   |   |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD         | BITS | RES | DESCRIPTION                                                                                                                                                                                                | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPK_GAIN<br>_MAX | 4:0  | SPK | Sets the maximum peak output voltage<br>level (V <sub>MPO</sub> ) for the speaker path (no-<br>load). Values in dB are relative to the<br>baseline speaker path DAC full-scale<br>output level of 3.68dBV. | 0x00: $3.43V_P$ (4dB)<br>0x01: $3.84V_P$ (5dB)<br>0x02: $4.31V_P$ (5dB)<br>0x03: $4.84V_P$ (7dB)<br>0x04: $5.43V_P$ (8dB)<br>0x05: $6.09V_P$ (9dB)<br>0x06: $6.84V_P$ (10dB)<br>0x07: $7.67V_P$ (11dB)<br>0x08: $8.61V_P$ (12dB)<br>0x09: $9.66V_P$ (13dB)<br>0x0A: $10.84V_P$ (14dB)<br>0x0B: $12.16V_P$ (15dB)<br>0x0C: $13.64V_P$ (16dB)<br>0x0C: $13.64V_P$ (16dB)<br>0x0D: $15.31V_P$ (17dB)<br>0x0E: $17.17V_P$ (18dB)<br>0x0F: $19.25V_P$ (19dB)<br>0x10: $21.60V_P$ (20dB)<br>0x11: $24.24V_P$ (21dB)<br>0x12-0x1F: Reserved |

## AMP DSP Config (0x2092)

| BIT                          | 7    | 6                         | 5                                                                                                    | 4                                               | 3                              | 2                                                                         | 1           | 0           |  |
|------------------------------|------|---------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------|---------------------------------------------------------------------------|-------------|-------------|--|
| Field                        | -    | SPK_WBA<br>ND_FILT_E<br>N | SPK_SAFE<br>_EN                                                                                      | SPK_VOL_<br>RMPDN_B<br>YPASS                    | SPK_VOL_<br>RMPUP_BY<br>PASS   | RT EN K_I                                                                 |             |             |  |
| Reset                        | -    | 0x0                       | 0x1                                                                                                  | 0b0                                             | 0b0                            | 0b0                                                                       | 0b1         | 0b0         |  |
| Access<br>Type               | -    | Write, Read               | Write, Read                                                                                          | Write, Read                                     | Write, Read                    | Write, Read                                                               | Write, Read | Write, Read |  |
| BITFIELD                     | BITS | RES                       | D                                                                                                    | ESCRIPTION                                      |                                |                                                                           | DECODE      |             |  |
| SPK_WBA<br>ND_FILT_E<br>N    | 6    | SPK                       | Enables the wi<br>speaker amplif<br>passband for s<br>50kHz.                                         | ier path with in                                | creased                        | 0: Higher passband filters disabled<br>1: Higher passband filters enabled |             |             |  |
| SPK_SAFE<br>_EN              | 5    | SPK                       | The Safe Mode<br>connected to th<br>When this setti<br>SPK_VOL and<br>are ignored and<br>to -18dBFS. | ne device on po<br>ng is enabled,<br>SPK_GAIN_M | ower up.<br>the<br>AX settings | 0: Speaker safe mode disabled<br>1: Speaker safe mode enabled             |             |             |  |
| SPK_VOL_<br>RMPDN_B<br>YPASS | 4    | SPK                       | Controls wheth<br>path volume is<br>during shutdow<br>changes.                                       | internally ramp                                 | ed down                        | 0: Volume ramp enabled<br>1: Volume ramp bypassed                         |             |             |  |
| SPK_VOL_<br>RMPUP_BY<br>PASS | 3    | SPK                       | Controls wheth<br>path volume is<br>during startup a<br>changes.                                     | internally ramp                                 | ,<br>ed up                     | 0: Volume ram<br>1: Volume ram                                            | •           |             |  |
| SPK_INVE<br>RT               | 2    | -                         | Inverts the spe                                                                                      | aker amplifier p                                | oath output.                   | 0: Output is no<br>1: Output is inv                                       |             |             |  |
| SPK_DITH_<br>EN              | 1    | SPK                       | Selects whethe<br>the data in the                                                                    |                                                 |                                | 0: Dither disabled<br>1: Dither enabled                                   |             |             |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD         | BITS | RES | DESCRIPTION                                                    | DECODE                                                          |
|------------------|------|-----|----------------------------------------------------------------|-----------------------------------------------------------------|
| SPK_DCBL<br>K_EN | 0    | SPK | Controls the DC blocking filter in the speaker amplifier path. | 0: DC blocking filter disabled<br>1: DC blocking filter enabled |

### SSM Configuration (0x2093)

| BIT                       | 7    | 6   | 5                  | 4                                                                                      | 3              | 2                              | 1                      | 0 |  |
|---------------------------|------|-----|--------------------|----------------------------------------------------------------------------------------|----------------|--------------------------------|------------------------|---|--|
| Field                     | _    | -   | -                  | _                                                                                      | SPK_SSM_<br>EN | SPK_S                          | SPK_SSM_MOD_INDEX[2:0] |   |  |
| Reset                     | -    | -   | -                  | -                                                                                      | 0x1            |                                | 0x5                    |   |  |
| Access<br>Type            | -    | _   | -                  | -                                                                                      | Write, Read    | Write, Read                    |                        |   |  |
| BITFIELD                  | BITS | RES | DESCRIPTION DECODE |                                                                                        |                |                                |                        |   |  |
| SPK_SSM_<br>EN            | 3    | SPK | Enables Sprea      | d-Spectrum Cl                                                                          | ocking.        | 0: Spread-spe<br>1: Spread-spe | ctrum clocking         |   |  |
| SPK_SSM_<br>MOD_INDE<br>X | 2:0  | SPK | Class-D amplif     | Ox0: MMIox0: MMIox1: MMI * 5/6-D amplifier spread-spectrumox2: MMI * 4/6ox3: MMI * 3/6 |                |                                |                        |   |  |

### SPK Class DG Threshold (0x2094)

| BIT              | 7    | 6   | 5                                                 | 4 3 2 1 0         |  |              |        |  |  |
|------------------|------|-----|---------------------------------------------------|-------------------|--|--------------|--------|--|--|
| Field            | -    | -   | -                                                 | SPK_DG_THRES[4:0] |  |              |        |  |  |
| Reset            | -    | -   | -                                                 | 0x12              |  |              |        |  |  |
| Access<br>Type   | -    | -   | -                                                 | Write, Read       |  |              |        |  |  |
| BITFIELD         | BITS | RES | D                                                 | ESCRIPTION        |  |              | DECODE |  |  |
| SPK_DG_T<br>HRES | 4:0  | SPK | Sets the DG m<br>threshold (activ<br>0x0 or 0x2). |                   |  | (0.1V steps) |        |  |  |

#### SPK Class DG Headroom (0x2095)

| BIT            | 7 | 6 | 5               | 4                      | 3                    | 2    | 1 | 0 |  |
|----------------|---|---|-----------------|------------------------|----------------------|------|---|---|--|
| Field          | _ | — | SPK_DG_SEL[1:0] |                        | SPK_DG_HEADROOM[3:0] |      |   |   |  |
| Reset          | - | _ | 0x1             |                        | 0x7                  |      |   |   |  |
| Access<br>Type | - | - | Write,          | Write, Read Write, Rea |                      | Read |   |   |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD            | BITS | RES | DESCRIPTION                                                                                                       | DECODE                                                                                                                                                                                                                                                                                                                                           |
|---------------------|------|-----|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPK_DG_S<br>EL      | 5:4  | SPK | Selects the method used for speaker amplifier DG mode operation.                                                  | 0x0: Class-DG mode uses a fixed peak<br>signal level threshold (SPK_DG_THRES)<br>0x1: Class-DG mode uses supply<br>headroom relative to measured VBAT<br>voltage (SPK_DG_HEADROOM)<br>0x2: Class-DG mode uses the lower of<br>fixed peak signal level threshold<br>(SPK_DG_THRES) and VBAT supply<br>headroom (SPK_DG_HEADROOM)<br>0x3: Reserved |
| SPK_DG_H<br>EADROOM | 3:0  | SPK | Sets the DG mode headroom relative to the measured $V_{VBAT}$ supply level (active when SPK_DG_SEL = 0x1 or 0x2). | 0x0: 0V<br>0x1: 0.25V<br>0x2: 0.5V<br>0x3 to<br>0xD: (0.25V<br>steps)<br>0xE: 3.5V<br>0xF: 3.75V                                                                                                                                                                                                                                                 |

## SPK Class DG Hold Time (0x2096)

| BIT                  | 7    | 6   | 5                                                                                         | 4                                                                                                                                                                                                                   | 3                         | 2                                                                                                                                                                                                                                                               | 1 | 0 |  |
|----------------------|------|-----|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|--|
| Field                | _    | SPK | _DG_PEAK_HY                                                                               | ST[2:0]                                                                                                                                                                                                             |                           | SPK_DG_HOLD_TIME[3:0]                                                                                                                                                                                                                                           |   |   |  |
| Reset                | _    |     | 0x1                                                                                       |                                                                                                                                                                                                                     |                           | 0x7                                                                                                                                                                                                                                                             |   |   |  |
| Access<br>Type       | -    |     | Write, Read                                                                               | Write, Read V                                                                                                                                                                                                       |                           |                                                                                                                                                                                                                                                                 |   |   |  |
| BITFIELD             | BITS | RES | D                                                                                         | DESCRIPTION DECODE                                                                                                                                                                                                  |                           |                                                                                                                                                                                                                                                                 |   |   |  |
| SPK_DG_P<br>EAK_HYST | 6:4  | SPK | the measured vorder to switch                                                             | Sets the signal peak hysteresis relative to<br>he measured V<br>VBAT supply level. In<br>order to switch from D to G, signal peak<br>nust be less than VBAT - hysteresis.0x0: 0.5dB<br>0x1: 1.0dB<br>0x2: 1.5dB<br> |                           |                                                                                                                                                                                                                                                                 |   |   |  |
| SPK_DG_H<br>OLD_TIME | 3:0  | SPK | Sets the speak<br>time. When the<br>below the DG r<br>than this time,<br>active amplifier | e peak signal le<br>mode threshold<br>VBAT is select                                                                                                                                                                | vel falls<br>I for longer | 0x0: 0.15ms<br>0x1: 0.25ms<br>0x2: 0.5ms<br>0x3: 1.0ms<br>0x4: 2.5ms<br>0x5: 5.0ms<br>0x6: 10ms<br>0x7: 20ms<br>0x8: 30ms<br>0x8: 30ms<br>0x8: 30ms<br>0x9: 40ms<br>0xA: 50ms<br>0xA: 55ms<br>0xB: 125ms<br>0xC: 250ms<br>0xD: 500ms<br>0xE: 750ms<br>0xF: 1.0s |   |   |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### SPK Class DG Delay (0x2097)

| BIT              | 7    | 6   | 5 | 5 4 3 2 1          |                                                                                                                                                                                                     |  |  |  |  |  |
|------------------|------|-----|---|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Field            | -    | -   |   | SPK_DG_DELAY[5:0]  |                                                                                                                                                                                                     |  |  |  |  |  |
| Reset            | -    | -   |   | 0x0                |                                                                                                                                                                                                     |  |  |  |  |  |
| Access<br>Type   | -    | -   |   | Write, Read        |                                                                                                                                                                                                     |  |  |  |  |  |
| BITFIELD         | BITS | RES | D | DESCRIPTION DECODE |                                                                                                                                                                                                     |  |  |  |  |  |
| SPK_DG_D<br>ELAY | 5:0  | SPK |   | node operation.    | 0x0: No delay<br>0x1: Delay 1 samplemplifier path signal<br>eration. Delays the<br>nples (N x f_S).0x0: No delay<br>0x1: Delay 1 sample<br>0x2: Delay 2 samples<br>0x3 to 0x1D: (1 sample step)<br> |  |  |  |  |  |

### SPK Class DG Mode (0x2098)

| BIT            | 7    | 6   | 5                        | 4               | 3         | 2                                                                                                                                                                                                                                | 1 0           |  |  |
|----------------|------|-----|--------------------------|-----------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|--|
| Field          | -    | -   | -                        | -               | _         | -                                                                                                                                                                                                                                | SPK_MODE[1:0] |  |  |
| Reset          | -    | -   | -                        | -               | -         | -                                                                                                                                                                                                                                | - 0x0         |  |  |
| Access<br>Type | -    | _   | _                        | -               | -         | – Write, Read                                                                                                                                                                                                                    |               |  |  |
| BITFIELD       | BITS | RES | D                        | ESCRIPTION      |           | DECODE                                                                                                                                                                                                                           |               |  |  |
| SPK_MOD<br>E   | 1:0  | _   | Selects the spo<br>mode. | eaker amplifier | operating | 0x0: DG mode is enabled.<br>0x1: DG mode is disabled and amplifier i<br>always supplied from PVDD pin.<br>0x2: DG mode is disabled and amplifier i<br>supplied from VBAT pin when supply<br>conditions are met.<br>0x3: Reserved |               |  |  |

#### SPK Class DG VBAT Level (0x2099)

| BIT                | 7    | 6   | 5                                                                 | 4                                         | 3            | 2                                                                                                            | 2 1 0               |  |  |
|--------------------|------|-----|-------------------------------------------------------------------|-------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------|---------------------|--|--|
| Field              | -    | -   | -                                                                 | -                                         | -            | VBA                                                                                                          | VBATLOW_OK_LVL[2:0] |  |  |
| Reset              | -    | -   | -                                                                 | -                                         | -            |                                                                                                              | 0x3                 |  |  |
| Access<br>Type     | -    | -   | -                                                                 | -                                         | -            | Write, Read                                                                                                  |                     |  |  |
| BITFIELD           | BITS | RES | D                                                                 | ESCRIPTION                                |              | DECODE                                                                                                       |                     |  |  |
| VBATLOW_<br>OK_LVL | 2:0  | _   | Sets the thresh<br>which the amp<br>PVDD mode o<br>supply is PVDI | lifier is forced to<br>nly (i.e., the act | o operate in | 0x0: 2.5V<br>0x1: 2.6V<br>0x2: 2.7V<br>0x3: 2.8V<br>0x4: 2.9V<br>0x5: 3.0V<br>0x6: Reserved<br>0x7: Reserved |                     |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

## SPK Edge Control (0x209A)

| BIT             | 7    | 6   | 5                                                                  | 4          | 3 | 2                      | 1      | 0 |
|-----------------|------|-----|--------------------------------------------------------------------|------------|---|------------------------|--------|---|
| Field           | -    | -   | -                                                                  | -          | - | SPK_FSW_<br>SEL        | -      | - |
| Reset           | -    | -   | -                                                                  | -          | - | 0x0                    | _      | - |
| Access<br>Type  | -    | -   | -                                                                  | _          | _ | Write, Read            | _      | _ |
| BITFIELD        | BITS | RES | D                                                                  | ESCRIPTION |   |                        | DECODE |   |
| SPK_FSW_<br>SEL | 2    | SPK | Controls the nominal switching frequency of the speaker amplifier. |            |   | 0: 472kHz<br>1: 666kHz |        |   |

### SPK Edge Control 1 (0x209C)

| BIT                       | 7    | 6   | 5                                                                    | 4                                                                                                      | 3 2 1 0                                                  |                        |  |               |  |
|---------------------------|------|-----|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------|--|---------------|--|
| Field                     | -    | -   | -                                                                    | -                                                                                                      |                                                          | SPK_SL_RATE_GMODE[3:0] |  |               |  |
| Reset                     | -    | -   | -                                                                    | -                                                                                                      | 0xA                                                      |                        |  |               |  |
| Access<br>Type            | -    | -   | _                                                                    | -                                                                                                      | Write, Read                                              |                        |  |               |  |
| BITFIELD                  | BITS | RES | D                                                                    | ESCRIPTION                                                                                             | DECODE                                                   |                        |  |               |  |
| SPK_SL_R<br>ATE_GMO<br>DE | 3:0  | -   | side power FE<br>supply pin. This<br>rise time at OU<br>in VBAT mode | T connected to<br>s in effect stron<br>Tx nodes<br>, and weakly co<br>lodes in VBAT<br>ngly controlled | weakly controls fall<br>in VBAT mode, as<br>ontrolled by |                        |  | rred choices. |  |

### SPK Edge Control 2 (0x209D)

| BIT                | 7    | 6        | 5                                                                                                                                 | 5 4 3 2 1                                                                              |                                                          |                |                |               |  |
|--------------------|------|----------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------|----------------|----------------|---------------|--|
| Field              |      | SPK_SL_F | ATE_LS[3:0]                                                                                                                       |                                                                                        | SPK_SL_RATE_HS[3:0]                                      |                |                |               |  |
| Reset              |      | (        | ЭхА                                                                                                                               |                                                                                        |                                                          | 0:             | κA             |               |  |
| Access<br>Type     |      | Write    | e, Read                                                                                                                           |                                                                                        | Write, Read                                              |                |                |               |  |
| BITFIELD           | BITS | RES      | DESCRIPTION DECODE                                                                                                                |                                                                                        |                                                          |                |                |               |  |
| SPK_SL_R<br>ATE_LS | 7:4  | _        | These bits con<br>low side power<br>strongly contro<br>and weakly con<br>nodes. Rise tin<br>by SPK_SL_R,<br>mode and SPK<br>mode. | FET. This in e<br>Is fall time at C<br>ntrols rise time<br>nes are strong<br>ATE_GMODE | ffect<br>DTx node,<br>at OUTx<br>y controlled<br>in VBAT | Previous table | shows four pre | ferred codes. |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD           | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                                           | DECODE                                         |
|--------------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| SPK_SL_R<br>ATE_HS | 3:0  | _   | These bits control the on/off time of high<br>side power FET connected to the PVDD<br>supply pin. This in effect strongly controls<br>rise time at OUTx nodes, and weakly<br>controls fall time of OUTx nodes in PVDD<br>mode. Fall time is strongly controlled by<br>SPK_SL_RATE_LS. | Previous table shows the preferred four codes. |

### Amp Clip Gain (0x209E)

| BIT            | 7    | 6   | 5                               | 4                  | 3           |                                                                                                                                                                                  |          |  |  |  |  |
|----------------|------|-----|---------------------------------|--------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
| Field          | _    | -   | -                               | -                  |             | SPK_G                                                                                                                                                                            | AIN[3:0] |  |  |  |  |
| Reset          | _    | _   | _                               | -                  |             | 0x0                                                                                                                                                                              |          |  |  |  |  |
| Access<br>Type | -    | _   | -                               | -                  | Write, Read |                                                                                                                                                                                  |          |  |  |  |  |
| BITFIELD       | BITS | RES | D                               | DESCRIPTION DECODE |             |                                                                                                                                                                                  |          |  |  |  |  |
| SPK_GAIN       | 3:0  | _   | Sets the digital speaker amplif |                    | of the      | 0x00: 0dB<br>0x01: 0.5dB<br>0x02: 1.0dB<br>0x03: 1.5dB<br>0x04: 2.0dB<br>0x05: 2.5dB<br>0x06: 3.0dB<br>0x07: 3.5dB<br>0x08: 4.0dB<br>0x09: 5.0dB<br>0x0A: 6.0dB<br>0x0B to 0x0F: | Reserved |  |  |  |  |

### Bypass Path Config (0x209F)

| BIT                       | 7    | 6   | 5                                                                                                                                               | 4          | 3 | 2                                   | 1                         | 0              |  |
|---------------------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|------------|---|-------------------------------------|---------------------------|----------------|--|
| Field                     | -    | -   | _                                                                                                                                               | -          | _ | _                                   | BYP_WBA<br>ND_FILT_E<br>N | BYP_INVE<br>RT |  |
| Reset                     | -    | -   | -                                                                                                                                               | -          | _ | -                                   | 0x0                       | 0b0            |  |
| Access<br>Type            | -    | -   | Write, Rea                                                                                                                                      |            |   |                                     | Write, Read               | Write, Read    |  |
| BITFIELD                  | BITS | RES | D                                                                                                                                               | ESCRIPTION |   | DECODE                              |                           |                |  |
| BYP_WBA<br>ND_FILT_E<br>N | 1    | SPK | Enables the wideband filters with<br>increased passband for sample rates<br>higher than 50kHz in the amplifier audio<br>processing bypass path. |            |   | 0x0: Higher pa<br>0x1: Higher pa    |                           |                |  |
| BYP_INVE<br>RT            | 0    | _   | Inverts the bypass amplifier path output.                                                                                                       |            |   | 0: Output is no<br>1: Output is inv |                           |                |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

## Amplifier Supply Control (0x20A0)

| BIT            | 7    | 6   | 5 4 3                                                                                                                                                               |            | 2 | 1 | 0                    |             |
|----------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---|---|----------------------|-------------|
| Field          | -    | -   | -                                                                                                                                                                   | -          | - | - | _                    | NOVBAT      |
| Reset          | _    | _   | -                                                                                                                                                                   | -          | _ | - | _                    | 0x0         |
| Access<br>Type | -    | _   | -                                                                                                                                                                   | -          | - | - | _                    | Write, Read |
| BITFIELD       | BITS | RES | D                                                                                                                                                                   | ESCRIPTION |   |   | DECODE               |             |
| NOVBAT         | 0    | -   | Selects whether the VBAT pin is supplied<br>from an external supply or not.0: Do not manually enable the<br>measurement ADC channel (<br>automatically enabled)<br> |            |   |   | can be<br>rement ADC |             |

#### AMP enables (0x20AF)

| BIT            | 7    | 6    | 5 4 3                                                                                                  |            | 3 | 2                                                     | 1             | 0           |
|----------------|------|------|--------------------------------------------------------------------------------------------------------|------------|---|-------------------------------------------------------|---------------|-------------|
| Field          | -    | -    | -                                                                                                      | -          | - | -                                                     | SPK_FB_E<br>N | SPK_EN      |
| Reset          | -    | -    | -                                                                                                      | _          | _ | -                                                     | 0b0           | 0b0         |
| Access<br>Type | -    | -    | _                                                                                                      | Write, Rea |   |                                                       |               | Write, Read |
| BITFIELD       | BITS | RES  | D                                                                                                      | ESCRIPTION |   |                                                       | DECODE        |             |
| SPK_FB_E<br>N  | 1    | TXEN | Enables PCM data output from the end of the speaker amplifier path DSP.                                |            |   | 0: Speaker am<br>disabled<br>1: Speaker am<br>enabled |               |             |
| SPK_EN         | 0    | TXEN | Enables the speaker amplifier path.0: Speaker amplifier is disabled<br>1: Speaker amplifier is enabled |            |   |                                                       |               |             |

### Meas ADC Sample Rate (0x20B0)

| BIT                  | 7    | 6   | 5                                                                                                                             | 5 4                                                                                                                                   |       | 2                 | 1                       | 0          |
|----------------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------|-------------------------|------------|
| Field                | -    | -   |                                                                                                                               | _TEMP_SR[1:<br>)]                                                                                                                     | _     | _PVDD_SR[1:<br>0] | MEAS_ADC_VBAT_SR[<br>0] |            |
| Reset                | -    | -   | 0:                                                                                                                            | <b>k</b> 3                                                                                                                            | (     | )x0               | 0>                      | <b>(</b> 0 |
| Access<br>Type       | _    | -   | Write,                                                                                                                        | Read                                                                                                                                  | Write | e, Read           | Write,                  | Read       |
| BITFIELD             | BITS | RES | D                                                                                                                             | DESCRIPTION                                                                                                                           |       |                   |                         |            |
| MEAS_ADC<br>_TEMP_SR | 5:4  | EN  |                                                                                                                               | Configures the sample rate of the thermal channel of the measurement ADC.<br>0x0: 300kHz<br>0x1: 150kHz<br>0x2: 75kHz<br>0x3: 37.5kHz |       |                   |                         |            |
| MEAS_ADC<br>_PVDD_SR | 3:2  | EN  | Configures the sample rate of the PVDD<br>channel of the measurement ADC.00: 300kHz<br>01: 150kHz<br>10: 75kHz<br>11: 37.5kHz |                                                                                                                                       |       |                   |                         |            |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD             | BITS | RES | DESCRIPTION                                                            | DECODE                                                   |
|----------------------|------|-----|------------------------------------------------------------------------|----------------------------------------------------------|
| MEAS_ADC<br>_VBAT_SR | 1:0  | EN  | Configures the sample rate of the VBAT channel of the measurement ADC. | 0x0: 300kHz<br>0x1: 150kHz<br>0x2: 75kHz<br>0x3: 37.5kHz |

## Meas ADC PVDD Config (0x20B1)

| BIT                              | 7    | 6   | 5                              | 4                                                                                                                                                                                                                                                | 3             | 2                                      | 1      | 0                                   |
|----------------------------------|------|-----|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------------------------|--------|-------------------------------------|
| Field                            | -    | -   | -                              | MEAS_ADC<br>_PVDD_FIL<br>EN                                                                                                                                                                                                                      | ME            | MEAS_ADC_PVDD_FILT_COEFF[3:0]          |        | -[3:0]                              |
| Reset                            | -    | -   | -                              | 0x0                                                                                                                                                                                                                                              |               | 0:                                     | x0     |                                     |
| Access<br>Type                   | -    | _   | -                              | Write, Read                                                                                                                                                                                                                                      |               | Write, Read                            |        |                                     |
| BITFIELD                         | BITS | RES | D                              | ESCRIPTION                                                                                                                                                                                                                                       |               |                                        | DECODE |                                     |
| MEAS_ADC<br>_PVDD_FIL<br>T_EN    | 4    | EN  | Controls wheth<br>PVDD channel |                                                                                                                                                                                                                                                  | oplied to the | 0: Filter is bypa<br>1: Filter is appl |        |                                     |
| MEAS_ADC<br>_PVDD_FIL<br>T_COEFF | 3:0  | EN  | Sets the PVDD<br>bandwidth.    | value: Decode<br>0x0: 0.4khz (Across all sample rate<br>0x1: 2.5kHz (Across all sample rate<br>0x2: 7.5kHz (Across all sample rate<br>0x3: 50kHz (Only 150kHz and 300<br>sample rate)<br>0x4: 150kHz (Only 300kHz sample<br>0x5 to 0xF: Reserved |               |                                        |        | ole rates)<br>le rates)<br>d 300kHz |

#### Meas ADC VBAT Config (0x20B2)

| BIT                              | 7    | 6   | 5                                                                                                                                                                                    | 4                                                                                              | 3                             | 2  | 1                                   | 0     |
|----------------------------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------|----|-------------------------------------|-------|
| Field                            | -    | -   | -                                                                                                                                                                                    | MEAS_ADC<br>_VBAT_FIL<br>EN                                                                    | MEAS_ADC_VBAT_FILT_COEFF[3:0] |    |                                     | [3:0] |
| Reset                            | -    | -   | -                                                                                                                                                                                    | 0x0                                                                                            |                               | 0x | 00                                  |       |
| Access<br>Type                   | -    | -   | _                                                                                                                                                                                    | Write, Read                                                                                    | Write, Read                   |    |                                     |       |
| BITFIELD                         | BITS | RES | D                                                                                                                                                                                    | ESCRIPTION                                                                                     |                               |    | DECODE                              |       |
| MEAS_ADC<br>_VBAT_FIL<br>T_EN    | 4    | EN  | Controls wheth VBAT channel                                                                                                                                                          | ether filtering is applied to the nel output.<br>0: Filter is bypassed<br>1: Filter is applied |                               |    |                                     |       |
| MEAS_ADC<br>_VBAT_FIL<br>T_COEFF | 3:0  | EN  | Value: Decode0x0: 0.4kHz (Across all sample0x1: 2.5kHz (Across all sample0x2: 7.5kHz (Across all sample0x3: 50kHz (Only 150kHz and 30x4: 150kHz (Only 300kHz sam0x5 to 0xF: Reserved |                                                                                                |                               |    | ole rates)<br>le rates)<br>l 300kHz |       |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### Meas ADC Thermal Config (0x20B3)

| BIT                              | 7    | 6   | 5                                                                                                                                                                                                                                   | 4                                                                                                  | 3                             | 2  | 1                                   | 0 |
|----------------------------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------|----|-------------------------------------|---|
| Field                            | -    | -   | -                                                                                                                                                                                                                                   | MEAS_ADC<br>_TEMP_FIL<br>T_EN                                                                      | MEAS_ADC_TEMP_FILT_COEFF[3:0] |    | -[3:0]                              |   |
| Reset                            | -    | -   | -                                                                                                                                                                                                                                   | 0x0                                                                                                |                               | 0x | :00                                 |   |
| Access<br>Type                   | -    | _   | -                                                                                                                                                                                                                                   | Write, Read                                                                                        | Write, Read                   |    |                                     |   |
| BITFIELD                         | BITS | RES | D                                                                                                                                                                                                                                   | ESCRIPTION                                                                                         |                               |    | DECODE                              |   |
| MEAS_ADC<br>_TEMP_FIL<br>T_EN    | 4    | EN  | Controls wheth thermal channed                                                                                                                                                                                                      | ether filtering is applied to the<br>nnel output.<br>0: Filter is bypassed<br>1: Filter is applied |                               |    |                                     |   |
| MEAS_ADC<br>_TEMP_FIL<br>T_COEFF | 3:0  | EN  | Value: DecodeSets the thermal channel lowpass filter0x0: 0.4khz (Across all sample ratebandwidth.0x2: 7.5kHz (Across all sample rate0x3: 50kHz (Only 150kHz and 300)sample rate)0x4: 150kHz (Only 300kHz sample0x5 to 0xF: Reserved |                                                                                                    |                               |    | ole rates)<br>le rates)<br>d 300kHz |   |

#### Meas ADC Readback Control 1 (0x20B4)

| BIT                            | 7    | 6   | 5                                                                                                                                          | 4                  | 3 | 2                              | 1                             | 0                             |
|--------------------------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---|--------------------------------|-------------------------------|-------------------------------|
| Field                          | _    | -   |                                                                                                                                            |                    |   | MEAS_ADC<br>_THERM_R<br>D_MODE | MEAS_ADC<br>_VBAT_RD<br>_MODE | MEAS_ADC<br>_PVDD_RD<br>_MODE |
| Reset                          | -    | -   | _                                                                                                                                          | -                  | - | 0x0                            | 0x0                           | 0x0                           |
| Access<br>Type                 | -    | -   | _                                                                                                                                          | -                  | - | Write, Read                    | Write, Read                   | Write, Read                   |
| BITFIELD                       | BITS | RES | D                                                                                                                                          | DESCRIPTION DECODE |   |                                |                               |                               |
| MEAS_ADC<br>_THERM_R<br>D_MODE | 2    | _   | Controls whether the thermal ADC<br>channel output readback is updated<br>automatically or manually after each<br>conversion is completed. |                    |   |                                | nd locks the                  |                               |
| MEAS_ADC<br>_VBAT_RD<br>_MODE  | 1    | -   | Controls whether the VBAT ADC channel<br>output readback is updated automatically<br>or manually after each conversion is<br>completed.    |                    |   |                                | nd locks the                  |                               |
| MEAS_ADC<br>_PVDD_RD<br>_MODE  | 0    | -   | Controls whether the PVDD ADC channel<br>output readback is updated automatically<br>or manually after each conversion is<br>completed.    |                    |   |                                | nd locks the                  |                               |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### Meas ADC Readback Control 2 (0x20B5)

| BIT                           | 7    | 6   | 5                                                                                                                                                                                                                                      | 4           | 3 | 2                             | 1                            | 0                            |  |  |
|-------------------------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---|-------------------------------|------------------------------|------------------------------|--|--|
| Field                         | -    | -   | _                                                                                                                                                                                                                                      | -           | _ | MEAS_ADC<br>_THERM_R<br>D_UPD | MEAS_ADC<br>_VBAT_RD<br>_UPD | MEAS_ADC<br>_PVDD_RD<br>_UPD |  |  |
| Reset                         | -    | -   | -                                                                                                                                                                                                                                      | -           | - | 0x0                           | 0x0                          | 0x0                          |  |  |
| Access<br>Type                | -    | _   | -                                                                                                                                                                                                                                      | -           | _ | Write Only                    | Write Only                   | Write Only                   |  |  |
| BITFIELD                      | BITS | RES | D                                                                                                                                                                                                                                      | DESCRIPTION |   |                               |                              | DECODE                       |  |  |
| MEAS_ADC<br>_THERM_R<br>D_UPD | 2    | -   | Write 1 to inititate a measurement and<br>lock the result into the measurement ADC<br>thermal channel readback register0: No effect<br>1: Inititates a measurement and lock<br>result into the measurement ADC ch<br>readback register |             |   |                               |                              |                              |  |  |
| MEAS_ADC<br>_VBAT_RD<br>_UPD  | 1    | _   | Write 1 to inititate a measurement and<br>locks the result into the measurement<br>ADC VBAT channel readback register0: No effect<br>1: Inititates a measurement and locks<br>result into the measurement ADC cha<br>readback register |             |   |                               |                              |                              |  |  |
| MEAS_ADC<br>_PVDD_RD<br>_UPD  | 0    | -   | Write 1 to inititate a measurement and<br>lock the result into the measurement ADC<br>PVDD channel readback register0: No effect<br>1: Inititates a measurement and locks<br>result into the measurement ADC char<br>readback register |             |   |                               |                              |                              |  |  |

#### Meas ADC PVDD Readback MSB (0x20B6)

| BIT            | 7                                                                                                   | 7 6 5 4 3 2 1 0 |     |                      |             |             |             |  |  |  |
|----------------|-----------------------------------------------------------------------------------------------------|-----------------|-----|----------------------|-------------|-------------|-------------|--|--|--|
| Field          | MEAS_ADC_PVDD_DATA[8:1]                                                                             |                 |     |                      |             |             |             |  |  |  |
| Reset          |                                                                                                     | 0x0             |     |                      |             |             |             |  |  |  |
| Access<br>Type | Read Only                                                                                           |                 |     |                      |             |             |             |  |  |  |
| BITFIELD       |                                                                                                     | BITS            | RES |                      |             | DESCRIPT    | ION         |  |  |  |
| MEAS_ADC_P     | Provides the measured PVDD value. To convert the 9-bit code into a real voltage, use the following: |                 |     |                      |             |             |             |  |  |  |
| D_DATA         |                                                                                                     | 7:0             | _   | Measured<br>0.038085 | 2.5V + MEAS | _ADC_PVDD_I | DATA[8:0] x |  |  |  |

### Meas ADC PVDD Readback LSB (0x20B7)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0                             |
|----------------|---|---|---|---|---|---|---|-------------------------------|
| Field          | - | - | - | - | - | - | - | MEAS_ADC<br>_PVDD_DA<br>TA[0] |
| Reset          | - | - | - | - | - | - | - | 0x0                           |
| Access<br>Type | - | _ | - | - | - | - | - | Read Only                     |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD               | BITS | RES | DESCRIPTION                                                                                                                                                                 |
|------------------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MEAS_ADC_PVD<br>D_DATA | 0    | _   | Provides the measured PVDD value. To convert the 9-bit code into<br>a real voltage, use the following:<br>Measured V <sub>PVDD</sub> (V) = 2.5V + MEAS_ADC_PVDD_DATA[8:0] x |
|                        |      |     | 0.038085V                                                                                                                                                                   |

#### Meas ADC VBAT Readback MSB (0x20B8)

| BIT            | 7                       | 6    | 5   | 4  | 3                                                                                                   | 2         | 1  | 0 |  |  |  |  |
|----------------|-------------------------|------|-----|----|-----------------------------------------------------------------------------------------------------|-----------|----|---|--|--|--|--|
| Field          | MEAS_ADC_VBAT_DATA[8:1] |      |     |    |                                                                                                     |           |    |   |  |  |  |  |
| Reset          |                         |      |     | 0> | (0                                                                                                  |           |    |   |  |  |  |  |
| Access<br>Type | Read Only               |      |     |    |                                                                                                     |           |    |   |  |  |  |  |
| BITFIELD       |                         | BITS | RES |    |                                                                                                     | DESCRIPTI | ON |   |  |  |  |  |
| MEAS_ADC_VB    | /BA 7:0                 |      |     |    | Provides the measured VBAT value. To convert the 9-bit code into a real voltage, use the following: |           |    |   |  |  |  |  |
| T_DATA         |                         |      | -   |    | Measured V <sub>VBAT</sub> (V) = 1.25V + MEAS_ADC_VBAT_DATA[8:0] x 0.01904V                         |           |    |   |  |  |  |  |

#### Meas ADC VBAT Readback LSB (0x20B9)

| BIT            |     | 7    | 6    | 5               | 4 | 3                                                                                                   | 2 | 1 | 0                              |  |  |
|----------------|-----|------|------|-----------------|---|-----------------------------------------------------------------------------------------------------|---|---|--------------------------------|--|--|
| Field          |     | -    | _    | -               | - | -                                                                                                   | _ | _ | MEAS_ADC<br>_VBAT_DA<br>_TA[0] |  |  |
| Reset          |     | -    | -    | -               | - | -                                                                                                   | - | - | 0x0                            |  |  |
| Access<br>Type |     | -    | _    | _               | _ | -                                                                                                   | - | - | Read Only                      |  |  |
| BITFIELD       |     | В    | BITS | RES DESCRIPTION |   |                                                                                                     |   |   |                                |  |  |
| MEAS_ADC_V     | ′BA | BA 0 |      |                 |   | Provides the measured VBAT value. To convert the 9-bit code into a real voltage, use the following: |   |   |                                |  |  |
| T_DATA         |     |      |      | _               |   | Measured V <sub>VBAT</sub> (V) = 1.25V + MEAS_ADC_VBAT_DATA[8:0] x 0.01904V                         |   |   |                                |  |  |

#### Meas ADC Temp Readback MSB (0x20BA)

| BIT                                                                                                                                                                                                        | 7                        | 6    | 5   | 4  | 3           | 2 | 1 | 0 |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|-----|----|-------------|---|---|---|--|--|--|--|
| Field                                                                                                                                                                                                      | MEAS_ADC_THERM_DATA[8:1] |      |     |    |             |   |   |   |  |  |  |  |
| Reset                                                                                                                                                                                                      |                          |      |     | 0> | (0          |   |   |   |  |  |  |  |
| Access<br>Type                                                                                                                                                                                             | Read Only                |      |     |    |             |   |   |   |  |  |  |  |
| BITFIELD                                                                                                                                                                                                   | I                        | BITS | RES |    | DESCRIPTION |   |   |   |  |  |  |  |
| MEAS_ADC_THE       7:0       -       Provides the measured temperature value. To convert the code into a real temperature, use the following: Measured Temperature (°C) = (MEAS_ADC_THERM_E 1.0°C) - 208°C |                          |      |     |    |             |   |   |   |  |  |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### Meas ADC Temp Readback LSB (0x20BB)

| BIT                     | 7 | 7 | 6   | 5   | 4         | 3                               | 2                                                   | 1         | 0                              |  |  |
|-------------------------|---|---|-----|-----|-----------|---------------------------------|-----------------------------------------------------|-----------|--------------------------------|--|--|
| Field                   | _ |   | -   | -   | _         | _                               | -                                                   | _         | MEAS_ADC<br>_THERM_D<br>ATA[0] |  |  |
| Reset                   | - |   | -   | -   | _         | -                               | -                                                   | -         | 0x0                            |  |  |
| Access<br>Type          | - |   | _   | _   | _         | -                               | _                                                   | _         | Read Only                      |  |  |
| BITFIELD                |   | В | ITS | RES |           | DESCRIPTION                     |                                                     |           |                                |  |  |
| MEAS_ADC_THE<br>RM_DATA |   |   | 0   | _   | code into | a real tempera<br>d Temperature | temperature va<br>ture, use the fo<br>(°C) = (MEAS_ | ollowing: |                                |  |  |

### Meas ADC Lowest PVDD Readback MSB (0x20BC)

| BIT                                                                                                                                                                                                                               | 7                     | 6    | 5   | 4 | 3 | 2         | 1  | 0 |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|-----|---|---|-----------|----|---|--|--|--|--|
| Field                                                                                                                                                                                                                             | LOWEST_PVDD_DATA[8:1] |      |     |   |   |           |    |   |  |  |  |  |
| Reset                                                                                                                                                                                                                             | 0xFF                  |      |     |   |   |           |    |   |  |  |  |  |
| Access<br>Type                                                                                                                                                                                                                    | Read Only             |      |     |   |   |           |    |   |  |  |  |  |
| BITFIELD                                                                                                                                                                                                                          | E                     | BITS | RES |   |   | DESCRIPTI | ON |   |  |  |  |  |
| LOWEST_PVDD_       7:0       -       Provides the lowest measured PVDD value. To converce code into a real voltage, use the following: Measured V <sub>PVDD</sub> (V) = 2.5V + MEAS_ADC_PVDD_D.         0.038085V       0.038085V |                       |      |     |   |   |           |    |   |  |  |  |  |

#### Meas ADC Lowest PVDD Readback LSB (0x20BD)

| BIT            |    | 7  | 6    | 5   | 4 | 3                                                                                                          | 2 | 1 | 0                           |  |  |
|----------------|----|----|------|-----|---|------------------------------------------------------------------------------------------------------------|---|---|-----------------------------|--|--|
| Field          |    | -  | _    | -   | - | _                                                                                                          | - | - | LOWEST_P<br>VDD_DATA<br>[0] |  |  |
| Reset          |    | -  | -    | -   | - | -                                                                                                          | - | - | 0x1                         |  |  |
| Access<br>Type | _  |    | _    | -   | - | _                                                                                                          | - | - | Read, Ext                   |  |  |
| BITFIELD       |    | В  | BITS | RES |   | DESCRIPTION                                                                                                |   |   |                             |  |  |
| LOWEST_PVD     | D_ | 00 |      | _   |   | Provides the lowest measured PVDD value. To convert the 9-bit code into a real voltage, use the following: |   |   |                             |  |  |
| DATA           |    |    |      |     |   | Measured V <sub>PVDD</sub> (V) = 2.5V + MEAS_ADC_PVDD_DATA[8:0] x 0.038085V                                |   |   |                             |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### Meas ADC Lowest VBAT Readback MSB (0x20BE)

| BIT                | 7         | 6                     | 5   | 4           | 3                | 2          | 1               | 0 |  |  |  |  |  |
|--------------------|-----------|-----------------------|-----|-------------|------------------|------------|-----------------|---|--|--|--|--|--|
| Field              |           | LOWEST_VBAT_DATA[8:1] |     |             |                  |            |                 |   |  |  |  |  |  |
| Reset              |           |                       |     | 0x          | FF               |            |                 |   |  |  |  |  |  |
| Access<br>Type     | Read Only |                       |     |             |                  |            |                 |   |  |  |  |  |  |
| BITFIELD           | E         | BITS                  | RES |             |                  | DESCRIPTIO | ON              |   |  |  |  |  |  |
| LOWEST_VBA<br>DATA | Τ_        | 7:0                   | -   | a real volt | tage, use the fo | ollowing:  | o convert the 9 |   |  |  |  |  |  |

## Meas ADC Lowest VBAT Readback LSB (0x20BF)

| BIT                      |  | 7 | 6   | 5          | 4                                                      | 3                                           | 2 | 1 | 0                           |  |  |
|--------------------------|--|---|-----|------------|--------------------------------------------------------|---------------------------------------------|---|---|-----------------------------|--|--|
| Field                    |  | - | _   | -          | -                                                      | _                                           | - | _ | LOWEST_V<br>BAT_DATA[<br>0] |  |  |
| Reset                    |  | - | _   | _          | _                                                      | -                                           | - | - | 0x1                         |  |  |
| Access<br>Type           |  |   |     |            |                                                        | -                                           | - | - | Read, Ext                   |  |  |
| BITFIELD                 |  | В | ITS | RES        |                                                        | DESCRIPTION                                 |   |   |                             |  |  |
| LOWEST_VBAT_ 0<br>DATA 0 |  | 0 | _   | a real vol | tage, use the for<br>d V <sub>VBAT</sub> (V) = $^{-1}$ | VBAT value. To<br>blowing:<br>1.25V + MEAS_ |   |   |                             |  |  |

#### Meas ADC Config (0x20C7)

| BIT                  | 7    | 6   | 5                             | 4          | 3         | 2                                                                                                            | 1                                                               | 0                    |  |
|----------------------|------|-----|-------------------------------|------------|-----------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------|--|
| Field                | -    | -   | -                             | -          | -         | -                                                                                                            | MEAS_ADC<br>_VBAT_EN                                            | MEAS_ADC<br>_PVDD_EN |  |
| Reset                | _    | _   |                               |            | -         | 0x0                                                                                                          | 0x0                                                             |                      |  |
| Access<br>Type       | -    | _   | _                             | -          | -         | – Write, Read Wri                                                                                            |                                                                 | Write, Read          |  |
| BITFIELD             | BITS | RES | D                             | ESCRIPTION |           | DECODE                                                                                                       |                                                                 |                      |  |
| MEAS_ADC<br>_VBAT_EN | 1    | -   | Manually enab<br>VBAT channel |            | ement ADC | 0: Do not many<br>measurement a<br>automatically e<br>1: Manually for<br>channel to be e<br>is in the active | ADC channel (i<br>enabled)<br>rce the measure<br>enabled anytim | may be<br>ement ADC  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD             | BITS | RES | DESCRIPTION                                        | DECODE                                                                                                                                                                                                                                  |
|----------------------|------|-----|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MEAS_ADC<br>_PVDD_EN | 0    | _   | Manually enables the measurement ADC PVDD channel. | <ul> <li>0: Do not manually enable the<br/>measurement ADC channel (may be<br/>automatically enabled)</li> <li>1: Manually force the measurement ADC<br/>channel to be enabled anytime the device<br/>is in the active state</li> </ul> |

#### DHT Configuration 1 (0x20D0)

| BIT            | 7 | 6 | 5 | 4 | 3                 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|-------------------|---|---|---|--|
| Field          | - | - | - | - | DHT_VROT_PNT[3:0] |   |   |   |  |
| Reset          | - | - | - | - | 0x0               |   |   |   |  |
| Access<br>Type | - | _ | - | - | Write, Read       |   |   |   |  |

| BITFIELD         | BITS | RES | DESCRIPTION                  | DECODE                                                                                                                                                                                                                                                                                                                                                             |
|------------------|------|-----|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DHT_VROT<br>_PNT | 3:0  | DHT | Sets the DRC rotation point. | 0x0: 0dBFS           0x1: -1dBFS           0x2: -2dBFS           0x3: -3dBFS           0x4: -4dBFS           0x5: -5dBFS           0x6: -6dBFS           0x8: -10dBFS           0x9: -12dBFS           0xA: -15dBFS           0xA: -15dBFS           0xB: Reserved           0xC: Reserved           0xD: Reserved           0xE: Reserved           0xF: Reserved |

### Limiter Configuration 1 (0x20D1)

| BIT            | 7 | 6 | 5 | 4           | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|-------------|---|---|---|---|--|
| Field          | - | - | - | DHT_HR[4:0] |   |   |   |   |  |
| Reset          | - | _ | _ | 0x8         |   |   |   |   |  |
| Access<br>Type | - | - | - | Write, Read |   |   |   |   |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD | BITS | RES | DESCRIPTION                                                        | DECODE                                                                                                                                                                                                                                |
|----------|------|-----|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DHT_HR   | 4:0  | -   | Selects the DHT supply headroom for the DRC and limiter functions. | 0x0: -20%<br>0x1: -17.5%<br>0x2: -15%<br>0x3: -12.5%<br>0x4: -10%<br>0x5: -7.5%<br>0x6: -5.0%<br>0x7: -2.5%<br>0x8: 0%<br>0x9: +2.5%<br>0xA: +5.0%<br>0xB: +7.5%<br>0xC: +10%<br>0xD: +12.5%<br>0xE: +15%<br>0xF: +17.5%<br>010: +20% |

### Limiter Configuration 2 (0x20D2)

| BIT                | 7    | 6   | 5                                                        | 4                                                                                                      | 3            | 2                         | 1 | 0                |  |  |
|--------------------|------|-----|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------|---------------------------|---|------------------|--|--|
| Field              | -    | -   |                                                          | DHT                                                                                                    | _LIM_THRES   | H[4:0]                    |   | DHT_LIM_<br>MODE |  |  |
| Reset              | -    | -   |                                                          |                                                                                                        | 0x0          |                           |   | 0x0              |  |  |
| Access<br>Type     | -    | _   |                                                          | Write, Read Write, Read                                                                                |              |                           |   |                  |  |  |
| BITFIELD           | BITS | RES | DESCRIPTION DECODE                                       |                                                                                                        |              |                           |   |                  |  |  |
| DHT_LIM_T<br>HRESH | 5:1  | DHT | Selects the fixe<br>level limiter mo<br>signal distortio | de (SLL). Has                                                                                          | no effect in | effect in: (-1dBFS steps) |   |                  |  |  |
| DHT_LIM_<br>MODE   | 0    | DHT |                                                          | Selects whether the DHT limiter is in ignal distortion or signal level limiter threshold tracks supply |              |                           |   |                  |  |  |

### DHT Configuration 2 (0x20D3)

| BIT            | 7 | 6 | 5 | 4                | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|------------------|---|---|---|---|--|
| Field          | - | _ | - | DHT_MAX_ATN[4:0] |   |   |   |   |  |
| Reset          | - | - | _ | 0x14             |   |   |   |   |  |
| Access<br>Type | - | - | - | Write, Read      |   |   |   |   |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD        | BITS | RES | DESCRIPTION                                                                               | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------|------|-----|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DHT_MAX_<br>ATN | 4:0  | DHT | Selects the maximum attenuation that<br>can be applied to the audio signal by the<br>DHT. | 0x0: Reserved         0x1: -1dB         0x2: -2dB         0x3: -3dB         0x4: -4dB         0x5: -5dB         0x6: -6dB         0x7: -7dB         0x8: -8dB         0x9: -9dB         0xA: -10dB         0xB: -11dB         0xC: -12dB         0xD: -13dB         0xF: -14dB         0xF: -15dB         0x10: -16dB         0x11: -17dB         0x12: -18dB         0x13: -19dB         0x14: -20dB         0x15-0x1F: Reserved |

### DHT Configuration 3 (0x20D4)

| BIT              | 7    | 6   | 5              | 4               | 3      | 2                                                                                                                                                                                                                                                                                                  | 1                                         | 0 |
|------------------|------|-----|----------------|-----------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---|
| Field            | -    | -   | -              | _               |        | DHT_ATK                                                                                                                                                                                                                                                                                            | _RATE[3:0]                                |   |
| Reset            | -    | _   | -              | _               |        | 0:                                                                                                                                                                                                                                                                                                 | x2                                        |   |
| Access<br>Type   | -    | -   | -              | -               |        | Write,                                                                                                                                                                                                                                                                                             | Read                                      |   |
| BITFIELD         | BITS | RES | D              | ESCRIPTION      | DECODE |                                                                                                                                                                                                                                                                                                    |                                           |   |
| DHT_ATK_<br>RATE | 3:0  | _   | Selects the DH | IT attack rate. |        | 0x0: 20µs/dB<br>0x1: 40µs/dB<br>0x2: 80µs/dB<br>0x3: 160µs/dB<br>0x4: 320µs/dB<br>0x5: 640µs/dB<br>0x6: 1.28ms/dB<br>0x6: 1.28ms/dB<br>0x7: 2.56ms/dB<br>0x8: 5.12ms/dB<br>0x9: 10.24ms/d<br>0x8: 40.96ms/d<br>0xC: 81.92ms/d<br>0xC: 81.92ms/d<br>0xD: 163.84ms<br>0xE: Reserved<br>0xF: Reserved | 3<br>3<br>3<br>1B<br>dB<br>dB<br>dB<br>dB |   |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### DHT Configuration 4 (0x20D5)

| BIT              | 7    | 6   | 5              | 4                | 3           | 2                                                                                                                                                                                                                                                      | 1                      | 0 |  |
|------------------|------|-----|----------------|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---|--|
| Field            | -    | -   | -              | -                |             | DHT_RLS                                                                                                                                                                                                                                                | _RATE[3:0]             |   |  |
| Reset            | _    | -   | -              | -                |             | 0:                                                                                                                                                                                                                                                     | <b>x</b> 4             |   |  |
| Access<br>Type   | _    | -   | -              | -                | Write, Read |                                                                                                                                                                                                                                                        |                        |   |  |
| BITFIELD         | BITS | RES | D              | ESCRIPTION       |             | DECODE                                                                                                                                                                                                                                                 |                        |   |  |
| DHT_RLS_<br>RATE | 3:0  | _   | Selects the DH | IT release rate. |             | 0x0: 2ms/dB<br>0x1: 4ms/dB<br>0x2: 8ms/dB<br>0x3: 16ms/dB<br>0x4: 32ms/dB<br>0x5: 64ms/dB<br>0x6: 128ms/dE<br>0x7: 256ms/dE<br>0x8: 512ms/dE<br>0x9: 1.024s/dE<br>0xA: 2.048s/dE<br>0xC: 8.192s/dE<br>0xD: 16.384s/c<br>0xE: Reserved<br>0xF: Reserved | 5<br>5<br>5<br>3<br>1B |   |  |

#### DHT Supply Hysteresis Configuration (0x20D6)

| BIT                        | 7    | 6   | 5                                                                                                           | 4          | 3           | 2                                                                                                                           | 1       | 0                          |
|----------------------------|------|-----|-------------------------------------------------------------------------------------------------------------|------------|-------------|-----------------------------------------------------------------------------------------------------------------------------|---------|----------------------------|
| Field                      | _    | _   | _                                                                                                           | _          | DHT         | _SUPPLY_HYS                                                                                                                 | ST[2:0] | DHT_SUPP<br>LY_HYST_<br>EN |
| Reset                      | -    | -   | _                                                                                                           | _          |             | 0x3                                                                                                                         |         |                            |
| Access<br>Type             | -    | _   | -                                                                                                           | -          | Write, Read |                                                                                                                             |         | Write, Read                |
| BITFIELD                   | BITS | RES | D                                                                                                           | ESCRIPTION | DECODE      |                                                                                                                             |         |                            |
| DHT_SUPP<br>LY_HYST        | 3:1  | DHT | Selects the sup<br>attenuation rele<br>increases.                                                           |            |             | 0x0: 1 LSB<br>0x1: 2 LSB<br>0x2: 3 LSB<br>0x3: 4 LSB<br>0x4: 6 LSB<br>0x5: 8 LSB<br>0x6: 10 LSB<br>0x7: 12 LSB<br>0x8: RSVD |         |                            |
| DHT_SUPP<br>LY_HYST_<br>EN | 0    | DHT | Select whether PVDD DHT hysteresis is<br>enabled or disabled.       0: DHT is disabled<br>1: DHT is enabled |            |             |                                                                                                                             |         |                            |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

1: DC blocker enabled

### DHT Enable (0x20DF)

| BIT            | 7    | 6   | 5 | 4          | 3 | 2                                       | 1 | 0           |  |
|----------------|------|-----|---|------------|---|-----------------------------------------|---|-------------|--|
| Field          | -    | -   | - | -          | - | -                                       | - | DHT_EN      |  |
| Reset          | -    | -   | - | -          | - | -                                       | - | 0x0         |  |
| Access<br>Type | _    | -   | - | -          | _ | -                                       | _ | Write, Read |  |
| BITFIELD       | BITS | RES | D | ESCRIPTION |   | DECODE                                  |   |             |  |
| DHT_EN         | 0    | SPK |   |            |   | 0: DHT is disabled<br>1: DHT is enabled |   |             |  |

#### I\_V Sense Path Config (0x20E0)

| BIT                         | 7    | 6   | 5                                                             | 4             | 3                           | 2                                    | 1                    | 0                    |
|-----------------------------|------|-----|---------------------------------------------------------------|---------------|-----------------------------|--------------------------------------|----------------------|----------------------|
| Field                       | _    | -   | _                                                             | _             | IVADC_WB<br>AND_FILT_<br>EN | IVADC_DIT<br>H_EN                    | IVADC_I_D<br>CBLK_EN | IVADC_V_<br>DCBLK_EN |
| Reset                       | -    | -   | _                                                             | -             | 0x0                         | 0b1                                  | 0b0                  | 0b0                  |
| Access<br>Type              | -    | -   | – – Write, Read                                               |               |                             | Write, Read                          | Write, Read          | Write, Read          |
| BITFIELD                    | BITS | RES | D                                                             | ESCRIPTION    |                             |                                      | DECODE               |                      |
| IVADC_WB<br>AND_FILT_<br>EN | 3    | IVS | Enables the wincreased pass<br>higher than 50                 | band for samp | le rates                    | 0x0: Higher pa<br>0x1: Higher pa     |                      |                      |
| IVADC_DIT<br>H_EN           | 2    | IVS | Select whether<br>the I/V sense A                             |               | applied to                  | 0: Dither disab<br>1: Dither enabl   |                      |                      |
| IVADC_I_D<br>CBLK_EN        | 1    | IVS | Enables the DC blocking filter in the current sense ADC path. |               |                             | 0: DC blocker of<br>1: DC blocker of |                      |                      |
| IVADC_V_                    | 0    | IVS | Enables the DC blocking filter in the                         |               |                             | 0: DC blocker of                     |                      |                      |

voltage sense ADC path.

#### I\_V Sense Path Enables (0x20E4)

DCBLK\_EN

| BIT            | 7    | 6   | 5                                                                                                                                                                                                                                                          | 4                                     | 3           | 2                                                       | 1              | 0              |
|----------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------|---------------------------------------------------------|----------------|----------------|
| Field          | -    | -   | _                                                                                                                                                                                                                                                          | -                                     | _           | -                                                       | IVADC_I_E<br>N | IVADC_V_E<br>N |
| Reset          | -    | -   | -                                                                                                                                                                                                                                                          | -                                     | -           | -                                                       | 0b0            | 0b0            |
| Access<br>Type | -    | -   | _                                                                                                                                                                                                                                                          | -                                     | _           | _                                                       | Write, Read    | Write, Read    |
| BITFIELD       | BITS | RES | DESCRIPTION                                                                                                                                                                                                                                                |                                       |             |                                                         | DECODE         |                |
| IVADC_I_E<br>N | 1    | _   | Enables the sp<br>path. When this<br>sense ADC par<br>device is in the                                                                                                                                                                                     | s bit is set to 1,<br>th is powered u | the current | 0: Speaker cur<br>disabled<br>1: Speaker cur<br>enabled |                |                |
| IVADC_V_E<br>N | 0    | _   | Enables the speaker voltage sense ADC<br>path. When this bit is set to 1, the voltage<br>sense ADC path is powered up if the<br>device is in the active state (EN = 1).0: Speaker voltage sense ADC<br>disabled<br>1: Speaker voltage sense ADC<br>enabled |                                       |             |                                                         |                |                |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### BPE State (0x20E5)

| BIT            | 7    | 6   | 5                                | 4          | 3 | 2 1 0                                                                                           |     |               |  |
|----------------|------|-----|----------------------------------|------------|---|-------------------------------------------------------------------------------------------------|-----|---------------|--|
| Field          | -    | -   | -                                | -          | - | BPE_STATE[2:0]                                                                                  |     |               |  |
| Reset          | -    | -   | -                                | -          | - |                                                                                                 | 0x0 |               |  |
| Access<br>Type | _    | -   | -                                | -          | _ | Read Only                                                                                       |     |               |  |
| BITFIELD       | BITS | RES | D                                | ESCRIPTION |   | DECODE                                                                                          |     |               |  |
| BPE_STAT<br>E  | 2:0  | -   | Current level o<br>Reads-back 00 |            |   | 000: Brownout<br>001: Level 3<br>010: Level 2<br>011: Level 1<br>100: Level 0<br>101 to 111: Re |     | nal operation |  |

### BPE L3 Threshold MSB (0x20E6)

| BIT              | 7   | 6    | 5   | 4                                     | 3                                                                                                                                                                                                                                                                      | 2         | 1  | 0 |  |  |
|------------------|-----|------|-----|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----|---|--|--|
| Field            |     |      | ·   | BPE_L3_VT                             | HRESH[8:1]                                                                                                                                                                                                                                                             |           |    |   |  |  |
| Reset            |     | 0x0  |     |                                       |                                                                                                                                                                                                                                                                        |           |    |   |  |  |
| Access<br>Type   |     |      |     | Write, Read                           |                                                                                                                                                                                                                                                                        |           |    |   |  |  |
| BITFIELD         |     | BITS | RES |                                       |                                                                                                                                                                                                                                                                        | DESCRIPTI | ON |   |  |  |
| BPE_L3_VTHF<br>H | RES | 7:0  | BPE | the brown<br>Refer to t<br>these leve | BPE_Ln_VTHRESH[8:0] Sets the trigger level for each threshold in the brownout controller.         Refer to the Measurement ADC CH0 (PVDD) Result register to set these levels. A value of 0000 0000 (all zeros) means that state is not used and is entirely bypassed. |           |    |   |  |  |

#### BPE L3 Threshold LSB (0x20E7)

| BIT              | 7   | 6    | 5   | 4 | 3 | 2          | 1 | 0                     |
|------------------|-----|------|-----|---|---|------------|---|-----------------------|
| Field            | _   | -    | -   | - | - | -          | _ | BPE_L3_VT<br>HRESH[0] |
| Reset            | -   | _    | -   | - | - | -          | - | 0x0                   |
| Access<br>Type   | _   | -    | -   | _ | _ | -          | _ | Write, Read           |
| BITFIELD         |     | BITS | RES |   |   | DESCRIPTIC | N |                       |
| BPE_L3_VTHR<br>H | RES | 0    | BPE |   |   |            |   |                       |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### BPE L2 Threshold MSB (0x20E8)

| BIT              | 7   | 6    | 5   | 4                                     | 3                                                                                                                                                                                                                                                                       | 2         | 1  | 0 |  |  |  |  |
|------------------|-----|------|-----|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----|---|--|--|--|--|
| Field            |     |      | ·   | BPE_L2_VT                             | BPE_L2_VTHRESH[8:1]                                                                                                                                                                                                                                                     |           |    |   |  |  |  |  |
| Reset            | 0x0 |      |     |                                       |                                                                                                                                                                                                                                                                         |           |    |   |  |  |  |  |
| Access<br>Type   |     |      |     | Write, Read                           |                                                                                                                                                                                                                                                                         |           |    |   |  |  |  |  |
| BITFIELD         |     | BITS | RES |                                       |                                                                                                                                                                                                                                                                         | DESCRIPTI | ON |   |  |  |  |  |
| BPE_L2_VTHR<br>H | ES  | 7:0  | BPE | the brown<br>Refer to the these level | BPE_Ln_VTHRESH[8:0] Sets the trigger level for each threshold<br>the brownout controller.<br>Refer to the Measurement ADC CH0 (PVDD) Result register to set<br>these levels. A value of 0000 0000 (all zeros) means that state is<br>not used and is entirely bypassed. |           |    |   |  |  |  |  |

### BPE L2 Threshold LSB (0x20E9)

| BIT              | 7             | 6 | 5   | 4 | 3          | 2  | 1 | 0                     |
|------------------|---------------|---|-----|---|------------|----|---|-----------------------|
| Field            | -             | - | -   | - | -          | -  | - | BPE_L2_VT<br>HRESH[0] |
| Reset            | -             | - | -   | - | -          | -  | - | 0x0                   |
| Access<br>Type   | _             | - | -   | _ | -          | -  | - | Write, Read           |
| BITFIELD         | LD BITS RES [ |   |     |   | DESCRIPTIC | ON |   |                       |
| BPE_L2_VTHR<br>H | ES            | 0 | BPE |   |            |    |   |                       |

### BPE L1 Threshold MSB (0x20EA)

| BIT              | 7   | 6    | 5   | 4                                     | 3                                                                                                                                                                                                                                                                 | 2          | 1  | 0 |  |  |  |  |
|------------------|-----|------|-----|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----|---|--|--|--|--|
| Field            |     |      | ·   | BPE_L1_VT                             | BPE_L1_VTHRESH[8:1]                                                                                                                                                                                                                                               |            |    |   |  |  |  |  |
| Reset            | 0x0 |      |     |                                       |                                                                                                                                                                                                                                                                   |            |    |   |  |  |  |  |
| Access<br>Type   |     |      |     | Write, Read                           |                                                                                                                                                                                                                                                                   |            |    |   |  |  |  |  |
| BITFIELD         |     | BITS | RES |                                       |                                                                                                                                                                                                                                                                   | DESCRIPTIO | ON |   |  |  |  |  |
| BPE_L1_VTHF<br>H | RES | 7:0  | BPE | the brown<br>Refer to the these level | BPE_Ln_VTHRESH[8:0] Sets the trigger level for each threshold the brownout controller.         Refer to the Measurement ADC CH0 (PVDD) Result register to s these levels. A value of 0000 0000 (all zeros) means that state is not used and is entirely bypassed. |            |    |   |  |  |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### BPE L1 Threshold LSB (0x20EB)

| BIT               | 7  | 6    | 5   | 4 | 3 | 2          | 1  | 0                     |
|-------------------|----|------|-----|---|---|------------|----|-----------------------|
| Field             | -  | -    | -   | - | - | -          | -  | BPE_L1_VT<br>HRESH[0] |
| Reset             | -  | -    | -   | - | - | -          | -  | 0x0                   |
| Access<br>Type    | _  | _    | -   | _ | _ | -          | _  | Write, Read           |
| BITFIELD          | E  | BITS | RES |   |   | DESCRIPTIC | ON |                       |
| BPE_L1_VTHRI<br>H | ES | 0    | BPE |   |   |            |    |                       |

### BPE L0 Threshold MSB (0x20EC)

| BIT              | 7   | 6    | 5   | 4                                                 | 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|------------------|-----|------|-----|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Field            |     |      | 1   | BPE_L0_VT                                         | BPE_L0_VTHRESH[8:1]                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| Reset            | 0x0 |      |     |                                                   |                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
| Access<br>Type   |     |      |     | Write, Read                                       |                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
| BITFIELD         |     | BITS | RES |                                                   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| BPE_L0_VTHF<br>H | RES | 7:0  | BPE | the brown<br>Refer to t<br>these leve<br>not used | <ul> <li>BPE_Ln_VTHRESH[7:0] Sets the trigger level for each threshold the brownout controller.</li> <li>Refer to the Measurement ADC CH0 (PVDD) Result register to set these levels. BA value of 0000 0000 (all zeros) means that state is not used and is entirely bypassed (no hold times). Level 0 cannot be bypassed by writing all zeros.</li> </ul> |  |  |  |  |  |  |  |

### BPE L0 Threshold LSB (0x20ED)

| BIT               | 7  | 6    | 5   | 4 | 3 | 2          | 1  | 0                     |
|-------------------|----|------|-----|---|---|------------|----|-----------------------|
| Field             | -  | -    | -   | - | - | _          | -  | BPE_L0_VT<br>HRESH[0] |
| Reset             | -  | -    | -   | _ | - | -          | -  | 0x0                   |
| Access<br>Type    | _  | _    | _   | - | _ | _          | _  | Write, Read           |
| BITFIELD          | E  | BITS | RES |   |   | DESCRIPTIC | ON |                       |
| BPE_L0_VTHRI<br>H | ES | 0    | BPE |   |   |            |    |                       |

### BPE L3 Dwell and Hold Time (0x20EE)

| BIT            | 7 | 6 | 5   | 4           | 3    | 2                | 1   | 0 |  |
|----------------|---|---|-----|-------------|------|------------------|-----|---|--|
| Field          | - | - | BPI | E_L3_DWELL[ | 2:0] | BPE_L3_HOLD[2:0] |     |   |  |
| Reset          | - | - |     | 0x0         |      |                  | 0x0 |   |  |
| Access<br>Type | - | - |     | Write, Read |      | Write, Read      |     |   |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD         | BITS | RES | DESCRIPTION                                   | DECODE                                                                                                         |
|------------------|------|-----|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| BPE_L3_D<br>WELL | 5:3  | BPE | Sets BPE level 3 gain attenuation dwell time. | 0x0: 0µs<br>0x1: 100µs<br>0x2: 250µs<br>0x3: 500µs<br>0x4: 1000µs<br>0x5: 2000µs<br>0x6: 4000µs<br>0x7: 8000µs |
| BPE_L3_H<br>OLD  | 2:0  | BPE | Sets BPE level 3 gain attenuation hold time.  | 0x0: 0ms<br>0x1: 10ms<br>0x2: 100ms<br>0x3: 250ms<br>0x4: 500ms<br>0x5: 1000ms<br>0x6: 2000ms<br>0x7: Infinite |

### BPE L2 Dwell and Hold Time (0x20EF)

| BIT              | 7    | 6   | 5                                           | 4                                            | 3    | 2                                                                                                              | 1                                                                                                              | 0   |  |  |
|------------------|------|-----|---------------------------------------------|----------------------------------------------|------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|--|--|
| Field            | -    | -   | BPI                                         | E_L2_DWELL[                                  | 2:0] | BP                                                                                                             | E_L2_HOLD[2                                                                                                    | :0] |  |  |
| Reset            | -    | -   |                                             | 0x0                                          |      |                                                                                                                | 0x0                                                                                                            |     |  |  |
| Access<br>Type   | -    | -   | Write, Read                                 |                                              |      | Write, Read                                                                                                    |                                                                                                                |     |  |  |
| BITFIELD         | BITS | RES | D                                           | DESCRIPTION                                  |      |                                                                                                                | DECODE                                                                                                         |     |  |  |
| BPE_L2_D<br>WELL | 5:3  | BPE | Sets BPE level<br>time.                     | Sets BPE level 2 gain attenuation dwell ime. |      |                                                                                                                | 0x0: 0µs<br>0x1: 100µs<br>0x2: 250µs<br>0x3: 500µs<br>0x4: 1000µs<br>0x5: 2000µs<br>0x6: 4000µs<br>0x7: 8000µs |     |  |  |
| BPE_L2_H<br>OLD  | 2:0  | BPE | Sets BPE level 2 gain attenuation hold ime. |                                              |      | 0x0: 0ms<br>0x1: 10ms<br>0x2: 100ms<br>0x3: 250ms<br>0x4: 500ms<br>0x5: 1000ms<br>0x6: 2000ms<br>0x7: Infinite |                                                                                                                |     |  |  |

### BPE L1 Dwell and Hold Time (0x20F0)

| BIT            | 7 | 6 | 5   | 4           | 3    | 2                | 1           | 0 |  |
|----------------|---|---|-----|-------------|------|------------------|-------------|---|--|
| Field          | _ | — | BPI | E_L1_DWELL[ | 2:0] | BPE_L1_HOLD[2:0] |             |   |  |
| Reset          | - | - |     | 0x0         |      | 0x0              |             |   |  |
| Access<br>Type | - | - |     | Write, Read |      |                  | Write, Read |   |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD         | BITS | RES | DESCRIPTION                                   | DECODE                                                                                                         |
|------------------|------|-----|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| BPE_L1_D<br>WELL | 5:3  | BPE | Sets BPE level 1 gain attenuation dwell time. | 0x0: 0µs<br>0x1: 100µs<br>0x2: 250µs<br>0x3: 500µs<br>0x4: 1000µs<br>0x5: 2000µs<br>0x6: 4000µs<br>0x7: 8000µs |
| BPE_L1_H<br>OLD  | 2:0  | BPE | Sets BPE level 1 gain attenuation hold time.  | 0x0: 0ms<br>0x1: 10ms<br>0x2: 100ms<br>0x3: 250ms<br>0x4: 500ms<br>0x5: 1000ms<br>0x6: 2000ms<br>0x7: Infinite |

#### BPE L0 Hold Time (0x20F1)

| BIT             | 7    | 6   | 5                    | 4                                      | 3 | 2 1 0            |  | 0 |  |
|-----------------|------|-----|----------------------|----------------------------------------|---|------------------|--|---|--|
| Field           | -    | -   | -                    | _                                      | - | BPE_L0_HOLD[2:0] |  |   |  |
| Reset           | -    | -   | -                    | -                                      | - | 0x0              |  |   |  |
| Access<br>Type  | -    | -   | _                    | -                                      | _ | Write, Read      |  |   |  |
| BITFIELD        | BITS | RES | DESCRIPTION          |                                        |   | DECODE           |  |   |  |
| BPE_L0_H<br>OLD | 2:0  | BPE | Sets BPE level time. | Sets BPE level 0 gain attenuation hold |   |                  |  |   |  |

### BPE L3 Attack and Release Step (0x20F2)

| BIT            | 7 | 6 | 5 | 4 | 3                | 2 | 1 | 0 |  |
|----------------|---|---|---|---|------------------|---|---|---|--|
| Field          | - | - | - | - | BPE_L3_STEP[3:0] |   |   |   |  |
| Reset          | - | - | - | - | 0x0              |   |   |   |  |
| Access<br>Type | - | - | - | _ | Write, Read      |   |   |   |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD        | BITS | RES | DESCRIPTION                                              | DECODE                                                                                                                                                                                                                                                                                                 |
|-----------------|------|-----|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BPE_L3_ST<br>EP | 3:0  | BPE | Sets BPE level 3 gain and limiter attenuation step size. | 0x0: 0.0625dB<br>0x1: 0.125dB<br>0x2: 0.1875dB<br>0x3: 0.25dB<br>0x4: 0.375dB<br>0x5: 0.5dB<br>0x6: 0.75dB<br>0x7: 1.0dB<br>0x8: 1.5dB<br>0x9: 2.0dB<br>0xA: 2.5dB<br>0xB: 3.0dB<br>0xC: 4.0dB<br>0xD: 5.0dB<br>0xE: 5.5dB for attack / 5.0dB for release<br>0xF: 6.0dB for attack / 5.0dB for release |

### BPE L2 Attack and Release Step (0x20F3)

| BIT            | 7 | 6 | 5 | 4 | 3                | 2 | 1 | 0 |
|----------------|---|---|---|---|------------------|---|---|---|
| Field          | - | - | - | - | BPE_L2_STEP[3:0] |   |   |   |
| Reset          | - | _ | _ | _ | 0x0              |   |   |   |
| Access<br>Type | - | - | - | - | Write, Read      |   |   |   |

| BITFIELD        | BITS | RES | DESCRIPTION                                              | DECODE                                                                                                                                                                                                                                                                                                 |
|-----------------|------|-----|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BPE_L2_ST<br>EP | 3:0  | BPE | Sets BPE level 2 gain and limiter attenuation step size. | 0x0: 0.0625dB<br>0x1: 0.125dB<br>0x2: 0.1875dB<br>0x3: 0.25dB<br>0x4: 0.375dB<br>0x5: 0.5dB<br>0x6: 0.75dB<br>0x7: 1.0dB<br>0x8: 1.5dB<br>0x9: 2.0dB<br>0xA: 2.5dB<br>0xB: 3.0dB<br>0xC: 4.0dB<br>0xD: 5.0dB<br>0xE: 5.5dB for attack / 6.0dB for release<br>0xF: 6.0dB for attack / 6.0dB for release |

#### BPE L1 Attack and Release Step (0x20F4)

| BIT            | 7 | 6 | 5 | 4 | 3                | 2 | 1 | 0 |  |
|----------------|---|---|---|---|------------------|---|---|---|--|
| Field          | - | - | - | - | BPE_L1_STEP[3:0] |   |   |   |  |
| Reset          | - | - | - | - | 0x0              |   |   |   |  |
| Access<br>Type | - | - | - | - | Write, Read      |   |   |   |  |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD        | BITS | RES | DESCRIPTION                                              | DECODE                                                                                                                                                                                                                                                                                                |
|-----------------|------|-----|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BPE_L1_ST<br>EP | 3:0  | BPE | Sets BPE level 1 gain and limiter attenuation step size. | 0x0: 0.0625dB<br>0x1: 0.125dB<br>0x2: 0.1875dB<br>0x3: 0.25dB<br>0x4: 0.375dB<br>0x5: 0.5dB<br>0x6: 0.75dB<br>0x7: 1.0dB<br>0x8: 1.5dB<br>0x9: 2.0dB<br>0xA: 2.5dB<br>0xB: 3.0dB<br>0xC: 4.0dB<br>0xD: 5.0dB<br>0xE: 5.5dB for attack/ 6.0dB for release<br>0xF: 6.0dB for attack / 6.0dB for release |

### BPE L0 Attack and Release Step (0x20F5)

| BIT            | 7 | 6 | 5 | 4 | 3                | 2 | 1 | 0 |
|----------------|---|---|---|---|------------------|---|---|---|
| Field          | - | - | - | - | BPE_L0_STEP[3:0] |   |   |   |
| Reset          | - | - | - | - | 0x0              |   |   |   |
| Access<br>Type | - | _ | - | _ | Write, Read      |   |   |   |

| BITFIELD        | BITS | RES | DESCRIPTION                                              | DECODE                                                                                                                                                                                                                                                                                                                |
|-----------------|------|-----|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BPE_L0_ST<br>EP | 3:0  | BPE | Sets BPE level 0 gain and limiter attenuation step size. | Value: Decode<br>0x0: 0.0625dB<br>0x1: 0.125dB<br>0x2: 0.1875dB<br>0x3: 0.25dB<br>0x4: 0.375dB<br>0x5: 0.5dB<br>0x6: 0.75dB<br>0x7: 1.0dB<br>0x8: 1.5dB<br>0x9: 2.0dB<br>0xA: 2.5dB<br>0xA: 2.5dB<br>0xB: 3.0dB<br>0xC: 4.0dB<br>0xD: 5.0dB<br>0xE: 5.5dB attack / 5.0dB release<br>0xF: 6.0dB attack / 5.0dB release |

#### BPE L3 Max Gain Attn (0x20F6)

| BIT            | 7 | 6 | 5 | 4                   | 3 | 2 | 1 | 0 |
|----------------|---|---|---|---------------------|---|---|---|---|
| Field          | _ | - | - | BPE_L3_MAXATTN[4:0] |   |   |   |   |
| Reset          | _ | - | - | 0x0                 |   |   |   |   |
| Access<br>Type | - | _ | - | Write, Read         |   |   |   |   |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD           | BITS | RES | DESCRIPTION                                | DECODE                                                                                                    |
|--------------------|------|-----|--------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| BPE_L3_M<br>AXATTN | 4:0  | BPE | Sets BPE level 3 maximum gain attenuation. | 0x0: 0dB<br>0x1: -1dB<br>0x2: -2dB<br>0x3: -3dB<br>0x4<br>0x1D:(-1dB steps)<br>0x1E: -30dB<br>0x1F: -31dB |

#### BPE L2 Max Gain Attn (0x20F7)

| BIT                | 7    | 6   | 5                                          | 4                   | 3   | 2                                                                                                  | 1      | 0 |
|--------------------|------|-----|--------------------------------------------|---------------------|-----|----------------------------------------------------------------------------------------------------|--------|---|
| Field              | -    | _   | -                                          | BPE_L2_MAXATTN[4:0] |     |                                                                                                    |        |   |
| Reset              | -    | -   | -                                          |                     | 0x0 |                                                                                                    |        |   |
| Access<br>Type     | _    | -   | -                                          | Write, Read         |     |                                                                                                    |        |   |
| BITFIELD           | BITS | RES | D                                          | DESCRIPTION DECODE  |     |                                                                                                    |        |   |
| BPE_L2_M<br>AXATTN | 4:0  | BPE | Sets BPE level 2 maximum gain attenuation. |                     | ain | 0x0: 0dB<br>0x1: -1dB<br>0x2: -2dB<br>0x3: -3dB<br>0x4<br>0x1D:(-1dB<br>0x1E: -30dB<br>0x1F: -31dB | steps) |   |

#### BPE L1 Max Gain Attn (0x20F8)

| BIT                | 7    | 6   | 5                                          | 4                   | 3   | 2                                                                                                  | 1      | 0 |
|--------------------|------|-----|--------------------------------------------|---------------------|-----|----------------------------------------------------------------------------------------------------|--------|---|
| Field              | -    | -   | -                                          | BPE_L1_MAXATTN[4:0] |     |                                                                                                    |        |   |
| Reset              | -    | -   | -                                          |                     |     | 0x0                                                                                                |        |   |
| Access<br>Type     | -    | -   | _                                          | Write, Read         |     |                                                                                                    |        |   |
| BITFIELD           | BITS | RES | D                                          | DESCRIPTION DECODE  |     |                                                                                                    |        |   |
| BPE_L1_M<br>AXATTN | 4:0  | BPE | Sets BPE level 1 maximum gain attenuation. |                     | ain | 0x0: 0dB<br>0x1: -1dB<br>0x2: -2dB<br>0x3: -3dB<br>0x4<br>0x1D:(-1dB<br>0x1E: -30dB<br>0x1F: -31dB | steps) |   |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### BPE L0 Max Gain Attn (0x20F9)

| BIT                | 7    | 6   | 5                           | 4                  | 3                   | 2                                                                                                  | 1      | 0 |
|--------------------|------|-----|-----------------------------|--------------------|---------------------|----------------------------------------------------------------------------------------------------|--------|---|
| Field              | -    | -   | -                           |                    | BPE_L0_MAXATTN[4:0] |                                                                                                    |        |   |
| Reset              | -    | -   | -                           |                    |                     | 0x0                                                                                                |        |   |
| Access<br>Type     | -    | _   | _                           | Write, Read        |                     |                                                                                                    |        |   |
| BITFIELD           | BITS | RES | D                           | DESCRIPTION DECODE |                     |                                                                                                    |        |   |
| BPE_L0_M<br>AXATTN | 4:0  | BPE | Sets BPE level attenuation. | l 0 maximum ga     | ain                 | 0x0: 0dB<br>0x1: -1dB<br>0x2: -2dB<br>0x3: -3dB<br>0x4<br>0x1D:(-1dB<br>0x1E: -30dB<br>0x1F: -31dB | steps) |   |

### BPE L3 Gain Attack and RIs Rates (0x20FA)

| BIT                 | 7    | 6   | 5                                                | 4                                               | 3      | 2                                                  | 1                                                                                                                                                | 0 |  |
|---------------------|------|-----|--------------------------------------------------|-------------------------------------------------|--------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Field               | _    | -   | BPE_                                             | _L3_GAIN_RL                                     | 6[2:0] | BPE_L3_GAIN_ATK[2:0]                               |                                                                                                                                                  |   |  |
| Reset               | -    | -   |                                                  | 0x0                                             |        |                                                    | 0x0                                                                                                                                              |   |  |
| Access<br>Type      | -    | -   |                                                  | Write, Read                                     |        |                                                    | Write, Read                                                                                                                                      |   |  |
| BITFIELD            | BITS | RES | D                                                | DESCRIPTION                                     |        |                                                    | DECODE                                                                                                                                           |   |  |
| BPE_L3_G<br>AIN_RLS | 5:3  | BPE | Sets BPE level rate.                             | Sets BPE level 3 gain attenuation release rate. |        |                                                    | 0x0: 5ms/step<br>0x1: 10ms/step<br>0x2: 25ms/step<br>0x3: 50ms/step<br>0x4: 100ms/step<br>0x5: 250ms/step<br>0x6: 500ms/step<br>0x7: 1000ms/step |   |  |
| BPE_L3_G<br>AIN_ATK | 2:0  | BPE | Sets BPE level 3 gain attenuation attack<br>ate. |                                                 |        | 0x0: 2.5µs/step<br>0x1: 5µs/step<br>0x2: 10µs/step |                                                                                                                                                  |   |  |

#### BPE L2 Gain Attack and RIs Rates (0x20FB)

| BIT            | 7 | 6 | 5           | 4           | 3      | 2                    | 1           | 0 |
|----------------|---|---|-------------|-------------|--------|----------------------|-------------|---|
| Field          | _ | _ | BPE_        | _L2_GAIN_RL | 6[2:0] | BPE_L2_GAIN_ATK[2:0] |             |   |
| Reset          | _ | - |             | 0x0         |        | 0x0                  |             |   |
| Access<br>Type | - | - | Write, Read |             |        |                      | Write, Read |   |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD            | BITS | RES | DESCRIPTION                                     | DECODE                                                                                                                                           |
|---------------------|------|-----|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| BPE_L2_G<br>AIN_RLS | 5:3  | BPE | Sets BPE level 2 gain attenuation release rate. | 0x0: 5ms/step<br>0x1: 10ms/step<br>0x2: 25ms/step<br>0x3: 50ms/step<br>0x4: 100ms/step<br>0x5: 250ms/step<br>0x6: 500ms/step<br>0x7: 1000ms/step |
| BPE_L2_G<br>AIN_ATK | 2:0  | BPE | Sets BPE level 2 gain attenuation attack rate.  | 0x0: 2.5µs/step<br>0x1: 5µs/step<br>0x2: 10µs/step<br>0x3: 25µs/step<br>0x4: 50µs/step<br>0x5: 100µs/step<br>0x6: 250µs/step<br>0x7: 500µs/step  |

#### BPE L1 Gain Attack and RIs Rates (0x20FC)

| BIT                 | 7    | 6   | 5                                                 | 4                                               | 3 | 2                                                                                                                                               | 1                                                                                                                                                | 0 |  |
|---------------------|------|-----|---------------------------------------------------|-------------------------------------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Field               | -    | -   | BPE_                                              | BPE_L1_GAIN_RLS[2:0]                            |   |                                                                                                                                                 | BPE_L1_GAIN_ATK[2:0]                                                                                                                             |   |  |
| Reset               | -    | -   |                                                   | 0x0                                             |   | 0x0                                                                                                                                             |                                                                                                                                                  |   |  |
| Access<br>Type      | -    | -   | Write, Read                                       |                                                 |   | Write, Read                                                                                                                                     |                                                                                                                                                  |   |  |
| BITFIELD            | BITS | RES | D                                                 | DESCRIPTION                                     |   |                                                                                                                                                 | DECODE                                                                                                                                           |   |  |
| BPE_L1_G<br>AIN_RLS | 5:3  | BPE | Sets BPE level<br>rate.                           | Sets BPE level 1 gain attenuation release rate. |   |                                                                                                                                                 | 0x0: 5ms/step<br>0x1: 10ms/step<br>0x2: 25ms/step<br>0x3: 50ms/step<br>0x4: 100ms/step<br>0x5: 250ms/step<br>0x6: 500ms/step<br>0x7: 1000ms/step |   |  |
| BPE_L1_G<br>AIN_ATK | 2:0  | BPE | Sets BPE level 1 gain attenuation attack<br>rate. |                                                 |   | 0x0: 2.5µs/step<br>0x1: 5µs/step<br>0x2: 10µs/step<br>0x3: 25µs/step<br>0x4: 50µs/step<br>0x5: 100µs/step<br>0x6: 250µs/step<br>0x7: 500µs/step |                                                                                                                                                  |   |  |

### BPE L0 Gain Attack and RIs Rates (0x20FD)

| BIT            | 7 | 6 | 5           | 4           | 3      | 2                    | 1           | 0 |
|----------------|---|---|-------------|-------------|--------|----------------------|-------------|---|
| Field          | - | - | BPE_        | _L0_GAIN_RL | 6[2:0] | BPE_L0_GAIN_ATK[2:0] |             |   |
| Reset          | _ | - |             | 0x0         |        | 0x0                  |             |   |
| Access<br>Type | _ | - | Write, Read |             |        |                      | Write, Read |   |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD            | BITS | RES | DESCRIPTION                                     | DECODE                                                                                                                                           |
|---------------------|------|-----|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| BPE_L0_G<br>AIN_RLS | 5:3  | BPE | Sets BPE level 0 gain attenuation release rate. | 0x0: 5ms/step<br>0x1: 10ms/step<br>0x2: 25ms/step<br>0x3: 50ms/step<br>0x4: 100ms/step<br>0x5: 250ms/step<br>0x6: 500ms/step<br>0x7: 1000ms/step |
| BPE_L0_G<br>AIN_ATK | 2:0  | BPE | Sets BPE level 0 gain attenuation attack rate.  | 0x0: 2.5µs/step<br>0x1: 5µs/step<br>0x2: 10µs/step<br>0x3: 25µs/step<br>0x4: 50µs/step<br>0x5: 100µs/step<br>0x6: 250µs/step<br>0x7: 500µs/step  |

### BPE L3 Limiter Config (0x20FE)

| BIT            | 7    | 6   | 5                | 4                 | 3            | 2                                                                                                                                                                                                                                 | 1         | 0 |  |  |
|----------------|------|-----|------------------|-------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---|--|--|
| Field          | -    | _   | -                | -                 |              | BPE_L3                                                                                                                                                                                                                            | _LIM[3:0] |   |  |  |
| Reset          | _    | -   | -                | -                 |              | 0x0                                                                                                                                                                                                                               |           |   |  |  |
| Access<br>Type | -    | -   | _                | -                 | Write, Read  |                                                                                                                                                                                                                                   |           |   |  |  |
| BITFIELD       | BITS | RES | D                | ESCRIPTION        |              | DECODE                                                                                                                                                                                                                            |           |   |  |  |
| BPE_L3_LI<br>M | 3:0  | BPE | Sets the limiter | - threshold for E | 3PE level 3. | 0x0: 0dBFS<br>0x1: -1dBFS<br>0x2: -2dBFS<br>0x3: -3dBFS<br>0x4: -4dBFS<br>0x5: -5dBFS<br>0x6: -6dBFS<br>0x7: -7dBFS<br>0x8: -8dBFS<br>0x9: -9dBFS<br>0x8: -11dBFS<br>0x8: -11dBFS<br>0xC: -12dBFS<br>0xE: -14dBFS<br>0xF: -15dBFS |           |   |  |  |

#### BPE L2 Limiter Config (0x20FF)

| BIT            | 7 | 6 | 5 | 4 | 3               | 2 | 1 | 0 |
|----------------|---|---|---|---|-----------------|---|---|---|
| Field          | _ | _ | _ | - | BPE_L2_LIM[3:0] |   |   |   |
| Reset          | - | _ | - | - | 0x0             |   |   |   |
| Access<br>Type | - | - | - | _ | Write, Read     |   |   |   |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD       | BITS | RES | DESCRIPTION                                 | DECODE                                                                                                                                                                                                                                                                            |
|----------------|------|-----|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BPE_L2_LI<br>M | 3:0  | BPE | Sets the limiter threshold for BPE level 2. | 0x0: 0dBFS<br>0x1: -1dBFS<br>0x2: -2dBFS<br>0x3: -3dBFS<br>0x4: -4dBFS<br>0x5: -5dBFS<br>0x6: -6dBFS<br>0x7: -7dBFS<br>0x8: -8dBFS<br>0x8: -8dBFS<br>0x8: -11dBFS<br>0x8: -11dBFS<br>0x6: -12dBFS<br>0x0: -12dBFS<br>0x0: -13dBFS<br>0x5: -14dBFS<br>0x5: -14dBFS<br>0x5: -15dBFS |

### BPE L1 Limiter Config (0x2100)

| BIT            | 7 | 6 | 5 | 4 | 3               | 2 | 1 | 0 |
|----------------|---|---|---|---|-----------------|---|---|---|
| Field          | - | - | - | - | BPE_L1_LIM[3:0] |   |   |   |
| Reset          | - | - | - | - | 0x0             |   |   |   |
| Access<br>Type | - | - | - | - | Write, Read     |   |   |   |

| BITFIELD       | BITS | RES | DESCRIPTION                                 | DECODE                                                                                                                                                                                                                                            |
|----------------|------|-----|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BPE_L1_LI<br>M | 3:0  | BPE | Sets the limiter threshold for BPE level 1. | 0x0: 0dBFS<br>0x1: -1dBFS<br>0x2: -2dBFS<br>0x3: -3dBFS<br>0x4: -4dBFS<br>0x5: -5dBFS<br>0x6: -6dBFS<br>0x7: -7dBFS<br>0x8: -8dBFS<br>0x9: -9dBFS<br>0x8: -10dBFS<br>0x8: -11dBFS<br>0xC: -12dBFS<br>0xD: -13dBFS<br>0xE: -14dBFS<br>0xF: -15dBFS |

### BPE L0 Limiter Config (0x2101)

| BIT            | 7 | 6 | 5 | 4 | 3               | 2 | 1 | 0 |  |
|----------------|---|---|---|---|-----------------|---|---|---|--|
| Field          | - | - | - | - | BPE_L0_LIM[3:0] |   |   |   |  |
| Reset          | - | - | - | - | 0x0             |   |   |   |  |
| Access<br>Type | - | - | - | - | Write, Read     |   |   |   |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD       | BITS | RES | DESCRIPTION                                 | DECODE                                                                                                                                                                                                                                                            |
|----------------|------|-----|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BPE_L0_LI<br>M | 3:0  | BPE | Sets the limiter threshold for BPE level 0. | 0x0: 0dBFS<br>0x1: -1dBFS<br>0x2: -2dBFS<br>0x3: -3dBFS<br>0x4: -4dBFS<br>0x5: -5dBFS<br>0x6: -6dBFS<br>0x7: -7dBFS<br>0x8: -8dBFS<br>0x8: -8dBFS<br>0x8: -10dBFS<br>0x8: -10dBFS<br>0x8: -11dBFS<br>0xC: -12dBFS<br>0xC: -12dBFS<br>0xE: -14dBFS<br>0xF: -15dBFS |

### BPE L3 Limiter Attack and Release Rates (0x2102)

| BIT                | 7    | 6   | 5              | 4                                      | 3       | 2                                                                                                                                               | 1                                                                                                                                                | 0 |  |  |
|--------------------|------|-----|----------------|----------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|
| Field              | -    | -   | BPE            | _L3_LIM_RLS                            | [2:0]   | BPE                                                                                                                                             | BPE_L3_LIM_ATK[2:0]                                                                                                                              |   |  |  |
| Reset              | -    | -   |                | 0x0                                    |         |                                                                                                                                                 | 0x0                                                                                                                                              |   |  |  |
| Access<br>Type     | _    | -   |                | Write, Read Write, Read                |         |                                                                                                                                                 |                                                                                                                                                  |   |  |  |
| BITFIELD           | BITS | RES | D              | ESCRIPTION                             |         | DECODE                                                                                                                                          |                                                                                                                                                  |   |  |  |
| BPE_L3_LI<br>M_RLS | 5:3  | BPE | Sets BPE level | Sets BPE level 3 limiter release rate. |         |                                                                                                                                                 | 0x0: 5ms/step<br>0x1: 10ms/step<br>0x2: 25ms/step<br>0x3: 50ms/step<br>0x4: 100ms/step<br>0x5: 250ms/step<br>0x6: 500ms/step<br>0x7: 1000ms/step |   |  |  |
| BPE_L3_LI<br>M_ATK | 2:0  | BPE | Sets BPE level | 3 limiter attack                       | k rate. | 0x0: 2.5µs/step<br>0x1: 5µs/step<br>0x2: 10µs/step<br>0x3: 25µs/step<br>0x4: 50µs/step<br>0x5: 100µs/step<br>0x6: 250µs/step<br>0x7: 500µs/step |                                                                                                                                                  |   |  |  |

#### BPE L2 Limiter Attack and Release Rates (0x2103)

| BIT            | 7 | 6 | 5                       | 4           | 3     | 2                   | 1 | 0 |  |  |
|----------------|---|---|-------------------------|-------------|-------|---------------------|---|---|--|--|
| Field          | _ | - | BPE                     | _L2_LIM_RLS | [2:0] | BPE_L2_LIM_ATK[2:0] |   |   |  |  |
| Reset          | - | - | 0x0                     |             |       | 0x0                 |   |   |  |  |
| Access<br>Type | - | - | Write, Read Write, Read |             |       |                     |   |   |  |  |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD           | BITS | RES | DESCRIPTION                            | DECODE                                                                                                                                           |
|--------------------|------|-----|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| BPE_L2_LI<br>M_RLS | 5:3  | BPE | Sets BPE level 2 limiter release rate. | 0x0: 5ms/step<br>0x1: 10ms/step<br>0x2: 25ms/step<br>0x3: 50ms/step<br>0x4: 100ms/step<br>0x5: 250ms/step<br>0x6: 500ms/step<br>0x7: 1000ms/step |
| BPE_L2_LI<br>M_ATK | 2:0  | BPE | Sets BPE level 2 limiter attack rate.  | 0x0: 2.5µs/step<br>0x1: 5µs/step<br>0x2: 10µs/step<br>0x3: 25µs/step<br>0x4: 50µs/step<br>0x5: 100µs/step<br>0x6: 250µs/step<br>0x7: 500µs/step  |

#### BPE L1 Limiter Attack and Release Rates (0x2104)

| BIT                | 7    | 6   | 5              | 4                                      | 3      | 2                                                                                                                                               | 1                                                                                                                                                | 0 |  |  |
|--------------------|------|-----|----------------|----------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|
| Field              | _    | -   | BPE            | _L1_LIM_RLS                            | [2:0]  | BPE                                                                                                                                             | BPE_L1_LIM_ATK[2:0]                                                                                                                              |   |  |  |
| Reset              | -    | -   |                | 0x0                                    |        | 0x0                                                                                                                                             |                                                                                                                                                  |   |  |  |
| Access<br>Type     | -    | -   |                | Write, Read Write,                     |        |                                                                                                                                                 | Write, Read                                                                                                                                      |   |  |  |
| BITFIELD           | BITS | RES | D              | ESCRIPTION                             |        | DECODE                                                                                                                                          |                                                                                                                                                  |   |  |  |
| BPE_L1_LI<br>M_RLS | 5:3  | BPE | Sets BPE level | Sets BPE level 1 limiter release rate. |        |                                                                                                                                                 | 0x0: 5ms/step<br>0x1: 10ms/step<br>0x2: 25ms/step<br>0x3: 50ms/step<br>0x4: 100ms/step<br>0x5: 250ms/step<br>0x6: 500ms/step<br>0x7: 1000ms/step |   |  |  |
| BPE_L1_LI<br>M_ATK | 2:0  | BPE | Sets BPE level | 1 limiter attack                       | arate. | 0x0: 2.5µs/step<br>0x1: 5µs/step<br>0x2: 10µs/step<br>0x3: 25µs/step<br>0x4: 50µs/step<br>0x5: 100µs/step<br>0x6: 250µs/step<br>0x7: 500µs/step |                                                                                                                                                  |   |  |  |

### BPE L0 Limiter Attack and Release Rates (0x2105)

| BIT            | 7 | 6 | 5                       | 4          | 3     | 2                   | 1 | 0 |  |  |
|----------------|---|---|-------------------------|------------|-------|---------------------|---|---|--|--|
| Field          | - | - | BPE                     | L0_LIM_RLS | [2:0] | BPE_L0_LIM_ATK[2:0] |   |   |  |  |
| Reset          | - | - |                         | 0x0        |       | 0x0                 |   |   |  |  |
| Access<br>Type | - | - | Write, Read Write, Read |            |       |                     |   |   |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD           | BITS | RES | DESCRIPTION                            | DECODE                                                                                                                                           |
|--------------------|------|-----|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| BPE_L0_LI<br>M_RLS | 5:3  | BPE | Sets BPE level 0 limiter release rate. | 0x0: 5ms/step<br>0x1: 10ms/step<br>0x2: 25ms/step<br>0x3: 50ms/step<br>0x4: 100ms/step<br>0x5: 250ms/step<br>0x6: 500ms/step<br>0x7: 1000ms/step |
| BPE_L0_LI<br>M_ATK | 2:0  | BPE | Sets BPE level 0 limiter attack rate.  | 0x0: 2.5µs/step<br>0x1: 5µs/step<br>0x2: 10µs/step<br>0x3: 25µs/step<br>0x4: 50µs/step<br>0x5: 100µs/step<br>0x6: 250µs/step<br>0x7: 500µs/step  |

### **BPE Threshold Hysteresis (0x2106)**

| BIT                  | 7    | 6                     | 5                                                                                 | 4                               | 3                       | 2 1 0                                                                                                                                                                                                                   |        |  |  |  |  |  |
|----------------------|------|-----------------------|-----------------------------------------------------------------------------------|---------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|--|--|--|--|
| Field                |      | BPE_VTHRESH_HYST[7:0] |                                                                                   |                                 |                         |                                                                                                                                                                                                                         |        |  |  |  |  |  |
| Reset                |      | 0x0                   |                                                                                   |                                 |                         |                                                                                                                                                                                                                         |        |  |  |  |  |  |
| Access<br>Type       |      |                       | Write, Read                                                                       |                                 |                         |                                                                                                                                                                                                                         |        |  |  |  |  |  |
| BITFIELD             | BITS | RES                   | D                                                                                 | ESCRIPTION                      |                         |                                                                                                                                                                                                                         | DECODE |  |  |  |  |  |
| BPE_VTHR<br>ESH_HYST | 7:0  | BPE                   | Sets the hyster<br>next level in th<br>Refer to the Me<br>VBAT channel<br>levels. | e brownout cor<br>easurement AD | ntroller.<br>OC PVDD or | 00000000: No hysteresis<br>00000001: 1 LSB of hysteresis<br>00000010: 2 LSBs of hysteresis<br>: 1 LSB steps<br>11111101: 253 LSBs of hysteresis<br>11111110: 254 LSBs of hysteresis<br>11111111: 255 LSBs of hysteresis |        |  |  |  |  |  |

### **BPE Infinite Hold Clear (0x2107)**

| BIT             | 7    | 6   | 5                                                                                                                                                                       | 4          | 3 | 2     | 1            | 0               |
|-----------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---|-------|--------------|-----------------|
| Field           | -    | -   | -                                                                                                                                                                       | -          | - | -     | _            | BPE_HLD_<br>RLS |
| Reset           | -    | -   | -                                                                                                                                                                       | -          | - | -     | -            |                 |
| Access<br>Type  | -    | -   | -                                                                                                                                                                       | -          | _ | – – V |              | Write Only      |
| BITFIELD        | BITS | RES | D                                                                                                                                                                       | ESCRIPTION |   |       | DECODE       |                 |
| BPE_HLD_<br>RLS | 0    | BPE | Manually releases the BPE controller<br>when infinite hold is enabled.<br>0x0: Writing 0 has no effect<br>0x1: Release brownout-preven<br>controller from infinite hold |            |   |       | ntion-engine |                 |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### BPE Supply Source (0x2108)

| BIT             | 7    | 6   | 5                                                     | 4              | 3          | 2                                                                      | 1             | 0                 |
|-----------------|------|-----|-------------------------------------------------------|----------------|------------|------------------------------------------------------------------------|---------------|-------------------|
| Field           | -    | -   | -                                                     | -              | -          | -                                                                      | _             | BPE_SRC_<br>SEL   |
| Reset           | -    | -   | -                                                     | -              | _          | -                                                                      | -             | 0x0               |
| Access<br>Type  | -    | -   | -                                                     | -              | _          | -                                                                      | -             | Write, Read       |
| BITFIELD        | BITS | RES | D                                                     | ESCRIPTION     |            |                                                                        | DECODE        |                   |
| BPE_SRC_<br>SEL | 0    | BPE | This bit selects<br>channel that is<br>brownout-preve | used as the in | out to the | 0x0: Measuren<br>the input to the<br>0x1: Measuren<br>the input to the | BPE controlle | r<br>T channel is |

#### BPE Lowest State (0x2109)

| BIT            | 7    | 6   | 5                                                                                    | 4                                      | 3                      | 2                                                            | 2 1 0                        |  |  |  |
|----------------|------|-----|--------------------------------------------------------------------------------------|----------------------------------------|------------------------|--------------------------------------------------------------|------------------------------|--|--|--|
| Field          | -    | -   | -                                                                                    | -                                      | _                      | BF                                                           | BPE_LOWEST[2:0]              |  |  |  |
| Reset          | -    | -   | -                                                                                    | -                                      | -                      |                                                              | 0x0                          |  |  |  |
| Access<br>Type | -    | -   | -                                                                                    | _                                      | _                      |                                                              | Read, Ext                    |  |  |  |
| BITFIELD       | BITS | RES | D                                                                                    | ESCRIPTION                             |                        |                                                              | DECODE                       |  |  |  |
| BPE_LOWE<br>ST | 2:0  | -   | Returns the low<br>prevention eng<br>Upon reading t<br>show the curre<br>controller. | jine has transiti<br>he register it is | oned to.<br>updated to | 001: Level 3<br>010: Level 2<br>011: Level 1<br>100: Level 0 | 010: Level 2<br>011: Level 1 |  |  |  |

### BPE Lowest Gain (0x210A)

| BIT                | 7         | 6    | 5   | 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              |          |    |   |                                                |  |  |  |  |
|--------------------|-----------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------|----|---|------------------------------------------------|--|--|--|--|
| Field              |           |      | ·   | BPE_LOWES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ST_GAIN[7:0] |          |    | · |                                                |  |  |  |  |
| Reset              |           | 0x0  |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |              |          |    |   |                                                |  |  |  |  |
| Access<br>Type     | Read, Ext |      |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |              |          |    |   |                                                |  |  |  |  |
| BITFIELD           | E         | BITS | RES |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |              | DESCRIPT | ON |   |                                                |  |  |  |  |
| BPE_LOWEST_<br>AIN | G         | 7:0  | _   | Returns the lowest gain (highest gain attenuation) applied by<br>brownout-prevention engine since the register was last read.<br>Gain format: 5 bit integer and 3 bit fraction.<br>Integer part is 1dB per step while fractional part is 1/8dB per step while f |              |          |    |   | Gain format: 5 bit integer and 3 bit fraction. |  |  |  |  |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### BPE Lowest Limiter (0x210B)

| BIT                                                                                                                                                                                                                                                                                | 7 6 5 4 3 2 1 0       |      |     |  |  |           |    |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|-----|--|--|-----------|----|--|--|--|--|--|
| Field                                                                                                                                                                                                                                                                              | BPE_LOWEST_LIMIT[7:0] |      |     |  |  |           |    |  |  |  |  |  |
| Reset                                                                                                                                                                                                                                                                              | 0x0                   |      |     |  |  |           |    |  |  |  |  |  |
| Access<br>Type                                                                                                                                                                                                                                                                     | Read, Ext             |      |     |  |  |           |    |  |  |  |  |  |
| BITFIELD                                                                                                                                                                                                                                                                           |                       | BITS | RES |  |  | DESCRIPTI | ON |  |  |  |  |  |
| BPE_LOWEST_LI       7:0       -       Returns the lowest limiter setting applied by the brownout-prevention engine since the register was last read.<br>Limiter format: 4 bit integer and 4 bit fraction.<br>Integer part is 1dB per step while fractional part is 1/16dB per step |                       |      |     |  |  |           |    |  |  |  |  |  |

#### BPE Enable (0x210D)

| BIT            | 7    | 6   | 5                    | 4                            | 3 | 2                               | 1                         | 0           |
|----------------|------|-----|----------------------|------------------------------|---|---------------------------------|---------------------------|-------------|
| Field          | -    | -   | -                    | -                            | - | _                               | BPE_LIM_E<br>N            | BPE_EN      |
| Reset          | -    | -   | -                    | _                            | _ | -                               | 0x0                       | 0x0         |
| Access<br>Type | -    | _   | -                    | -                            | _ | _                               | Write, Read               | Write, Read |
| BITFIELD       | BITS | RES | D                    | ESCRIPTION                   |   |                                 | DECODE                    |             |
| BPE_LIM_E<br>N | 1    | EN  | Enables BPE L        | Enables BPE Limiter function |   |                                 | er disabled<br>er enabled |             |
| BPE_EN         | 0    | -   | Enables BPE function |                              |   | 0x0: BPE disat<br>0x1: BPE enab |                           |             |

#### Auto-Restart Behavior (0x210E)

| BIT                          | 7    | 6   | 5                                                                                                                                              | 4               | 3           | 2                                                | 1                           | 0                           |
|------------------------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|--------------------------------------------------|-----------------------------|-----------------------------|
| Field                        | -    | -   | – – OVC_AUTO<br>RESTART_<br>EN                                                                                                                 |                 |             | THERM_AU<br>TORESTAR<br>T_EN                     | VBAT_AUT<br>ORESTART<br>_EN | PVDD_AUT<br>ORESTART<br>_EN |
| Reset                        | -    | _   | -                                                                                                                                              | -               | 0b0         | 0b0                                              | 0b0                         | 0b0                         |
| Access<br>Type               | -    | -   | -                                                                                                                                              | -               | Write, Read | Write, Read                                      | Write, Read                 | Write, Read                 |
| BITFIELD                     | BITS | RES | D                                                                                                                                              | ESCRIPTION      |             |                                                  | DECODE                      |                             |
| OVC_AUTO<br>RESTART_<br>EN   | 3    | EN  | Controls wheth amplifier is auto an overcurrent                                                                                                | omatically reen | abled after | 0: Overcurrent<br>1: Overcurrent                 |                             |                             |
| THERM_AU<br>TORESTAR<br>T_EN | 2    | EN  | Controls whether or not the device<br>automatically returns to the active state<br>when the die temperature recovers from<br>thermal shutdown. |                 |             | 0: Thermal shu<br>mode<br>1: Thermal shu<br>mode |                             | ,                           |

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

| BITFIELD                    | BITS | RES | DESCRIPTION                                                                                                            | DECODE                                                                              |
|-----------------------------|------|-----|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| VBAT_AUT<br>ORESTART<br>_EN | 1    | EN  | Controls whether or not the device<br>automatically returns to the active state<br>when VBAT recovers from UVLO event. | 0: VBAT UVLO recovery is in manual<br>mode<br>1: VBAT UVLO recovery is in auto mode |
| PVDD_AUT<br>ORESTART<br>_EN | 0    | EN  | Controls whether or not the device<br>automatically returns to the active state<br>when PVDD recovers from UVLO event. | 0: PVDD UVLO recovery is in manual<br>mode<br>1: PVDD UVLO recovery is in auto mode |

### Global Enable (0x210F)

| BIT            | 7    | 6   | 5                                                                                                             | 4          | 3 | 2 | 1      | 0                   |
|----------------|------|-----|---------------------------------------------------------------------------------------------------------------|------------|---|---|--------|---------------------|
| Field          | -    | -   | -                                                                                                             | -          | _ | - | -      | EN                  |
| Reset          | -    | -   | -                                                                                                             | -          | - | - | -      | 0x0                 |
| Access<br>Type | -    | -   | -                                                                                                             | -          | _ | - | -      | Write,<br>Read, Ext |
| BITFIELD       | BITS | RES | D                                                                                                             | ESCRIPTION |   |   | DECODE |                     |
| EN             | 0    | -   | Disable or enable all blocks and reset all logic except the I <sup>2</sup> C interface and control registers. |            |   |   |        |                     |

### Revision ID (0x21FF)

| BIT            | 7    | 6                           | 5                               | 2 | 1           | 0                     |  |  |  |  |
|----------------|------|-----------------------------|---------------------------------|---|-------------|-----------------------|--|--|--|--|
| Field          |      | REV_ID[7:0]                 |                                 |   |             |                       |  |  |  |  |
| Reset          |      | 0x40                        |                                 |   |             |                       |  |  |  |  |
| Access<br>Type |      | Read Only                   |                                 |   |             |                       |  |  |  |  |
| BITFIELD       | BITS | BITS RES DESCRIPTION DECODE |                                 |   |             |                       |  |  |  |  |
| REV_ID         | 7:0  | -                           | Revision of the device revision |   | ed at every | 0x40: Device revision |  |  |  |  |

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### **Applications Information**

#### Layout and Grounding

Proper layout and grounding are essential for optimal performance; use at least four PCB layers and add thermal vias to the ground/power plane close to the device to ensure good thermal performance and high-end output power. Good grounding improves audio performance and prevents switching noise from coupling into the audio signal. Ground the power signals and the analog signals of the IC separately at the system ground plane to prevent switching interference from corrupting sensitive analog signals. Place the recommended supply decoupling capacitors as close as possible to the IC. The PVDD to PGND connection must be kept short and should have minimal trace length and loop area to ensure optimal performance. Use wide, low-resistance output, supply, and ground traces. As load impedance decreases, the current drawn from the device outputs increase. At higher current, the resistance of the output traces decreases the power delivered to the load. For example, if 2W is delivered from the speaker output to a 4 $\Omega$  load through a 100m $\Omega$  trace, 49mW is consumed in the trace. If power is delivered through a 10m $\Omega$  trace, only 5mW is consumed in the trace. Wide output, supply, and ground traces also improve the power dissipation of the device. The device is inherently designed for excellent RF immunity. For best performance, add ground fills around all signal traces on the top and bottom PCB planes. It is advisable to follow the layout of the MAX98396 EV kit as closely as possible in the application. Thermal and performance measurements shown in this data sheet were measured with a 6-layer board ( $\theta_{JA}$  = 33°C/W). As a result, the EV kit performance is likely better than what can be achieved with a JEDEC standard board.

#### **Recommended External Components**

Table 12 shows the recommended external components. See the *Typical Application Circuits* for more details.

| BUMP   | VALUE       | SIZE | VOLTAGE RATING (V) | DIELECTRIC |  |  |  |
|--------|-------------|------|--------------------|------------|--|--|--|
| PVDD   | 220µF ± 20% | —    | 35                 | Alum-Elec  |  |  |  |
| PVDD   | 10µF ± 20%  | 0603 | 25                 | X5R        |  |  |  |
| PVDD   | 10µF ± 20%  | 0603 | 25                 | X5R        |  |  |  |
| PVDD   | 0.1µF ± 10% | 0402 | 25                 | X5R        |  |  |  |
| PVDD   | 0.1µF ± 10% | 0402 | 25                 | X5R        |  |  |  |
| VBAT   | 1µF         | 0201 | 16                 | X5R        |  |  |  |
| VBAT   | 10µF        | 0603 | 25                 | X5R        |  |  |  |
| VREFC  | 1µF ± 20%   | 0201 | 6.3                | X5R        |  |  |  |
| DVDD   | 1µF ± 20%   | 0201 | 6.3                | X5R        |  |  |  |
| DVDDIO | 1µF ± 20%   | 0201 | 6.3                | X5R        |  |  |  |
| AVDD   | 1µF ± 20%   | 0201 | 6.3                | X5R        |  |  |  |

#### Table 12. Component List

# 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### **Typical Application Circuits**

### **Typical Application Circuit**



### **Ordering Information**

| PART NUMBER   | TEMP RANGE     | PIN-PACKAGE |
|---------------|----------------|-------------|
| MAX98396EWB+  | -40°C to +85°C | 35 WLP      |
| MAX98396EWB+T | -40°C to +85°C | 35 WLP      |

+Denotes a lead(Pb)-free/RoHA-compliant package.

T = Tape and reel.

## 20V Digital Input Class-DG Amplifier with I/V Sense and Brownout Prevention

### **Revision History**

| REVISION | REVISION | DESCRIPTION     | PAGES   |
|----------|----------|-----------------|---------|
| NUMBER   | DATE     |                 | CHANGED |
| 0        | 3/21     | Initial release | —       |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.