Coverage Report

Created: 2023-08-28 06:30

/src/binutils-gdb/opcodes/cr16-dis.c
Line
Count
Source (jump to first uncovered line)
1
/* Disassembler code for CR16.
2
   Copyright (C) 2007-2023 Free Software Foundation, Inc.
3
   Contributed by M R Swami Reddy (MR.Swami.Reddy@nsc.com).
4
5
   This file is part of GAS, GDB and the GNU binutils.
6
7
   This program is free software; you can redistribute it and/or modify it
8
   under the terms of the GNU General Public License as published by the
9
   Free Software Foundation; either version 3, or (at your option)
10
   any later version.
11
12
   This program is distributed in the hope that it will be useful, but WITHOUT
13
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14
   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
15
   more details.
16
17
   You should have received a copy of the GNU General Public License
18
   along with this program; if not, write to the Free Software Foundation,
19
   Inc., 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.  */
20
21
#include "sysdep.h"
22
#include "disassemble.h"
23
#include "opcode/cr16.h"
24
#include "libiberty.h"
25
26
/* String to print when opcode was not matched.  */
27
0
#define ILLEGAL  "illegal"
28
  /* Escape to 16-bit immediate.  */
29
#define ESCAPE_16_BIT  0xB
30
31
/* Extract 'n_bits' from 'a' starting from offset 'offs'.  */
32
#define EXTRACT(a, offs, n_bits) \
33
0
  (((a) >> (offs)) & ((1ul << ((n_bits) - 1) << 1) - 1))
34
35
/* Set Bit Mask - a mask to set all bits in a 32-bit word starting
36
   from offset 'offs'.  */
37
0
#define SBM(offs)  ((1ul << 31 << 1) - (1ul << (offs)))
38
39
/* Structure to map valid 'cinv' instruction options.  */
40
41
typedef struct
42
  {
43
    /* Cinv printed string.  */
44
    char *istr;
45
    /* Value corresponding to the string.  */
46
    char *ostr;
47
  }
48
cinv_entry;
49
50
/* CR16 'cinv' options mapping.  */
51
static const cinv_entry cr16_cinvs[] =
52
{
53
  {"cinv[i]",     "cinv    [i]"},
54
  {"cinv[i,u]",   "cinv    [i,u]"},
55
  {"cinv[d]",     "cinv    [d]"},
56
  {"cinv[d,u]",   "cinv    [d,u]"},
57
  {"cinv[d,i]",   "cinv    [d,i]"},
58
  {"cinv[d,i,u]", "cinv    [d,i,u]"}
59
};
60
61
/* Number of valid 'cinv' instruction options.  */
62
static int NUMCINVS = ARRAY_SIZE (cr16_cinvs);
63
64
/* Enum to distinguish different registers argument types.  */
65
typedef enum REG_ARG_TYPE
66
  {
67
    /* General purpose register (r<N>).  */
68
    REG_ARG = 0,
69
    /*Processor register   */
70
    P_ARG,
71
  }
72
REG_ARG_TYPE;
73
74
/* Current opcode table entry we're disassembling.  */
75
static const inst *instruction;
76
/* Current instruction we're disassembling.  */
77
static ins cr16_currInsn;
78
/* The current instruction is read into 3 consecutive words.  */
79
static wordU cr16_words[3];
80
/* Contains all words in appropriate order.  */
81
static ULONGLONG cr16_allWords;
82
/* Holds the current processed argument number.  */
83
static int processing_argument_number;
84
/* Nonzero means a IMM4 instruction.  */
85
static int imm4flag;
86
/* Nonzero means the instruction's original size is
87
   incremented (escape sequence is used).  */
88
static int size_changed;
89
90
91
/* Print the constant expression length.  */
92
93
static char *
94
print_exp_len (int size)
95
0
{
96
0
  switch (size)
97
0
    {
98
0
    case 4:
99
0
    case 5:
100
0
    case 6:
101
0
    case 8:
102
0
    case 14:
103
0
    case 16:
104
0
      return ":s";
105
0
    case 20:
106
0
    case 24:
107
0
    case 32:
108
0
      return ":m";
109
0
    case 48:
110
0
      return ":l";
111
0
    default:
112
0
      return "";
113
0
    }
114
0
}
115
116
117
/* Retrieve the number of operands for the current assembled instruction.  */
118
119
static int
120
get_number_of_operands (void)
121
0
{
122
0
  int i;
123
124
0
  for (i = 0; instruction->operands[i].op_type && i < MAX_OPERANDS; i++)
125
0
    ;
126
127
0
  return i;
128
0
}
129
130
/* Return the bit size for a given operand.  */
131
132
static int
133
getbits (operand_type op)
134
0
{
135
0
  if (op < MAX_OPRD)
136
0
    return cr16_optab[op].bit_size;
137
138
0
  return 0;
139
0
}
140
141
/* Return the argument type of a given operand.  */
142
143
static argtype
144
getargtype (operand_type op)
145
0
{
146
0
  if (op < MAX_OPRD)
147
0
    return cr16_optab[op].arg_type;
148
149
0
  return nullargs;
150
0
}
151
152
/* Given a 'CC' instruction constant operand, return its corresponding
153
   string. This routine is used when disassembling the 'CC' instruction.  */
154
155
static char *
156
getccstring (unsigned cc_insn)
157
0
{
158
0
  return (char *) cr16_b_cond_tab[cc_insn];
159
0
}
160
161
162
/* Given a 'cinv' instruction constant operand, return its corresponding
163
   string. This routine is used when disassembling the 'cinv' instruction. */
164
165
static char *
166
getcinvstring (const char *str)
167
0
{
168
0
  const cinv_entry *cinv;
169
170
0
  for (cinv = cr16_cinvs; cinv < (cr16_cinvs + NUMCINVS); cinv++)
171
0
    if (strcmp (cinv->istr, str) == 0)
172
0
      return cinv->ostr;
173
174
0
  return ILLEGAL;
175
0
}
176
177
/* Given the trap index in dispatch table, return its name.
178
   This routine is used when disassembling the 'excp' instruction.  */
179
180
static char *
181
gettrapstring (unsigned int trap_index)
182
0
{
183
0
  const trap_entry *trap;
184
185
0
  for (trap = cr16_traps; trap < cr16_traps + NUMTRAPS; trap++)
186
0
    if (trap->entry == trap_index)
187
0
      return trap->name;
188
189
0
  return ILLEGAL;
190
0
}
191
192
/* Given a register enum value, retrieve its name.  */
193
194
static char *
195
getregname (reg r)
196
0
{
197
0
  const reg_entry * regentry = cr16_regtab + r;
198
199
0
  if (regentry->type != CR16_R_REGTYPE)
200
0
    return ILLEGAL;
201
202
0
  return regentry->name;
203
0
}
204
205
/* Given a register pair enum value, retrieve its name.  */
206
207
static char *
208
getregpname (reg r)
209
0
{
210
0
  const reg_entry * regentry = cr16_regptab + r;
211
212
0
  if (regentry->type != CR16_RP_REGTYPE)
213
0
    return ILLEGAL;
214
215
0
  return regentry->name;
216
0
}
217
218
/* Given a index register pair enum value, retrieve its name.  */
219
220
static char *
221
getidxregpname (reg r)
222
0
{
223
0
  const reg_entry * regentry;
224
225
0
  switch (r)
226
0
   {
227
0
   case 0: r = 0; break;
228
0
   case 1: r = 2; break;
229
0
   case 2: r = 4; break;
230
0
   case 3: r = 6; break;
231
0
   case 4: r = 8; break;
232
0
   case 5: r = 10; break;
233
0
   case 6: r = 3; break;
234
0
   case 7: r = 5; break;
235
0
   default:
236
0
     break;
237
0
   }
238
239
0
  regentry = cr16_regptab + r;
240
241
0
  if (regentry->type != CR16_RP_REGTYPE)
242
0
    return ILLEGAL;
243
244
0
  return regentry->name;
245
0
}
246
247
/* Getting a processor register name.  */
248
249
static char *
250
getprocregname (int reg_index)
251
0
{
252
0
  const reg_entry *r;
253
254
0
  for (r = cr16_pregtab; r < cr16_pregtab + NUMPREGS; r++)
255
0
    if (r->image == reg_index)
256
0
      return r->name;
257
258
0
  return "ILLEGAL REGISTER";
259
0
}
260
261
/* Getting a processor register name - 32 bit size.  */
262
263
static char *
264
getprocpregname (int reg_index)
265
0
{
266
0
  const reg_entry *r;
267
268
0
  for (r = cr16_pregptab; r < cr16_pregptab + NUMPREGPS; r++)
269
0
    if (r->image == reg_index)
270
0
      return r->name;
271
272
0
  return "ILLEGAL REGISTER";
273
0
}
274
275
/* START and END are relating 'cr16_allWords' struct, which is 48 bits size.
276
277
                          START|--------|END
278
             +---------+---------+---------+---------+
279
             |         |   V    |     A    |   L     |
280
             +---------+---------+---------+---------+
281
                       0         16        32        48
282
    words                  [0]       [1]       [2]      */
283
284
static inline dwordU
285
makelongparameter (ULONGLONG val, int start, int end)
286
0
{
287
0
  return EXTRACT (val, 48 - end, end - start);
288
0
}
289
290
/* Build a mask of the instruction's 'constant' opcode,
291
   based on the instruction's printing flags.  */
292
293
static unsigned long
294
build_mask (void)
295
0
{
296
0
  unsigned long mask = SBM (instruction->match_bits);
297
298
  /* Adjust mask for bcond with 32-bit size instruction.  */
299
0
  if ((IS_INSN_MNEMONIC("b") && instruction->size == 2))
300
0
    mask = 0xff0f0000;
301
302
0
  return mask;
303
0
}
304
305
/* Search for a matching opcode. Return 1 for success, 0 for failure.  */
306
307
int
308
cr16_match_opcode (void)
309
0
{
310
0
  unsigned long mask;
311
  /* The instruction 'constant' opcode doesn't exceed 32 bits.  */
312
0
  unsigned long doubleWord = cr16_words[1] + ((unsigned) cr16_words[0] << 16);
313
314
  /* Start searching from end of instruction table.  */
315
0
  instruction = &cr16_instruction[NUMOPCODES - 2];
316
317
  /* Loop over instruction table until a full match is found.  */
318
0
  while (instruction >= cr16_instruction)
319
0
    {
320
0
      mask = build_mask ();
321
322
0
      if ((doubleWord & mask) == BIN (instruction->match,
323
0
              instruction->match_bits))
324
0
  return 1;
325
0
      else
326
0
  instruction--;
327
0
    }
328
0
  return 0;
329
0
}
330
331
/* Set the proper parameter value for different type of arguments.  */
332
333
static void
334
make_argument (argument * a, int start_bits)
335
0
{
336
0
  int inst_bit_size;
337
0
  dwordU p;
338
339
0
  if ((instruction->size == 3) && a->size >= 16)
340
0
    inst_bit_size = 48;
341
0
  else
342
0
    inst_bit_size = 32;
343
344
0
  switch (a->type)
345
0
    {
346
0
    case arg_r:
347
0
      p = makelongparameter (cr16_allWords,
348
0
           inst_bit_size - (start_bits + a->size),
349
0
           inst_bit_size - start_bits);
350
0
      a->r = p;
351
0
      break;
352
353
0
    case arg_rp:
354
0
      p = makelongparameter (cr16_allWords,
355
0
           inst_bit_size - (start_bits + a->size),
356
0
           inst_bit_size - start_bits);
357
0
      a->rp = p;
358
0
      break;
359
360
0
    case arg_pr:
361
0
      p = makelongparameter (cr16_allWords,
362
0
           inst_bit_size - (start_bits + a->size),
363
0
           inst_bit_size - start_bits);
364
0
      a->pr = p;
365
0
      break;
366
367
0
    case arg_prp:
368
0
      p = makelongparameter (cr16_allWords,
369
0
           inst_bit_size - (start_bits + a->size),
370
0
           inst_bit_size - start_bits);
371
0
      a->prp = p;
372
0
      break;
373
374
0
    case arg_ic:
375
0
      p = makelongparameter (cr16_allWords,
376
0
           inst_bit_size - (start_bits + a->size),
377
0
           inst_bit_size - start_bits);
378
0
      a->constant = p;
379
0
      break;
380
381
0
    case arg_cc:
382
0
      p = makelongparameter (cr16_allWords,
383
0
           inst_bit_size - (start_bits + a->size),
384
0
           inst_bit_size - start_bits);
385
0
      a->cc = p;
386
0
      break;
387
388
0
    case arg_idxr:
389
0
      if (IS_INSN_TYPE (CSTBIT_INS) && instruction->mnemonic[4] == 'b')
390
0
  p = makelongparameter (cr16_allWords, 8, 9);
391
0
      else
392
0
  p = makelongparameter (cr16_allWords, 9, 10);
393
0
      a->i_r = p;
394
0
      p = makelongparameter (cr16_allWords,
395
0
           inst_bit_size - a->size, inst_bit_size);
396
0
      a->constant = p;
397
0
      break;
398
399
0
    case arg_idxrp:
400
0
      p = makelongparameter (cr16_allWords, start_bits + 12, start_bits + 13);
401
0
      a->i_r = p;
402
0
      p = makelongparameter (cr16_allWords, start_bits + 13, start_bits + 16);
403
0
      a->rp = p;
404
0
      if (inst_bit_size > 32)
405
0
  {
406
0
    p = makelongparameter (cr16_allWords, inst_bit_size - start_bits - 12,
407
0
         inst_bit_size);
408
0
    a->constant = (p & 0xffff) | (p >> 8 & 0xf0000);
409
0
  }
410
0
      else if (instruction->size == 2)
411
0
  {
412
0
    p = makelongparameter (cr16_allWords, inst_bit_size - 22,
413
0
         inst_bit_size);
414
0
    a->constant = ((p & 0xf) | (((p >> 20) & 0x3) << 4)
415
0
       | ((p >> 14 & 0x3) << 6) | (((p >>7) & 0x1f) << 7));
416
0
  }
417
0
      else if (instruction->size == 1 && a->size == 0)
418
0
  a->constant = 0;
419
420
0
      break;
421
422
0
    case arg_rbase:
423
0
      p = makelongparameter (cr16_allWords, inst_bit_size, inst_bit_size);
424
0
      a->constant = p;
425
0
      p = makelongparameter (cr16_allWords, inst_bit_size - (start_bits + 4),
426
0
           inst_bit_size - start_bits);
427
0
      a->r = p;
428
0
      break;
429
430
0
    case arg_cr:
431
0
      p = makelongparameter (cr16_allWords, start_bits + 12, start_bits + 16);
432
0
      a->r = p;
433
0
      p = makelongparameter (cr16_allWords, inst_bit_size - 28, inst_bit_size);
434
0
      a->constant = ((p >> 8) & 0xf0000) | (p & 0xffff);
435
0
      break;
436
437
0
    case arg_crp:
438
0
      if (instruction->size == 1)
439
0
  p = makelongparameter (cr16_allWords, 12, 16);
440
0
      else
441
0
  p = makelongparameter (cr16_allWords, start_bits + 12, start_bits + 16);
442
0
      a->rp = p;
443
444
0
      if (inst_bit_size > 32)
445
0
  {
446
0
    p = makelongparameter (cr16_allWords, inst_bit_size - start_bits - 12,
447
0
         inst_bit_size);
448
0
    a->constant = ((p & 0xffff) | (p >> 8 & 0xf0000));
449
0
  }
450
0
      else if (instruction->size == 2)
451
0
  {
452
0
    p = makelongparameter (cr16_allWords, inst_bit_size - 16,
453
0
         inst_bit_size);
454
0
    a->constant = p;
455
0
  }
456
0
      else if (instruction->size == 1 && a->size != 0)
457
0
  {
458
0
    p = makelongparameter (cr16_allWords, 4, 8);
459
0
    if (IS_INSN_MNEMONIC ("loadw")
460
0
        || IS_INSN_MNEMONIC ("loadd")
461
0
        || IS_INSN_MNEMONIC ("storw")
462
0
        || IS_INSN_MNEMONIC ("stord"))
463
0
      a->constant = p * 2;
464
0
    else
465
0
      a->constant = p;
466
0
  }
467
0
      else /* below case for 0x0(reg pair) */
468
0
  a->constant = 0;
469
470
0
      break;
471
472
0
    case arg_c:
473
474
0
      if ((IS_INSN_TYPE (BRANCH_INS))
475
0
    || (IS_INSN_MNEMONIC ("bal"))
476
0
    || (IS_INSN_TYPE (CSTBIT_INS))
477
0
    || (IS_INSN_TYPE (LD_STOR_INS)))
478
0
  {
479
0
    switch (a->size)
480
0
      {
481
0
      case 8 :
482
0
        p = makelongparameter (cr16_allWords, 0, start_bits);
483
0
        a->constant = ((p & 0xf00) >> 4) | (p & 0xf);
484
0
        break;
485
486
0
      case 24:
487
0
        if (instruction->size == 3)
488
0
    {
489
0
      p = makelongparameter (cr16_allWords, 16, inst_bit_size);
490
0
      a->constant = ((((p >> 16) & 0xf) << 20)
491
0
         | (((p >> 24) & 0xf) << 16)
492
0
         | (p & 0xffff));
493
0
    }
494
0
        else if (instruction->size == 2)
495
0
    {
496
0
      p = makelongparameter (cr16_allWords, 8, inst_bit_size);
497
0
      a->constant = p;
498
0
    }
499
0
        break;
500
501
0
      default:
502
0
        p = makelongparameter (cr16_allWords,
503
0
             inst_bit_size - (start_bits + a->size),
504
0
             inst_bit_size - start_bits);
505
0
        a->constant = p;
506
0
        break;
507
0
      }
508
0
  }
509
0
      else
510
0
  {
511
0
    p = makelongparameter (cr16_allWords,
512
0
         inst_bit_size - (start_bits + a->size),
513
0
         inst_bit_size - start_bits);
514
0
    a->constant = p;
515
0
  }
516
0
      break;
517
518
0
    default:
519
0
      break;
520
0
    }
521
0
}
522
523
/*  Print a single argument.  */
524
525
static void
526
print_arg (argument *a, bfd_vma memaddr, struct disassemble_info *info)
527
0
{
528
0
  LONGLONG longdisp, mask;
529
0
  int sign_flag = 0;
530
0
  int relative = 0;
531
0
  bfd_vma number;
532
0
  void *stream = info->stream;
533
0
  fprintf_ftype func = info->fprintf_func;
534
535
0
  switch (a->type)
536
0
    {
537
0
    case arg_r:
538
0
      func (stream, "%s", getregname (a->r));
539
0
      break;
540
541
0
    case arg_rp:
542
0
      func (stream, "%s", getregpname (a->rp));
543
0
      break;
544
545
0
    case arg_pr:
546
0
      func (stream, "%s", getprocregname (a->pr));
547
0
      break;
548
549
0
    case arg_prp:
550
0
      func (stream, "%s", getprocpregname (a->prp));
551
0
      break;
552
553
0
    case arg_cc:
554
0
      func (stream, "%s", getccstring (a->cc));
555
0
      func (stream, "%s", "\t");
556
0
      break;
557
558
0
    case arg_ic:
559
0
      if (IS_INSN_MNEMONIC ("excp"))
560
0
  {
561
0
    func (stream, "%s", gettrapstring (a->constant));
562
0
    break;
563
0
  }
564
0
      else if ((IS_INSN_TYPE (ARITH_INS) || IS_INSN_TYPE (ARITH_BYTE_INS))
565
0
         && ((instruction->size == 1) && (a->constant == 9)))
566
0
  func (stream, "$%d", -1);
567
0
      else if (INST_HAS_REG_LIST)
568
0
  func (stream, "$0x%lx", a->constant +1);
569
0
      else if (IS_INSN_TYPE (SHIFT_INS))
570
0
  {
571
0
    longdisp = a->constant;
572
0
    mask = ((LONGLONG)1 << a->size) - 1;
573
0
    if (longdisp & ((LONGLONG)1 << (a->size -1)))
574
0
      {
575
0
        sign_flag = 1;
576
0
        longdisp = ~(longdisp) + 1;
577
0
      }
578
0
    a->constant = (unsigned long int) (longdisp & mask);
579
0
    func (stream, "$%d", ((int)(sign_flag ? -a->constant :
580
0
              a->constant)));
581
0
  }
582
0
      else
583
0
  func (stream, "$0x%lx", a->constant);
584
0
      switch (a->size)
585
0
  {
586
0
  case 4  : case 5  : case 6  : case 8  :
587
0
    func (stream, "%s", ":s"); break;
588
0
  case 16 : case 20 : func (stream, "%s", ":m"); break;
589
0
  case 24 : case 32 : func (stream, "%s", ":l"); break;
590
0
  default: break;
591
0
  }
592
0
      break;
593
594
0
    case arg_idxr:
595
0
      if (a->i_r == 0) func (stream, "[r12]");
596
0
      if (a->i_r == 1) func (stream, "[r13]");
597
0
      func (stream, "0x%lx", a->constant);
598
0
      func (stream, "%s", print_exp_len (instruction->size * 16));
599
0
      break;
600
601
0
    case arg_idxrp:
602
0
      if (a->i_r == 0) func (stream, "[r12]");
603
0
      if (a->i_r == 1) func (stream, "[r13]");
604
0
      func (stream, "0x%lx", a->constant);
605
0
      func (stream, "%s", print_exp_len (instruction->size * 16));
606
0
      func (stream, "%s", getidxregpname (a->rp));
607
0
      break;
608
609
0
    case arg_rbase:
610
0
      func (stream, "(%s)", getregname (a->r));
611
0
      break;
612
613
0
    case arg_cr:
614
0
      func (stream, "0x%lx", a->constant);
615
0
      func (stream, "%s", print_exp_len (instruction->size * 16));
616
0
      func (stream, "(%s)", getregname (a->r));
617
0
      break;
618
619
0
    case arg_crp:
620
0
      func (stream, "0x%lx", a->constant);
621
0
      func (stream, "%s", print_exp_len (instruction->size * 16));
622
0
      func (stream, "%s", getregpname (a->rp));
623
0
      break;
624
625
0
    case arg_c:
626
      /*Removed the *2 part as because implicit zeros are no more required.
627
  Have to fix this as this needs a bit of extension in terms of branch
628
  instructions. */
629
0
      if (IS_INSN_TYPE (BRANCH_INS) || IS_INSN_MNEMONIC ("bal"))
630
0
  {
631
0
    relative = 1;
632
0
    longdisp = a->constant;
633
    /* REVISIT: To sync with WinIDEA and CR16 4.1tools, the below
634
       line commented */
635
    /* longdisp <<= 1; */
636
0
    mask = ((LONGLONG)1 << a->size) - 1;
637
0
    switch (a->size)
638
0
      {
639
0
      case 8  :
640
0
        {
641
0
    longdisp <<= 1;
642
0
    if (longdisp & ((LONGLONG)1 << a->size))
643
0
      {
644
0
        sign_flag = 1;
645
0
        longdisp = ~(longdisp) + 1;
646
0
      }
647
0
    break;
648
0
        }
649
0
      case 16 :
650
0
      case 24 :
651
0
        {
652
0
    if (longdisp & 1)
653
0
      {
654
0
        sign_flag = 1;
655
0
        longdisp = ~(longdisp) + 1;
656
0
      }
657
0
    break;
658
0
        }
659
0
      default:
660
0
        func (stream, "Wrong offset used in branch/bal instruction");
661
0
        break;
662
0
      }
663
0
    a->constant = (unsigned long int) (longdisp & mask);
664
0
  }
665
      /* For branch Neq instruction it is 2*offset + 2.  */
666
0
      else if (IS_INSN_TYPE (BRANCH_NEQ_INS))
667
0
  a->constant = 2 * a->constant + 2;
668
669
0
      if ((!IS_INSN_TYPE (CSTBIT_INS)) && (!IS_INSN_TYPE (LD_STOR_INS)))
670
0
  (sign_flag) ? func (stream, "%s", "*-"): func (stream, "%s","*+");
671
672
      /* PR 10173: Avoid printing the 0x prefix twice.  */
673
0
      if (info->symtab_size > 0)
674
0
  func (stream, "%s", "0x");
675
0
      number = ((relative ? memaddr : 0) +
676
0
    (sign_flag ? ((- a->constant) & 0xffffffe) : a->constant));
677
678
0
      (*info->print_address_func) ((number & ((1 << 24) - 1)), info);
679
680
0
      func (stream, "%s", print_exp_len (instruction->size * 16));
681
0
      break;
682
683
0
    default:
684
0
      break;
685
0
    }
686
0
}
687
688
/* Print all the arguments of CURRINSN instruction.  */
689
690
static void
691
print_arguments (ins *currentInsn, bfd_vma memaddr, struct disassemble_info *info)
692
0
{
693
0
  int i;
694
695
  /* For "pop/push/popret RA instruction only.  */
696
0
  if ((IS_INSN_MNEMONIC ("pop")
697
0
       || (IS_INSN_MNEMONIC ("popret")
698
0
     || (IS_INSN_MNEMONIC ("push"))))
699
0
      && currentInsn->nargs == 1)
700
0
    {
701
0
      info->fprintf_func (info->stream, "RA");
702
0
      return;
703
0
    }
704
705
0
  for (i = 0; i < currentInsn->nargs; i++)
706
0
    {
707
0
      processing_argument_number = i;
708
709
      /* For "bal (ra), disp17" instruction only.  */
710
0
      if ((IS_INSN_MNEMONIC ("bal")) && (i == 0) && instruction->size == 2)
711
0
  {
712
0
    info->fprintf_func (info->stream, "(ra),");
713
0
    continue;
714
0
  }
715
716
0
      if ((INST_HAS_REG_LIST) && (i == 2))
717
0
  info->fprintf_func (info->stream, "RA");
718
0
      else
719
0
  print_arg (&currentInsn->arg[i], memaddr, info);
720
721
0
      if ((i != currentInsn->nargs - 1) && (!IS_INSN_MNEMONIC ("b")))
722
0
  info->fprintf_func (info->stream, ",");
723
0
    }
724
0
}
725
726
/* Build the instruction's arguments.  */
727
728
void
729
cr16_make_instruction (void)
730
0
{
731
0
  int i;
732
0
  unsigned int shift;
733
734
0
  for (i = 0; i < cr16_currInsn.nargs; i++)
735
0
    {
736
0
      argument a;
737
738
0
      memset (&a, 0, sizeof (a));
739
0
      a.type = getargtype (instruction->operands[i].op_type);
740
0
      a.size = getbits (instruction->operands[i].op_type);
741
0
      shift = instruction->operands[i].shift;
742
743
0
      make_argument (&a, shift);
744
0
      cr16_currInsn.arg[i] = a;
745
0
    }
746
747
  /* Calculate instruction size (in bytes).  */
748
0
  cr16_currInsn.size = instruction->size + (size_changed ? 1 : 0);
749
  /* Now in bits.  */
750
0
  cr16_currInsn.size *= 2;
751
0
}
752
753
/* Retrieve a single word from a given memory address.  */
754
755
static wordU
756
get_word_at_PC (bfd_vma memaddr, struct disassemble_info *info)
757
0
{
758
0
  bfd_byte buffer[4];
759
0
  int status;
760
0
  wordU insn = 0;
761
762
0
  status = info->read_memory_func (memaddr, buffer, 2, info);
763
764
0
  if (status == 0)
765
0
    insn = (wordU) bfd_getl16 (buffer);
766
767
0
  return insn;
768
0
}
769
770
/* Retrieve multiple words (3) from a given memory address.  */
771
772
static void
773
get_words_at_PC (bfd_vma memaddr, struct disassemble_info *info)
774
0
{
775
0
  int i;
776
0
  bfd_vma mem;
777
778
0
  for (i = 0, mem = memaddr; i < 3; i++, mem += 2)
779
0
    cr16_words[i] = get_word_at_PC (mem, info);
780
781
0
  cr16_allWords =  ((ULONGLONG) cr16_words[0] << 32)
782
0
       + ((unsigned long) cr16_words[1] << 16) + cr16_words[2];
783
0
}
784
785
/* Prints the instruction by calling print_arguments after proper matching.  */
786
787
int
788
print_insn_cr16 (bfd_vma memaddr, struct disassemble_info *info)
789
0
{
790
0
  int is_decoded;     /* Nonzero means instruction has a match.  */
791
792
  /* Initialize global variables.  */
793
0
  imm4flag = 0;
794
0
  size_changed = 0;
795
796
  /* Retrieve the encoding from current memory location.  */
797
0
  get_words_at_PC (memaddr, info);
798
  /* Find a matching opcode in table.  */
799
0
  is_decoded = cr16_match_opcode ();
800
  /* If found, print the instruction's mnemonic and arguments.  */
801
0
  if (is_decoded > 0 && (cr16_words[0] != 0 || cr16_words[1] != 0))
802
0
    {
803
0
      if (startswith (instruction->mnemonic, "cinv"))
804
0
  info->fprintf_func (info->stream,"%s",
805
0
          getcinvstring (instruction->mnemonic));
806
0
      else
807
0
  info->fprintf_func (info->stream, "%s", instruction->mnemonic);
808
809
0
      if (((cr16_currInsn.nargs = get_number_of_operands ()) != 0)
810
0
    && ! (IS_INSN_MNEMONIC ("b")))
811
0
  info->fprintf_func (info->stream, "\t");
812
0
      cr16_make_instruction ();
813
      /* For push/pop/pushrtn with RA instructions.  */
814
0
      if ((INST_HAS_REG_LIST) && ((cr16_words[0] >> 7) & 0x1))
815
0
  cr16_currInsn.nargs +=1;
816
0
      print_arguments (&cr16_currInsn, memaddr, info);
817
0
      return cr16_currInsn.size;
818
0
    }
819
820
  /* No match found.  */
821
0
  info->fprintf_func (info->stream,"%s ",ILLEGAL);
822
0
  return 2;
823
0
}