Coverage Report

Created: 2023-08-28 06:30

/src/binutils-gdb/opcodes/crx-dis.c
Line
Count
Source (jump to first uncovered line)
1
/* Disassembler code for CRX.
2
   Copyright (C) 2004-2023 Free Software Foundation, Inc.
3
   Contributed by Tomer Levi, NSC, Israel.
4
   Written by Tomer Levi.
5
6
   This file is part of the GNU opcodes library.
7
8
   This library is free software; you can redistribute it and/or modify
9
   it under the terms of the GNU General Public License as published by
10
   the Free Software Foundation; either version 3, or (at your option)
11
   any later version.
12
13
   It is distributed in the hope that it will be useful, but WITHOUT
14
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15
   or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
16
   License for more details.
17
18
   You should have received a copy of the GNU General Public License
19
   along with this program; if not, write to the Free Software
20
   Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
21
   MA 02110-1301, USA.  */
22
23
#include "sysdep.h"
24
#include "disassemble.h"
25
#include "opcode/crx.h"
26
27
/* String to print when opcode was not matched.  */
28
0
#define ILLEGAL "illegal"
29
  /* Escape to 16-bit immediate.  */
30
0
#define ESCAPE_16_BIT  0xE
31
32
/* Extract 'n_bits' from 'a' starting from offset 'offs'.  */
33
#define EXTRACT(a, offs, n_bits)      \
34
0
  (((a) >> (offs)) & ((2ull << (n_bits - 1)) - 1))
35
36
/* Set Bit Mask - a mask to set all bits starting from offset 'offs'.  */
37
0
#define SBM(offs)  ((-1u << (offs)) & 0xffffffff)
38
39
typedef unsigned long dwordU;
40
typedef unsigned short wordU;
41
42
typedef struct
43
{
44
  dwordU val;
45
  int nbits;
46
} parameter;
47
48
/* Structure to hold valid 'cinv' instruction options.  */
49
50
typedef struct
51
  {
52
    /* Cinv printed string.  */
53
    char *str;
54
    /* Value corresponding to the string.  */
55
    unsigned int value;
56
  }
57
cinv_entry;
58
59
/* CRX 'cinv' options.  */
60
static const cinv_entry crx_cinvs[] =
61
{
62
  {"[i]", 2}, {"[i,u]", 3}, {"[d]", 4}, {"[d,u]", 5},
63
  {"[d,i]", 6}, {"[d,i,u]", 7}, {"[b]", 8},
64
  {"[b,i]", 10}, {"[b,i,u]", 11}, {"[b,d]", 12},
65
  {"[b,d,u]", 13}, {"[b,d,i]", 14}, {"[b,d,i,u]", 15}
66
};
67
68
/* Enum to distinguish different registers argument types.  */
69
typedef enum REG_ARG_TYPE
70
  {
71
    /* General purpose register (r<N>).  */
72
    REG_ARG = 0,
73
    /* User register (u<N>).  */
74
    USER_REG_ARG,
75
    /* CO-Processor register (c<N>).  */
76
    COP_ARG,
77
    /* CO-Processor special register (cs<N>).  */
78
    COPS_ARG
79
  }
80
REG_ARG_TYPE;
81
82
/* Number of valid 'cinv' instruction options.  */
83
static int NUMCINVS = ((sizeof crx_cinvs)/(sizeof crx_cinvs[0]));
84
/* Current opcode table entry we're disassembling.  */
85
static const inst *instruction;
86
/* Current instruction we're disassembling.  */
87
static ins currInsn;
88
/* The current instruction is read into 3 consecutive words.  */
89
static wordU words[3];
90
/* Contains all words in appropriate order.  */
91
static ULONGLONG allWords;
92
/* Holds the current processed argument number.  */
93
static int processing_argument_number;
94
/* Nonzero means a CST4 instruction.  */
95
static int cst4flag;
96
/* Nonzero means the instruction's original size is
97
   incremented (escape sequence is used).  */
98
static int size_changed;
99
100
101
/* Retrieve the number of operands for the current assembled instruction.  */
102
103
static int
104
get_number_of_operands (void)
105
0
{
106
0
  int i;
107
108
0
  for (i = 0; i < MAX_OPERANDS && instruction->operands[i].op_type; i++)
109
0
    ;
110
111
0
  return i;
112
0
}
113
114
/* Return the bit size for a given operand.  */
115
116
static int
117
getbits (operand_type op)
118
0
{
119
0
  if (op < MAX_OPRD)
120
0
    return crx_optab[op].bit_size;
121
0
  else
122
0
    return 0;
123
0
}
124
125
/* Return the argument type of a given operand.  */
126
127
static argtype
128
getargtype (operand_type op)
129
0
{
130
0
  if (op < MAX_OPRD)
131
0
    return crx_optab[op].arg_type;
132
0
  else
133
0
    return nullargs;
134
0
}
135
136
/* Given the trap index in dispatch table, return its name.
137
   This routine is used when disassembling the 'excp' instruction.  */
138
139
static char *
140
gettrapstring (unsigned int trap_index)
141
0
{
142
0
  const trap_entry *trap;
143
144
0
  for (trap = crx_traps; trap < crx_traps + NUMTRAPS; trap++)
145
0
    if (trap->entry == trap_index)
146
0
      return trap->name;
147
148
0
  return ILLEGAL;
149
0
}
150
151
/* Given a 'cinv' instruction constant operand, return its corresponding string.
152
   This routine is used when disassembling the 'cinv' instruction.  */
153
154
static char *
155
getcinvstring (unsigned int num)
156
0
{
157
0
  const cinv_entry *cinv;
158
159
0
  for (cinv = crx_cinvs; cinv < (crx_cinvs + NUMCINVS); cinv++)
160
0
    if (cinv->value == num)
161
0
      return cinv->str;
162
163
0
  return ILLEGAL;
164
0
}
165
166
/* Given a register enum value, retrieve its name.  */
167
168
static char *
169
getregname (reg r)
170
0
{
171
0
  const reg_entry * regentry = &crx_regtab[r];
172
173
0
  if (regentry->type != CRX_R_REGTYPE)
174
0
    return ILLEGAL;
175
0
  else
176
0
    return regentry->name;
177
0
}
178
179
/* Given a coprocessor register enum value, retrieve its name.  */
180
181
static char *
182
getcopregname (copreg r, reg_type type)
183
0
{
184
0
  const reg_entry * regentry;
185
186
0
  if (type == CRX_C_REGTYPE)
187
0
    regentry = &crx_copregtab[r];
188
0
  else if (type == CRX_CS_REGTYPE)
189
0
    regentry = &crx_copregtab[r+(cs0-c0)];
190
0
  else
191
0
    return ILLEGAL;
192
193
0
  return regentry->name;
194
0
}
195
196
197
/* Getting a processor register name.  */
198
199
static char *
200
getprocregname (int reg_index)
201
0
{
202
0
  const reg_entry *r;
203
204
0
  for (r = crx_regtab; r < crx_regtab + NUMREGS; r++)
205
0
    if (r->image == reg_index)
206
0
      return r->name;
207
208
0
  return "ILLEGAL REGISTER";
209
0
}
210
211
/* Get the power of two for a given integer.  */
212
213
static int
214
powerof2 (int x)
215
0
{
216
0
  int product, i;
217
218
0
  for (i = 0, product = 1; i < x; i++)
219
0
    product *= 2;
220
221
0
  return product;
222
0
}
223
224
/* Transform a register bit mask to a register list.  */
225
226
static void
227
getregliststring (int mask, char *string, enum REG_ARG_TYPE core_cop)
228
0
{
229
0
  char temp_string[16];
230
0
  int i;
231
232
0
  string[0] = '{';
233
0
  string[1] = '\0';
234
235
236
  /* A zero mask means HI/LO registers.  */
237
0
  if (mask == 0)
238
0
    {
239
0
      if (core_cop == USER_REG_ARG)
240
0
  strcat (string, "ulo,uhi");
241
0
      else
242
0
  strcat (string, "lo,hi");
243
0
    }
244
0
  else
245
0
    {
246
0
      for (i = 0; i < 16; i++)
247
0
  {
248
0
    if (mask & 0x1)
249
0
      {
250
0
        switch (core_cop)
251
0
        {
252
0
        case REG_ARG:
253
0
    sprintf (temp_string, "r%d", i);
254
0
    break;
255
0
        case USER_REG_ARG:
256
0
    sprintf (temp_string, "u%d", i);
257
0
    break;
258
0
        case COP_ARG:
259
0
    sprintf (temp_string, "c%d", i);
260
0
    break;
261
0
        case COPS_ARG:
262
0
    sprintf (temp_string, "cs%d", i);
263
0
    break;
264
0
        default:
265
0
    break;
266
0
        }
267
0
        strcat (string, temp_string);
268
0
        if (mask & 0xfffe)
269
0
    strcat (string, ",");
270
0
      }
271
0
    mask >>= 1;
272
0
  }
273
0
    }
274
275
0
  strcat (string, "}");
276
0
}
277
278
/* START and END are relating 'allWords' struct, which is 48 bits size.
279
280
        START|--------|END
281
      +---------+---------+---------+---------+
282
      |       |    V    |     A   |   L     |
283
      +---------+---------+---------+---------+
284
              0   16    32      48
285
    words     [0]     [1]       [2] */
286
287
static parameter
288
makelongparameter (ULONGLONG val, int start, int end)
289
0
{
290
0
  parameter p;
291
292
0
  p.val = (dwordU) EXTRACT(val, 48 - end, end - start);
293
0
  p.nbits = end - start;
294
0
  return p;
295
0
}
296
297
/* Build a mask of the instruction's 'constant' opcode,
298
   based on the instruction's printing flags.  */
299
300
static unsigned int
301
build_mask (void)
302
0
{
303
0
  unsigned int print_flags;
304
0
  unsigned int mask;
305
306
0
  print_flags = instruction->flags & FMT_CRX;
307
0
  switch (print_flags)
308
0
    {
309
0
      case FMT_1:
310
0
  mask = 0xF0F00000;
311
0
  break;
312
0
      case FMT_2:
313
0
  mask = 0xFFF0FF00;
314
0
  break;
315
0
      case FMT_3:
316
0
  mask = 0xFFF00F00;
317
0
  break;
318
0
      case FMT_4:
319
0
  mask = 0xFFF0F000;
320
0
  break;
321
0
      case FMT_5:
322
0
  mask = 0xFFF0FFF0;
323
0
  break;
324
0
      default:
325
0
  mask = SBM(instruction->match_bits);
326
0
  break;
327
0
    }
328
329
0
  return mask;
330
0
}
331
332
/* Search for a matching opcode. Return 1 for success, 0 for failure.  */
333
334
static int
335
match_opcode (void)
336
0
{
337
0
  unsigned int mask;
338
339
  /* The instruction 'constant' opcode doewsn't exceed 32 bits.  */
340
0
  unsigned int doubleWord = words[1] + ((unsigned) words[0] << 16);
341
342
  /* Start searching from end of instruction table.  */
343
0
  instruction = &crx_instruction[NUMOPCODES - 2];
344
345
  /* Loop over instruction table until a full match is found.  */
346
0
  while (instruction >= crx_instruction)
347
0
    {
348
0
      mask = build_mask ();
349
0
      if ((doubleWord & mask) == BIN(instruction->match, instruction->match_bits))
350
0
  return 1;
351
0
      else
352
0
  instruction--;
353
0
    }
354
0
  return 0;
355
0
}
356
357
/* Set the proper parameter value for different type of arguments.  */
358
359
static void
360
make_argument (argument * a, int start_bits)
361
0
{
362
0
  int inst_bit_size, total_size;
363
0
  parameter p;
364
365
0
  if ((instruction->size == 3) && a->size >= 16)
366
0
    inst_bit_size = 48;
367
0
  else
368
0
    inst_bit_size = 32;
369
370
0
  switch (a->type)
371
0
    {
372
0
    case arg_copr:
373
0
    case arg_copsr:
374
0
      p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
375
0
           inst_bit_size - start_bits);
376
0
      a->cr = p.val;
377
0
      break;
378
379
0
    case arg_r:
380
0
      p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
381
0
           inst_bit_size - start_bits);
382
0
      a->r = p.val;
383
0
      break;
384
385
0
    case arg_ic:
386
0
      p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
387
0
           inst_bit_size - start_bits);
388
389
0
      if ((p.nbits == 4) && cst4flag)
390
0
  {
391
0
    if (IS_INSN_TYPE (CMPBR_INS) && (p.val == ESCAPE_16_BIT))
392
0
      {
393
        /* A special case, where the value is actually stored
394
     in the last 4 bits.  */
395
0
        p = makelongparameter (allWords, 44, 48);
396
        /* The size of the instruction should be incremented.  */
397
0
        size_changed = 1;
398
0
      }
399
400
0
    if (p.val == 6)
401
0
      p.val = -1;
402
0
    else if (p.val == 13)
403
0
      p.val = 48;
404
0
    else if (p.val == 5)
405
0
      p.val = -4;
406
0
    else if (p.val == 10)
407
0
      p.val = 32;
408
0
    else if (p.val == 11)
409
0
      p.val = 20;
410
0
    else if (p.val == 9)
411
0
      p.val = 16;
412
0
  }
413
414
0
      a->constant = p.val;
415
0
      break;
416
417
0
    case arg_idxr:
418
0
      a->scale = 0;
419
0
      total_size = a->size + 10;  /* sizeof(rbase + ridx + scl2) = 10.  */
420
0
      p = makelongparameter (allWords, inst_bit_size - total_size,
421
0
           inst_bit_size - (total_size - 4));
422
0
      a->r = p.val;
423
0
      p = makelongparameter (allWords, inst_bit_size - (total_size - 4),
424
0
           inst_bit_size - (total_size - 8));
425
0
      a->i_r = p.val;
426
0
      p = makelongparameter (allWords, inst_bit_size - (total_size - 8),
427
0
           inst_bit_size - (total_size - 10));
428
0
      a->scale = p.val;
429
0
      p = makelongparameter (allWords, inst_bit_size - (total_size - 10),
430
0
           inst_bit_size);
431
0
      a->constant = p.val;
432
0
      break;
433
434
0
    case arg_rbase:
435
0
      p = makelongparameter (allWords, inst_bit_size - (start_bits + 4),
436
0
           inst_bit_size - start_bits);
437
0
      a->r = p.val;
438
0
      break;
439
440
0
    case arg_cr:
441
0
      if (a->size <= 8)
442
0
  {
443
0
    p = makelongparameter (allWords, inst_bit_size - (start_bits + 4),
444
0
         inst_bit_size - start_bits);
445
0
    a->r = p.val;
446
    /* Case for opc4 r dispu rbase.  */
447
0
    p = makelongparameter (allWords, inst_bit_size - (start_bits + 8),
448
0
         inst_bit_size - (start_bits + 4));
449
0
  }
450
0
      else
451
0
  {
452
    /* The 'rbase' start_bits is always relative to a 32-bit data type.  */
453
0
    p = makelongparameter (allWords, 32 - (start_bits + 4),
454
0
         32 - start_bits);
455
0
    a->r = p.val;
456
0
    p = makelongparameter (allWords, 32 - start_bits,
457
0
         inst_bit_size);
458
0
  }
459
0
      if ((p.nbits == 4) && cst4flag)
460
0
  {
461
0
    if (instruction->flags & DISPUW4)
462
0
      p.val *= 2;
463
0
    else if (instruction->flags & DISPUD4)
464
0
      p.val *= 4;
465
0
  }
466
0
      a->constant = p.val;
467
0
      break;
468
469
0
    case arg_c:
470
0
      p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
471
0
           inst_bit_size - start_bits);
472
0
      a->constant = p.val;
473
0
      break;
474
0
    default:
475
0
      break;
476
0
    }
477
0
}
478
479
/*  Print a single argument.  */
480
481
static void
482
print_arg (argument *a, bfd_vma memaddr, struct disassemble_info *info)
483
0
{
484
0
  ULONGLONG longdisp, mask;
485
0
  int sign_flag = 0;
486
0
  int relative = 0;
487
0
  bfd_vma number;
488
0
  int op_index = 0;
489
0
  char string[200];
490
0
  void *stream = info->stream;
491
0
  fprintf_ftype func = info->fprintf_func;
492
493
0
  switch (a->type)
494
0
    {
495
0
    case arg_copr:
496
0
      func (stream, "%s", getcopregname (a->cr, CRX_C_REGTYPE));
497
0
      break;
498
499
0
    case arg_copsr:
500
0
      func (stream, "%s", getcopregname (a->cr, CRX_CS_REGTYPE));
501
0
      break;
502
503
0
    case arg_r:
504
0
      if (IS_INSN_MNEMONIC ("mtpr") || IS_INSN_MNEMONIC ("mfpr"))
505
0
  func (stream, "%s", getprocregname (a->r));
506
0
      else
507
0
  func (stream, "%s", getregname (a->r));
508
0
      break;
509
510
0
    case arg_ic:
511
0
      if (IS_INSN_MNEMONIC ("excp"))
512
0
  func (stream, "%s", gettrapstring (a->constant));
513
514
0
      else if (IS_INSN_MNEMONIC ("cinv"))
515
0
  func (stream, "%s", getcinvstring (a->constant));
516
517
0
      else if (INST_HAS_REG_LIST)
518
0
  {
519
0
    REG_ARG_TYPE reg_arg_type = IS_INSN_TYPE (COP_REG_INS) ?
520
0
      COP_ARG : IS_INSN_TYPE (COPS_REG_INS) ?
521
0
      COPS_ARG : (instruction->flags & USER_REG) ?
522
0
      USER_REG_ARG : REG_ARG;
523
524
0
    if ((reg_arg_type == COP_ARG) || (reg_arg_type == COPS_ARG))
525
0
      {
526
        /*  Check for proper argument number.  */
527
0
        if (processing_argument_number == 2)
528
0
    {
529
0
      getregliststring (a->constant, string, reg_arg_type);
530
0
      func (stream, "%s", string);
531
0
    }
532
0
        else
533
0
    func (stream, "$0x%lx", a->constant & 0xffffffff);
534
0
      }
535
0
    else
536
0
      {
537
0
        getregliststring (a->constant, string, reg_arg_type);
538
0
        func (stream, "%s", string);
539
0
      }
540
0
  }
541
0
      else
542
0
  func (stream, "$0x%lx", a->constant & 0xffffffff);
543
0
      break;
544
545
0
    case arg_idxr:
546
0
      func (stream, "0x%lx(%s,%s,%d)", a->constant & 0xffffffff,
547
0
      getregname (a->r), getregname (a->i_r), powerof2 (a->scale));
548
0
      break;
549
550
0
    case arg_rbase:
551
0
      func (stream, "(%s)", getregname (a->r));
552
0
      break;
553
554
0
    case arg_cr:
555
0
      func (stream, "0x%lx(%s)", a->constant & 0xffffffff, getregname (a->r));
556
557
0
      if (IS_INSN_TYPE (LD_STOR_INS_INC))
558
0
  func (stream, "+");
559
0
      break;
560
561
0
    case arg_c:
562
      /* Removed the *2 part as because implicit zeros are no more required.
563
   Have to fix this as this needs a bit of extension in terms of branchins.
564
   Have to add support for cmp and branch instructions.  */
565
0
      if (IS_INSN_TYPE (BRANCH_INS) || IS_INSN_MNEMONIC ("bal")
566
0
    || IS_INSN_TYPE (CMPBR_INS) || IS_INSN_TYPE (DCR_BRANCH_INS)
567
0
    || IS_INSN_TYPE (COP_BRANCH_INS))
568
0
  {
569
0
    relative = 1;
570
0
    longdisp = a->constant;
571
0
    longdisp <<= 1;
572
573
0
    switch (a->size)
574
0
      {
575
0
      case 8:
576
0
      case 16:
577
0
      case 24:
578
0
      case 32:
579
0
        mask = ((LONGLONG) 1 << a->size) - 1;
580
0
        if (longdisp & ((ULONGLONG) 1 << a->size))
581
0
    {
582
0
      sign_flag = 1;
583
0
      longdisp = ~(longdisp) + 1;
584
0
    }
585
0
        a->constant = (unsigned long int) (longdisp & mask);
586
0
        break;
587
0
      default:
588
0
        func (stream,
589
0
        "Wrong offset used in branch/bal instruction");
590
0
        break;
591
0
      }
592
593
0
  }
594
      /* For branch Neq instruction it is 2*offset + 2.  */
595
0
      else if (IS_INSN_TYPE (BRANCH_NEQ_INS))
596
0
  a->constant = 2 * a->constant + 2;
597
0
      else if (IS_INSN_TYPE (LD_STOR_INS_INC)
598
0
         || IS_INSN_TYPE (LD_STOR_INS)
599
0
         || IS_INSN_TYPE (STOR_IMM_INS)
600
0
         || IS_INSN_TYPE (CSTBIT_INS))
601
0
  {
602
0
    op_index = instruction->flags & REVERSE_MATCH ? 0 : 1;
603
0
    if (instruction->operands[op_index].op_type == abs16)
604
0
      a->constant |= 0xFFFF0000;
605
0
  }
606
0
      func (stream, "%s", "0x");
607
0
      number = (relative ? memaddr : 0)
608
0
  + (sign_flag ? -a->constant : a->constant);
609
0
      (*info->print_address_func) (number, info);
610
0
      break;
611
0
    default:
612
0
      break;
613
0
    }
614
0
}
615
616
/* Print all the arguments of CURRINSN instruction.  */
617
618
static void
619
print_arguments (ins *currentInsn, bfd_vma memaddr, struct disassemble_info *info)
620
0
{
621
0
  int i;
622
623
0
  for (i = 0; i < currentInsn->nargs; i++)
624
0
    {
625
0
      processing_argument_number = i;
626
627
0
      print_arg (&currentInsn->arg[i], memaddr, info);
628
629
0
      if (i != currentInsn->nargs - 1)
630
0
  info->fprintf_func (info->stream, ", ");
631
0
    }
632
0
}
633
634
/* Build the instruction's arguments.  */
635
636
static void
637
make_instruction (void)
638
0
{
639
0
  int i;
640
0
  unsigned int shift;
641
642
0
  for (i = 0; i < currInsn.nargs; i++)
643
0
    {
644
0
      argument a;
645
646
0
      memset (&a, 0, sizeof (a));
647
0
      a.type = getargtype (instruction->operands[i].op_type);
648
0
      if (instruction->operands[i].op_type == cst4
649
0
    || instruction->operands[i].op_type == rbase_dispu4)
650
0
  cst4flag = 1;
651
0
      a.size = getbits (instruction->operands[i].op_type);
652
0
      shift = instruction->operands[i].shift;
653
654
0
      make_argument (&a, shift);
655
0
      currInsn.arg[i] = a;
656
0
    }
657
658
  /* Calculate instruction size (in bytes).  */
659
0
  currInsn.size = instruction->size + (size_changed ? 1 : 0);
660
  /* Now in bits.  */
661
0
  currInsn.size *= 2;
662
0
}
663
664
/* Retrieve a single word from a given memory address.  */
665
666
static wordU
667
get_word_at_PC (bfd_vma memaddr, struct disassemble_info *info)
668
0
{
669
0
  bfd_byte buffer[4];
670
0
  int status;
671
0
  wordU insn = 0;
672
673
0
  status = info->read_memory_func (memaddr, buffer, 2, info);
674
675
0
  if (status == 0)
676
0
    insn = (wordU) bfd_getl16 (buffer);
677
678
0
  return insn;
679
0
}
680
681
/* Retrieve multiple words (3) from a given memory address.  */
682
683
static void
684
get_words_at_PC (bfd_vma memaddr, struct disassemble_info *info)
685
0
{
686
0
  int i;
687
0
  bfd_vma mem;
688
689
0
  for (i = 0, mem = memaddr; i < 3; i++, mem += 2)
690
0
    words[i] = get_word_at_PC (mem, info);
691
692
0
  allWords =
693
0
    ((ULONGLONG) words[0] << 32) + ((unsigned long) words[1] << 16) + words[2];
694
0
}
695
696
/* Prints the instruction by calling print_arguments after proper matching.  */
697
698
int
699
print_insn_crx (bfd_vma memaddr, struct disassemble_info *info)
700
0
{
701
0
  int is_decoded;     /* Nonzero means instruction has a match.  */
702
703
  /* Initialize global variables.  */
704
0
  cst4flag = 0;
705
0
  size_changed = 0;
706
707
  /* Retrieve the encoding from current memory location.  */
708
0
  get_words_at_PC (memaddr, info);
709
  /* Find a matching opcode in table.  */
710
0
  is_decoded = match_opcode ();
711
  /* If found, print the instruction's mnemonic and arguments.  */
712
0
  if (is_decoded > 0 && (words[0] != 0 || words[1] != 0))
713
0
    {
714
0
      info->fprintf_func (info->stream, "%s", instruction->mnemonic);
715
0
      if ((currInsn.nargs = get_number_of_operands ()) != 0)
716
0
  info->fprintf_func (info->stream, "\t");
717
0
      make_instruction ();
718
0
      print_arguments (&currInsn, memaddr, info);
719
0
      return currInsn.size;
720
0
    }
721
722
  /* No match found.  */
723
0
  info->fprintf_func (info->stream,"%s ",ILLEGAL);
724
0
  return 2;
725
0
}