Coverage Report

Created: 2023-08-28 06:30

/src/binutils-gdb/opcodes/sparc-dis.c
Line
Count
Source (jump to first uncovered line)
1
/* Print SPARC instructions.
2
   Copyright (C) 1989-2023 Free Software Foundation, Inc.
3
4
   This file is part of the GNU opcodes library.
5
6
   This library is free software; you can redistribute it and/or modify
7
   it under the terms of the GNU General Public License as published by
8
   the Free Software Foundation; either version 3, or (at your option)
9
   any later version.
10
11
   It is distributed in the hope that it will be useful, but WITHOUT
12
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13
   or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
14
   License for more details.
15
16
   You should have received a copy of the GNU General Public License
17
   along with this program; if not, write to the Free Software
18
   Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
19
   MA 02110-1301, USA.  */
20
21
#include "sysdep.h"
22
#include <stdio.h>
23
#include "opcode/sparc.h"
24
#include "dis-asm.h"
25
#include "libiberty.h"
26
#include "opintl.h"
27
28
/* Bitmask of v9 architectures.  */
29
#define MASK_V9 ((1 << SPARC_OPCODE_ARCH_V9) \
30
     | (1 << SPARC_OPCODE_ARCH_V9A) \
31
     | (1 << SPARC_OPCODE_ARCH_V9B) \
32
     | (1 << SPARC_OPCODE_ARCH_V9C) \
33
     | (1 << SPARC_OPCODE_ARCH_V9D) \
34
     | (1 << SPARC_OPCODE_ARCH_V9E) \
35
     | (1 << SPARC_OPCODE_ARCH_V9V) \
36
     | (1 << SPARC_OPCODE_ARCH_V9M) \
37
     | (1 << SPARC_OPCODE_ARCH_M8))
38
/* 1 if INSN is for v9 only.  */
39
#define V9_ONLY_P(insn) (! ((insn)->architecture & ~MASK_V9))
40
/* 1 if INSN is for v9.  */
41
#define V9_P(insn) (((insn)->architecture & MASK_V9) != 0)
42
43
/* The sorted opcode table.  */
44
static const sparc_opcode **sorted_opcodes;
45
46
/* For faster lookup, after insns are sorted they are hashed.  */
47
/* ??? I think there is room for even more improvement.  */
48
49
86
#define HASH_SIZE 256
50
/* It is important that we only look at insn code bits as that is how the
51
   opcode table is hashed.  OPCODE_BITS is a table of valid bits for each
52
   of the main types (0,1,2,3).  */
53
static int opcode_bits[4] = { 0x01c00000, 0x0, 0x01f80000, 0x01f80000 };
54
#define HASH_INSN(INSN) \
55
832k
  ((((INSN) >> 24) & 0xc0) | (((INSN) & opcode_bits[((INSN) >> 30) & 3]) >> 19))
56
typedef struct sparc_opcode_hash
57
{
58
  struct sparc_opcode_hash *next;
59
  const sparc_opcode *opcode;
60
} sparc_opcode_hash;
61
62
static sparc_opcode_hash *opcode_hash_table[HASH_SIZE];
63
64
/* Sign-extend a value which is N bits long.  */
65
#define SEX(value, bits) \
66
391k
  ((int) (((value & ((1u << (bits - 1) << 1) - 1))  \
67
391k
     ^ (1u << (bits - 1))) - (1u << (bits - 1))))
68
69
static  char *reg_names[] =
70
{ "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
71
  "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
72
  "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
73
  "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
74
  "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
75
  "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
76
  "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
77
  "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
78
  "f32", "f33", "f34", "f35", "f36", "f37", "f38", "f39",
79
  "f40", "f41", "f42", "f43", "f44", "f45", "f46", "f47",
80
  "f48", "f49", "f50", "f51", "f52", "f53", "f54", "f55",
81
  "f56", "f57", "f58", "f59", "f60", "f61", "f62", "f63",
82
/* psr, wim, tbr, fpsr, cpsr are v8 only.  */
83
  "y", "psr", "wim", "tbr", "pc", "npc", "fpsr", "cpsr"
84
};
85
86
8.52k
#define freg_names  (&reg_names[4 * 8])
87
88
/* These are ordered according to there register number in
89
   rdpr and wrpr insns.  */
90
static char *v9_priv_reg_names[] =
91
{
92
  "tpc", "tnpc", "tstate", "tt", "tick", "tba", "pstate", "tl",
93
  "pil", "cwp", "cansave", "canrestore", "cleanwin", "otherwin",
94
  "wstate", "fq", "gl"
95
  /* "ver" and "pmcdper" - special cased */
96
};
97
98
/* These are ordered according to there register number in
99
   rdhpr and wrhpr insns.  */
100
static char *v9_hpriv_reg_names[] =
101
{
102
  "hpstate", "htstate", "resv2", "hintp", "resv4", "htba", "hver",
103
  "resv7", "resv8", "resv9", "resv10", "resv11", "resv12", "resv13",
104
  "resv14", "resv15", "resv16", "resv17", "resv18", "resv19", "resv20",
105
  "resv21", "resv22", "hmcdper", "hmcddfr", "resv25", "resv26", "hva_mask_nz",
106
  "hstick_offset", "hstick_enable", "resv30", "hstick_cmpr"
107
};
108
109
/* These are ordered according to there register number in
110
   rd and wr insns (-16).  */
111
static char *v9a_asr_reg_names[] =
112
{
113
  "pcr", "pic", "dcr", "gsr", "softint_set", "softint_clear",
114
  "softint", "tick_cmpr", "stick", "stick_cmpr", "cfr",
115
  "pause", "mwait"
116
};
117
118
/* Macros used to extract instruction fields.  Not all fields have
119
   macros defined here, only those which are actually used.  */
120
121
2.05M
#define X_RD(i)      (((i) >> 25) & 0x1f)
122
521k
#define X_RS1(i)     (((i) >> 14) & 0x1f)
123
345
#define X_LDST_I(i)  (((i) >> 13) & 1)
124
13.7k
#define X_ASI(i)     (((i) >> 5) & 0xff)
125
509k
#define X_RS2(i)     (((i) >> 0) & 0x1f)
126
0
#define X_RS3(i)     (((i) >> 9) & 0x1f)
127
5.64k
#define X_IMM(i,n)   (((i) >> 0) & ((1 << (n)) - 1))
128
100k
#define X_SIMM(i,n)  SEX (X_IMM ((i), (n)), (n))
129
43.4k
#define X_DISP22(i)  (((i) >> 0) & 0x3fffff)
130
43.4k
#define X_IMM22(i)   X_DISP22 (i)
131
#define X_DISP30(i)  (((i) >> 0) & 0x3fffffff)
132
0
#define X_IMM2(i)    (((i & 0x10) >> 3) | (i & 0x1))
133
134
/* These are for v9.  */
135
#define X_DISP16(i)  (((((i) >> 20) & 3) << 14) | (((i) >> 0) & 0x3fff))
136
#define X_DISP10(i)  (((((i) >> 19) & 3) << 8) | (((i) >> 5) & 0xff))
137
#define X_DISP19(i)  (((i) >> 0) & 0x7ffff)
138
0
#define X_MEMBAR(i)  ((i) & 0x7f)
139
140
/* Here is the union which was used to extract instruction fields
141
   before the shift and mask macros were written.
142
143
   union sparc_insn
144
     {
145
       unsigned long int code;
146
       struct
147
   {
148
     unsigned int anop:2;
149
     #define  op  ldst.anop
150
     unsigned int anrd:5;
151
     #define  rd  ldst.anrd
152
     unsigned int op3:6;
153
     unsigned int anrs1:5;
154
     #define  rs1 ldst.anrs1
155
     unsigned int i:1;
156
     unsigned int anasi:8;
157
     #define  asi ldst.anasi
158
     unsigned int anrs2:5;
159
     #define  rs2 ldst.anrs2
160
     #define  shcnt rs2
161
   } ldst;
162
       struct
163
   {
164
     unsigned int anop:2, anrd:5, op3:6, anrs1:5, i:1;
165
     unsigned int IMM13:13;
166
     #define  imm13 IMM13.IMM13
167
   } IMM13;
168
       struct
169
   {
170
     unsigned int anop:2;
171
     unsigned int a:1;
172
     unsigned int cond:4;
173
     unsigned int op2:3;
174
     unsigned int DISP22:22;
175
     #define  disp22  branch.DISP22
176
     #define  imm22 disp22
177
   } branch;
178
       struct
179
   {
180
     unsigned int anop:2;
181
     unsigned int a:1;
182
     unsigned int z:1;
183
     unsigned int rcond:3;
184
     unsigned int op2:3;
185
     unsigned int DISP16HI:2;
186
     unsigned int p:1;
187
     unsigned int _rs1:5;
188
     unsigned int DISP16LO:14;
189
   } branch16;
190
       struct
191
   {
192
     unsigned int anop:2;
193
     unsigned int adisp30:30;
194
     #define  disp30  call.adisp30
195
   } call;
196
     };  */
197
198
/* Nonzero if INSN is the opcode for a delayed branch.  */
199
200
static int
201
is_delayed_branch (unsigned long insn)
202
63.8k
{
203
63.8k
  sparc_opcode_hash *op;
204
205
1.86M
  for (op = opcode_hash_table[HASH_INSN (insn)]; op; op = op->next)
206
1.86M
    {
207
1.86M
      const sparc_opcode *opcode = op->opcode;
208
209
1.86M
      if ((opcode->match & insn) == opcode->match
210
1.86M
    && (opcode->lose & insn) == 0)
211
59.6k
  return opcode->flags & F_DELAYED;
212
1.86M
    }
213
4.25k
  return 0;
214
63.8k
}
215
216
/* extern void qsort (); */
217
218
/* Records current mask of SPARC_OPCODE_ARCH_FOO values, used to pass value
219
   to compare_opcodes.  */
220
static unsigned int current_arch_mask;
221
222
/* Given BFD mach number, return a mask of SPARC_OPCODE_ARCH_FOO values.  */
223
224
static int
225
compute_arch_mask (unsigned long mach)
226
43
{
227
43
  switch (mach)
228
43
    {
229
0
    case 0 :
230
8
    case bfd_mach_sparc :
231
8
      return (SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V8)
232
8
              | SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_LEON));
233
0
    case bfd_mach_sparc_sparclet :
234
0
      return SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_SPARCLET);
235
0
    case bfd_mach_sparc_sparclite :
236
8
    case bfd_mach_sparc_sparclite_le :
237
      /* sparclites insns are recognized by default (because that's how
238
   they've always been treated, for better or worse).  Kludge this by
239
   indicating generic v8 is also selected.  */
240
8
      return (SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_SPARCLITE)
241
8
        | SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V8));
242
19
    case bfd_mach_sparc_v8plus :
243
19
    case bfd_mach_sparc_v9 :
244
19
      return SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9);
245
0
    case bfd_mach_sparc_v8plusa :
246
0
    case bfd_mach_sparc_v9a :
247
0
      return SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9A);
248
8
    case bfd_mach_sparc_v8plusb :
249
8
    case bfd_mach_sparc_v9b :
250
8
      return SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9B);
251
0
    case bfd_mach_sparc_v8plusc :
252
0
    case bfd_mach_sparc_v9c :
253
0
      return SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9C);
254
0
    case bfd_mach_sparc_v8plusd :
255
0
    case bfd_mach_sparc_v9d :
256
0
      return SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9D);
257
0
    case bfd_mach_sparc_v8pluse :
258
0
    case bfd_mach_sparc_v9e :
259
0
      return SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9E);
260
0
    case bfd_mach_sparc_v8plusv :
261
0
    case bfd_mach_sparc_v9v :
262
0
      return SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9V);
263
0
    case bfd_mach_sparc_v8plusm :
264
0
    case bfd_mach_sparc_v9m :
265
0
      return SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9M);
266
0
    case bfd_mach_sparc_v8plusm8 :
267
0
    case bfd_mach_sparc_v9m8 :
268
0
      return SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_M8);
269
43
    }
270
0
  abort ();
271
43
}
272
273
/* Compare opcodes A and B.  */
274
275
static int
276
compare_opcodes (const void * a, const void * b)
277
1.50M
{
278
1.50M
  sparc_opcode *op0 = * (sparc_opcode **) a;
279
1.50M
  sparc_opcode *op1 = * (sparc_opcode **) b;
280
1.50M
  unsigned long int match0 = op0->match, match1 = op1->match;
281
1.50M
  unsigned long int lose0 = op0->lose, lose1 = op1->lose;
282
1.50M
  register unsigned int i;
283
284
  /* If one (and only one) insn isn't supported by the current architecture,
285
     prefer the one that is.  If neither are supported, but they're both for
286
     the same architecture, continue processing.  Otherwise (both unsupported
287
     and for different architectures), prefer lower numbered arch's (fudged
288
     by comparing the bitmasks).  */
289
1.50M
  if (op0->architecture & current_arch_mask)
290
894k
    {
291
894k
      if (! (op1->architecture & current_arch_mask))
292
30.5k
  return -1;
293
894k
    }
294
612k
  else
295
612k
    {
296
612k
      if (op1->architecture & current_arch_mask)
297
21.1k
  return 1;
298
591k
      else if (op0->architecture != op1->architecture)
299
86.0k
  return op0->architecture - op1->architecture;
300
612k
    }
301
302
  /* If a bit is set in both match and lose, there is something
303
     wrong with the opcode table.  */
304
1.36M
  if (match0 & lose0)
305
0
    {
306
0
      opcodes_error_handler
307
  /* xgettext:c-format */
308
0
  (_("internal error: bad sparc-opcode.h: \"%s\", %#.8lx, %#.8lx\n"),
309
0
   op0->name, match0, lose0);
310
0
      op0->lose &= ~op0->match;
311
0
      lose0 = op0->lose;
312
0
    }
313
314
1.36M
  if (match1 & lose1)
315
0
    {
316
0
      opcodes_error_handler
317
  /* xgettext:c-format */
318
0
  (_("internal error: bad sparc-opcode.h: \"%s\", %#.8lx, %#.8lx\n"),
319
0
   op1->name, match1, lose1);
320
0
      op1->lose &= ~op1->match;
321
0
      lose1 = op1->lose;
322
0
    }
323
324
  /* Because the bits that are variable in one opcode are constant in
325
     another, it is important to order the opcodes in the right order.  */
326
27.2M
  for (i = 0; i < 32; ++i)
327
27.1M
    {
328
27.1M
      unsigned long int x = 1ul << i;
329
27.1M
      int x0 = (match0 & x) != 0;
330
27.1M
      int x1 = (match1 & x) != 0;
331
332
27.1M
      if (x0 != x1)
333
1.26M
  return x1 - x0;
334
27.1M
    }
335
336
2.12M
  for (i = 0; i < 32; ++i)
337
2.06M
    {
338
2.06M
      unsigned long int x = 1ul << i;
339
2.06M
      int x0 = (lose0 & x) != 0;
340
2.06M
      int x1 = (lose1 & x) != 0;
341
342
2.06M
      if (x0 != x1)
343
45.5k
  return x1 - x0;
344
2.06M
    }
345
346
  /* They are functionally equal.  So as long as the opcode table is
347
     valid, we can put whichever one first we want, on aesthetic grounds.  */
348
349
  /* Our first aesthetic ground is that aliases defer to real insns.  */
350
53.8k
  {
351
53.8k
    int alias_diff = (op0->flags & F_ALIAS) - (op1->flags & F_ALIAS);
352
353
53.8k
    if (alias_diff != 0)
354
      /* Put the one that isn't an alias first.  */
355
27.3k
      return alias_diff;
356
53.8k
  }
357
358
  /* Except for aliases, two "identical" instructions had
359
     better have the same opcode.  This is a sanity check on the table.  */
360
26.4k
  i = strcmp (op0->name, op1->name);
361
26.4k
  if (i)
362
6.71k
    {
363
6.71k
      if (op0->flags & F_ALIAS)
364
6.71k
  {
365
6.71k
    if (op0->flags & F_PREFERRED)
366
774
      return -1;
367
5.94k
    if (op1->flags & F_PREFERRED)
368
0
      return 1;
369
370
    /* If they're both aliases, and neither is marked as preferred,
371
       be arbitrary.  */
372
5.94k
    return i;
373
5.94k
  }
374
0
      else
375
0
  opcodes_error_handler
376
    /* xgettext:c-format */
377
0
    (_("internal error: bad sparc-opcode.h: \"%s\" == \"%s\"\n"),
378
0
     op0->name, op1->name);
379
6.71k
    }
380
381
  /* Fewer arguments are preferred.  */
382
19.7k
  {
383
19.7k
    int length_diff = strlen (op0->args) - strlen (op1->args);
384
385
19.7k
    if (length_diff != 0)
386
      /* Put the one with fewer arguments first.  */
387
12.7k
      return length_diff;
388
19.7k
  }
389
390
  /* Put 1+i before i+1.  */
391
7.00k
  {
392
7.00k
    char *p0 = (char *) strchr (op0->args, '+');
393
7.00k
    char *p1 = (char *) strchr (op1->args, '+');
394
395
7.00k
    if (p0 && p1)
396
5.54k
      {
397
  /* There is a plus in both operands.  Note that a plus
398
     sign cannot be the first character in args,
399
     so the following [-1]'s are valid.  */
400
5.54k
  if (p0[-1] == 'i' && p1[1] == 'i')
401
    /* op0 is i+1 and op1 is 1+i, so op1 goes first.  */
402
0
    return 1;
403
5.54k
  if (p0[1] == 'i' && p1[-1] == 'i')
404
    /* op0 is 1+i and op1 is i+1, so op0 goes first.  */
405
4.98k
    return -1;
406
5.54k
      }
407
7.00k
  }
408
409
  /* Put 1,i before i,1.  */
410
2.02k
  {
411
2.02k
    int i0 = strncmp (op0->args, "i,1", 3) == 0;
412
2.02k
    int i1 = strncmp (op1->args, "i,1", 3) == 0;
413
414
2.02k
    if (i0 ^ i1)
415
1.33k
      return i0 - i1;
416
2.02k
  }
417
418
  /* They are, as far as we can tell, identical.
419
     Since qsort may have rearranged the table partially, there is
420
     no way to tell which one was first in the opcode table as
421
     written, so just say there are equal.  */
422
  /* ??? This is no longer true now that we sort a vector of pointers,
423
     not the table itself.  */
424
688
  return 0;
425
2.02k
}
426
427
/* Build a hash table from the opcode table.
428
   OPCODE_TABLE is a sorted list of pointers into the opcode table.  */
429
430
static void
431
build_hash_table (const sparc_opcode **opcode_table,
432
      sparc_opcode_hash **hash_table,
433
      int num_opcodes)
434
43
{
435
43
  int i;
436
43
  int hash_count[HASH_SIZE];
437
43
  static sparc_opcode_hash *hash_buf = NULL;
438
439
  /* Start at the end of the table and work backwards so that each
440
     chain is sorted.  */
441
442
43
  memset (hash_table, 0, HASH_SIZE * sizeof (hash_table[0]));
443
43
  memset (hash_count, 0, HASH_SIZE * sizeof (hash_count[0]));
444
43
  free (hash_buf);
445
43
  hash_buf = xmalloc (sizeof (* hash_buf) * num_opcodes);
446
152k
  for (i = num_opcodes - 1; i >= 0; --i)
447
152k
    {
448
152k
      int hash = HASH_INSN (opcode_table[i]->match);
449
152k
      sparc_opcode_hash *h = &hash_buf[i];
450
451
152k
      h->next = hash_table[hash];
452
152k
      h->opcode = opcode_table[i];
453
152k
      hash_table[hash] = h;
454
152k
      ++hash_count[hash];
455
152k
    }
456
457
#if 0 /* for debugging */
458
  {
459
    int min_count = num_opcodes, max_count = 0;
460
    int total;
461
462
    for (i = 0; i < HASH_SIZE; ++i)
463
      {
464
        if (hash_count[i] < min_count)
465
    min_count = hash_count[i];
466
  if (hash_count[i] > max_count)
467
    max_count = hash_count[i];
468
  total += hash_count[i];
469
      }
470
471
    printf ("Opcode hash table stats: min %d, max %d, ave %f\n",
472
      min_count, max_count, (double) total / HASH_SIZE);
473
  }
474
#endif
475
43
}
476
477
/* Print one instruction from MEMADDR on INFO->STREAM.
478
479
   We suffix the instruction with a comment that gives the absolute
480
   address involved, as well as its symbolic form, if the instruction
481
   is preceded by a findable `sethi' and it either adds an immediate
482
   displacement to that register, or it is an `add' or `or' instruction
483
   on that register.  */
484
485
int
486
print_insn_sparc (bfd_vma memaddr, disassemble_info *info)
487
617k
{
488
617k
  FILE *stream = info->stream;
489
617k
  bfd_byte buffer[4];
490
617k
  unsigned long insn;
491
617k
  sparc_opcode_hash *op;
492
  /* Nonzero of opcode table has been initialized.  */
493
617k
  static int opcodes_initialized = 0;
494
  /* bfd mach number of last call.  */
495
617k
  static unsigned long current_mach = 0;
496
617k
  bfd_vma (*getword) (const void *);
497
498
617k
  if (!opcodes_initialized
499
617k
      || info->mach != current_mach)
500
43
    {
501
43
      int i;
502
503
43
      current_arch_mask = compute_arch_mask (info->mach);
504
505
43
      if (!opcodes_initialized)
506
1
  sorted_opcodes =
507
1
    xmalloc (sparc_num_opcodes * sizeof (sparc_opcode *));
508
      /* Reset the sorted table so we can resort it.  */
509
152k
      for (i = 0; i < sparc_num_opcodes; ++i)
510
152k
  sorted_opcodes[i] = &sparc_opcodes[i];
511
43
      qsort ((char *) sorted_opcodes, sparc_num_opcodes,
512
43
       sizeof (sorted_opcodes[0]), compare_opcodes);
513
514
43
      build_hash_table (sorted_opcodes, opcode_hash_table, sparc_num_opcodes);
515
43
      current_mach = info->mach;
516
43
      opcodes_initialized = 1;
517
43
    }
518
519
617k
  {
520
617k
    int status =
521
617k
      (*info->read_memory_func) (memaddr, buffer, sizeof (buffer), info);
522
523
617k
    if (status != 0)
524
51
      {
525
51
  (*info->memory_error_func) (status, memaddr, info);
526
51
  return -1;
527
51
      }
528
617k
  }
529
530
  /* On SPARClite variants such as DANlite (sparc86x), instructions
531
     are always big-endian even when the machine is in little-endian mode.  */
532
617k
  if (info->endian == BFD_ENDIAN_BIG || info->mach == bfd_mach_sparc_sparclite)
533
617k
    getword = bfd_getb32;
534
3
  else
535
3
    getword = bfd_getl32;
536
537
617k
  insn = getword (buffer);
538
539
617k
  info->insn_info_valid = 1;      /* We do return this info.  */
540
617k
  info->insn_type = dis_nonbranch;    /* Assume non branch insn.  */
541
617k
  info->branch_delay_insns = 0;     /* Assume no delay.  */
542
617k
  info->target = 0;       /* Assume no target known.  */
543
544
14.7M
  for (op = opcode_hash_table[HASH_INSN (insn)]; op; op = op->next)
545
14.6M
    {
546
14.6M
      const sparc_opcode *opcode = op->opcode;
547
548
      /* If the insn isn't supported by the current architecture, skip it.  */
549
14.6M
      if (! (opcode->architecture & current_arch_mask))
550
3.54M
  continue;
551
552
11.0M
      if ((opcode->match & insn) == opcode->match
553
11.0M
    && (opcode->lose & insn) == 0)
554
511k
  {
555
    /* Nonzero means that we have found an instruction which has
556
       the effect of adding or or'ing the imm13 field to rs1.  */
557
511k
    int imm_added_to_rs1 = 0;
558
511k
    int imm_ored_to_rs1 = 0;
559
560
    /* Nonzero means that we have found a plus sign in the args
561
       field of the opcode table.  */
562
511k
    int found_plus = 0;
563
564
    /* Nonzero means we have an annulled branch.  */
565
511k
    int is_annulled = 0;
566
567
    /* Do we have an `add' or `or' instruction combining an
568
             immediate with rs1?  */
569
511k
    if (opcode->match == 0x80102000) /* or */
570
17.8k
      imm_ored_to_rs1 = 1;
571
511k
    if (opcode->match == 0x80002000) /* add */
572
4.81k
      imm_added_to_rs1 = 1;
573
574
511k
    if (X_RS1 (insn) != X_RD (insn)
575
511k
        && strchr (opcode->args, 'r') != 0)
576
        /* Can't do simple format if source and dest are different.  */
577
1.54k
        continue;
578
509k
    if (X_RS2 (insn) != X_RD (insn)
579
509k
        && strchr (opcode->args, 'O') != 0)
580
        /* Can't do simple format if source and dest are different.  */
581
25
        continue;
582
583
509k
    (*info->fprintf_func) (stream, "%s", opcode->name);
584
585
509k
    {
586
509k
      const char *s;
587
588
509k
      if (opcode->args[0] != ',')
589
473k
        (*info->fprintf_func) (stream, " ");
590
591
1.57M
      for (s = opcode->args; *s != '\0'; ++s)
592
1.06M
        {
593
1.38M
    while (*s == ',')
594
322k
      {
595
322k
        (*info->fprintf_func) (stream, ",");
596
322k
        ++s;
597
322k
        switch (*s)
598
322k
          {
599
22.8k
          case 'a':
600
22.8k
      (*info->fprintf_func) (stream, "a");
601
22.8k
      is_annulled = 1;
602
22.8k
      ++s;
603
22.8k
      continue;
604
20.3k
          case 'N':
605
20.3k
      (*info->fprintf_func) (stream, "pn");
606
20.3k
      ++s;
607
20.3k
      continue;
608
609
0
          case 'T':
610
0
      (*info->fprintf_func) (stream, "pt");
611
0
      ++s;
612
0
      continue;
613
614
279k
          default:
615
279k
      break;
616
322k
          }
617
322k
      }
618
619
1.06M
    (*info->fprintf_func) (stream, " ");
620
621
1.06M
    switch (*s)
622
1.06M
      {
623
53.6k
      case '+':
624
53.6k
        found_plus = 1;
625
        /* Fall through.  */
626
627
219k
      default:
628
219k
        (*info->fprintf_func) (stream, "%c", *s);
629
219k
        break;
630
631
0
      case '#':
632
0
        (*info->fprintf_func) (stream, "0");
633
0
        break;
634
635
346k
#define reg(n)  (*info->fprintf_func) (stream, "%%%s", reg_names[n])
636
135k
      case '1':
637
138k
      case 'r':
638
138k
        reg (X_RS1 (insn));
639
138k
        break;
640
641
44.9k
      case '2':
642
45.0k
      case 'O':
643
45.0k
        reg (X_RS2 (insn));
644
45.0k
        break;
645
646
163k
      case 'd':
647
163k
        reg (X_RD (insn));
648
163k
        break;
649
0
#undef  reg
650
651
4.99k
#define freg(n)   (*info->fprintf_func) (stream, "%%%s", freg_names[n])
652
3.52k
#define fregx(n)  (*info->fprintf_func) (stream, "%%%s", freg_names[((n) & ~1) | (((n) & 1) << 5)])
653
46
      case 'e':
654
46
        freg (X_RS1 (insn));
655
46
        break;
656
46
      case 'v': /* Double/even.  */
657
51
      case 'V': /* Quad/multiple of 4.  */
658
51
                  case ';': /* Double/even multiple of 8 doubles.  */
659
51
        fregx (X_RS1 (insn));
660
51
        break;
661
662
166
      case 'f':
663
166
        freg (X_RS2 (insn));
664
166
        break;
665
82
      case 'B': /* Double/even.  */
666
94
      case 'R': /* Quad/multiple of 4.  */
667
94
                  case ':': /* Double/even multiple of 8 doubles.  */
668
94
        fregx (X_RS2 (insn));
669
94
        break;
670
671
0
      case '4':
672
0
        freg (X_RS3 (insn));
673
0
        break;
674
0
      case '5': /* Double/even.  */
675
0
        fregx (X_RS3 (insn));
676
0
        break;
677
678
4.78k
      case 'g':
679
4.78k
        freg (X_RD (insn));
680
4.78k
        break;
681
1.94k
      case 'H': /* Double/even.  */
682
3.38k
      case 'J': /* Quad/multiple of 4.  */
683
3.38k
      case '}':     /* Double/even.  */
684
3.38k
        fregx (X_RD (insn));
685
3.38k
        break;
686
                    
687
0
                  case '^': /* Double/even multiple of 8 doubles.  */
688
0
                    fregx (X_RD (insn) & ~0x6);
689
0
                    break;
690
                    
691
0
                  case '\'':  /* Double/even in FPCMPSHL.  */
692
0
                    fregx (X_RS2 (insn | 0x11));
693
0
                    break;
694
                    
695
0
#undef  freg
696
0
#undef  fregx
697
698
189
#define creg(n) (*info->fprintf_func) (stream, "%%c%u", (unsigned int) (n))
699
0
      case 'b':
700
0
        creg (X_RS1 (insn));
701
0
        break;
702
703
0
      case 'c':
704
0
        creg (X_RS2 (insn));
705
0
        break;
706
707
189
      case 'D':
708
189
        creg (X_RD (insn));
709
189
        break;
710
0
#undef  creg
711
712
38.8k
      case 'h':
713
38.8k
        (*info->fprintf_func) (stream, "%%hi(%#x)",
714
38.8k
             (unsigned) X_IMM22 (insn) << 10);
715
38.8k
        break;
716
717
95.0k
      case 'i': /* 13 bit immediate.  */
718
95.5k
      case 'I': /* 11 bit immediate.  */
719
95.8k
      case 'j': /* 10 bit immediate.  */
720
95.8k
        {
721
95.8k
          int imm;
722
723
95.8k
          if (*s == 'i')
724
95.0k
            imm = X_SIMM (insn, 13);
725
887
          else if (*s == 'I')
726
518
      imm = X_SIMM (insn, 11);
727
369
          else
728
369
      imm = X_SIMM (insn, 10);
729
730
          /* Check to see whether we have a 1+i, and take
731
       note of that fact.
732
733
       Note: because of the way we sort the table,
734
       we will be matching 1+i rather than i+1,
735
       so it is OK to assume that i is after +,
736
       not before it.  */
737
95.8k
          if (found_plus)
738
41.2k
      imm_added_to_rs1 = 1;
739
740
95.8k
          if (imm <= 9)
741
56.4k
      (*info->fprintf_func) (stream, "%d", imm);
742
39.4k
          else
743
39.4k
      (*info->fprintf_func) (stream, "%#x", imm);
744
95.8k
        }
745
95.8k
        break;
746
747
0
      case ')': /* 5 bit unsigned immediate from RS3.  */
748
0
        (info->fprintf_func) (stream, "%#x", (unsigned int) X_RS3 (insn));
749
0
        break;
750
751
2.80k
      case 'X': /* 5 bit unsigned immediate.  */
752
2.82k
      case 'Y': /* 6 bit unsigned immediate.  */
753
2.82k
        {
754
2.82k
          int imm = X_IMM (insn, *s == 'X' ? 5 : 6);
755
756
2.82k
          if (imm <= 9)
757
1.24k
      (info->fprintf_func) (stream, "%d", imm);
758
1.57k
          else
759
1.57k
      (info->fprintf_func) (stream, "%#x", (unsigned) imm);
760
2.82k
        }
761
2.82k
        break;
762
763
0
      case '3':
764
0
        (info->fprintf_func) (stream, "%ld", X_IMM (insn, 3));
765
0
        break;
766
767
0
      case 'K':
768
0
        {
769
0
          int mask = X_MEMBAR (insn);
770
0
          int bit = 0x40, printed_one = 0;
771
0
          const char *name;
772
773
0
          if (mask == 0)
774
0
      (info->fprintf_func) (stream, "0");
775
0
          else
776
0
      while (bit)
777
0
        {
778
0
          if (mask & bit)
779
0
            {
780
0
        if (printed_one)
781
0
          (info->fprintf_func) (stream, "|");
782
0
        name = sparc_decode_membar (bit);
783
0
        (info->fprintf_func) (stream, "%s", name);
784
0
        printed_one = 1;
785
0
            }
786
0
          bit >>= 1;
787
0
        }
788
0
          break;
789
2.80k
        }
790
791
0
      case '=':
792
0
        info->target = memaddr + SEX (X_DISP10 (insn), 10) * 4;
793
0
        (*info->print_address_func) (info->target, info);
794
0
        break;
795
796
1.91k
      case 'k':
797
1.91k
        info->target = memaddr + SEX (X_DISP16 (insn), 16) * 4;
798
1.91k
        (*info->print_address_func) (info->target, info);
799
1.91k
        break;
800
801
40.6k
      case 'G':
802
40.6k
        info->target = memaddr + SEX (X_DISP19 (insn), 19) * 4;
803
40.6k
        (*info->print_address_func) (info->target, info);
804
40.6k
        break;
805
806
1.83k
      case '6':
807
3.37k
      case '7':
808
5.09k
      case '8':
809
6.77k
      case '9':
810
6.77k
        (*info->fprintf_func) (stream, "%%fcc%c", *s - '6' + '0');
811
6.77k
        break;
812
813
22.3k
      case 'z':
814
22.3k
        (*info->fprintf_func) (stream, "%%icc");
815
22.3k
        break;
816
817
12.3k
      case 'Z':
818
12.3k
        (*info->fprintf_func) (stream, "%%xcc");
819
12.3k
        break;
820
821
13
      case 'E':
822
13
        (*info->fprintf_func) (stream, "%%ccr");
823
13
        break;
824
825
22
      case 's':
826
22
        (*info->fprintf_func) (stream, "%%fprs");
827
22
        break;
828
829
0
      case '{':
830
0
        (*info->fprintf_func) (stream, "%%mcdper");
831
0
        break;
832
833
0
                  case '&':
834
0
                    (*info->fprintf_func) (stream, "%%entropy");
835
0
                    break;
836
837
7.69k
      case 'o':
838
7.69k
        (*info->fprintf_func) (stream, "%%asi");
839
7.69k
        break;
840
841
0
      case 'W':
842
0
        (*info->fprintf_func) (stream, "%%tick");
843
0
        break;
844
845
0
      case 'P':
846
0
        (*info->fprintf_func) (stream, "%%pc");
847
0
        break;
848
849
0
      case '?':
850
0
        if (X_RS1 (insn) == 31)
851
0
          (*info->fprintf_func) (stream, "%%ver");
852
0
        else if (X_RS1 (insn) == 23)
853
0
          (*info->fprintf_func) (stream, "%%pmcdper");
854
0
        else if ((unsigned) X_RS1 (insn) < 17)
855
0
          (*info->fprintf_func) (stream, "%%%s",
856
0
               v9_priv_reg_names[X_RS1 (insn)]);
857
0
        else
858
0
          (*info->fprintf_func) (stream, "%%reserved");
859
0
        break;
860
861
354
      case '!':
862
354
                    if (X_RD (insn) == 31)
863
4
                      (*info->fprintf_func) (stream, "%%ver");
864
350
        else if (X_RD (insn) == 23)
865
0
          (*info->fprintf_func) (stream, "%%pmcdper");
866
350
        else if ((unsigned) X_RD (insn) < 17)
867
350
          (*info->fprintf_func) (stream, "%%%s",
868
350
               v9_priv_reg_names[X_RD (insn)]);
869
0
        else
870
0
          (*info->fprintf_func) (stream, "%%reserved");
871
354
        break;
872
873
7
      case '$':
874
7
        if ((unsigned) X_RS1 (insn) < 32)
875
7
          (*info->fprintf_func) (stream, "%%%s",
876
7
               v9_hpriv_reg_names[X_RS1 (insn)]);
877
0
        else
878
0
          (*info->fprintf_func) (stream, "%%reserved");
879
7
        break;
880
881
11
      case '%':
882
11
        if ((unsigned) X_RD (insn) < 32)
883
11
          (*info->fprintf_func) (stream, "%%%s",
884
11
               v9_hpriv_reg_names[X_RD (insn)]);
885
0
        else
886
0
          (*info->fprintf_func) (stream, "%%reserved");
887
11
        break;
888
889
0
      case '/':
890
0
        if (X_RS1 (insn) < 16 || X_RS1 (insn) > 28)
891
0
          (*info->fprintf_func) (stream, "%%reserved");
892
0
        else
893
0
          (*info->fprintf_func) (stream, "%%%s",
894
0
               v9a_asr_reg_names[X_RS1 (insn)-16]);
895
0
        break;
896
897
0
      case '_':
898
0
        if (X_RD (insn) < 16 || X_RD (insn) > 28)
899
0
          (*info->fprintf_func) (stream, "%%reserved");
900
0
        else
901
0
          (*info->fprintf_func) (stream, "%%%s",
902
0
               v9a_asr_reg_names[X_RD (insn)-16]);
903
0
        break;
904
905
1.55k
      case '*':
906
1.55k
        {
907
1.55k
          const char *name = sparc_decode_prefetch (X_RD (insn));
908
909
1.55k
          if (name)
910
683
      (*info->fprintf_func) (stream, "%s", name);
911
876
          else
912
876
      (*info->fprintf_func) (stream, "%ld", X_RD (insn));
913
1.55k
          break;
914
5.09k
        }
915
916
15
      case 'M':
917
15
        (*info->fprintf_func) (stream, "%%asr%ld", X_RS1 (insn));
918
15
        break;
919
920
309
      case 'm':
921
309
        (*info->fprintf_func) (stream, "%%asr%ld", X_RD (insn));
922
309
        break;
923
924
129k
      case 'L':
925
129k
        info->target = memaddr + SEX (X_DISP30 (insn), 30) * 4;
926
129k
        (*info->print_address_func) (info->target, info);
927
129k
        break;
928
929
92.4k
      case 'n':
930
92.4k
        (*info->fprintf_func)
931
92.4k
          (stream, "%#x", SEX (X_DISP22 (insn), 22));
932
92.4k
        break;
933
934
26.9k
      case 'l':
935
26.9k
        info->target = memaddr + SEX (X_DISP22 (insn), 22) * 4;
936
26.9k
        (*info->print_address_func) (info->target, info);
937
26.9k
        break;
938
939
8.54k
      case 'A':
940
8.54k
        {
941
8.54k
          const char *name = sparc_decode_asi (X_ASI (insn));
942
943
8.54k
          if (name)
944
3.66k
      (*info->fprintf_func) (stream, "%s", name);
945
4.88k
          else
946
4.88k
      (*info->fprintf_func) (stream, "(%ld)", X_ASI (insn));
947
8.54k
          break;
948
5.09k
        }
949
950
92
      case 'C':
951
92
        (*info->fprintf_func) (stream, "%%csr");
952
92
        break;
953
954
47
      case 'F':
955
47
        (*info->fprintf_func) (stream, "%%fsr");
956
47
        break;
957
958
0
      case '(':
959
0
        (*info->fprintf_func) (stream, "%%efsr");
960
0
        break;
961
962
2
      case 'p':
963
2
        (*info->fprintf_func) (stream, "%%psr");
964
2
        break;
965
966
50
      case 'q':
967
50
        (*info->fprintf_func) (stream, "%%fq");
968
50
        break;
969
970
26
      case 'Q':
971
26
        (*info->fprintf_func) (stream, "%%cq");
972
26
        break;
973
974
3
      case 't':
975
3
        (*info->fprintf_func) (stream, "%%tbr");
976
3
        break;
977
978
2
      case 'w':
979
2
        (*info->fprintf_func) (stream, "%%wim");
980
2
        break;
981
982
345
      case 'x':
983
345
        (*info->fprintf_func) (stream, "%ld",
984
345
             ((X_LDST_I (insn) << 8)
985
345
              + X_ASI (insn)));
986
345
        break;
987
988
0
                  case '|': /* 2-bit immediate  */
989
0
                    (*info->fprintf_func) (stream, "%ld", X_IMM2 (insn));
990
0
                    break;
991
992
91
      case 'y':
993
91
        (*info->fprintf_func) (stream, "%%y");
994
91
        break;
995
996
0
      case 'u':
997
0
      case 'U':
998
0
        {
999
0
          int val = *s == 'U' ? X_RS1 (insn) : X_RD (insn);
1000
0
          const char *name = sparc_decode_sparclet_cpreg (val);
1001
1002
0
          if (name)
1003
0
      (*info->fprintf_func) (stream, "%s", name);
1004
0
          else
1005
0
      (*info->fprintf_func) (stream, "%%cpreg(%d)", val);
1006
0
          break;
1007
0
        }
1008
1.06M
      }
1009
1.06M
        }
1010
509k
    }
1011
1012
    /* If we are adding or or'ing something to rs1, then
1013
       check to see whether the previous instruction was
1014
       a sethi to the same register as in the sethi.
1015
       If so, attempt to print the result of the add or
1016
       or (in this context add and or do the same thing)
1017
       and its symbolic value.  */
1018
509k
    if (imm_ored_to_rs1 || imm_added_to_rs1)
1019
63.8k
      {
1020
63.8k
        unsigned long prev_insn;
1021
63.8k
        int errcode;
1022
1023
63.8k
        if (memaddr >= 4)
1024
63.8k
    errcode =
1025
63.8k
      (*info->read_memory_func)
1026
63.8k
      (memaddr - 4, buffer, sizeof (buffer), info);
1027
1
        else
1028
1
    errcode = 1;
1029
1030
63.8k
        prev_insn = getword (buffer);
1031
1032
63.8k
        if (errcode == 0)
1033
63.8k
    {
1034
      /* If it is a delayed branch, we need to look at the
1035
         instruction before the delayed branch.  This handles
1036
         sequences such as:
1037
1038
         sethi %o1, %hi(_foo), %o1
1039
         call _printf
1040
         or %o1, %lo(_foo), %o1  */
1041
1042
63.8k
      if (is_delayed_branch (prev_insn))
1043
20.9k
        {
1044
20.9k
          if (memaddr >= 8)
1045
20.9k
      errcode = (*info->read_memory_func)
1046
20.9k
        (memaddr - 8, buffer, sizeof (buffer), info);
1047
0
          else
1048
0
      errcode = 1;
1049
1050
20.9k
          prev_insn = getword (buffer);
1051
20.9k
        }
1052
63.8k
    }
1053
1054
        /* If there was a problem reading memory, then assume
1055
     the previous instruction was not sethi.  */
1056
63.8k
        if (errcode == 0)
1057
63.8k
    {
1058
      /* Is it sethi to the same register?  */
1059
63.8k
      if ((prev_insn & 0xc1c00000) == 0x01000000
1060
63.8k
          && X_RD (prev_insn) == X_RS1 (insn))
1061
4.69k
        {
1062
4.69k
          (*info->fprintf_func) (stream, "\t! ");
1063
4.69k
          info->target = (unsigned) X_IMM22 (prev_insn) << 10;
1064
4.69k
          if (imm_added_to_rs1)
1065
3.05k
      info->target += X_SIMM (insn, 13);
1066
1.64k
          else
1067
1.64k
      info->target |= X_SIMM (insn, 13);
1068
4.69k
          (*info->print_address_func) (info->target, info);
1069
4.69k
          info->insn_type = dis_dref;
1070
4.69k
          info->data_size = 4;  /* FIXME!!! */
1071
4.69k
        }
1072
63.8k
    }
1073
63.8k
      }
1074
1075
509k
    if (opcode->flags & (F_UNBR|F_CONDBR|F_JSR))
1076
200k
      {
1077
        /* FIXME -- check is_annulled flag.  */
1078
200k
        (void) is_annulled;
1079
200k
        if (opcode->flags & F_UNBR)
1080
13.7k
    info->insn_type = dis_branch;
1081
200k
        if (opcode->flags & F_CONDBR)
1082
56.3k
    info->insn_type = dis_condbranch;
1083
200k
        if (opcode->flags & F_JSR)
1084
129k
    info->insn_type = dis_jsr;
1085
200k
        if (opcode->flags & F_DELAYED)
1086
200k
    info->branch_delay_insns = 1;
1087
200k
      }
1088
1089
509k
    return sizeof (buffer);
1090
509k
  }
1091
11.0M
    }
1092
1093
107k
  info->insn_type = dis_noninsn;  /* Mark as non-valid instruction.  */
1094
107k
  (*info->fprintf_func) (stream, _("unknown"));
1095
107k
  return sizeof (buffer);
1096
617k
}