Coverage Report

Created: 2023-06-29 07:13

/src/binutils-gdb/opcodes/m32c-dis.c
Line
Count
Source (jump to first uncovered line)
1
/* DO NOT EDIT!  -*- buffer-read-only: t -*- vi:set ro:  */
2
/* Disassembler interface for targets using CGEN. -*- C -*-
3
   CGEN: Cpu tools GENerator
4
5
   THIS FILE IS MACHINE GENERATED WITH CGEN.
6
   - the resultant file is machine generated, cgen-dis.in isn't
7
8
   Copyright (C) 1996-2023 Free Software Foundation, Inc.
9
10
   This file is part of libopcodes.
11
12
   This library is free software; you can redistribute it and/or modify
13
   it under the terms of the GNU General Public License as published by
14
   the Free Software Foundation; either version 3, or (at your option)
15
   any later version.
16
17
   It is distributed in the hope that it will be useful, but WITHOUT
18
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
19
   or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
20
   License for more details.
21
22
   You should have received a copy of the GNU General Public License
23
   along with this program; if not, write to the Free Software Foundation, Inc.,
24
   51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.  */
25
26
/* ??? Eventually more and more of this stuff can go to cpu-independent files.
27
   Keep that in mind.  */
28
29
#include "sysdep.h"
30
#include <stdio.h>
31
#include "ansidecl.h"
32
#include "disassemble.h"
33
#include "bfd.h"
34
#include "symcat.h"
35
#include "libiberty.h"
36
#include "m32c-desc.h"
37
#include "m32c-opc.h"
38
#include "opintl.h"
39
40
/* Default text to print if an instruction isn't recognized.  */
41
27.0k
#define UNKNOWN_INSN_MSG _("*unknown*")
42
43
static void print_normal
44
  (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
45
static void print_address
46
  (CGEN_CPU_DESC, void *, bfd_vma, unsigned int, bfd_vma, int) ATTRIBUTE_UNUSED;
47
static void print_keyword
48
  (CGEN_CPU_DESC, void *, CGEN_KEYWORD *, long, unsigned int) ATTRIBUTE_UNUSED;
49
static void print_insn_normal
50
  (CGEN_CPU_DESC, void *, const CGEN_INSN *, CGEN_FIELDS *, bfd_vma, int);
51
static int print_insn
52
  (CGEN_CPU_DESC, bfd_vma,  disassemble_info *, bfd_byte *, unsigned);
53
static int default_print_insn
54
  (CGEN_CPU_DESC, bfd_vma, disassemble_info *) ATTRIBUTE_UNUSED;
55
static int read_insn
56
  (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, int, CGEN_EXTRACT_INFO *,
57
   unsigned long *);
58

59
/* -- disassembler routines inserted here.  */
60
61
/* -- dis.c */
62
63
#include "elf/m32c.h"
64
#include "elf-bfd.h"
65
66
/* Always print the short insn format suffix as ':<char>'.  */
67
68
static void
69
print_suffix (void * dis_info, char suffix)
70
130k
{
71
130k
  disassemble_info *info = dis_info;
72
73
130k
  (*info->fprintf_func) (info->stream, ":%c", suffix);
74
130k
}
75
76
static void
77
print_S (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
78
   void * dis_info,
79
   long value ATTRIBUTE_UNUSED,
80
   unsigned int attrs ATTRIBUTE_UNUSED,
81
   bfd_vma pc ATTRIBUTE_UNUSED,
82
   int length ATTRIBUTE_UNUSED)
83
82.0k
{
84
82.0k
  print_suffix (dis_info, 's');
85
82.0k
}
86
87
88
static void
89
print_G (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
90
   void * dis_info,
91
   long value ATTRIBUTE_UNUSED,
92
   unsigned int attrs ATTRIBUTE_UNUSED,
93
   bfd_vma pc ATTRIBUTE_UNUSED,
94
   int length ATTRIBUTE_UNUSED)
95
21.1k
{
96
21.1k
  print_suffix (dis_info, 'g');
97
21.1k
}
98
99
static void
100
print_Q (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
101
   void * dis_info,
102
   long value ATTRIBUTE_UNUSED,
103
   unsigned int attrs ATTRIBUTE_UNUSED,
104
   bfd_vma pc ATTRIBUTE_UNUSED,
105
   int length ATTRIBUTE_UNUSED)
106
19.0k
{
107
19.0k
  print_suffix (dis_info, 'q');
108
19.0k
}
109
110
static void
111
print_Z (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
112
   void * dis_info,
113
   long value ATTRIBUTE_UNUSED,
114
   unsigned int attrs ATTRIBUTE_UNUSED,
115
   bfd_vma pc ATTRIBUTE_UNUSED,
116
   int length ATTRIBUTE_UNUSED)
117
7.75k
{
118
7.75k
  print_suffix (dis_info, 'z');
119
7.75k
}
120
121
/* Print the empty suffix.  */
122
123
static void
124
print_X (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
125
   void * dis_info ATTRIBUTE_UNUSED,
126
   long value ATTRIBUTE_UNUSED,
127
   unsigned int attrs ATTRIBUTE_UNUSED,
128
   bfd_vma pc ATTRIBUTE_UNUSED,
129
   int length ATTRIBUTE_UNUSED)
130
8.13k
{
131
8.13k
  return;
132
8.13k
}
133
134
static void
135
print_r0l_r0h (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
136
         void * dis_info,
137
         long value,
138
         unsigned int attrs ATTRIBUTE_UNUSED,
139
         bfd_vma pc ATTRIBUTE_UNUSED,
140
         int length ATTRIBUTE_UNUSED)
141
6.02k
{
142
6.02k
  disassemble_info *info = dis_info;
143
144
6.02k
  if (value == 0)
145
2.97k
    (*info->fprintf_func) (info->stream, "r0h,r0l");
146
3.04k
  else
147
3.04k
    (*info->fprintf_func) (info->stream, "r0l,r0h");
148
6.02k
}
149
150
static void
151
print_unsigned_bitbase (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
152
      void * dis_info,
153
      unsigned long value,
154
      unsigned int attrs ATTRIBUTE_UNUSED,
155
      bfd_vma pc ATTRIBUTE_UNUSED,
156
      int length ATTRIBUTE_UNUSED)
157
8.24k
{
158
8.24k
  disassemble_info *info = dis_info;
159
160
8.24k
  (*info->fprintf_func) (info->stream, "%ld,0x%lx", value & 0x7, value >> 3);
161
8.24k
}
162
163
static void
164
print_signed_bitbase (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
165
          void * dis_info,
166
          signed long value,
167
          unsigned int attrs ATTRIBUTE_UNUSED,
168
          bfd_vma pc ATTRIBUTE_UNUSED,
169
          int length ATTRIBUTE_UNUSED)
170
811
{
171
811
  disassemble_info *info = dis_info;
172
173
811
  (*info->fprintf_func) (info->stream, "%ld,%ld", value & 0x7, value >> 3);
174
811
}
175
176
static void
177
print_size (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
178
      void * dis_info,
179
      long value ATTRIBUTE_UNUSED,
180
      unsigned int attrs ATTRIBUTE_UNUSED,
181
      bfd_vma pc ATTRIBUTE_UNUSED,
182
      int length ATTRIBUTE_UNUSED)
183
0
{
184
  /* Always print the size as '.w'.  */
185
0
  disassemble_info *info = dis_info;
186
187
0
  (*info->fprintf_func) (info->stream, ".w");
188
0
}
189
190
898
#define POP  0
191
650
#define PUSH 1
192
193
static void print_pop_regset  (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
194
static void print_push_regset (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
195
196
/* Print a set of registers, R0,R1,A0,A1,SB,FB.  */
197
198
static void
199
print_regset (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
200
        void * dis_info,
201
        long value,
202
        unsigned int attrs ATTRIBUTE_UNUSED,
203
        bfd_vma pc ATTRIBUTE_UNUSED,
204
        int length ATTRIBUTE_UNUSED,
205
        int push)
206
1.54k
{
207
1.54k
  static char * m16c_register_names [] =
208
1.54k
  {
209
1.54k
    "r0", "r1", "r2", "r3", "a0", "a1", "sb", "fb"
210
1.54k
  };
211
1.54k
  disassemble_info *info = dis_info;
212
1.54k
  int mask;
213
1.54k
  int reg_index = 0;
214
1.54k
  char* comma = "";
215
216
1.54k
  if (push)
217
650
    mask = 0x80;
218
898
  else
219
898
    mask = 1;
220
221
1.54k
  if (value & mask)
222
642
    {
223
642
      (*info->fprintf_func) (info->stream, "%s", m16c_register_names [0]);
224
642
      comma = ",";
225
642
    }
226
227
12.3k
  for (reg_index = 1; reg_index <= 7; ++reg_index)
228
10.8k
    {
229
10.8k
      if (push)
230
4.55k
        mask >>= 1;
231
6.28k
      else
232
6.28k
        mask <<= 1;
233
234
10.8k
      if (value & mask)
235
5.23k
        {
236
5.23k
          (*info->fprintf_func) (info->stream, "%s%s", comma,
237
5.23k
         m16c_register_names [reg_index]);
238
5.23k
          comma = ",";
239
5.23k
        }
240
10.8k
    }
241
1.54k
}
242
243
static void
244
print_pop_regset (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
245
      void * dis_info,
246
      long value,
247
      unsigned int attrs ATTRIBUTE_UNUSED,
248
      bfd_vma pc ATTRIBUTE_UNUSED,
249
      int length ATTRIBUTE_UNUSED)
250
898
{
251
898
  print_regset (cd, dis_info, value, attrs, pc, length, POP);
252
898
}
253
254
static void
255
print_push_regset (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
256
       void * dis_info,
257
       long value,
258
       unsigned int attrs ATTRIBUTE_UNUSED,
259
       bfd_vma pc ATTRIBUTE_UNUSED,
260
       int length ATTRIBUTE_UNUSED)
261
650
{
262
650
  print_regset (cd, dis_info, value, attrs, pc, length, PUSH);
263
650
}
264
265
static void
266
print_signed4n (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
267
    void * dis_info,
268
    signed long value,
269
    unsigned int attrs ATTRIBUTE_UNUSED,
270
    bfd_vma pc ATTRIBUTE_UNUSED,
271
    int length ATTRIBUTE_UNUSED)
272
1.05k
{
273
1.05k
  disassemble_info *info = dis_info;
274
275
1.05k
  (*info->fprintf_func) (info->stream, "%ld", -value);
276
1.05k
}
277
278
void m32c_cgen_print_operand
279
  (CGEN_CPU_DESC, int, void *, CGEN_FIELDS *, void const *, bfd_vma, int);
280
281
/* Main entry point for printing operands.
282
   XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
283
   of dis-asm.h on cgen.h.
284
285
   This function is basically just a big switch statement.  Earlier versions
286
   used tables to look up the function to use, but
287
   - if the table contains both assembler and disassembler functions then
288
     the disassembler contains much of the assembler and vice-versa,
289
   - there's a lot of inlining possibilities as things grow,
290
   - using a switch statement avoids the function call overhead.
291
292
   This function could be moved into `print_insn_normal', but keeping it
293
   separate makes clear the interface between `print_insn_normal' and each of
294
   the handlers.  */
295
296
void
297
m32c_cgen_print_operand (CGEN_CPU_DESC cd,
298
         int opindex,
299
         void * xinfo,
300
         CGEN_FIELDS *fields,
301
         void const *attrs ATTRIBUTE_UNUSED,
302
         bfd_vma pc,
303
         int length)
304
425k
{
305
425k
  disassemble_info *info = (disassemble_info *) xinfo;
306
307
425k
  switch (opindex)
308
425k
    {
309
0
    case M32C_OPERAND_A0 :
310
0
      print_keyword (cd, info, & m32c_cgen_opval_h_a0, 0, 0);
311
0
      break;
312
0
    case M32C_OPERAND_A1 :
313
0
      print_keyword (cd, info, & m32c_cgen_opval_h_a1, 0, 0);
314
0
      break;
315
1.68k
    case M32C_OPERAND_AN16_PUSH_S :
316
1.68k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_4_1, 0);
317
1.68k
      break;
318
109
    case M32C_OPERAND_BIT16AN :
319
109
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst16_an, 0);
320
109
      break;
321
72
    case M32C_OPERAND_BIT16RN :
322
72
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst16_rn, 0);
323
72
      break;
324
2.73k
    case M32C_OPERAND_BIT3_S :
325
2.73k
      print_normal (cd, info, fields->f_imm3_S, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
326
2.73k
      break;
327
340
    case M32C_OPERAND_BIT32ANPREFIXED :
328
340
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_prefixed, 0);
329
340
      break;
330
1.03k
    case M32C_OPERAND_BIT32ANUNPREFIXED :
331
1.03k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
332
1.03k
      break;
333
103
    case M32C_OPERAND_BIT32RNPREFIXED :
334
103
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_prefixed_QI, 0);
335
103
      break;
336
942
    case M32C_OPERAND_BIT32RNUNPREFIXED :
337
942
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_unprefixed_QI, 0);
338
942
      break;
339
120
    case M32C_OPERAND_BITBASE16_16_S8 :
340
120
      print_signed_bitbase (cd, info, fields->f_dsp_16_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
341
120
      break;
342
299
    case M32C_OPERAND_BITBASE16_16_U16 :
343
299
      print_unsigned_bitbase (cd, info, fields->f_dsp_16_u16, 0, pc, length);
344
299
      break;
345
37
    case M32C_OPERAND_BITBASE16_16_U8 :
346
37
      print_unsigned_bitbase (cd, info, fields->f_dsp_16_u8, 0, pc, length);
347
37
      break;
348
6.13k
    case M32C_OPERAND_BITBASE16_8_U11_S :
349
6.13k
      print_unsigned_bitbase (cd, info, fields->f_bitbase16_u11_S, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
350
6.13k
      break;
351
96
    case M32C_OPERAND_BITBASE32_16_S11_UNPREFIXED :
352
96
      print_signed_bitbase (cd, info, fields->f_bitbase32_16_s11_unprefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
353
96
      break;
354
542
    case M32C_OPERAND_BITBASE32_16_S19_UNPREFIXED :
355
542
      print_signed_bitbase (cd, info, fields->f_bitbase32_16_s19_unprefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
356
542
      break;
357
202
    case M32C_OPERAND_BITBASE32_16_U11_UNPREFIXED :
358
202
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_16_u11_unprefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
359
202
      break;
360
572
    case M32C_OPERAND_BITBASE32_16_U19_UNPREFIXED :
361
572
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_16_u19_unprefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
362
572
      break;
363
611
    case M32C_OPERAND_BITBASE32_16_U27_UNPREFIXED :
364
611
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_16_u27_unprefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
365
611
      break;
366
0
    case M32C_OPERAND_BITBASE32_24_S11_PREFIXED :
367
0
      print_signed_bitbase (cd, info, fields->f_bitbase32_24_s11_prefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
368
0
      break;
369
53
    case M32C_OPERAND_BITBASE32_24_S19_PREFIXED :
370
53
      print_signed_bitbase (cd, info, fields->f_bitbase32_24_s19_prefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
371
53
      break;
372
141
    case M32C_OPERAND_BITBASE32_24_U11_PREFIXED :
373
141
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_24_u11_prefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
374
141
      break;
375
68
    case M32C_OPERAND_BITBASE32_24_U19_PREFIXED :
376
68
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_24_u19_prefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
377
68
      break;
378
173
    case M32C_OPERAND_BITBASE32_24_U27_PREFIXED :
379
173
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_24_u27_prefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
380
173
      break;
381
93
    case M32C_OPERAND_BITNO16R :
382
93
      print_normal (cd, info, fields->f_dsp_16_u8, 0, pc, length);
383
93
      break;
384
125
    case M32C_OPERAND_BITNO32PREFIXED :
385
125
      print_normal (cd, info, fields->f_bitno32_prefixed, 0, pc, length);
386
125
      break;
387
1.27k
    case M32C_OPERAND_BITNO32UNPREFIXED :
388
1.27k
      print_normal (cd, info, fields->f_bitno32_unprefixed, 0, pc, length);
389
1.27k
      break;
390
413
    case M32C_OPERAND_DSP_10_U6 :
391
413
      print_normal (cd, info, fields->f_dsp_10_u6, 0, pc, length);
392
413
      break;
393
2.01k
    case M32C_OPERAND_DSP_16_S16 :
394
2.01k
      print_normal (cd, info, fields->f_dsp_16_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
395
2.01k
      break;
396
5.38k
    case M32C_OPERAND_DSP_16_S8 :
397
5.38k
      print_normal (cd, info, fields->f_dsp_16_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
398
5.38k
      break;
399
11.2k
    case M32C_OPERAND_DSP_16_U16 :
400
11.2k
      print_normal (cd, info, fields->f_dsp_16_u16, 0, pc, length);
401
11.2k
      break;
402
110
    case M32C_OPERAND_DSP_16_U20 :
403
110
      print_normal (cd, info, fields->f_dsp_16_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
404
110
      break;
405
3.54k
    case M32C_OPERAND_DSP_16_U24 :
406
3.54k
      print_normal (cd, info, fields->f_dsp_16_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
407
3.54k
      break;
408
8.60k
    case M32C_OPERAND_DSP_16_U8 :
409
8.60k
      print_normal (cd, info, fields->f_dsp_16_u8, 0, pc, length);
410
8.60k
      break;
411
294
    case M32C_OPERAND_DSP_24_S16 :
412
294
      print_normal (cd, info, fields->f_dsp_24_s16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
413
294
      break;
414
149
    case M32C_OPERAND_DSP_24_S8 :
415
149
      print_normal (cd, info, fields->f_dsp_24_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
416
149
      break;
417
825
    case M32C_OPERAND_DSP_24_U16 :
418
825
      print_normal (cd, info, fields->f_dsp_24_u16, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
419
825
      break;
420
34
    case M32C_OPERAND_DSP_24_U20 :
421
34
      print_normal (cd, info, fields->f_dsp_24_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
422
34
      break;
423
2.16k
    case M32C_OPERAND_DSP_24_U24 :
424
2.16k
      print_normal (cd, info, fields->f_dsp_24_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
425
2.16k
      break;
426
816
    case M32C_OPERAND_DSP_24_U8 :
427
816
      print_normal (cd, info, fields->f_dsp_24_u8, 0, pc, length);
428
816
      break;
429
165
    case M32C_OPERAND_DSP_32_S16 :
430
165
      print_normal (cd, info, fields->f_dsp_32_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
431
165
      break;
432
166
    case M32C_OPERAND_DSP_32_S8 :
433
166
      print_normal (cd, info, fields->f_dsp_32_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
434
166
      break;
435
1.02k
    case M32C_OPERAND_DSP_32_U16 :
436
1.02k
      print_normal (cd, info, fields->f_dsp_32_u16, 0, pc, length);
437
1.02k
      break;
438
79
    case M32C_OPERAND_DSP_32_U20 :
439
79
      print_normal (cd, info, fields->f_dsp_32_u24, 0, pc, length);
440
79
      break;
441
668
    case M32C_OPERAND_DSP_32_U24 :
442
668
      print_normal (cd, info, fields->f_dsp_32_u24, 0, pc, length);
443
668
      break;
444
868
    case M32C_OPERAND_DSP_32_U8 :
445
868
      print_normal (cd, info, fields->f_dsp_32_u8, 0, pc, length);
446
868
      break;
447
128
    case M32C_OPERAND_DSP_40_S16 :
448
128
      print_normal (cd, info, fields->f_dsp_40_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
449
128
      break;
450
190
    case M32C_OPERAND_DSP_40_S8 :
451
190
      print_normal (cd, info, fields->f_dsp_40_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
452
190
      break;
453
193
    case M32C_OPERAND_DSP_40_U16 :
454
193
      print_normal (cd, info, fields->f_dsp_40_u16, 0, pc, length);
455
193
      break;
456
0
    case M32C_OPERAND_DSP_40_U20 :
457
0
      print_normal (cd, info, fields->f_dsp_40_u20, 0, pc, length);
458
0
      break;
459
275
    case M32C_OPERAND_DSP_40_U24 :
460
275
      print_normal (cd, info, fields->f_dsp_40_u24, 0, pc, length);
461
275
      break;
462
224
    case M32C_OPERAND_DSP_40_U8 :
463
224
      print_normal (cd, info, fields->f_dsp_40_u8, 0, pc, length);
464
224
      break;
465
749
    case M32C_OPERAND_DSP_48_S16 :
466
749
      print_normal (cd, info, fields->f_dsp_48_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
467
749
      break;
468
3
    case M32C_OPERAND_DSP_48_S8 :
469
3
      print_normal (cd, info, fields->f_dsp_48_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
470
3
      break;
471
67
    case M32C_OPERAND_DSP_48_U16 :
472
67
      print_normal (cd, info, fields->f_dsp_48_u16, 0, pc, length);
473
67
      break;
474
0
    case M32C_OPERAND_DSP_48_U20 :
475
0
      print_normal (cd, info, fields->f_dsp_48_u20, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
476
0
      break;
477
241
    case M32C_OPERAND_DSP_48_U24 :
478
241
      print_normal (cd, info, fields->f_dsp_48_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
479
241
      break;
480
218
    case M32C_OPERAND_DSP_48_U8 :
481
218
      print_normal (cd, info, fields->f_dsp_48_u8, 0, pc, length);
482
218
      break;
483
250
    case M32C_OPERAND_DSP_8_S24 :
484
250
      print_normal (cd, info, fields->f_dsp_8_s24, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
485
250
      break;
486
19.2k
    case M32C_OPERAND_DSP_8_S8 :
487
19.2k
      print_normal (cd, info, fields->f_dsp_8_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
488
19.2k
      break;
489
16.6k
    case M32C_OPERAND_DSP_8_U16 :
490
16.6k
      print_normal (cd, info, fields->f_dsp_8_u16, 0, pc, length);
491
16.6k
      break;
492
0
    case M32C_OPERAND_DSP_8_U24 :
493
0
      print_normal (cd, info, fields->f_dsp_8_u24, 0, pc, length);
494
0
      break;
495
81
    case M32C_OPERAND_DSP_8_U6 :
496
81
      print_normal (cd, info, fields->f_dsp_8_u6, 0, pc, length);
497
81
      break;
498
20.9k
    case M32C_OPERAND_DSP_8_U8 :
499
20.9k
      print_normal (cd, info, fields->f_dsp_8_u8, 0, pc, length);
500
20.9k
      break;
501
2.61k
    case M32C_OPERAND_DST16AN :
502
2.61k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst16_an, 0);
503
2.61k
      break;
504
1.11k
    case M32C_OPERAND_DST16AN_S :
505
1.11k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst16_an_s, 0);
506
1.11k
      break;
507
379
    case M32C_OPERAND_DST16ANHI :
508
379
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst16_an, 0);
509
379
      break;
510
521
    case M32C_OPERAND_DST16ANQI :
511
521
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst16_an, 0);
512
521
      break;
513
2.13k
    case M32C_OPERAND_DST16ANQI_S :
514
2.13k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst16_rn_QI_s, 0);
515
2.13k
      break;
516
129
    case M32C_OPERAND_DST16ANSI :
517
129
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_SI, fields->f_dst16_an, 0);
518
129
      break;
519
3
    case M32C_OPERAND_DST16RNEXTQI :
520
3
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_ext_QI, fields->f_dst16_rn_ext, 0);
521
3
      break;
522
1.56k
    case M32C_OPERAND_DST16RNHI :
523
1.56k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst16_rn, 0);
524
1.56k
      break;
525
2.93k
    case M32C_OPERAND_DST16RNQI :
526
2.93k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst16_rn, 0);
527
2.93k
      break;
528
12.0k
    case M32C_OPERAND_DST16RNQI_S :
529
12.0k
      print_keyword (cd, info, & m32c_cgen_opval_h_r0l_r0h, fields->f_dst16_rn_QI_s, 0);
530
12.0k
      break;
531
144
    case M32C_OPERAND_DST16RNSI :
532
144
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_dst16_rn, 0);
533
144
      break;
534
171
    case M32C_OPERAND_DST32ANEXTUNPREFIXED :
535
171
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
536
171
      break;
537
1.21k
    case M32C_OPERAND_DST32ANPREFIXED :
538
1.21k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_prefixed, 0);
539
1.21k
      break;
540
276
    case M32C_OPERAND_DST32ANPREFIXEDHI :
541
276
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst32_an_prefixed, 0);
542
276
      break;
543
662
    case M32C_OPERAND_DST32ANPREFIXEDQI :
544
662
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst32_an_prefixed, 0);
545
662
      break;
546
0
    case M32C_OPERAND_DST32ANPREFIXEDSI :
547
0
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_prefixed, 0);
548
0
      break;
549
11.3k
    case M32C_OPERAND_DST32ANUNPREFIXED :
550
11.3k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
551
11.3k
      break;
552
1.14k
    case M32C_OPERAND_DST32ANUNPREFIXEDHI :
553
1.14k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst32_an_unprefixed, 0);
554
1.14k
      break;
555
1.47k
    case M32C_OPERAND_DST32ANUNPREFIXEDQI :
556
1.47k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst32_an_unprefixed, 0);
557
1.47k
      break;
558
2.44k
    case M32C_OPERAND_DST32ANUNPREFIXEDSI :
559
2.44k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
560
2.44k
      break;
561
4.26k
    case M32C_OPERAND_DST32R0HI_S :
562
4.26k
      print_keyword (cd, info, & m32c_cgen_opval_h_r0, 0, 0);
563
4.26k
      break;
564
1.14k
    case M32C_OPERAND_DST32R0QI_S :
565
1.14k
      print_keyword (cd, info, & m32c_cgen_opval_h_r0l, 0, 0);
566
1.14k
      break;
567
7
    case M32C_OPERAND_DST32RNEXTUNPREFIXEDHI :
568
7
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_ext_HI, fields->f_dst32_rn_ext_unprefixed, 0);
569
7
      break;
570
20
    case M32C_OPERAND_DST32RNEXTUNPREFIXEDQI :
571
20
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_ext_QI, fields->f_dst32_rn_ext_unprefixed, 0);
572
20
      break;
573
164
    case M32C_OPERAND_DST32RNPREFIXEDHI :
574
164
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst32_rn_prefixed_HI, 0);
575
164
      break;
576
74
    case M32C_OPERAND_DST32RNPREFIXEDQI :
577
74
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_prefixed_QI, 0);
578
74
      break;
579
7
    case M32C_OPERAND_DST32RNPREFIXEDSI :
580
7
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_dst32_rn_prefixed_SI, 0);
581
7
      break;
582
1.61k
    case M32C_OPERAND_DST32RNUNPREFIXEDHI :
583
1.61k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst32_rn_unprefixed_HI, 0);
584
1.61k
      break;
585
2.43k
    case M32C_OPERAND_DST32RNUNPREFIXEDQI :
586
2.43k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_unprefixed_QI, 0);
587
2.43k
      break;
588
2.11k
    case M32C_OPERAND_DST32RNUNPREFIXEDSI :
589
2.11k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_dst32_rn_unprefixed_SI, 0);
590
2.11k
      break;
591
21.1k
    case M32C_OPERAND_G :
592
21.1k
      print_G (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
593
21.1k
      break;
594
6.10k
    case M32C_OPERAND_IMM_12_S4 :
595
6.10k
      print_normal (cd, info, fields->f_imm_12_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
596
6.10k
      break;
597
565
    case M32C_OPERAND_IMM_12_S4N :
598
565
      print_signed4n (cd, info, fields->f_imm_12_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
599
565
      break;
600
437
    case M32C_OPERAND_IMM_13_U3 :
601
437
      print_normal (cd, info, fields->f_imm_13_u3, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
602
437
      break;
603
4.70k
    case M32C_OPERAND_IMM_16_HI :
604
4.70k
      print_normal (cd, info, fields->f_dsp_16_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
605
4.70k
      break;
606
7.49k
    case M32C_OPERAND_IMM_16_QI :
607
7.49k
      print_normal (cd, info, fields->f_dsp_16_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
608
7.49k
      break;
609
30
    case M32C_OPERAND_IMM_16_SI :
610
30
      print_normal (cd, info, fields->f_dsp_16_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
611
30
      break;
612
0
    case M32C_OPERAND_IMM_20_S4 :
613
0
      print_normal (cd, info, fields->f_imm_20_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
614
0
      break;
615
1.53k
    case M32C_OPERAND_IMM_24_HI :
616
1.53k
      print_normal (cd, info, fields->f_dsp_24_s16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
617
1.53k
      break;
618
2.96k
    case M32C_OPERAND_IMM_24_QI :
619
2.96k
      print_normal (cd, info, fields->f_dsp_24_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
620
2.96k
      break;
621
8
    case M32C_OPERAND_IMM_24_SI :
622
8
      print_normal (cd, info, fields->f_dsp_24_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
623
8
      break;
624
252
    case M32C_OPERAND_IMM_32_HI :
625
252
      print_normal (cd, info, fields->f_dsp_32_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
626
252
      break;
627
541
    case M32C_OPERAND_IMM_32_QI :
628
541
      print_normal (cd, info, fields->f_dsp_32_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
629
541
      break;
630
106
    case M32C_OPERAND_IMM_32_SI :
631
106
      print_normal (cd, info, fields->f_dsp_32_s32, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
632
106
      break;
633
140
    case M32C_OPERAND_IMM_40_HI :
634
140
      print_normal (cd, info, fields->f_dsp_40_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
635
140
      break;
636
185
    case M32C_OPERAND_IMM_40_QI :
637
185
      print_normal (cd, info, fields->f_dsp_40_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
638
185
      break;
639
43
    case M32C_OPERAND_IMM_40_SI :
640
43
      print_normal (cd, info, fields->f_dsp_40_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
641
43
      break;
642
28
    case M32C_OPERAND_IMM_48_HI :
643
28
      print_normal (cd, info, fields->f_dsp_48_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
644
28
      break;
645
30
    case M32C_OPERAND_IMM_48_QI :
646
30
      print_normal (cd, info, fields->f_dsp_48_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
647
30
      break;
648
0
    case M32C_OPERAND_IMM_48_SI :
649
0
      print_normal (cd, info, fields->f_dsp_48_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
650
0
      break;
651
67
    case M32C_OPERAND_IMM_56_HI :
652
67
      print_normal (cd, info, fields->f_dsp_56_s16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
653
67
      break;
654
0
    case M32C_OPERAND_IMM_56_QI :
655
0
      print_normal (cd, info, fields->f_dsp_56_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
656
0
      break;
657
8
    case M32C_OPERAND_IMM_64_HI :
658
8
      print_normal (cd, info, fields->f_dsp_64_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
659
8
      break;
660
4.55k
    case M32C_OPERAND_IMM_8_HI :
661
4.55k
      print_normal (cd, info, fields->f_dsp_8_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
662
4.55k
      break;
663
12.5k
    case M32C_OPERAND_IMM_8_QI :
664
12.5k
      print_normal (cd, info, fields->f_dsp_8_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
665
12.5k
      break;
666
1.21k
    case M32C_OPERAND_IMM_8_S4 :
667
1.21k
      print_normal (cd, info, fields->f_imm_8_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
668
1.21k
      break;
669
489
    case M32C_OPERAND_IMM_8_S4N :
670
489
      print_signed4n (cd, info, fields->f_imm_8_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
671
489
      break;
672
5.22k
    case M32C_OPERAND_IMM_SH_12_S4 :
673
5.22k
      print_keyword (cd, info, & m32c_cgen_opval_h_shimm, fields->f_imm_12_s4, 0);
674
5.22k
      break;
675
0
    case M32C_OPERAND_IMM_SH_20_S4 :
676
0
      print_keyword (cd, info, & m32c_cgen_opval_h_shimm, fields->f_imm_20_s4, 0);
677
0
      break;
678
1.49k
    case M32C_OPERAND_IMM_SH_8_S4 :
679
1.49k
      print_keyword (cd, info, & m32c_cgen_opval_h_shimm, fields->f_imm_8_s4, 0);
680
1.49k
      break;
681
1.39k
    case M32C_OPERAND_IMM1_S :
682
1.39k
      print_normal (cd, info, fields->f_imm1_S, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
683
1.39k
      break;
684
5.08k
    case M32C_OPERAND_IMM3_S :
685
5.08k
      print_normal (cd, info, fields->f_imm3_S, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
686
5.08k
      break;
687
399
    case M32C_OPERAND_LAB_16_8 :
688
399
      print_address (cd, info, fields->f_lab_16_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
689
399
      break;
690
358
    case M32C_OPERAND_LAB_24_8 :
691
358
      print_address (cd, info, fields->f_lab_24_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
692
358
      break;
693
236
    case M32C_OPERAND_LAB_32_8 :
694
236
      print_address (cd, info, fields->f_lab_32_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
695
236
      break;
696
102
    case M32C_OPERAND_LAB_40_8 :
697
102
      print_address (cd, info, fields->f_lab_40_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
698
102
      break;
699
4.30k
    case M32C_OPERAND_LAB_5_3 :
700
4.30k
      print_address (cd, info, fields->f_lab_5_3, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
701
4.30k
      break;
702
1.52k
    case M32C_OPERAND_LAB_8_16 :
703
1.52k
      print_address (cd, info, fields->f_lab_8_16, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_SIGN_OPT)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
704
1.52k
      break;
705
1.44k
    case M32C_OPERAND_LAB_8_24 :
706
1.44k
      print_address (cd, info, fields->f_lab_8_24, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_ABS_ADDR), pc, length);
707
1.44k
      break;
708
9.35k
    case M32C_OPERAND_LAB_8_8 :
709
9.35k
      print_address (cd, info, fields->f_lab_8_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
710
9.35k
      break;
711
3.92k
    case M32C_OPERAND_LAB32_JMP_S :
712
3.92k
      print_address (cd, info, fields->f_lab32_jmp_s, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
713
3.92k
      break;
714
19.0k
    case M32C_OPERAND_Q :
715
19.0k
      print_Q (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
716
19.0k
      break;
717
0
    case M32C_OPERAND_R0 :
718
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r0, 0, 0);
719
0
      break;
720
0
    case M32C_OPERAND_R0H :
721
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r0h, 0, 0);
722
0
      break;
723
0
    case M32C_OPERAND_R0L :
724
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r0l, 0, 0);
725
0
      break;
726
0
    case M32C_OPERAND_R1 :
727
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r1, 0, 0);
728
0
      break;
729
0
    case M32C_OPERAND_R1R2R0 :
730
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r1r2r0, 0, 0);
731
0
      break;
732
0
    case M32C_OPERAND_R2 :
733
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r2, 0, 0);
734
0
      break;
735
0
    case M32C_OPERAND_R2R0 :
736
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r2r0, 0, 0);
737
0
      break;
738
9
    case M32C_OPERAND_R3 :
739
9
      print_keyword (cd, info, & m32c_cgen_opval_h_r3, 0, 0);
740
9
      break;
741
0
    case M32C_OPERAND_R3R1 :
742
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r3r1, 0, 0);
743
0
      break;
744
898
    case M32C_OPERAND_REGSETPOP :
745
898
      print_pop_regset (cd, info, fields->f_8_8, 0, pc, length);
746
898
      break;
747
650
    case M32C_OPERAND_REGSETPUSH :
748
650
      print_push_regset (cd, info, fields->f_8_8, 0, pc, length);
749
650
      break;
750
1.25k
    case M32C_OPERAND_RN16_PUSH_S :
751
1.25k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_4_1, 0);
752
1.25k
      break;
753
82.0k
    case M32C_OPERAND_S :
754
82.0k
      print_S (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
755
82.0k
      break;
756
1.94k
    case M32C_OPERAND_SRC16AN :
757
1.94k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src16_an, 0);
758
1.94k
      break;
759
208
    case M32C_OPERAND_SRC16ANHI :
760
208
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_src16_an, 0);
761
208
      break;
762
243
    case M32C_OPERAND_SRC16ANQI :
763
243
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_src16_an, 0);
764
243
      break;
765
380
    case M32C_OPERAND_SRC16RNHI :
766
380
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_src16_rn, 0);
767
380
      break;
768
838
    case M32C_OPERAND_SRC16RNQI :
769
838
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_src16_rn, 0);
770
838
      break;
771
1.00k
    case M32C_OPERAND_SRC32ANPREFIXED :
772
1.00k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_prefixed, 0);
773
1.00k
      break;
774
464
    case M32C_OPERAND_SRC32ANPREFIXEDHI :
775
464
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_src32_an_prefixed, 0);
776
464
      break;
777
26
    case M32C_OPERAND_SRC32ANPREFIXEDQI :
778
26
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_src32_an_prefixed, 0);
779
26
      break;
780
0
    case M32C_OPERAND_SRC32ANPREFIXEDSI :
781
0
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_prefixed, 0);
782
0
      break;
783
6.61k
    case M32C_OPERAND_SRC32ANUNPREFIXED :
784
6.61k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_unprefixed, 0);
785
6.61k
      break;
786
331
    case M32C_OPERAND_SRC32ANUNPREFIXEDHI :
787
331
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_src32_an_unprefixed, 0);
788
331
      break;
789
841
    case M32C_OPERAND_SRC32ANUNPREFIXEDQI :
790
841
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_src32_an_unprefixed, 0);
791
841
      break;
792
273
    case M32C_OPERAND_SRC32ANUNPREFIXEDSI :
793
273
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_unprefixed, 0);
794
273
      break;
795
19
    case M32C_OPERAND_SRC32RNPREFIXEDHI :
796
19
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_src32_rn_prefixed_HI, 0);
797
19
      break;
798
1.20k
    case M32C_OPERAND_SRC32RNPREFIXEDQI :
799
1.20k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_src32_rn_prefixed_QI, 0);
800
1.20k
      break;
801
0
    case M32C_OPERAND_SRC32RNPREFIXEDSI :
802
0
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_src32_rn_prefixed_SI, 0);
803
0
      break;
804
570
    case M32C_OPERAND_SRC32RNUNPREFIXEDHI :
805
570
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_src32_rn_unprefixed_HI, 0);
806
570
      break;
807
2.24k
    case M32C_OPERAND_SRC32RNUNPREFIXEDQI :
808
2.24k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_src32_rn_unprefixed_QI, 0);
809
2.24k
      break;
810
907
    case M32C_OPERAND_SRC32RNUNPREFIXEDSI :
811
907
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_src32_rn_unprefixed_SI, 0);
812
907
      break;
813
6.02k
    case M32C_OPERAND_SRCDST16_R0L_R0H_S_NORMAL :
814
6.02k
      print_r0l_r0h (cd, info, fields->f_5_1, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
815
6.02k
      break;
816
8.13k
    case M32C_OPERAND_X :
817
8.13k
      print_X (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
818
8.13k
      break;
819
7.75k
    case M32C_OPERAND_Z :
820
7.75k
      print_Z (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
821
7.75k
      break;
822
25
    case M32C_OPERAND_COND16_16 :
823
25
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16, fields->f_dsp_16_u8, 0);
824
25
      break;
825
91
    case M32C_OPERAND_COND16_24 :
826
91
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16, fields->f_dsp_24_u8, 0);
827
91
      break;
828
60
    case M32C_OPERAND_COND16_32 :
829
60
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16, fields->f_dsp_32_u8, 0);
830
60
      break;
831
41
    case M32C_OPERAND_COND16C :
832
41
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16c, fields->f_cond16, 0);
833
41
      break;
834
41
    case M32C_OPERAND_COND16J :
835
41
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16j, fields->f_cond16, 0);
836
41
      break;
837
2.94k
    case M32C_OPERAND_COND16J5 :
838
2.94k
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16j_5, fields->f_cond16j_5, 0);
839
2.94k
      break;
840
156
    case M32C_OPERAND_COND32 :
841
156
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_cond32, 0|(1<<CGEN_OPERAND_VIRTUAL));
842
156
      break;
843
260
    case M32C_OPERAND_COND32_16 :
844
260
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_16_u8, 0);
845
260
      break;
846
126
    case M32C_OPERAND_COND32_24 :
847
126
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_24_u8, 0);
848
126
      break;
849
737
    case M32C_OPERAND_COND32_32 :
850
737
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_32_u8, 0);
851
737
      break;
852
6
    case M32C_OPERAND_COND32_40 :
853
6
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_40_u8, 0);
854
6
      break;
855
5.00k
    case M32C_OPERAND_COND32J :
856
5.00k
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_cond32j, 0|(1<<CGEN_OPERAND_VIRTUAL));
857
5.00k
      break;
858
228
    case M32C_OPERAND_CR1_PREFIXED_32 :
859
228
      print_keyword (cd, info, & m32c_cgen_opval_h_cr1_32, fields->f_21_3, 0);
860
228
      break;
861
73
    case M32C_OPERAND_CR1_UNPREFIXED_32 :
862
73
      print_keyword (cd, info, & m32c_cgen_opval_h_cr1_32, fields->f_13_3, 0);
863
73
      break;
864
154
    case M32C_OPERAND_CR16 :
865
154
      print_keyword (cd, info, & m32c_cgen_opval_h_cr_16, fields->f_9_3, 0);
866
154
      break;
867
929
    case M32C_OPERAND_CR2_32 :
868
929
      print_keyword (cd, info, & m32c_cgen_opval_h_cr2_32, fields->f_13_3, 0);
869
929
      break;
870
7
    case M32C_OPERAND_CR3_PREFIXED_32 :
871
7
      print_keyword (cd, info, & m32c_cgen_opval_h_cr3_32, fields->f_21_3, 0);
872
7
      break;
873
165
    case M32C_OPERAND_CR3_UNPREFIXED_32 :
874
165
      print_keyword (cd, info, & m32c_cgen_opval_h_cr3_32, fields->f_13_3, 0);
875
165
      break;
876
84
    case M32C_OPERAND_FLAGS16 :
877
84
      print_keyword (cd, info, & m32c_cgen_opval_h_flags, fields->f_9_3, 0);
878
84
      break;
879
55
    case M32C_OPERAND_FLAGS32 :
880
55
      print_keyword (cd, info, & m32c_cgen_opval_h_flags, fields->f_13_3, 0);
881
55
      break;
882
315
    case M32C_OPERAND_SCCOND32 :
883
315
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_cond16, 0);
884
315
      break;
885
0
    case M32C_OPERAND_SIZE :
886
0
      print_size (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
887
0
      break;
888
889
0
    default :
890
      /* xgettext:c-format */
891
0
      opcodes_error_handler
892
0
  (_("internal error: unrecognized field %d while printing insn"),
893
0
   opindex);
894
0
      abort ();
895
425k
  }
896
425k
}
897
898
cgen_print_fn * const m32c_cgen_print_handlers[] =
899
{
900
  print_insn_normal,
901
};
902
903
904
void
905
m32c_cgen_init_dis (CGEN_CPU_DESC cd)
906
3
{
907
3
  m32c_cgen_init_opcode_table (cd);
908
3
  m32c_cgen_init_ibld_table (cd);
909
3
  cd->print_handlers = & m32c_cgen_print_handlers[0];
910
3
  cd->print_operand = m32c_cgen_print_operand;
911
3
}
912
913

914
/* Default print handler.  */
915
916
static void
917
print_normal (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
918
        void *dis_info,
919
        long value,
920
        unsigned int attrs,
921
        bfd_vma pc ATTRIBUTE_UNUSED,
922
        int length ATTRIBUTE_UNUSED)
923
151k
{
924
151k
  disassemble_info *info = (disassemble_info *) dis_info;
925
926
  /* Print the operand as directed by the attributes.  */
927
151k
  if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
928
0
    ; /* nothing to do */
929
151k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
930
80.9k
    (*info->fprintf_func) (info->stream, "%ld", value);
931
70.8k
  else
932
70.8k
    (*info->fprintf_func) (info->stream, "0x%lx", value);
933
151k
}
934
935
/* Default address handler.  */
936
937
static void
938
print_address (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
939
         void *dis_info,
940
         bfd_vma value,
941
         unsigned int attrs,
942
         bfd_vma pc ATTRIBUTE_UNUSED,
943
         int length ATTRIBUTE_UNUSED)
944
21.6k
{
945
21.6k
  disassemble_info *info = (disassemble_info *) dis_info;
946
947
  /* Print the operand as directed by the attributes.  */
948
21.6k
  if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
949
0
    ; /* Nothing to do.  */
950
21.6k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR))
951
20.1k
    (*info->print_address_func) (value, info);
952
1.44k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR))
953
1.44k
    (*info->print_address_func) (value, info);
954
0
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
955
0
    (*info->fprintf_func) (info->stream, "%ld", (long) value);
956
0
  else
957
0
    (*info->fprintf_func) (info->stream, "0x%lx", (long) value);
958
21.6k
}
959
960
/* Keyword print handler.  */
961
962
static void
963
print_keyword (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
964
         void *dis_info,
965
         CGEN_KEYWORD *keyword_table,
966
         long value,
967
         unsigned int attrs ATTRIBUTE_UNUSED)
968
95.9k
{
969
95.9k
  disassemble_info *info = (disassemble_info *) dis_info;
970
95.9k
  const CGEN_KEYWORD_ENTRY *ke;
971
972
95.9k
  ke = cgen_keyword_lookup_value (keyword_table, value);
973
95.9k
  if (ke != NULL)
974
91.9k
    (*info->fprintf_func) (info->stream, "%s", ke->name);
975
4.02k
  else
976
4.02k
    (*info->fprintf_func) (info->stream, "???");
977
95.9k
}
978

979
/* Default insn printer.
980
981
   DIS_INFO is defined as `void *' so the disassembler needn't know anything
982
   about disassemble_info.  */
983
984
static void
985
print_insn_normal (CGEN_CPU_DESC cd,
986
       void *dis_info,
987
       const CGEN_INSN *insn,
988
       CGEN_FIELDS *fields,
989
       bfd_vma pc,
990
       int length)
991
286k
{
992
286k
  const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
993
286k
  disassemble_info *info = (disassemble_info *) dis_info;
994
286k
  const CGEN_SYNTAX_CHAR_TYPE *syn;
995
996
286k
  CGEN_INIT_PRINT (cd);
997
998
1.79M
  for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
999
1.50M
    {
1000
1.50M
      if (CGEN_SYNTAX_MNEMONIC_P (*syn))
1001
286k
  {
1002
286k
    (*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn));
1003
286k
    continue;
1004
286k
  }
1005
1.21M
      if (CGEN_SYNTAX_CHAR_P (*syn))
1006
793k
  {
1007
793k
    (*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn));
1008
793k
    continue;
1009
793k
  }
1010
1011
      /* We have an operand.  */
1012
425k
      m32c_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info,
1013
425k
         fields, CGEN_INSN_ATTRS (insn), pc, length);
1014
425k
    }
1015
286k
}
1016

1017
/* Subroutine of print_insn. Reads an insn into the given buffers and updates
1018
   the extract info.
1019
   Returns 0 if all is well, non-zero otherwise.  */
1020
1021
static int
1022
read_insn (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
1023
     bfd_vma pc,
1024
     disassemble_info *info,
1025
     bfd_byte *buf,
1026
     int buflen,
1027
     CGEN_EXTRACT_INFO *ex_info,
1028
     unsigned long *insn_value)
1029
14.0k
{
1030
14.0k
  int status = (*info->read_memory_func) (pc, buf, buflen, info);
1031
1032
14.0k
  if (status != 0)
1033
23
    {
1034
23
      (*info->memory_error_func) (status, pc, info);
1035
23
      return -1;
1036
23
    }
1037
1038
13.9k
  ex_info->dis_info = info;
1039
13.9k
  ex_info->valid = (1 << buflen) - 1;
1040
13.9k
  ex_info->insn_bytes = buf;
1041
1042
13.9k
  *insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG);
1043
13.9k
  return 0;
1044
14.0k
}
1045
1046
/* Utility to print an insn.
1047
   BUF is the base part of the insn, target byte order, BUFLEN bytes long.
1048
   The result is the size of the insn in bytes or zero for an unknown insn
1049
   or -1 if an error occurs fetching data (memory_error_func will have
1050
   been called).  */
1051
1052
static int
1053
print_insn (CGEN_CPU_DESC cd,
1054
      bfd_vma pc,
1055
      disassemble_info *info,
1056
      bfd_byte *buf,
1057
      unsigned int buflen)
1058
313k
{
1059
313k
  CGEN_INSN_INT insn_value;
1060
313k
  const CGEN_INSN_LIST *insn_list;
1061
313k
  CGEN_EXTRACT_INFO ex_info;
1062
313k
  int basesize;
1063
1064
  /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
1065
313k
  basesize = cd->base_insn_bitsize < buflen * 8 ?
1066
313k
                                     cd->base_insn_bitsize : buflen * 8;
1067
313k
  insn_value = cgen_get_insn_value (cd, buf, basesize, cd->insn_endian);
1068
1069
1070
  /* Fill in ex_info fields like read_insn would.  Don't actually call
1071
     read_insn, since the incoming buffer is already read (and possibly
1072
     modified a la m32r).  */
1073
313k
  ex_info.valid = (1 << buflen) - 1;
1074
313k
  ex_info.dis_info = info;
1075
313k
  ex_info.insn_bytes = buf;
1076
1077
  /* The instructions are stored in hash lists.
1078
     Pick the first one and keep trying until we find the right one.  */
1079
1080
313k
  insn_list = CGEN_DIS_LOOKUP_INSN (cd, (char *) buf, insn_value);
1081
3.61G
  while (insn_list != NULL)
1082
3.61G
    {
1083
3.61G
      const CGEN_INSN *insn = insn_list->insn;
1084
3.61G
      CGEN_FIELDS fields;
1085
3.61G
      int length;
1086
3.61G
      unsigned long insn_value_cropped;
1087
1088
3.61G
#ifdef CGEN_VALIDATE_INSN_SUPPORTED
1089
      /* Not needed as insn shouldn't be in hash lists if not supported.  */
1090
      /* Supported by this cpu?  */
1091
3.61G
      if (! m32c_cgen_insn_supported (cd, insn))
1092
1.52G
        {
1093
1.52G
          insn_list = CGEN_DIS_NEXT_INSN (insn_list);
1094
1.52G
    continue;
1095
1.52G
        }
1096
2.09G
#endif
1097
1098
      /* Basic bit mask must be correct.  */
1099
      /* ??? May wish to allow target to defer this check until the extract
1100
   handler.  */
1101
1102
      /* Base size may exceed this instruction's size.  Extract the
1103
         relevant part from the buffer. */
1104
2.09G
      if ((unsigned) (CGEN_INSN_BITSIZE (insn) / 8) < buflen &&
1105
2.09G
    (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
1106
461M
  insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn),
1107
461M
             info->endian == BFD_ENDIAN_BIG);
1108
1.62G
      else
1109
1.62G
  insn_value_cropped = insn_value;
1110
1111
2.09G
      if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn))
1112
2.09G
    == CGEN_INSN_BASE_VALUE (insn))
1113
286k
  {
1114
    /* Printing is handled in two passes.  The first pass parses the
1115
       machine insn and extracts the fields.  The second pass prints
1116
       them.  */
1117
1118
    /* Make sure the entire insn is loaded into insn_value, if it
1119
       can fit.  */
1120
286k
    if (((unsigned) CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize) &&
1121
286k
        (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
1122
14.0k
      {
1123
14.0k
        unsigned long full_insn_value;
1124
14.0k
        int rc = read_insn (cd, pc, info, buf,
1125
14.0k
          CGEN_INSN_BITSIZE (insn) / 8,
1126
14.0k
          & ex_info, & full_insn_value);
1127
14.0k
        if (rc != 0)
1128
23
    return rc;
1129
13.9k
        length = CGEN_EXTRACT_FN (cd, insn)
1130
13.9k
    (cd, insn, &ex_info, full_insn_value, &fields, pc);
1131
13.9k
      }
1132
272k
    else
1133
272k
      length = CGEN_EXTRACT_FN (cd, insn)
1134
272k
        (cd, insn, &ex_info, insn_value_cropped, &fields, pc);
1135
1136
    /* Length < 0 -> error.  */
1137
286k
    if (length < 0)
1138
0
      return length;
1139
286k
    if (length > 0)
1140
286k
      {
1141
286k
        CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length);
1142
        /* Length is in bits, result is in bytes.  */
1143
286k
        return length / 8;
1144
286k
      }
1145
286k
  }
1146
1147
2.09G
      insn_list = CGEN_DIS_NEXT_INSN (insn_list);
1148
2.09G
    }
1149
1150
27.0k
  return 0;
1151
313k
}
1152
1153
/* Default value for CGEN_PRINT_INSN.
1154
   The result is the size of the insn in bytes or zero for an unknown insn
1155
   or -1 if an error occured fetching bytes.  */
1156
1157
#ifndef CGEN_PRINT_INSN
1158
313k
#define CGEN_PRINT_INSN default_print_insn
1159
#endif
1160
1161
static int
1162
default_print_insn (CGEN_CPU_DESC cd, bfd_vma pc, disassemble_info *info)
1163
313k
{
1164
313k
  bfd_byte buf[CGEN_MAX_INSN_SIZE];
1165
313k
  int buflen;
1166
313k
  int status;
1167
1168
  /* Attempt to read the base part of the insn.  */
1169
313k
  buflen = cd->base_insn_bitsize / 8;
1170
313k
  status = (*info->read_memory_func) (pc, buf, buflen, info);
1171
1172
  /* Try again with the minimum part, if min < base.  */
1173
313k
  if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize))
1174
519
    {
1175
519
      buflen = cd->min_insn_bitsize / 8;
1176
519
      status = (*info->read_memory_func) (pc, buf, buflen, info);
1177
519
    }
1178
1179
313k
  if (status != 0)
1180
1
    {
1181
1
      (*info->memory_error_func) (status, pc, info);
1182
1
      return -1;
1183
1
    }
1184
1185
313k
  return print_insn (cd, pc, info, buf, buflen);
1186
313k
}
1187
1188
/* Main entry point.
1189
   Print one instruction from PC on INFO->STREAM.
1190
   Return the size of the instruction (in bytes).  */
1191
1192
typedef struct cpu_desc_list
1193
{
1194
  struct cpu_desc_list *next;
1195
  CGEN_BITSET *isa;
1196
  int mach;
1197
  int endian;
1198
  int insn_endian;
1199
  CGEN_CPU_DESC cd;
1200
} cpu_desc_list;
1201
1202
int
1203
print_insn_m32c (bfd_vma pc, disassemble_info *info)
1204
313k
{
1205
313k
  static cpu_desc_list *cd_list = 0;
1206
313k
  cpu_desc_list *cl = 0;
1207
313k
  static CGEN_CPU_DESC cd = 0;
1208
313k
  static CGEN_BITSET *prev_isa;
1209
313k
  static int prev_mach;
1210
313k
  static int prev_endian;
1211
313k
  static int prev_insn_endian;
1212
313k
  int length;
1213
313k
  CGEN_BITSET *isa;
1214
313k
  int mach;
1215
313k
  int endian = (info->endian == BFD_ENDIAN_BIG
1216
313k
    ? CGEN_ENDIAN_BIG
1217
313k
    : CGEN_ENDIAN_LITTLE);
1218
313k
  int insn_endian = (info->endian_code == BFD_ENDIAN_BIG
1219
313k
                     ? CGEN_ENDIAN_BIG
1220
313k
                     : CGEN_ENDIAN_LITTLE);
1221
313k
  enum bfd_architecture arch;
1222
1223
  /* ??? gdb will set mach but leave the architecture as "unknown" */
1224
313k
#ifndef CGEN_BFD_ARCH
1225
313k
#define CGEN_BFD_ARCH bfd_arch_m32c
1226
313k
#endif
1227
313k
  arch = info->arch;
1228
313k
  if (arch == bfd_arch_unknown)
1229
0
    arch = CGEN_BFD_ARCH;
1230
1231
  /* There's no standard way to compute the machine or isa number
1232
     so we leave it to the target.  */
1233
#ifdef CGEN_COMPUTE_MACH
1234
  mach = CGEN_COMPUTE_MACH (info);
1235
#else
1236
313k
  mach = info->mach;
1237
313k
#endif
1238
1239
#ifdef CGEN_COMPUTE_ISA
1240
  {
1241
    static CGEN_BITSET *permanent_isa;
1242
1243
    if (!permanent_isa)
1244
      permanent_isa = cgen_bitset_create (MAX_ISAS);
1245
    isa = permanent_isa;
1246
    cgen_bitset_clear (isa);
1247
    cgen_bitset_add (isa, CGEN_COMPUTE_ISA (info));
1248
  }
1249
#else
1250
313k
  isa = info->private_data;
1251
313k
#endif
1252
1253
  /* If we've switched cpu's, try to find a handle we've used before */
1254
313k
  if (cd
1255
313k
      && (cgen_bitset_compare (isa, prev_isa) != 0
1256
313k
    || mach != prev_mach
1257
313k
    || endian != prev_endian))
1258
312k
    {
1259
312k
      cd = 0;
1260
832k
      for (cl = cd_list; cl; cl = cl->next)
1261
832k
  {
1262
832k
    if (cgen_bitset_compare (cl->isa, isa) == 0 &&
1263
832k
        cl->mach == mach &&
1264
832k
        cl->endian == endian)
1265
312k
      {
1266
312k
        cd = cl->cd;
1267
312k
        prev_isa = cd->isas;
1268
312k
        break;
1269
312k
      }
1270
832k
  }
1271
312k
    }
1272
1273
  /* If we haven't initialized yet, initialize the opcode table.  */
1274
313k
  if (! cd)
1275
3
    {
1276
3
      const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach);
1277
3
      const char *mach_name;
1278
1279
3
      if (!arch_type)
1280
0
  abort ();
1281
3
      mach_name = arch_type->printable_name;
1282
1283
3
      prev_isa = cgen_bitset_copy (isa);
1284
3
      prev_mach = mach;
1285
3
      prev_endian = endian;
1286
3
      prev_insn_endian = insn_endian;
1287
3
      cd = m32c_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa,
1288
3
         CGEN_CPU_OPEN_BFDMACH, mach_name,
1289
3
         CGEN_CPU_OPEN_ENDIAN, prev_endian,
1290
3
                                 CGEN_CPU_OPEN_INSN_ENDIAN, prev_insn_endian,
1291
3
         CGEN_CPU_OPEN_END);
1292
3
      if (!cd)
1293
0
  abort ();
1294
1295
      /* Save this away for future reference.  */
1296
3
      cl = xmalloc (sizeof (struct cpu_desc_list));
1297
3
      cl->cd = cd;
1298
3
      cl->isa = prev_isa;
1299
3
      cl->mach = mach;
1300
3
      cl->endian = endian;
1301
3
      cl->next = cd_list;
1302
3
      cd_list = cl;
1303
1304
3
      m32c_cgen_init_dis (cd);
1305
3
    }
1306
1307
  /* We try to have as much common code as possible.
1308
     But at this point some targets need to take over.  */
1309
  /* ??? Some targets may need a hook elsewhere.  Try to avoid this,
1310
     but if not possible try to move this hook elsewhere rather than
1311
     have two hooks.  */
1312
313k
  length = CGEN_PRINT_INSN (cd, pc, info);
1313
313k
  if (length > 0)
1314
286k
    return length;
1315
27.0k
  if (length < 0)
1316
24
    return -1;
1317
1318
27.0k
  (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
1319
27.0k
  return cd->default_insn_bitsize / 8;
1320
27.0k
}