Coverage Report

Created: 2023-06-29 07:13

/src/binutils-gdb/opcodes/m32r-dis.c
Line
Count
Source (jump to first uncovered line)
1
/* DO NOT EDIT!  -*- buffer-read-only: t -*- vi:set ro:  */
2
/* Disassembler interface for targets using CGEN. -*- C -*-
3
   CGEN: Cpu tools GENerator
4
5
   THIS FILE IS MACHINE GENERATED WITH CGEN.
6
   - the resultant file is machine generated, cgen-dis.in isn't
7
8
   Copyright (C) 1996-2023 Free Software Foundation, Inc.
9
10
   This file is part of libopcodes.
11
12
   This library is free software; you can redistribute it and/or modify
13
   it under the terms of the GNU General Public License as published by
14
   the Free Software Foundation; either version 3, or (at your option)
15
   any later version.
16
17
   It is distributed in the hope that it will be useful, but WITHOUT
18
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
19
   or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
20
   License for more details.
21
22
   You should have received a copy of the GNU General Public License
23
   along with this program; if not, write to the Free Software Foundation, Inc.,
24
   51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.  */
25
26
/* ??? Eventually more and more of this stuff can go to cpu-independent files.
27
   Keep that in mind.  */
28
29
#include "sysdep.h"
30
#include <stdio.h>
31
#include "ansidecl.h"
32
#include "disassemble.h"
33
#include "bfd.h"
34
#include "symcat.h"
35
#include "libiberty.h"
36
#include "m32r-desc.h"
37
#include "m32r-opc.h"
38
#include "opintl.h"
39
40
/* Default text to print if an instruction isn't recognized.  */
41
36.0k
#define UNKNOWN_INSN_MSG _("*unknown*")
42
43
static void print_normal
44
  (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
45
static void print_address
46
  (CGEN_CPU_DESC, void *, bfd_vma, unsigned int, bfd_vma, int) ATTRIBUTE_UNUSED;
47
static void print_keyword
48
  (CGEN_CPU_DESC, void *, CGEN_KEYWORD *, long, unsigned int) ATTRIBUTE_UNUSED;
49
static void print_insn_normal
50
  (CGEN_CPU_DESC, void *, const CGEN_INSN *, CGEN_FIELDS *, bfd_vma, int);
51
static int print_insn
52
  (CGEN_CPU_DESC, bfd_vma,  disassemble_info *, bfd_byte *, unsigned);
53
static int default_print_insn
54
  (CGEN_CPU_DESC, bfd_vma, disassemble_info *) ATTRIBUTE_UNUSED;
55
static int read_insn
56
  (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, int, CGEN_EXTRACT_INFO *,
57
   unsigned long *);
58

59
/* -- disassembler routines inserted here.  */
60
61
/* -- dis.c */
62
63
/* Print signed operands with '#' prefixes.  */
64
65
static void
66
print_signed_with_hash_prefix (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
67
             void * dis_info,
68
             long value,
69
             unsigned int attrs ATTRIBUTE_UNUSED,
70
             bfd_vma pc ATTRIBUTE_UNUSED,
71
             int length ATTRIBUTE_UNUSED)
72
25.5k
{
73
25.5k
  disassemble_info *info = (disassemble_info *) dis_info;
74
75
25.5k
  (*info->fprintf_func) (info->stream, "#");
76
25.5k
  (*info->fprintf_func) (info->stream, "%ld", value);
77
25.5k
}
78
79
/* Print unsigned operands with '#' prefixes.  */
80
81
static void
82
print_unsigned_with_hash_prefix (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
83
         void * dis_info,
84
         long value,
85
         unsigned int attrs ATTRIBUTE_UNUSED,
86
         bfd_vma pc ATTRIBUTE_UNUSED,
87
         int length ATTRIBUTE_UNUSED)
88
11.1k
{
89
11.1k
  disassemble_info *info = (disassemble_info *) dis_info;
90
91
11.1k
  (*info->fprintf_func) (info->stream, "#");
92
11.1k
  (*info->fprintf_func) (info->stream, "0x%lx", value);
93
11.1k
}
94
95
/* Handle '#' prefixes as operands.  */
96
97
static void
98
print_hash (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
99
      void * dis_info,
100
      long value ATTRIBUTE_UNUSED,
101
      unsigned int attrs ATTRIBUTE_UNUSED,
102
      bfd_vma pc ATTRIBUTE_UNUSED,
103
      int length ATTRIBUTE_UNUSED)
104
610
{
105
610
  disassemble_info *info = (disassemble_info *) dis_info;
106
107
610
  (*info->fprintf_func) (info->stream, "#");
108
610
}
109
110
#undef  CGEN_PRINT_INSN
111
119k
#define CGEN_PRINT_INSN my_print_insn
112
113
static int
114
my_print_insn (CGEN_CPU_DESC cd,
115
         bfd_vma pc,
116
         disassemble_info *info)
117
119k
{
118
119k
  bfd_byte buffer[CGEN_MAX_INSN_SIZE];
119
119k
  bfd_byte *buf = buffer;
120
119k
  int status;
121
119k
  int buflen = (pc & 3) == 0 ? 4 : 2;
122
119k
  int big_p = CGEN_CPU_INSN_ENDIAN (cd) == CGEN_ENDIAN_BIG;
123
119k
  bfd_byte *x;
124
125
  /* Read the base part of the insn.  */
126
127
119k
  status = (*info->read_memory_func) (pc - ((!big_p && (pc & 3) != 0) ? 2 : 0),
128
119k
              buf, buflen, info);
129
119k
  if (status != 0)
130
112
    {
131
112
      (*info->memory_error_func) (status, pc, info);
132
112
      return -1;
133
112
    }
134
135
  /* 32 bit insn?  */
136
119k
  x = (big_p ? &buf[0] : &buf[3]);
137
119k
  if ((pc & 3) == 0 && (*x & 0x80) != 0)
138
44.1k
    return print_insn (cd, pc, info, buf, buflen);
139
140
  /* Print the first insn.  */
141
74.8k
  if ((pc & 3) == 0)
142
70.2k
    {
143
70.2k
      buf += (big_p ? 0 : 2);
144
70.2k
      if (print_insn (cd, pc, info, buf, 2) == 0)
145
7.09k
  (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
146
70.2k
      buf += (big_p ? 2 : -2);
147
70.2k
    }
148
149
74.8k
  x = (big_p ? &buf[0] : &buf[1]);
150
74.8k
  if (*x & 0x80)
151
20.1k
    {
152
      /* Parallel.  */
153
20.1k
      (*info->fprintf_func) (info->stream, " || ");
154
20.1k
      *x &= 0x7f;
155
20.1k
    }
156
54.7k
  else
157
54.7k
    (*info->fprintf_func) (info->stream, " -> ");
158
159
  /* The "& 3" is to pass a consistent address.
160
     Parallel insns arguably both begin on the word boundary.
161
     Also, branch insns are calculated relative to the word boundary.  */
162
74.8k
  if (print_insn (cd, pc & ~ (bfd_vma) 3, info, buf, 2) == 0)
163
7.34k
    (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
164
165
74.8k
  return (pc & 3) ? 2 : 4;
166
119k
}
167
168
/* -- */
169
170
void m32r_cgen_print_operand
171
  (CGEN_CPU_DESC, int, void *, CGEN_FIELDS *, void const *, bfd_vma, int);
172
173
/* Main entry point for printing operands.
174
   XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
175
   of dis-asm.h on cgen.h.
176
177
   This function is basically just a big switch statement.  Earlier versions
178
   used tables to look up the function to use, but
179
   - if the table contains both assembler and disassembler functions then
180
     the disassembler contains much of the assembler and vice-versa,
181
   - there's a lot of inlining possibilities as things grow,
182
   - using a switch statement avoids the function call overhead.
183
184
   This function could be moved into `print_insn_normal', but keeping it
185
   separate makes clear the interface between `print_insn_normal' and each of
186
   the handlers.  */
187
188
void
189
m32r_cgen_print_operand (CGEN_CPU_DESC cd,
190
         int opindex,
191
         void * xinfo,
192
         CGEN_FIELDS *fields,
193
         void const *attrs ATTRIBUTE_UNUSED,
194
         bfd_vma pc,
195
         int length)
196
297k
{
197
297k
  disassemble_info *info = (disassemble_info *) xinfo;
198
199
297k
  switch (opindex)
200
297k
    {
201
3.30k
    case M32R_OPERAND_ACC :
202
3.30k
      print_keyword (cd, info, & m32r_cgen_opval_h_accums, fields->f_acc, 0);
203
3.30k
      break;
204
132
    case M32R_OPERAND_ACCD :
205
132
      print_keyword (cd, info, & m32r_cgen_opval_h_accums, fields->f_accd, 0);
206
132
      break;
207
604
    case M32R_OPERAND_ACCS :
208
604
      print_keyword (cd, info, & m32r_cgen_opval_h_accums, fields->f_accs, 0);
209
604
      break;
210
337
    case M32R_OPERAND_DCR :
211
337
      print_keyword (cd, info, & m32r_cgen_opval_cr_names, fields->f_r1, 0);
212
337
      break;
213
789
    case M32R_OPERAND_DISP16 :
214
789
      print_address (cd, info, fields->f_disp16, 0|(1<<CGEN_OPERAND_RELOC)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
215
789
      break;
216
10.1k
    case M32R_OPERAND_DISP24 :
217
10.1k
      print_address (cd, info, fields->f_disp24, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_RELOC)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
218
10.1k
      break;
219
7.19k
    case M32R_OPERAND_DISP8 :
220
7.19k
      print_address (cd, info, fields->f_disp8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_RELOC)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
221
7.19k
      break;
222
102k
    case M32R_OPERAND_DR :
223
102k
      print_keyword (cd, info, & m32r_cgen_opval_gr_names, fields->f_r1, 0);
224
102k
      break;
225
610
    case M32R_OPERAND_HASH :
226
610
      print_hash (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
227
610
      break;
228
18
    case M32R_OPERAND_HI16 :
229
18
      print_normal (cd, info, fields->f_hi16, 0|(1<<CGEN_OPERAND_SIGN_OPT), pc, length);
230
18
      break;
231
60
    case M32R_OPERAND_IMM1 :
232
60
      print_unsigned_with_hash_prefix (cd, info, fields->f_imm1, 0, pc, length);
233
60
      break;
234
557
    case M32R_OPERAND_SCR :
235
557
      print_keyword (cd, info, & m32r_cgen_opval_cr_names, fields->f_r2, 0);
236
557
      break;
237
2.61k
    case M32R_OPERAND_SIMM16 :
238
2.61k
      print_signed_with_hash_prefix (cd, info, fields->f_simm16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
239
2.61k
      break;
240
22.9k
    case M32R_OPERAND_SIMM8 :
241
22.9k
      print_signed_with_hash_prefix (cd, info, fields->f_simm8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
242
22.9k
      break;
243
3.28k
    case M32R_OPERAND_SLO16 :
244
3.28k
      print_normal (cd, info, fields->f_simm16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
245
3.28k
      break;
246
71.5k
    case M32R_OPERAND_SR :
247
71.5k
      print_keyword (cd, info, & m32r_cgen_opval_gr_names, fields->f_r2, 0);
248
71.5k
      break;
249
26.9k
    case M32R_OPERAND_SRC1 :
250
26.9k
      print_keyword (cd, info, & m32r_cgen_opval_gr_names, fields->f_r1, 0);
251
26.9k
      break;
252
27.6k
    case M32R_OPERAND_SRC2 :
253
27.6k
      print_keyword (cd, info, & m32r_cgen_opval_gr_names, fields->f_r2, 0);
254
27.6k
      break;
255
446
    case M32R_OPERAND_UIMM16 :
256
446
      print_unsigned_with_hash_prefix (cd, info, fields->f_uimm16, 0, pc, length);
257
446
      break;
258
4.57k
    case M32R_OPERAND_UIMM24 :
259
4.57k
      print_address (cd, info, fields->f_uimm24, 0|(1<<CGEN_OPERAND_RELOC)|(1<<CGEN_OPERAND_ABS_ADDR), pc, length);
260
4.57k
      break;
261
2.86k
    case M32R_OPERAND_UIMM3 :
262
2.86k
      print_unsigned_with_hash_prefix (cd, info, fields->f_uimm3, 0, pc, length);
263
2.86k
      break;
264
177
    case M32R_OPERAND_UIMM4 :
265
177
      print_unsigned_with_hash_prefix (cd, info, fields->f_uimm4, 0, pc, length);
266
177
      break;
267
5.74k
    case M32R_OPERAND_UIMM5 :
268
5.74k
      print_unsigned_with_hash_prefix (cd, info, fields->f_uimm5, 0, pc, length);
269
5.74k
      break;
270
1.87k
    case M32R_OPERAND_UIMM8 :
271
1.87k
      print_unsigned_with_hash_prefix (cd, info, fields->f_uimm8, 0, pc, length);
272
1.87k
      break;
273
270
    case M32R_OPERAND_ULO16 :
274
270
      print_normal (cd, info, fields->f_uimm16, 0, pc, length);
275
270
      break;
276
277
0
    default :
278
      /* xgettext:c-format */
279
0
      opcodes_error_handler
280
0
  (_("internal error: unrecognized field %d while printing insn"),
281
0
   opindex);
282
0
      abort ();
283
297k
  }
284
297k
}
285
286
cgen_print_fn * const m32r_cgen_print_handlers[] =
287
{
288
  print_insn_normal,
289
};
290
291
292
void
293
m32r_cgen_init_dis (CGEN_CPU_DESC cd)
294
6
{
295
6
  m32r_cgen_init_opcode_table (cd);
296
6
  m32r_cgen_init_ibld_table (cd);
297
6
  cd->print_handlers = & m32r_cgen_print_handlers[0];
298
6
  cd->print_operand = m32r_cgen_print_operand;
299
6
}
300
301

302
/* Default print handler.  */
303
304
static void
305
print_normal (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
306
        void *dis_info,
307
        long value,
308
        unsigned int attrs,
309
        bfd_vma pc ATTRIBUTE_UNUSED,
310
        int length ATTRIBUTE_UNUSED)
311
3.56k
{
312
3.56k
  disassemble_info *info = (disassemble_info *) dis_info;
313
314
  /* Print the operand as directed by the attributes.  */
315
3.56k
  if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
316
0
    ; /* nothing to do */
317
3.56k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
318
3.28k
    (*info->fprintf_func) (info->stream, "%ld", value);
319
288
  else
320
288
    (*info->fprintf_func) (info->stream, "0x%lx", value);
321
3.56k
}
322
323
/* Default address handler.  */
324
325
static void
326
print_address (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
327
         void *dis_info,
328
         bfd_vma value,
329
         unsigned int attrs,
330
         bfd_vma pc ATTRIBUTE_UNUSED,
331
         int length ATTRIBUTE_UNUSED)
332
22.7k
{
333
22.7k
  disassemble_info *info = (disassemble_info *) dis_info;
334
335
  /* Print the operand as directed by the attributes.  */
336
22.7k
  if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
337
0
    ; /* Nothing to do.  */
338
22.7k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR))
339
18.1k
    (*info->print_address_func) (value, info);
340
4.57k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR))
341
4.57k
    (*info->print_address_func) (value, info);
342
0
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
343
0
    (*info->fprintf_func) (info->stream, "%ld", (long) value);
344
0
  else
345
0
    (*info->fprintf_func) (info->stream, "0x%lx", (long) value);
346
22.7k
}
347
348
/* Keyword print handler.  */
349
350
static void
351
print_keyword (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
352
         void *dis_info,
353
         CGEN_KEYWORD *keyword_table,
354
         long value,
355
         unsigned int attrs ATTRIBUTE_UNUSED)
356
233k
{
357
233k
  disassemble_info *info = (disassemble_info *) dis_info;
358
233k
  const CGEN_KEYWORD_ENTRY *ke;
359
360
233k
  ke = cgen_keyword_lookup_value (keyword_table, value);
361
233k
  if (ke != NULL)
362
233k
    (*info->fprintf_func) (info->stream, "%s", ke->name);
363
509
  else
364
509
    (*info->fprintf_func) (info->stream, "???");
365
233k
}
366

367
/* Default insn printer.
368
369
   DIS_INFO is defined as `void *' so the disassembler needn't know anything
370
   about disassemble_info.  */
371
372
static void
373
print_insn_normal (CGEN_CPU_DESC cd,
374
       void *dis_info,
375
       const CGEN_INSN *insn,
376
       CGEN_FIELDS *fields,
377
       bfd_vma pc,
378
       int length)
379
153k
{
380
153k
  const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
381
153k
  disassemble_info *info = (disassemble_info *) dis_info;
382
153k
  const CGEN_SYNTAX_CHAR_TYPE *syn;
383
384
153k
  CGEN_INIT_PRINT (cd);
385
386
923k
  for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
387
770k
    {
388
770k
      if (CGEN_SYNTAX_MNEMONIC_P (*syn))
389
153k
  {
390
153k
    (*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn));
391
153k
    continue;
392
153k
  }
393
617k
      if (CGEN_SYNTAX_CHAR_P (*syn))
394
319k
  {
395
319k
    (*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn));
396
319k
    continue;
397
319k
  }
398
399
      /* We have an operand.  */
400
297k
      m32r_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info,
401
297k
         fields, CGEN_INSN_ATTRS (insn), pc, length);
402
297k
    }
403
153k
}
404

405
/* Subroutine of print_insn. Reads an insn into the given buffers and updates
406
   the extract info.
407
   Returns 0 if all is well, non-zero otherwise.  */
408
409
static int
410
read_insn (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
411
     bfd_vma pc,
412
     disassemble_info *info,
413
     bfd_byte *buf,
414
     int buflen,
415
     CGEN_EXTRACT_INFO *ex_info,
416
     unsigned long *insn_value)
417
0
{
418
0
  int status = (*info->read_memory_func) (pc, buf, buflen, info);
419
420
0
  if (status != 0)
421
0
    {
422
0
      (*info->memory_error_func) (status, pc, info);
423
0
      return -1;
424
0
    }
425
426
0
  ex_info->dis_info = info;
427
0
  ex_info->valid = (1 << buflen) - 1;
428
0
  ex_info->insn_bytes = buf;
429
430
0
  *insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG);
431
0
  return 0;
432
0
}
433
434
/* Utility to print an insn.
435
   BUF is the base part of the insn, target byte order, BUFLEN bytes long.
436
   The result is the size of the insn in bytes or zero for an unknown insn
437
   or -1 if an error occurs fetching data (memory_error_func will have
438
   been called).  */
439
440
static int
441
print_insn (CGEN_CPU_DESC cd,
442
      bfd_vma pc,
443
      disassemble_info *info,
444
      bfd_byte *buf,
445
      unsigned int buflen)
446
189k
{
447
189k
  CGEN_INSN_INT insn_value;
448
189k
  const CGEN_INSN_LIST *insn_list;
449
189k
  CGEN_EXTRACT_INFO ex_info;
450
189k
  int basesize;
451
452
  /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
453
189k
  basesize = cd->base_insn_bitsize < buflen * 8 ?
454
189k
                                     cd->base_insn_bitsize : buflen * 8;
455
189k
  insn_value = cgen_get_insn_value (cd, buf, basesize, cd->insn_endian);
456
457
458
  /* Fill in ex_info fields like read_insn would.  Don't actually call
459
     read_insn, since the incoming buffer is already read (and possibly
460
     modified a la m32r).  */
461
189k
  ex_info.valid = (1 << buflen) - 1;
462
189k
  ex_info.dis_info = info;
463
189k
  ex_info.insn_bytes = buf;
464
465
  /* The instructions are stored in hash lists.
466
     Pick the first one and keep trying until we find the right one.  */
467
468
189k
  insn_list = CGEN_DIS_LOOKUP_INSN (cd, (char *) buf, insn_value);
469
428k
  while (insn_list != NULL)
470
392k
    {
471
392k
      const CGEN_INSN *insn = insn_list->insn;
472
392k
      CGEN_FIELDS fields;
473
392k
      int length;
474
392k
      unsigned long insn_value_cropped;
475
476
#ifdef CGEN_VALIDATE_INSN_SUPPORTED
477
      /* Not needed as insn shouldn't be in hash lists if not supported.  */
478
      /* Supported by this cpu?  */
479
      if (! m32r_cgen_insn_supported (cd, insn))
480
        {
481
          insn_list = CGEN_DIS_NEXT_INSN (insn_list);
482
    continue;
483
        }
484
#endif
485
486
      /* Basic bit mask must be correct.  */
487
      /* ??? May wish to allow target to defer this check until the extract
488
   handler.  */
489
490
      /* Base size may exceed this instruction's size.  Extract the
491
         relevant part from the buffer. */
492
392k
      if ((unsigned) (CGEN_INSN_BITSIZE (insn) / 8) < buflen &&
493
392k
    (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
494
0
  insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn),
495
0
             info->endian == BFD_ENDIAN_BIG);
496
392k
      else
497
392k
  insn_value_cropped = insn_value;
498
499
392k
      if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn))
500
392k
    == CGEN_INSN_BASE_VALUE (insn))
501
153k
  {
502
    /* Printing is handled in two passes.  The first pass parses the
503
       machine insn and extracts the fields.  The second pass prints
504
       them.  */
505
506
    /* Make sure the entire insn is loaded into insn_value, if it
507
       can fit.  */
508
153k
    if (((unsigned) CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize) &&
509
153k
        (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
510
0
      {
511
0
        unsigned long full_insn_value;
512
0
        int rc = read_insn (cd, pc, info, buf,
513
0
          CGEN_INSN_BITSIZE (insn) / 8,
514
0
          & ex_info, & full_insn_value);
515
0
        if (rc != 0)
516
0
    return rc;
517
0
        length = CGEN_EXTRACT_FN (cd, insn)
518
0
    (cd, insn, &ex_info, full_insn_value, &fields, pc);
519
0
      }
520
153k
    else
521
153k
      length = CGEN_EXTRACT_FN (cd, insn)
522
153k
        (cd, insn, &ex_info, insn_value_cropped, &fields, pc);
523
524
    /* Length < 0 -> error.  */
525
153k
    if (length < 0)
526
0
      return length;
527
153k
    if (length > 0)
528
153k
      {
529
153k
        CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length);
530
        /* Length is in bits, result is in bytes.  */
531
153k
        return length / 8;
532
153k
      }
533
153k
  }
534
535
238k
      insn_list = CGEN_DIS_NEXT_INSN (insn_list);
536
238k
    }
537
538
36.0k
  return 0;
539
189k
}
540
541
/* Default value for CGEN_PRINT_INSN.
542
   The result is the size of the insn in bytes or zero for an unknown insn
543
   or -1 if an error occured fetching bytes.  */
544
545
#ifndef CGEN_PRINT_INSN
546
#define CGEN_PRINT_INSN default_print_insn
547
#endif
548
549
static int
550
default_print_insn (CGEN_CPU_DESC cd, bfd_vma pc, disassemble_info *info)
551
0
{
552
0
  bfd_byte buf[CGEN_MAX_INSN_SIZE];
553
0
  int buflen;
554
0
  int status;
555
0
556
0
  /* Attempt to read the base part of the insn.  */
557
0
  buflen = cd->base_insn_bitsize / 8;
558
0
  status = (*info->read_memory_func) (pc, buf, buflen, info);
559
0
560
0
  /* Try again with the minimum part, if min < base.  */
561
0
  if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize))
562
0
    {
563
0
      buflen = cd->min_insn_bitsize / 8;
564
0
      status = (*info->read_memory_func) (pc, buf, buflen, info);
565
0
    }
566
0
567
0
  if (status != 0)
568
0
    {
569
0
      (*info->memory_error_func) (status, pc, info);
570
0
      return -1;
571
0
    }
572
0
573
0
  return print_insn (cd, pc, info, buf, buflen);
574
0
}
575
576
/* Main entry point.
577
   Print one instruction from PC on INFO->STREAM.
578
   Return the size of the instruction (in bytes).  */
579
580
typedef struct cpu_desc_list
581
{
582
  struct cpu_desc_list *next;
583
  CGEN_BITSET *isa;
584
  int mach;
585
  int endian;
586
  int insn_endian;
587
  CGEN_CPU_DESC cd;
588
} cpu_desc_list;
589
590
int
591
print_insn_m32r (bfd_vma pc, disassemble_info *info)
592
119k
{
593
119k
  static cpu_desc_list *cd_list = 0;
594
119k
  cpu_desc_list *cl = 0;
595
119k
  static CGEN_CPU_DESC cd = 0;
596
119k
  static CGEN_BITSET *prev_isa;
597
119k
  static int prev_mach;
598
119k
  static int prev_endian;
599
119k
  static int prev_insn_endian;
600
119k
  int length;
601
119k
  CGEN_BITSET *isa;
602
119k
  int mach;
603
119k
  int endian = (info->endian == BFD_ENDIAN_BIG
604
119k
    ? CGEN_ENDIAN_BIG
605
119k
    : CGEN_ENDIAN_LITTLE);
606
119k
  int insn_endian = (info->endian_code == BFD_ENDIAN_BIG
607
119k
                     ? CGEN_ENDIAN_BIG
608
119k
                     : CGEN_ENDIAN_LITTLE);
609
119k
  enum bfd_architecture arch;
610
611
  /* ??? gdb will set mach but leave the architecture as "unknown" */
612
119k
#ifndef CGEN_BFD_ARCH
613
119k
#define CGEN_BFD_ARCH bfd_arch_m32r
614
119k
#endif
615
119k
  arch = info->arch;
616
119k
  if (arch == bfd_arch_unknown)
617
0
    arch = CGEN_BFD_ARCH;
618
619
  /* There's no standard way to compute the machine or isa number
620
     so we leave it to the target.  */
621
#ifdef CGEN_COMPUTE_MACH
622
  mach = CGEN_COMPUTE_MACH (info);
623
#else
624
119k
  mach = info->mach;
625
119k
#endif
626
627
#ifdef CGEN_COMPUTE_ISA
628
  {
629
    static CGEN_BITSET *permanent_isa;
630
631
    if (!permanent_isa)
632
      permanent_isa = cgen_bitset_create (MAX_ISAS);
633
    isa = permanent_isa;
634
    cgen_bitset_clear (isa);
635
    cgen_bitset_add (isa, CGEN_COMPUTE_ISA (info));
636
  }
637
#else
638
119k
  isa = info->private_data;
639
119k
#endif
640
641
  /* If we've switched cpu's, try to find a handle we've used before */
642
119k
  if (cd
643
119k
      && (cgen_bitset_compare (isa, prev_isa) != 0
644
119k
    || mach != prev_mach
645
119k
    || endian != prev_endian))
646
114k
    {
647
114k
      cd = 0;
648
337k
      for (cl = cd_list; cl; cl = cl->next)
649
337k
  {
650
337k
    if (cgen_bitset_compare (cl->isa, isa) == 0 &&
651
337k
        cl->mach == mach &&
652
337k
        cl->endian == endian)
653
114k
      {
654
114k
        cd = cl->cd;
655
114k
        prev_isa = cd->isas;
656
114k
        break;
657
114k
      }
658
337k
  }
659
114k
    }
660
661
  /* If we haven't initialized yet, initialize the opcode table.  */
662
119k
  if (! cd)
663
6
    {
664
6
      const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach);
665
6
      const char *mach_name;
666
667
6
      if (!arch_type)
668
0
  abort ();
669
6
      mach_name = arch_type->printable_name;
670
671
6
      prev_isa = cgen_bitset_copy (isa);
672
6
      prev_mach = mach;
673
6
      prev_endian = endian;
674
6
      prev_insn_endian = insn_endian;
675
6
      cd = m32r_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa,
676
6
         CGEN_CPU_OPEN_BFDMACH, mach_name,
677
6
         CGEN_CPU_OPEN_ENDIAN, prev_endian,
678
6
                                 CGEN_CPU_OPEN_INSN_ENDIAN, prev_insn_endian,
679
6
         CGEN_CPU_OPEN_END);
680
6
      if (!cd)
681
0
  abort ();
682
683
      /* Save this away for future reference.  */
684
6
      cl = xmalloc (sizeof (struct cpu_desc_list));
685
6
      cl->cd = cd;
686
6
      cl->isa = prev_isa;
687
6
      cl->mach = mach;
688
6
      cl->endian = endian;
689
6
      cl->next = cd_list;
690
6
      cd_list = cl;
691
692
6
      m32r_cgen_init_dis (cd);
693
6
    }
694
695
  /* We try to have as much common code as possible.
696
     But at this point some targets need to take over.  */
697
  /* ??? Some targets may need a hook elsewhere.  Try to avoid this,
698
     but if not possible try to move this hook elsewhere rather than
699
     have two hooks.  */
700
119k
  length = CGEN_PRINT_INSN (cd, pc, info);
701
119k
  if (length > 0)
702
97.4k
    return length;
703
21.7k
  if (length < 0)
704
112
    return -1;
705
706
21.6k
  (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
707
21.6k
  return cd->default_insn_bitsize / 8;
708
21.7k
}