Coverage Report

Created: 2023-08-28 06:31

/src/binutils-gdb/opcodes/crx-dis.c
Line
Count
Source (jump to first uncovered line)
1
/* Disassembler code for CRX.
2
   Copyright (C) 2004-2023 Free Software Foundation, Inc.
3
   Contributed by Tomer Levi, NSC, Israel.
4
   Written by Tomer Levi.
5
6
   This file is part of the GNU opcodes library.
7
8
   This library is free software; you can redistribute it and/or modify
9
   it under the terms of the GNU General Public License as published by
10
   the Free Software Foundation; either version 3, or (at your option)
11
   any later version.
12
13
   It is distributed in the hope that it will be useful, but WITHOUT
14
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15
   or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
16
   License for more details.
17
18
   You should have received a copy of the GNU General Public License
19
   along with this program; if not, write to the Free Software
20
   Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
21
   MA 02110-1301, USA.  */
22
23
#include "sysdep.h"
24
#include "disassemble.h"
25
#include "opcode/crx.h"
26
27
/* String to print when opcode was not matched.  */
28
37.0k
#define ILLEGAL "illegal"
29
  /* Escape to 16-bit immediate.  */
30
291
#define ESCAPE_16_BIT  0xE
31
32
/* Extract 'n_bits' from 'a' starting from offset 'offs'.  */
33
#define EXTRACT(a, offs, n_bits)      \
34
239k
  (((a) >> (offs)) & ((2ull << (n_bits - 1)) - 1))
35
36
/* Set Bit Mask - a mask to set all bits starting from offset 'offs'.  */
37
40.9M
#define SBM(offs)  ((-1u << (offs)) & 0xffffffff)
38
39
typedef unsigned long dwordU;
40
typedef unsigned short wordU;
41
42
typedef struct
43
{
44
  dwordU val;
45
  int nbits;
46
} parameter;
47
48
/* Structure to hold valid 'cinv' instruction options.  */
49
50
typedef struct
51
  {
52
    /* Cinv printed string.  */
53
    char *str;
54
    /* Value corresponding to the string.  */
55
    unsigned int value;
56
  }
57
cinv_entry;
58
59
/* CRX 'cinv' options.  */
60
static const cinv_entry crx_cinvs[] =
61
{
62
  {"[i]", 2}, {"[i,u]", 3}, {"[d]", 4}, {"[d,u]", 5},
63
  {"[d,i]", 6}, {"[d,i,u]", 7}, {"[b]", 8},
64
  {"[b,i]", 10}, {"[b,i,u]", 11}, {"[b,d]", 12},
65
  {"[b,d,u]", 13}, {"[b,d,i]", 14}, {"[b,d,i,u]", 15}
66
};
67
68
/* Enum to distinguish different registers argument types.  */
69
typedef enum REG_ARG_TYPE
70
  {
71
    /* General purpose register (r<N>).  */
72
    REG_ARG = 0,
73
    /* User register (u<N>).  */
74
    USER_REG_ARG,
75
    /* CO-Processor register (c<N>).  */
76
    COP_ARG,
77
    /* CO-Processor special register (cs<N>).  */
78
    COPS_ARG
79
  }
80
REG_ARG_TYPE;
81
82
/* Number of valid 'cinv' instruction options.  */
83
static int NUMCINVS = ((sizeof crx_cinvs)/(sizeof crx_cinvs[0]));
84
/* Current opcode table entry we're disassembling.  */
85
static const inst *instruction;
86
/* Current instruction we're disassembling.  */
87
static ins currInsn;
88
/* The current instruction is read into 3 consecutive words.  */
89
static wordU words[3];
90
/* Contains all words in appropriate order.  */
91
static ULONGLONG allWords;
92
/* Holds the current processed argument number.  */
93
static int processing_argument_number;
94
/* Nonzero means a CST4 instruction.  */
95
static int cst4flag;
96
/* Nonzero means the instruction's original size is
97
   incremented (escape sequence is used).  */
98
static int size_changed;
99
100
101
/* Retrieve the number of operands for the current assembled instruction.  */
102
103
static int
104
get_number_of_operands (void)
105
115k
{
106
115k
  int i;
107
108
327k
  for (i = 0; i < MAX_OPERANDS && instruction->operands[i].op_type; i++)
109
211k
    ;
110
111
115k
  return i;
112
115k
}
113
114
/* Return the bit size for a given operand.  */
115
116
static int
117
getbits (operand_type op)
118
211k
{
119
211k
  if (op < MAX_OPRD)
120
211k
    return crx_optab[op].bit_size;
121
0
  else
122
0
    return 0;
123
211k
}
124
125
/* Return the argument type of a given operand.  */
126
127
static argtype
128
getargtype (operand_type op)
129
211k
{
130
211k
  if (op < MAX_OPRD)
131
211k
    return crx_optab[op].arg_type;
132
0
  else
133
0
    return nullargs;
134
211k
}
135
136
/* Given the trap index in dispatch table, return its name.
137
   This routine is used when disassembling the 'excp' instruction.  */
138
139
static char *
140
gettrapstring (unsigned int trap_index)
141
12.7k
{
142
12.7k
  const trap_entry *trap;
143
144
111k
  for (trap = crx_traps; trap < crx_traps + NUMTRAPS; trap++)
145
99.2k
    if (trap->entry == trap_index)
146
436
      return trap->name;
147
148
12.3k
  return ILLEGAL;
149
12.7k
}
150
151
/* Given a 'cinv' instruction constant operand, return its corresponding string.
152
   This routine is used when disassembling the 'cinv' instruction.  */
153
154
static char *
155
getcinvstring (unsigned int num)
156
217
{
157
217
  const cinv_entry *cinv;
158
159
1.52k
  for (cinv = crx_cinvs; cinv < (crx_cinvs + NUMCINVS); cinv++)
160
1.52k
    if (cinv->value == num)
161
216
      return cinv->str;
162
163
1
  return ILLEGAL;
164
217
}
165
166
/* Given a register enum value, retrieve its name.  */
167
168
static char *
169
getregname (reg r)
170
134k
{
171
134k
  const reg_entry * regentry = &crx_regtab[r];
172
173
134k
  if (regentry->type != CRX_R_REGTYPE)
174
0
    return ILLEGAL;
175
134k
  else
176
134k
    return regentry->name;
177
134k
}
178
179
/* Given a coprocessor register enum value, retrieve its name.  */
180
181
static char *
182
getcopregname (copreg r, reg_type type)
183
152
{
184
152
  const reg_entry * regentry;
185
186
152
  if (type == CRX_C_REGTYPE)
187
82
    regentry = &crx_copregtab[r];
188
70
  else if (type == CRX_CS_REGTYPE)
189
70
    regentry = &crx_copregtab[r+(cs0-c0)];
190
0
  else
191
0
    return ILLEGAL;
192
193
152
  return regentry->name;
194
152
}
195
196
197
/* Getting a processor register name.  */
198
199
static char *
200
getprocregname (int reg_index)
201
114
{
202
114
  const reg_entry *r;
203
204
2.73k
  for (r = crx_regtab; r < crx_regtab + NUMREGS; r++)
205
2.68k
    if (r->image == reg_index)
206
62
      return r->name;
207
208
52
  return "ILLEGAL REGISTER";
209
114
}
210
211
/* Get the power of two for a given integer.  */
212
213
static int
214
powerof2 (int x)
215
641
{
216
641
  int product, i;
217
218
1.11k
  for (i = 0, product = 1; i < x; i++)
219
469
    product *= 2;
220
221
641
  return product;
222
641
}
223
224
/* Transform a register bit mask to a register list.  */
225
226
static void
227
getregliststring (int mask, char *string, enum REG_ARG_TYPE core_cop)
228
309
{
229
309
  char temp_string[16];
230
309
  int i;
231
232
309
  string[0] = '{';
233
309
  string[1] = '\0';
234
235
236
  /* A zero mask means HI/LO registers.  */
237
309
  if (mask == 0)
238
5
    {
239
5
      if (core_cop == USER_REG_ARG)
240
1
  strcat (string, "ulo,uhi");
241
4
      else
242
4
  strcat (string, "lo,hi");
243
5
    }
244
304
  else
245
304
    {
246
5.16k
      for (i = 0; i < 16; i++)
247
4.86k
  {
248
4.86k
    if (mask & 0x1)
249
1.79k
      {
250
1.79k
        switch (core_cop)
251
1.79k
        {
252
1.47k
        case REG_ARG:
253
1.47k
    sprintf (temp_string, "r%d", i);
254
1.47k
    break;
255
64
        case USER_REG_ARG:
256
64
    sprintf (temp_string, "u%d", i);
257
64
    break;
258
30
        case COP_ARG:
259
30
    sprintf (temp_string, "c%d", i);
260
30
    break;
261
224
        case COPS_ARG:
262
224
    sprintf (temp_string, "cs%d", i);
263
224
    break;
264
0
        default:
265
0
    break;
266
1.79k
        }
267
1.79k
        strcat (string, temp_string);
268
1.79k
        if (mask & 0xfffe)
269
1.48k
    strcat (string, ",");
270
1.79k
      }
271
4.86k
    mask >>= 1;
272
4.86k
  }
273
304
    }
274
275
309
  strcat (string, "}");
276
309
}
277
278
/* START and END are relating 'allWords' struct, which is 48 bits size.
279
280
        START|--------|END
281
      +---------+---------+---------+---------+
282
      |       |    V    |     A   |   L     |
283
      +---------+---------+---------+---------+
284
              0   16    32      48
285
    words     [0]     [1]       [2] */
286
287
static parameter
288
makelongparameter (ULONGLONG val, int start, int end)
289
239k
{
290
239k
  parameter p;
291
292
239k
  p.val = (dwordU) EXTRACT(val, 48 - end, end - start);
293
239k
  p.nbits = end - start;
294
239k
  return p;
295
239k
}
296
297
/* Build a mask of the instruction's 'constant' opcode,
298
   based on the instruction's printing flags.  */
299
300
static unsigned int
301
build_mask (void)
302
54.5M
{
303
54.5M
  unsigned int print_flags;
304
54.5M
  unsigned int mask;
305
306
54.5M
  print_flags = instruction->flags & FMT_CRX;
307
54.5M
  switch (print_flags)
308
54.5M
    {
309
1.24M
      case FMT_1:
310
1.24M
  mask = 0xF0F00000;
311
1.24M
  break;
312
1.00M
      case FMT_2:
313
1.00M
  mask = 0xFFF0FF00;
314
1.00M
  break;
315
10.3M
      case FMT_3:
316
10.3M
  mask = 0xFFF00F00;
317
10.3M
  break;
318
502k
      case FMT_4:
319
502k
  mask = 0xFFF0F000;
320
502k
  break;
321
502k
      case FMT_5:
322
502k
  mask = 0xFFF0FFF0;
323
502k
  break;
324
40.9M
      default:
325
40.9M
  mask = SBM(instruction->match_bits);
326
40.9M
  break;
327
54.5M
    }
328
329
54.5M
  return mask;
330
54.5M
}
331
332
/* Search for a matching opcode. Return 1 for success, 0 for failure.  */
333
334
static int
335
match_opcode (void)
336
140k
{
337
140k
  unsigned int mask;
338
339
  /* The instruction 'constant' opcode doewsn't exceed 32 bits.  */
340
140k
  unsigned int doubleWord = words[1] + ((unsigned) words[0] << 16);
341
342
  /* Start searching from end of instruction table.  */
343
140k
  instruction = &crx_instruction[NUMOPCODES - 2];
344
345
  /* Loop over instruction table until a full match is found.  */
346
54.5M
  while (instruction >= crx_instruction)
347
54.5M
    {
348
54.5M
      mask = build_mask ();
349
54.5M
      if ((doubleWord & mask) == BIN(instruction->match, instruction->match_bits))
350
122k
  return 1;
351
54.4M
      else
352
54.4M
  instruction--;
353
54.5M
    }
354
17.1k
  return 0;
355
140k
}
356
357
/* Set the proper parameter value for different type of arguments.  */
358
359
static void
360
make_argument (argument * a, int start_bits)
361
211k
{
362
211k
  int inst_bit_size, total_size;
363
211k
  parameter p;
364
365
211k
  if ((instruction->size == 3) && a->size >= 16)
366
5.01k
    inst_bit_size = 48;
367
206k
  else
368
206k
    inst_bit_size = 32;
369
370
211k
  switch (a->type)
371
211k
    {
372
82
    case arg_copr:
373
152
    case arg_copsr:
374
152
      p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
375
152
           inst_bit_size - start_bits);
376
152
      a->cr = p.val;
377
152
      break;
378
379
101k
    case arg_r:
380
101k
      p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
381
101k
           inst_bit_size - start_bits);
382
101k
      a->r = p.val;
383
101k
      break;
384
385
64.9k
    case arg_ic:
386
64.9k
      p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
387
64.9k
           inst_bit_size - start_bits);
388
389
64.9k
      if ((p.nbits == 4) && cst4flag)
390
33.6k
  {
391
33.6k
    if (IS_INSN_TYPE (CMPBR_INS) && (p.val == ESCAPE_16_BIT))
392
42
      {
393
        /* A special case, where the value is actually stored
394
     in the last 4 bits.  */
395
42
        p = makelongparameter (allWords, 44, 48);
396
        /* The size of the instruction should be incremented.  */
397
42
        size_changed = 1;
398
42
      }
399
400
33.6k
    if (p.val == 6)
401
1.17k
      p.val = -1;
402
32.4k
    else if (p.val == 13)
403
569
      p.val = 48;
404
31.9k
    else if (p.val == 5)
405
437
      p.val = -4;
406
31.4k
    else if (p.val == 10)
407
538
      p.val = 32;
408
30.9k
    else if (p.val == 11)
409
575
      p.val = 20;
410
30.3k
    else if (p.val == 9)
411
956
      p.val = 16;
412
33.6k
  }
413
414
64.9k
      a->constant = p.val;
415
64.9k
      break;
416
417
641
    case arg_idxr:
418
641
      a->scale = 0;
419
641
      total_size = a->size + 10;  /* sizeof(rbase + ridx + scl2) = 10.  */
420
641
      p = makelongparameter (allWords, inst_bit_size - total_size,
421
641
           inst_bit_size - (total_size - 4));
422
641
      a->r = p.val;
423
641
      p = makelongparameter (allWords, inst_bit_size - (total_size - 4),
424
641
           inst_bit_size - (total_size - 8));
425
641
      a->i_r = p.val;
426
641
      p = makelongparameter (allWords, inst_bit_size - (total_size - 8),
427
641
           inst_bit_size - (total_size - 10));
428
641
      a->scale = p.val;
429
641
      p = makelongparameter (allWords, inst_bit_size - (total_size - 10),
430
641
           inst_bit_size);
431
641
      a->constant = p.val;
432
641
      break;
433
434
5.68k
    case arg_rbase:
435
5.68k
      p = makelongparameter (allWords, inst_bit_size - (start_bits + 4),
436
5.68k
           inst_bit_size - start_bits);
437
5.68k
      a->r = p.val;
438
5.68k
      break;
439
440
26.0k
    case arg_cr:
441
26.0k
      if (a->size <= 8)
442
22.7k
  {
443
22.7k
    p = makelongparameter (allWords, inst_bit_size - (start_bits + 4),
444
22.7k
         inst_bit_size - start_bits);
445
22.7k
    a->r = p.val;
446
    /* Case for opc4 r dispu rbase.  */
447
22.7k
    p = makelongparameter (allWords, inst_bit_size - (start_bits + 8),
448
22.7k
         inst_bit_size - (start_bits + 4));
449
22.7k
  }
450
3.22k
      else
451
3.22k
  {
452
    /* The 'rbase' start_bits is always relative to a 32-bit data type.  */
453
3.22k
    p = makelongparameter (allWords, 32 - (start_bits + 4),
454
3.22k
         32 - start_bits);
455
3.22k
    a->r = p.val;
456
3.22k
    p = makelongparameter (allWords, 32 - start_bits,
457
3.22k
         inst_bit_size);
458
3.22k
  }
459
26.0k
      if ((p.nbits == 4) && cst4flag)
460
22.7k
  {
461
22.7k
    if (instruction->flags & DISPUW4)
462
8.45k
      p.val *= 2;
463
14.3k
    else if (instruction->flags & DISPUD4)
464
5.59k
      p.val *= 4;
465
22.7k
  }
466
26.0k
      a->constant = p.val;
467
26.0k
      break;
468
469
12.4k
    case arg_c:
470
12.4k
      p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
471
12.4k
           inst_bit_size - start_bits);
472
12.4k
      a->constant = p.val;
473
12.4k
      break;
474
0
    default:
475
0
      break;
476
211k
    }
477
211k
}
478
479
/*  Print a single argument.  */
480
481
static void
482
print_arg (argument *a, bfd_vma memaddr, struct disassemble_info *info)
483
211k
{
484
211k
  ULONGLONG longdisp, mask;
485
211k
  int sign_flag = 0;
486
211k
  int relative = 0;
487
211k
  bfd_vma number;
488
211k
  int op_index = 0;
489
211k
  char string[200];
490
211k
  void *stream = info->stream;
491
211k
  fprintf_ftype func = info->fprintf_func;
492
493
211k
  switch (a->type)
494
211k
    {
495
82
    case arg_copr:
496
82
      func (stream, "%s", getcopregname (a->cr, CRX_C_REGTYPE));
497
82
      break;
498
499
70
    case arg_copsr:
500
70
      func (stream, "%s", getcopregname (a->cr, CRX_CS_REGTYPE));
501
70
      break;
502
503
101k
    case arg_r:
504
101k
      if (IS_INSN_MNEMONIC ("mtpr") || IS_INSN_MNEMONIC ("mfpr"))
505
114
  func (stream, "%s", getprocregname (a->r));
506
101k
      else
507
101k
  func (stream, "%s", getregname (a->r));
508
101k
      break;
509
510
64.9k
    case arg_ic:
511
64.9k
      if (IS_INSN_MNEMONIC ("excp"))
512
12.7k
  func (stream, "%s", gettrapstring (a->constant));
513
514
52.2k
      else if (IS_INSN_MNEMONIC ("cinv"))
515
217
  func (stream, "%s", getcinvstring (a->constant));
516
517
52.0k
      else if (INST_HAS_REG_LIST)
518
380
  {
519
380
    REG_ARG_TYPE reg_arg_type = IS_INSN_TYPE (COP_REG_INS) ?
520
350
      COP_ARG : IS_INSN_TYPE (COPS_REG_INS) ?
521
238
      COPS_ARG : (instruction->flags & USER_REG) ?
522
228
      USER_REG_ARG : REG_ARG;
523
524
380
    if ((reg_arg_type == COP_ARG) || (reg_arg_type == COPS_ARG))
525
142
      {
526
        /*  Check for proper argument number.  */
527
142
        if (processing_argument_number == 2)
528
71
    {
529
71
      getregliststring (a->constant, string, reg_arg_type);
530
71
      func (stream, "%s", string);
531
71
    }
532
71
        else
533
71
    func (stream, "$0x%lx", a->constant & 0xffffffff);
534
142
      }
535
238
    else
536
238
      {
537
238
        getregliststring (a->constant, string, reg_arg_type);
538
238
        func (stream, "%s", string);
539
238
      }
540
380
  }
541
51.6k
      else
542
51.6k
  func (stream, "$0x%lx", a->constant & 0xffffffff);
543
64.9k
      break;
544
545
641
    case arg_idxr:
546
641
      func (stream, "0x%lx(%s,%s,%d)", a->constant & 0xffffffff,
547
641
      getregname (a->r), getregname (a->i_r), powerof2 (a->scale));
548
641
      break;
549
550
5.68k
    case arg_rbase:
551
5.68k
      func (stream, "(%s)", getregname (a->r));
552
5.68k
      break;
553
554
26.0k
    case arg_cr:
555
26.0k
      func (stream, "0x%lx(%s)", a->constant & 0xffffffff, getregname (a->r));
556
557
26.0k
      if (IS_INSN_TYPE (LD_STOR_INS_INC))
558
58
  func (stream, "+");
559
26.0k
      break;
560
561
12.4k
    case arg_c:
562
      /* Removed the *2 part as because implicit zeros are no more required.
563
   Have to fix this as this needs a bit of extension in terms of branchins.
564
   Have to add support for cmp and branch instructions.  */
565
12.4k
      if (IS_INSN_TYPE (BRANCH_INS) || IS_INSN_MNEMONIC ("bal")
566
12.4k
    || IS_INSN_TYPE (CMPBR_INS) || IS_INSN_TYPE (DCR_BRANCH_INS)
567
12.4k
    || IS_INSN_TYPE (COP_BRANCH_INS))
568
7.81k
  {
569
7.81k
    relative = 1;
570
7.81k
    longdisp = a->constant;
571
7.81k
    longdisp <<= 1;
572
573
7.81k
    switch (a->size)
574
7.81k
      {
575
6.69k
      case 8:
576
7.24k
      case 16:
577
7.47k
      case 24:
578
7.81k
      case 32:
579
7.81k
        mask = ((LONGLONG) 1 << a->size) - 1;
580
7.81k
        if (longdisp & ((ULONGLONG) 1 << a->size))
581
1.83k
    {
582
1.83k
      sign_flag = 1;
583
1.83k
      longdisp = ~(longdisp) + 1;
584
1.83k
    }
585
7.81k
        a->constant = (unsigned long int) (longdisp & mask);
586
7.81k
        break;
587
0
      default:
588
0
        func (stream,
589
0
        "Wrong offset used in branch/bal instruction");
590
0
        break;
591
7.81k
      }
592
593
7.81k
  }
594
      /* For branch Neq instruction it is 2*offset + 2.  */
595
4.60k
      else if (IS_INSN_TYPE (BRANCH_NEQ_INS))
596
1.54k
  a->constant = 2 * a->constant + 2;
597
3.05k
      else if (IS_INSN_TYPE (LD_STOR_INS_INC)
598
3.05k
         || IS_INSN_TYPE (LD_STOR_INS)
599
3.05k
         || IS_INSN_TYPE (STOR_IMM_INS)
600
3.05k
         || IS_INSN_TYPE (CSTBIT_INS))
601
3.05k
  {
602
3.05k
    op_index = instruction->flags & REVERSE_MATCH ? 0 : 1;
603
3.05k
    if (instruction->operands[op_index].op_type == abs16)
604
1.49k
      a->constant |= 0xFFFF0000;
605
3.05k
  }
606
12.4k
      func (stream, "%s", "0x");
607
12.4k
      number = (relative ? memaddr : 0)
608
12.4k
  + (sign_flag ? -a->constant : a->constant);
609
12.4k
      (*info->print_address_func) (number, info);
610
12.4k
      break;
611
0
    default:
612
0
      break;
613
211k
    }
614
211k
}
615
616
/* Print all the arguments of CURRINSN instruction.  */
617
618
static void
619
print_arguments (ins *currentInsn, bfd_vma memaddr, struct disassemble_info *info)
620
115k
{
621
115k
  int i;
622
623
327k
  for (i = 0; i < currentInsn->nargs; i++)
624
211k
    {
625
211k
      processing_argument_number = i;
626
627
211k
      print_arg (&currentInsn->arg[i], memaddr, info);
628
629
211k
      if (i != currentInsn->nargs - 1)
630
96.4k
  info->fprintf_func (info->stream, ", ");
631
211k
    }
632
115k
}
633
634
/* Build the instruction's arguments.  */
635
636
static void
637
make_instruction (void)
638
115k
{
639
115k
  int i;
640
115k
  unsigned int shift;
641
642
327k
  for (i = 0; i < currInsn.nargs; i++)
643
211k
    {
644
211k
      argument a;
645
646
211k
      memset (&a, 0, sizeof (a));
647
211k
      a.type = getargtype (instruction->operands[i].op_type);
648
211k
      if (instruction->operands[i].op_type == cst4
649
211k
    || instruction->operands[i].op_type == rbase_dispu4)
650
56.4k
  cst4flag = 1;
651
211k
      a.size = getbits (instruction->operands[i].op_type);
652
211k
      shift = instruction->operands[i].shift;
653
654
211k
      make_argument (&a, shift);
655
211k
      currInsn.arg[i] = a;
656
211k
    }
657
658
  /* Calculate instruction size (in bytes).  */
659
115k
  currInsn.size = instruction->size + (size_changed ? 1 : 0);
660
  /* Now in bits.  */
661
115k
  currInsn.size *= 2;
662
115k
}
663
664
/* Retrieve a single word from a given memory address.  */
665
666
static wordU
667
get_word_at_PC (bfd_vma memaddr, struct disassemble_info *info)
668
420k
{
669
420k
  bfd_byte buffer[4];
670
420k
  int status;
671
420k
  wordU insn = 0;
672
673
420k
  status = info->read_memory_func (memaddr, buffer, 2, info);
674
675
420k
  if (status == 0)
676
419k
    insn = (wordU) bfd_getl16 (buffer);
677
678
420k
  return insn;
679
420k
}
680
681
/* Retrieve multiple words (3) from a given memory address.  */
682
683
static void
684
get_words_at_PC (bfd_vma memaddr, struct disassemble_info *info)
685
140k
{
686
140k
  int i;
687
140k
  bfd_vma mem;
688
689
560k
  for (i = 0, mem = memaddr; i < 3; i++, mem += 2)
690
420k
    words[i] = get_word_at_PC (mem, info);
691
692
140k
  allWords =
693
140k
    ((ULONGLONG) words[0] << 32) + ((unsigned long) words[1] << 16) + words[2];
694
140k
}
695
696
/* Prints the instruction by calling print_arguments after proper matching.  */
697
698
int
699
print_insn_crx (bfd_vma memaddr, struct disassemble_info *info)
700
140k
{
701
140k
  int is_decoded;     /* Nonzero means instruction has a match.  */
702
703
  /* Initialize global variables.  */
704
140k
  cst4flag = 0;
705
140k
  size_changed = 0;
706
707
  /* Retrieve the encoding from current memory location.  */
708
140k
  get_words_at_PC (memaddr, info);
709
  /* Find a matching opcode in table.  */
710
140k
  is_decoded = match_opcode ();
711
  /* If found, print the instruction's mnemonic and arguments.  */
712
140k
  if (is_decoded > 0 && (words[0] != 0 || words[1] != 0))
713
115k
    {
714
115k
      info->fprintf_func (info->stream, "%s", instruction->mnemonic);
715
115k
      if ((currInsn.nargs = get_number_of_operands ()) != 0)
716
115k
  info->fprintf_func (info->stream, "\t");
717
115k
      make_instruction ();
718
115k
      print_arguments (&currInsn, memaddr, info);
719
115k
      return currInsn.size;
720
115k
    }
721
722
  /* No match found.  */
723
24.7k
  info->fprintf_func (info->stream,"%s ",ILLEGAL);
724
24.7k
  return 2;
725
140k
}