/src/binutils-gdb/bfd/elf32-msp430.c
Line | Count | Source (jump to first uncovered line) |
1 | | /* MSP430-specific support for 32-bit ELF |
2 | | Copyright (C) 2002-2025 Free Software Foundation, Inc. |
3 | | Contributed by Dmitry Diky <diwil@mail.ru> |
4 | | |
5 | | This file is part of BFD, the Binary File Descriptor library. |
6 | | |
7 | | This program is free software; you can redistribute it and/or modify |
8 | | it under the terms of the GNU General Public License as published by |
9 | | the Free Software Foundation; either version 3 of the License, or |
10 | | (at your option) any later version. |
11 | | |
12 | | This program is distributed in the hope that it will be useful, |
13 | | but WITHOUT ANY WARRANTY; without even the implied warranty of |
14 | | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
15 | | GNU General Public License for more details. |
16 | | |
17 | | You should have received a copy of the GNU General Public License |
18 | | along with this program; if not, write to the Free Software |
19 | | Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston, |
20 | | MA 02110-1301, USA. */ |
21 | | |
22 | | #include "sysdep.h" |
23 | | #include "bfd.h" |
24 | | #include "libiberty.h" |
25 | | #include "libbfd.h" |
26 | | #include "elf-bfd.h" |
27 | | #include "elf/msp430.h" |
28 | | |
29 | | static bool debug_relocs = 0; |
30 | | |
31 | | /* All users of this file have bfd_octets_per_byte (abfd, sec) == 1. */ |
32 | 0 | #define OCTETS_PER_BYTE(ABFD, SEC) 1 |
33 | | |
34 | | static bfd_reloc_status_type |
35 | | rl78_sym_diff_handler (bfd * abfd, |
36 | | arelent * reloc, |
37 | | asymbol * sym ATTRIBUTE_UNUSED, |
38 | | void * addr ATTRIBUTE_UNUSED, |
39 | | asection * input_sec, |
40 | | bfd * out_bfd ATTRIBUTE_UNUSED, |
41 | | char ** error_message ATTRIBUTE_UNUSED) |
42 | 0 | { |
43 | 0 | bfd_size_type octets; |
44 | 0 | octets = reloc->address * OCTETS_PER_BYTE (abfd, input_sec); |
45 | | |
46 | | /* Catch the case where bfd_install_relocation would return |
47 | | bfd_reloc_outofrange because the SYM_DIFF reloc is being used in a very |
48 | | small section. It does not actually matter if this happens because all |
49 | | that SYM_DIFF does is compute a (4-byte) value. A second reloc then uses |
50 | | this value, and it is that reloc that must fit into the section. |
51 | | |
52 | | This happens in eg, gcc/testsuite/gcc.c-torture/compile/labels-3.c. */ |
53 | 0 | if ((octets + bfd_get_reloc_size (reloc->howto)) |
54 | 0 | > bfd_get_section_limit_octets (abfd, input_sec)) |
55 | 0 | return bfd_reloc_ok; |
56 | 0 | return bfd_reloc_continue; |
57 | 0 | } |
58 | | |
59 | | /* Special handler for relocations which don't have to be relocated. |
60 | | This function just simply returns bfd_reloc_ok. */ |
61 | | static bfd_reloc_status_type |
62 | | msp430_elf_ignore_reloc (bfd *abfd ATTRIBUTE_UNUSED, arelent *reloc_entry, |
63 | | asymbol *symbol ATTRIBUTE_UNUSED, |
64 | | void *data ATTRIBUTE_UNUSED, asection *input_section, |
65 | | bfd *output_bfd, char **error_message ATTRIBUTE_UNUSED) |
66 | 0 | { |
67 | 0 | if (output_bfd != NULL) |
68 | 0 | reloc_entry->address += input_section->output_offset; |
69 | |
|
70 | 0 | return bfd_reloc_ok; |
71 | 0 | } |
72 | | |
73 | | static reloc_howto_type elf_msp430_howto_table[] = |
74 | | { |
75 | | HOWTO (R_MSP430_NONE, /* type */ |
76 | | 0, /* rightshift */ |
77 | | 0, /* size */ |
78 | | 0, /* bitsize */ |
79 | | false, /* pc_relative */ |
80 | | 0, /* bitpos */ |
81 | | complain_overflow_dont,/* complain_on_overflow */ |
82 | | bfd_elf_generic_reloc, /* special_function */ |
83 | | "R_MSP430_NONE", /* name */ |
84 | | false, /* partial_inplace */ |
85 | | 0, /* src_mask */ |
86 | | 0, /* dst_mask */ |
87 | | false), /* pcrel_offset */ |
88 | | |
89 | | HOWTO (R_MSP430_32, /* type */ |
90 | | 0, /* rightshift */ |
91 | | 4, /* size */ |
92 | | 32, /* bitsize */ |
93 | | false, /* pc_relative */ |
94 | | 0, /* bitpos */ |
95 | | complain_overflow_bitfield,/* complain_on_overflow */ |
96 | | bfd_elf_generic_reloc, /* special_function */ |
97 | | "R_MSP430_32", /* name */ |
98 | | false, /* partial_inplace */ |
99 | | 0xffffffff, /* src_mask */ |
100 | | 0xffffffff, /* dst_mask */ |
101 | | false), /* pcrel_offset */ |
102 | | |
103 | | /* A 10 bit PC relative relocation. */ |
104 | | HOWTO (R_MSP430_10_PCREL, /* type */ |
105 | | 1, /* rightshift */ |
106 | | 2, /* size */ |
107 | | 10, /* bitsize */ |
108 | | true, /* pc_relative */ |
109 | | 0, /* bitpos */ |
110 | | complain_overflow_bitfield,/* complain_on_overflow */ |
111 | | bfd_elf_generic_reloc, /* special_function */ |
112 | | "R_MSP430_10_PCREL", /* name */ |
113 | | false, /* partial_inplace */ |
114 | | 0x3ff, /* src_mask */ |
115 | | 0x3ff, /* dst_mask */ |
116 | | true), /* pcrel_offset */ |
117 | | |
118 | | /* A 16 bit absolute relocation. */ |
119 | | HOWTO (R_MSP430_16, /* type */ |
120 | | 0, /* rightshift */ |
121 | | 2, /* size */ |
122 | | 16, /* bitsize */ |
123 | | false, /* pc_relative */ |
124 | | 0, /* bitpos */ |
125 | | complain_overflow_dont,/* complain_on_overflow */ |
126 | | bfd_elf_generic_reloc, /* special_function */ |
127 | | "R_MSP430_16", /* name */ |
128 | | false, /* partial_inplace */ |
129 | | 0, /* src_mask */ |
130 | | 0xffff, /* dst_mask */ |
131 | | false), /* pcrel_offset */ |
132 | | |
133 | | /* A 16 bit PC relative relocation for command address. */ |
134 | | HOWTO (R_MSP430_16_PCREL, /* type */ |
135 | | 1, /* rightshift */ |
136 | | 2, /* size */ |
137 | | 16, /* bitsize */ |
138 | | true, /* pc_relative */ |
139 | | 0, /* bitpos */ |
140 | | complain_overflow_dont,/* complain_on_overflow */ |
141 | | bfd_elf_generic_reloc, /* special_function */ |
142 | | "R_MSP430_16_PCREL", /* name */ |
143 | | false, /* partial_inplace */ |
144 | | 0, /* src_mask */ |
145 | | 0xffff, /* dst_mask */ |
146 | | true), /* pcrel_offset */ |
147 | | |
148 | | /* A 16 bit absolute relocation, byte operations. */ |
149 | | HOWTO (R_MSP430_16_BYTE, /* type */ |
150 | | 0, /* rightshift */ |
151 | | 2, /* size */ |
152 | | 16, /* bitsize */ |
153 | | false, /* pc_relative */ |
154 | | 0, /* bitpos */ |
155 | | complain_overflow_dont,/* complain_on_overflow */ |
156 | | bfd_elf_generic_reloc, /* special_function */ |
157 | | "R_MSP430_16_BYTE", /* name */ |
158 | | false, /* partial_inplace */ |
159 | | 0xffff, /* src_mask */ |
160 | | 0xffff, /* dst_mask */ |
161 | | false), /* pcrel_offset */ |
162 | | |
163 | | /* A 16 bit absolute relocation for command address. */ |
164 | | HOWTO (R_MSP430_16_PCREL_BYTE,/* type */ |
165 | | 1, /* rightshift */ |
166 | | 2, /* size */ |
167 | | 16, /* bitsize */ |
168 | | true, /* pc_relative */ |
169 | | 0, /* bitpos */ |
170 | | complain_overflow_dont,/* complain_on_overflow */ |
171 | | bfd_elf_generic_reloc, /* special_function */ |
172 | | "R_MSP430_16_PCREL_BYTE",/* name */ |
173 | | false, /* partial_inplace */ |
174 | | 0xffff, /* src_mask */ |
175 | | 0xffff, /* dst_mask */ |
176 | | true), /* pcrel_offset */ |
177 | | |
178 | | /* A 10 bit PC relative relocation for complicated polymorphs. */ |
179 | | HOWTO (R_MSP430_2X_PCREL, /* type */ |
180 | | 1, /* rightshift */ |
181 | | 4, /* size */ |
182 | | 10, /* bitsize */ |
183 | | true, /* pc_relative */ |
184 | | 0, /* bitpos */ |
185 | | complain_overflow_bitfield,/* complain_on_overflow */ |
186 | | bfd_elf_generic_reloc, /* special_function */ |
187 | | "R_MSP430_2X_PCREL", /* name */ |
188 | | false, /* partial_inplace */ |
189 | | 0x3ff, /* src_mask */ |
190 | | 0x3ff, /* dst_mask */ |
191 | | true), /* pcrel_offset */ |
192 | | |
193 | | /* A 16 bit relaxable relocation for command address. */ |
194 | | HOWTO (R_MSP430_RL_PCREL, /* type */ |
195 | | 1, /* rightshift */ |
196 | | 2, /* size */ |
197 | | 16, /* bitsize */ |
198 | | true, /* pc_relative */ |
199 | | 0, /* bitpos */ |
200 | | complain_overflow_dont,/* complain_on_overflow */ |
201 | | bfd_elf_generic_reloc, /* special_function */ |
202 | | "R_MSP430_RL_PCREL", /* name */ |
203 | | false, /* partial_inplace */ |
204 | | 0, /* src_mask */ |
205 | | 0xffff, /* dst_mask */ |
206 | | true) /* pcrel_offset */ |
207 | | |
208 | | /* A 8-bit absolute relocation. */ |
209 | | , HOWTO (R_MSP430_8, /* type */ |
210 | | 0, /* rightshift */ |
211 | | 1, /* size */ |
212 | | 8, /* bitsize */ |
213 | | false, /* pc_relative */ |
214 | | 0, /* bitpos */ |
215 | | complain_overflow_dont,/* complain_on_overflow */ |
216 | | bfd_elf_generic_reloc, /* special_function */ |
217 | | "R_MSP430_8", /* name */ |
218 | | false, /* partial_inplace */ |
219 | | 0, /* src_mask */ |
220 | | 0xffff, /* dst_mask */ |
221 | | false), /* pcrel_offset */ |
222 | | |
223 | | /* Together with a following reloc, allows for the difference |
224 | | between two symbols to be the real addend of the second reloc. */ |
225 | | HOWTO (R_MSP430_SYM_DIFF, /* type */ |
226 | | 0, /* rightshift */ |
227 | | 4, /* size */ |
228 | | 32, /* bitsize */ |
229 | | false, /* pc_relative */ |
230 | | 0, /* bitpos */ |
231 | | complain_overflow_dont,/* complain_on_overflow */ |
232 | | rl78_sym_diff_handler, /* special handler. */ |
233 | | "R_MSP430_SYM_DIFF", /* name */ |
234 | | false, /* partial_inplace */ |
235 | | 0xffffffff, /* src_mask */ |
236 | | 0xffffffff, /* dst_mask */ |
237 | | false), /* pcrel_offset */ |
238 | | |
239 | | /* The length of unsigned-leb128 is variable, just assume the |
240 | | size is one byte here. */ |
241 | | HOWTO (R_MSP430_GNU_SET_ULEB128, /* type */ |
242 | | 0, /* rightshift */ |
243 | | 1, /* size */ |
244 | | 0, /* bitsize */ |
245 | | false, /* pc_relative */ |
246 | | 0, /* bitpos */ |
247 | | complain_overflow_dont, /* complain_on_overflow */ |
248 | | msp430_elf_ignore_reloc, /* special handler. */ |
249 | | "R_MSP430_GNU_SET_ULEB128", /* name */ |
250 | | false, /* partial_inplace */ |
251 | | 0, /* src_mask */ |
252 | | 0, /* dst_mask */ |
253 | | false), /* pcrel_offset */ |
254 | | |
255 | | /* The length of unsigned-leb128 is variable, just assume the |
256 | | size is one byte here. */ |
257 | | HOWTO (R_MSP430_GNU_SUB_ULEB128, /* type */ |
258 | | 0, /* rightshift */ |
259 | | 1, /* size */ |
260 | | 0, /* bitsize */ |
261 | | false, /* pc_relative */ |
262 | | 0, /* bitpos */ |
263 | | complain_overflow_dont, /* complain_on_overflow */ |
264 | | msp430_elf_ignore_reloc, /* special handler. */ |
265 | | "R_MSP430_GNU_SUB_ULEB128", /* name */ |
266 | | false, /* partial_inplace */ |
267 | | 0, /* src_mask */ |
268 | | 0, /* dst_mask */ |
269 | | false), /* pcrel_offset */ |
270 | | |
271 | | }; |
272 | | |
273 | | static reloc_howto_type elf_msp430x_howto_table[] = |
274 | | { |
275 | | HOWTO (R_MSP430_NONE, /* type */ |
276 | | 0, /* rightshift */ |
277 | | 0, /* size */ |
278 | | 0, /* bitsize */ |
279 | | false, /* pc_relative */ |
280 | | 0, /* bitpos */ |
281 | | complain_overflow_dont,/* complain_on_overflow */ |
282 | | bfd_elf_generic_reloc, /* special_function */ |
283 | | "R_MSP430_NONE", /* name */ |
284 | | false, /* partial_inplace */ |
285 | | 0, /* src_mask */ |
286 | | 0, /* dst_mask */ |
287 | | false), /* pcrel_offset */ |
288 | | |
289 | | HOWTO (R_MSP430_ABS32, /* type */ |
290 | | 0, /* rightshift */ |
291 | | 4, /* size */ |
292 | | 32, /* bitsize */ |
293 | | false, /* pc_relative */ |
294 | | 0, /* bitpos */ |
295 | | complain_overflow_bitfield,/* complain_on_overflow */ |
296 | | bfd_elf_generic_reloc, /* special_function */ |
297 | | "R_MSP430_ABS32", /* name */ |
298 | | false, /* partial_inplace */ |
299 | | 0xffffffff, /* src_mask */ |
300 | | 0xffffffff, /* dst_mask */ |
301 | | false), /* pcrel_offset */ |
302 | | |
303 | | HOWTO (R_MSP430_ABS16, /* type */ |
304 | | 0, /* rightshift */ |
305 | | 2, /* size */ |
306 | | 16, /* bitsize */ |
307 | | false, /* pc_relative */ |
308 | | 0, /* bitpos */ |
309 | | complain_overflow_dont,/* complain_on_overflow */ |
310 | | bfd_elf_generic_reloc, /* special_function */ |
311 | | "R_MSP430_ABS16", /* name */ |
312 | | false, /* partial_inplace */ |
313 | | 0, /* src_mask */ |
314 | | 0xffff, /* dst_mask */ |
315 | | false), /* pcrel_offset */ |
316 | | |
317 | | HOWTO (R_MSP430_ABS8, /* type */ |
318 | | 0, /* rightshift */ |
319 | | 1, /* size */ |
320 | | 8, /* bitsize */ |
321 | | false, /* pc_relative */ |
322 | | 0, /* bitpos */ |
323 | | complain_overflow_bitfield,/* complain_on_overflow */ |
324 | | bfd_elf_generic_reloc, /* special_function */ |
325 | | "R_MSP430_ABS8", /* name */ |
326 | | false, /* partial_inplace */ |
327 | | 0xff, /* src_mask */ |
328 | | 0xff, /* dst_mask */ |
329 | | false), /* pcrel_offset */ |
330 | | |
331 | | HOWTO (R_MSP430_PCR16, /* type */ |
332 | | 1, /* rightshift */ |
333 | | 2, /* size */ |
334 | | 16, /* bitsize */ |
335 | | true, /* pc_relative */ |
336 | | 0, /* bitpos */ |
337 | | complain_overflow_dont,/* complain_on_overflow */ |
338 | | bfd_elf_generic_reloc, /* special_function */ |
339 | | "R_MSP430_PCR16", /* name */ |
340 | | false, /* partial_inplace */ |
341 | | 0, /* src_mask */ |
342 | | 0xffff, /* dst_mask */ |
343 | | true), /* pcrel_offset */ |
344 | | |
345 | | HOWTO (R_MSP430X_PCR20_EXT_SRC,/* type */ |
346 | | 0, /* rightshift */ |
347 | | 4, /* size */ |
348 | | 32, /* bitsize */ |
349 | | true, /* pc_relative */ |
350 | | 0, /* bitpos */ |
351 | | complain_overflow_dont,/* complain_on_overflow */ |
352 | | bfd_elf_generic_reloc, /* special_function */ |
353 | | "R_MSP430X_PCR20_EXT_SRC",/* name */ |
354 | | false, /* partial_inplace */ |
355 | | 0, /* src_mask */ |
356 | | 0xffff, /* dst_mask */ |
357 | | true), /* pcrel_offset */ |
358 | | |
359 | | HOWTO (R_MSP430X_PCR20_EXT_DST,/* type */ |
360 | | 0, /* rightshift */ |
361 | | 4, /* size */ |
362 | | 32, /* bitsize */ |
363 | | true, /* pc_relative */ |
364 | | 0, /* bitpos */ |
365 | | complain_overflow_dont,/* complain_on_overflow */ |
366 | | bfd_elf_generic_reloc, /* special_function */ |
367 | | "R_MSP430X_PCR20_EXT_DST",/* name */ |
368 | | false, /* partial_inplace */ |
369 | | 0, /* src_mask */ |
370 | | 0xffff, /* dst_mask */ |
371 | | true), /* pcrel_offset */ |
372 | | |
373 | | HOWTO (R_MSP430X_PCR20_EXT_ODST,/* type */ |
374 | | 0, /* rightshift */ |
375 | | 4, /* size */ |
376 | | 32, /* bitsize */ |
377 | | true, /* pc_relative */ |
378 | | 0, /* bitpos */ |
379 | | complain_overflow_dont,/* complain_on_overflow */ |
380 | | bfd_elf_generic_reloc, /* special_function */ |
381 | | "R_MSP430X_PCR20_EXT_ODST",/* name */ |
382 | | false, /* partial_inplace */ |
383 | | 0, /* src_mask */ |
384 | | 0xffff, /* dst_mask */ |
385 | | true), /* pcrel_offset */ |
386 | | |
387 | | HOWTO (R_MSP430X_ABS20_EXT_SRC,/* type */ |
388 | | 0, /* rightshift */ |
389 | | 4, /* size */ |
390 | | 32, /* bitsize */ |
391 | | true, /* pc_relative */ |
392 | | 0, /* bitpos */ |
393 | | complain_overflow_dont,/* complain_on_overflow */ |
394 | | bfd_elf_generic_reloc, /* special_function */ |
395 | | "R_MSP430X_ABS20_EXT_SRC",/* name */ |
396 | | false, /* partial_inplace */ |
397 | | 0, /* src_mask */ |
398 | | 0xffff, /* dst_mask */ |
399 | | true), /* pcrel_offset */ |
400 | | |
401 | | HOWTO (R_MSP430X_ABS20_EXT_DST,/* type */ |
402 | | 0, /* rightshift */ |
403 | | 4, /* size */ |
404 | | 32, /* bitsize */ |
405 | | true, /* pc_relative */ |
406 | | 0, /* bitpos */ |
407 | | complain_overflow_dont,/* complain_on_overflow */ |
408 | | bfd_elf_generic_reloc, /* special_function */ |
409 | | "R_MSP430X_ABS20_EXT_DST",/* name */ |
410 | | false, /* partial_inplace */ |
411 | | 0, /* src_mask */ |
412 | | 0xffff, /* dst_mask */ |
413 | | true), /* pcrel_offset */ |
414 | | |
415 | | HOWTO (R_MSP430X_ABS20_EXT_ODST,/* type */ |
416 | | 0, /* rightshift */ |
417 | | 4, /* size */ |
418 | | 32, /* bitsize */ |
419 | | true, /* pc_relative */ |
420 | | 0, /* bitpos */ |
421 | | complain_overflow_dont,/* complain_on_overflow */ |
422 | | bfd_elf_generic_reloc, /* special_function */ |
423 | | "R_MSP430X_ABS20_EXT_ODST",/* name */ |
424 | | false, /* partial_inplace */ |
425 | | 0, /* src_mask */ |
426 | | 0xffff, /* dst_mask */ |
427 | | true), /* pcrel_offset */ |
428 | | |
429 | | HOWTO (R_MSP430X_ABS20_ADR_SRC,/* type */ |
430 | | 0, /* rightshift */ |
431 | | 4, /* size */ |
432 | | 32, /* bitsize */ |
433 | | true, /* pc_relative */ |
434 | | 0, /* bitpos */ |
435 | | complain_overflow_dont,/* complain_on_overflow */ |
436 | | bfd_elf_generic_reloc, /* special_function */ |
437 | | "R_MSP430X_ABS20_ADR_SRC",/* name */ |
438 | | false, /* partial_inplace */ |
439 | | 0, /* src_mask */ |
440 | | 0xffff, /* dst_mask */ |
441 | | true), /* pcrel_offset */ |
442 | | |
443 | | HOWTO (R_MSP430X_ABS20_ADR_DST,/* type */ |
444 | | 0, /* rightshift */ |
445 | | 4, /* size */ |
446 | | 32, /* bitsize */ |
447 | | true, /* pc_relative */ |
448 | | 0, /* bitpos */ |
449 | | complain_overflow_dont,/* complain_on_overflow */ |
450 | | bfd_elf_generic_reloc, /* special_function */ |
451 | | "R_MSP430X_ABS20_ADR_DST",/* name */ |
452 | | false, /* partial_inplace */ |
453 | | 0, /* src_mask */ |
454 | | 0xffff, /* dst_mask */ |
455 | | true), /* pcrel_offset */ |
456 | | |
457 | | HOWTO (R_MSP430X_PCR16, /* type */ |
458 | | 0, /* rightshift */ |
459 | | 4, /* size */ |
460 | | 32, /* bitsize */ |
461 | | true, /* pc_relative */ |
462 | | 0, /* bitpos */ |
463 | | complain_overflow_dont,/* complain_on_overflow */ |
464 | | bfd_elf_generic_reloc, /* special_function */ |
465 | | "R_MSP430X_PCR16", /* name */ |
466 | | false, /* partial_inplace */ |
467 | | 0, /* src_mask */ |
468 | | 0xffff, /* dst_mask */ |
469 | | true), /* pcrel_offset */ |
470 | | |
471 | | HOWTO (R_MSP430X_PCR20_CALL, /* type */ |
472 | | 0, /* rightshift */ |
473 | | 4, /* size */ |
474 | | 32, /* bitsize */ |
475 | | true, /* pc_relative */ |
476 | | 0, /* bitpos */ |
477 | | complain_overflow_dont,/* complain_on_overflow */ |
478 | | bfd_elf_generic_reloc, /* special_function */ |
479 | | "R_MSP430X_PCR20_CALL",/* name */ |
480 | | false, /* partial_inplace */ |
481 | | 0, /* src_mask */ |
482 | | 0xffff, /* dst_mask */ |
483 | | true), /* pcrel_offset */ |
484 | | |
485 | | HOWTO (R_MSP430X_ABS16, /* type */ |
486 | | 0, /* rightshift */ |
487 | | 4, /* size */ |
488 | | 32, /* bitsize */ |
489 | | true, /* pc_relative */ |
490 | | 0, /* bitpos */ |
491 | | complain_overflow_dont,/* complain_on_overflow */ |
492 | | bfd_elf_generic_reloc, /* special_function */ |
493 | | "R_MSP430X_ABS16", /* name */ |
494 | | false, /* partial_inplace */ |
495 | | 0, /* src_mask */ |
496 | | 0xffff, /* dst_mask */ |
497 | | true), /* pcrel_offset */ |
498 | | |
499 | | HOWTO (R_MSP430_ABS_HI16, /* type */ |
500 | | 0, /* rightshift */ |
501 | | 4, /* size */ |
502 | | 32, /* bitsize */ |
503 | | true, /* pc_relative */ |
504 | | 0, /* bitpos */ |
505 | | complain_overflow_dont,/* complain_on_overflow */ |
506 | | bfd_elf_generic_reloc, /* special_function */ |
507 | | "R_MSP430_ABS_HI16", /* name */ |
508 | | false, /* partial_inplace */ |
509 | | 0, /* src_mask */ |
510 | | 0xffff, /* dst_mask */ |
511 | | true), /* pcrel_offset */ |
512 | | |
513 | | HOWTO (R_MSP430_PREL31, /* type */ |
514 | | 0, /* rightshift */ |
515 | | 4, /* size */ |
516 | | 32, /* bitsize */ |
517 | | true, /* pc_relative */ |
518 | | 0, /* bitpos */ |
519 | | complain_overflow_dont,/* complain_on_overflow */ |
520 | | bfd_elf_generic_reloc, /* special_function */ |
521 | | "R_MSP430_PREL31", /* name */ |
522 | | false, /* partial_inplace */ |
523 | | 0, /* src_mask */ |
524 | | 0xffff, /* dst_mask */ |
525 | | true), /* pcrel_offset */ |
526 | | |
527 | | EMPTY_HOWTO (R_MSP430_EHTYPE), |
528 | | |
529 | | /* A 10 bit PC relative relocation. */ |
530 | | HOWTO (R_MSP430X_10_PCREL, /* type */ |
531 | | 1, /* rightshift */ |
532 | | 2, /* size */ |
533 | | 10, /* bitsize */ |
534 | | true, /* pc_relative */ |
535 | | 0, /* bitpos */ |
536 | | complain_overflow_bitfield,/* complain_on_overflow */ |
537 | | bfd_elf_generic_reloc, /* special_function */ |
538 | | "R_MSP430X_10_PCREL", /* name */ |
539 | | false, /* partial_inplace */ |
540 | | 0x3ff, /* src_mask */ |
541 | | 0x3ff, /* dst_mask */ |
542 | | true), /* pcrel_offset */ |
543 | | |
544 | | /* A 10 bit PC relative relocation for complicated polymorphs. */ |
545 | | HOWTO (R_MSP430X_2X_PCREL, /* type */ |
546 | | 1, /* rightshift */ |
547 | | 4, /* size */ |
548 | | 10, /* bitsize */ |
549 | | true, /* pc_relative */ |
550 | | 0, /* bitpos */ |
551 | | complain_overflow_bitfield,/* complain_on_overflow */ |
552 | | bfd_elf_generic_reloc, /* special_function */ |
553 | | "R_MSP430X_2X_PCREL", /* name */ |
554 | | false, /* partial_inplace */ |
555 | | 0x3ff, /* src_mask */ |
556 | | 0x3ff, /* dst_mask */ |
557 | | true), /* pcrel_offset */ |
558 | | |
559 | | /* Together with a following reloc, allows for the difference |
560 | | between two symbols to be the real addend of the second reloc. */ |
561 | | HOWTO (R_MSP430X_SYM_DIFF, /* type */ |
562 | | 0, /* rightshift */ |
563 | | 4, /* size */ |
564 | | 32, /* bitsize */ |
565 | | false, /* pc_relative */ |
566 | | 0, /* bitpos */ |
567 | | complain_overflow_dont,/* complain_on_overflow */ |
568 | | rl78_sym_diff_handler, /* special handler. */ |
569 | | "R_MSP430X_SYM_DIFF", /* name */ |
570 | | false, /* partial_inplace */ |
571 | | 0xffffffff, /* src_mask */ |
572 | | 0xffffffff, /* dst_mask */ |
573 | | false), /* pcrel_offset */ |
574 | | |
575 | | /* The length of unsigned-leb128 is variable, just assume the |
576 | | size is one byte here. */ |
577 | | HOWTO (R_MSP430X_GNU_SET_ULEB128, /* type */ |
578 | | 0, /* rightshift */ |
579 | | 1, /* size */ |
580 | | 0, /* bitsize */ |
581 | | false, /* pc_relative */ |
582 | | 0, /* bitpos */ |
583 | | complain_overflow_dont, /* complain_on_overflow */ |
584 | | msp430_elf_ignore_reloc, /* special handler. */ |
585 | | "R_MSP430X_GNU_SET_ULEB128", /* name */ |
586 | | false, /* partial_inplace */ |
587 | | 0, /* src_mask */ |
588 | | 0, /* dst_mask */ |
589 | | false), /* pcrel_offset */ |
590 | | |
591 | | /* The length of unsigned-leb128 is variable, just assume the |
592 | | size is one byte here. */ |
593 | | HOWTO (R_MSP430X_GNU_SUB_ULEB128, /* type */ |
594 | | 0, /* rightshift */ |
595 | | 1, /* size */ |
596 | | 0, /* bitsize */ |
597 | | false, /* pc_relative */ |
598 | | 0, /* bitpos */ |
599 | | complain_overflow_dont, /* complain_on_overflow */ |
600 | | msp430_elf_ignore_reloc, /* special handler. */ |
601 | | "R_MSP430X_GNU_SUB_ULEB128", /* name */ |
602 | | false, /* partial_inplace */ |
603 | | 0, /* src_mask */ |
604 | | 0, /* dst_mask */ |
605 | | false), /* pcrel_offset */ |
606 | | |
607 | | }; |
608 | | |
609 | | /* Map BFD reloc types to MSP430 ELF reloc types. */ |
610 | | |
611 | | struct msp430_reloc_map |
612 | | { |
613 | | bfd_reloc_code_real_type bfd_reloc_val; |
614 | | unsigned int elf_reloc_val; |
615 | | }; |
616 | | |
617 | | static const struct msp430_reloc_map msp430_reloc_map[] = |
618 | | { |
619 | | {BFD_RELOC_NONE, R_MSP430_NONE}, |
620 | | {BFD_RELOC_32, R_MSP430_32}, |
621 | | {BFD_RELOC_MSP430_10_PCREL, R_MSP430_10_PCREL}, |
622 | | {BFD_RELOC_16, R_MSP430_16_BYTE}, |
623 | | {BFD_RELOC_MSP430_16_PCREL, R_MSP430_16_PCREL}, |
624 | | {BFD_RELOC_MSP430_16, R_MSP430_16}, |
625 | | {BFD_RELOC_MSP430_16_PCREL_BYTE, R_MSP430_16_PCREL_BYTE}, |
626 | | {BFD_RELOC_MSP430_16_BYTE, R_MSP430_16_BYTE}, |
627 | | {BFD_RELOC_MSP430_2X_PCREL, R_MSP430_2X_PCREL}, |
628 | | {BFD_RELOC_MSP430_RL_PCREL, R_MSP430_RL_PCREL}, |
629 | | {BFD_RELOC_8, R_MSP430_8}, |
630 | | {BFD_RELOC_MSP430_SYM_DIFF, R_MSP430_SYM_DIFF}, |
631 | | {BFD_RELOC_MSP430_SET_ULEB128, R_MSP430_GNU_SET_ULEB128 }, |
632 | | {BFD_RELOC_MSP430_SUB_ULEB128, R_MSP430_GNU_SUB_ULEB128 } |
633 | | }; |
634 | | |
635 | | static const struct msp430_reloc_map msp430x_reloc_map[] = |
636 | | { |
637 | | {BFD_RELOC_NONE, R_MSP430_NONE}, |
638 | | {BFD_RELOC_32, R_MSP430_ABS32}, |
639 | | {BFD_RELOC_16, R_MSP430_ABS16}, |
640 | | {BFD_RELOC_8, R_MSP430_ABS8}, |
641 | | {BFD_RELOC_MSP430_ABS8, R_MSP430_ABS8}, |
642 | | {BFD_RELOC_MSP430X_PCR20_EXT_SRC, R_MSP430X_PCR20_EXT_SRC}, |
643 | | {BFD_RELOC_MSP430X_PCR20_EXT_DST, R_MSP430X_PCR20_EXT_DST}, |
644 | | {BFD_RELOC_MSP430X_PCR20_EXT_ODST, R_MSP430X_PCR20_EXT_ODST}, |
645 | | {BFD_RELOC_MSP430X_ABS20_EXT_SRC, R_MSP430X_ABS20_EXT_SRC}, |
646 | | {BFD_RELOC_MSP430X_ABS20_EXT_DST, R_MSP430X_ABS20_EXT_DST}, |
647 | | {BFD_RELOC_MSP430X_ABS20_EXT_ODST, R_MSP430X_ABS20_EXT_ODST}, |
648 | | {BFD_RELOC_MSP430X_ABS20_ADR_SRC, R_MSP430X_ABS20_ADR_SRC}, |
649 | | {BFD_RELOC_MSP430X_ABS20_ADR_DST, R_MSP430X_ABS20_ADR_DST}, |
650 | | {BFD_RELOC_MSP430X_PCR16, R_MSP430X_PCR16}, |
651 | | {BFD_RELOC_MSP430X_PCR20_CALL, R_MSP430X_PCR20_CALL}, |
652 | | {BFD_RELOC_MSP430X_ABS16, R_MSP430X_ABS16}, |
653 | | {BFD_RELOC_MSP430_ABS_HI16, R_MSP430_ABS_HI16}, |
654 | | {BFD_RELOC_MSP430_PREL31, R_MSP430_PREL31}, |
655 | | {BFD_RELOC_MSP430_10_PCREL, R_MSP430X_10_PCREL}, |
656 | | {BFD_RELOC_MSP430_2X_PCREL, R_MSP430X_2X_PCREL}, |
657 | | {BFD_RELOC_MSP430_RL_PCREL, R_MSP430X_PCR16}, |
658 | | {BFD_RELOC_MSP430_SYM_DIFF, R_MSP430X_SYM_DIFF}, |
659 | | {BFD_RELOC_MSP430_SET_ULEB128, R_MSP430X_GNU_SET_ULEB128 }, |
660 | | {BFD_RELOC_MSP430_SUB_ULEB128, R_MSP430X_GNU_SUB_ULEB128 } |
661 | | }; |
662 | | |
663 | | static inline bool |
664 | | uses_msp430x_relocs (bfd * abfd) |
665 | 0 | { |
666 | 0 | extern const bfd_target msp430_elf32_ti_vec; |
667 | |
|
668 | 0 | return bfd_get_mach (abfd) == bfd_mach_msp430x |
669 | 0 | || abfd->xvec == & msp430_elf32_ti_vec; |
670 | 0 | } |
671 | | |
672 | | static reloc_howto_type * |
673 | | bfd_elf32_bfd_reloc_type_lookup (bfd * abfd ATTRIBUTE_UNUSED, |
674 | | bfd_reloc_code_real_type code) |
675 | 0 | { |
676 | 0 | unsigned int i; |
677 | |
|
678 | 0 | if (uses_msp430x_relocs (abfd)) |
679 | 0 | { |
680 | 0 | for (i = ARRAY_SIZE (msp430x_reloc_map); i--;) |
681 | 0 | if (msp430x_reloc_map[i].bfd_reloc_val == code) |
682 | 0 | return elf_msp430x_howto_table + msp430x_reloc_map[i].elf_reloc_val; |
683 | 0 | } |
684 | 0 | else |
685 | 0 | { |
686 | 0 | for (i = 0; i < ARRAY_SIZE (msp430_reloc_map); i++) |
687 | 0 | if (msp430_reloc_map[i].bfd_reloc_val == code) |
688 | 0 | return &elf_msp430_howto_table[msp430_reloc_map[i].elf_reloc_val]; |
689 | 0 | } |
690 | | |
691 | 0 | return NULL; |
692 | 0 | } |
693 | | |
694 | | static reloc_howto_type * |
695 | | bfd_elf32_bfd_reloc_name_lookup (bfd *abfd ATTRIBUTE_UNUSED, |
696 | | const char *r_name) |
697 | 0 | { |
698 | 0 | unsigned int i; |
699 | |
|
700 | 0 | if (uses_msp430x_relocs (abfd)) |
701 | 0 | { |
702 | 0 | for (i = ARRAY_SIZE (elf_msp430x_howto_table); i--;) |
703 | 0 | if (elf_msp430x_howto_table[i].name != NULL |
704 | 0 | && strcasecmp (elf_msp430x_howto_table[i].name, r_name) == 0) |
705 | 0 | return elf_msp430x_howto_table + i; |
706 | 0 | } |
707 | 0 | else |
708 | 0 | { |
709 | 0 | for (i = 0; |
710 | 0 | i < (sizeof (elf_msp430_howto_table) |
711 | 0 | / sizeof (elf_msp430_howto_table[0])); |
712 | 0 | i++) |
713 | 0 | if (elf_msp430_howto_table[i].name != NULL |
714 | 0 | && strcasecmp (elf_msp430_howto_table[i].name, r_name) == 0) |
715 | 0 | return &elf_msp430_howto_table[i]; |
716 | 0 | } |
717 | | |
718 | 0 | return NULL; |
719 | 0 | } |
720 | | |
721 | | /* Set the howto pointer for an MSP430 ELF reloc. */ |
722 | | |
723 | | static bool |
724 | | msp430_info_to_howto_rela (bfd * abfd, |
725 | | arelent * cache_ptr, |
726 | | Elf_Internal_Rela * dst) |
727 | 0 | { |
728 | 0 | unsigned int r_type; |
729 | |
|
730 | 0 | r_type = ELF32_R_TYPE (dst->r_info); |
731 | |
|
732 | 0 | if (uses_msp430x_relocs (abfd)) |
733 | 0 | { |
734 | 0 | if (r_type >= (unsigned int) R_MSP430x_max) |
735 | 0 | { |
736 | | /* xgettext:c-format */ |
737 | 0 | _bfd_error_handler (_("%pB: unsupported relocation type %#x"), |
738 | 0 | abfd, r_type); |
739 | 0 | bfd_set_error (bfd_error_bad_value); |
740 | 0 | return false; |
741 | 0 | } |
742 | 0 | cache_ptr->howto = elf_msp430x_howto_table + r_type; |
743 | 0 | } |
744 | 0 | else if (r_type >= (unsigned int) R_MSP430_max) |
745 | 0 | { |
746 | | /* xgettext:c-format */ |
747 | 0 | _bfd_error_handler (_("%pB: unsupported relocation type %#x"), |
748 | 0 | abfd, r_type); |
749 | 0 | bfd_set_error (bfd_error_bad_value); |
750 | 0 | return false; |
751 | 0 | } |
752 | 0 | else |
753 | 0 | cache_ptr->howto = &elf_msp430_howto_table[r_type]; |
754 | | |
755 | 0 | return true; |
756 | 0 | } |
757 | | |
758 | | /* Look through the relocs for a section during the first phase. |
759 | | Since we don't do .gots or .plts, we just need to consider the |
760 | | virtual table relocs for gc. */ |
761 | | |
762 | | static bool |
763 | | elf32_msp430_check_relocs (bfd * abfd, struct bfd_link_info * info, |
764 | | asection * sec, const Elf_Internal_Rela * relocs) |
765 | 0 | { |
766 | 0 | Elf_Internal_Shdr *symtab_hdr; |
767 | 0 | struct elf_link_hash_entry **sym_hashes; |
768 | 0 | const Elf_Internal_Rela *rel; |
769 | 0 | const Elf_Internal_Rela *rel_end; |
770 | |
|
771 | 0 | if (bfd_link_relocatable (info)) |
772 | 0 | return true; |
773 | | |
774 | 0 | symtab_hdr = &elf_tdata (abfd)->symtab_hdr; |
775 | 0 | sym_hashes = elf_sym_hashes (abfd); |
776 | |
|
777 | 0 | rel_end = relocs + sec->reloc_count; |
778 | 0 | for (rel = relocs; rel < rel_end; rel++) |
779 | 0 | { |
780 | 0 | struct elf_link_hash_entry *h; |
781 | 0 | unsigned long r_symndx; |
782 | |
|
783 | 0 | r_symndx = ELF32_R_SYM (rel->r_info); |
784 | 0 | if (r_symndx < symtab_hdr->sh_info) |
785 | 0 | h = NULL; |
786 | 0 | else |
787 | 0 | { |
788 | 0 | h = sym_hashes[r_symndx - symtab_hdr->sh_info]; |
789 | 0 | while (h->root.type == bfd_link_hash_indirect |
790 | 0 | || h->root.type == bfd_link_hash_warning) |
791 | 0 | h = (struct elf_link_hash_entry *) h->root.u.i.link; |
792 | 0 | } |
793 | 0 | } |
794 | |
|
795 | 0 | return true; |
796 | 0 | } |
797 | | |
798 | | /* Perform a single relocation. By default we use the standard BFD |
799 | | routines, but a few relocs, we have to do them ourselves. */ |
800 | | |
801 | | static bfd_reloc_status_type |
802 | | msp430_final_link_relocate (reloc_howto_type * howto, |
803 | | bfd * input_bfd, |
804 | | asection * input_section, |
805 | | bfd_byte * contents, |
806 | | Elf_Internal_Rela * rel, |
807 | | bfd_vma relocation, |
808 | | struct bfd_link_info * info) |
809 | 0 | { |
810 | 0 | static asection * sym_diff_section; |
811 | 0 | static bfd_vma sym_diff_value; |
812 | |
|
813 | 0 | struct bfd_elf_section_data * esd = elf_section_data (input_section); |
814 | 0 | bfd_reloc_status_type r = bfd_reloc_ok; |
815 | 0 | bfd_vma x; |
816 | 0 | bfd_signed_vma srel; |
817 | 0 | bool is_rel_reloc = false; |
818 | |
|
819 | 0 | if (uses_msp430x_relocs (input_bfd)) |
820 | 0 | { |
821 | | /* See if we have a REL type relocation. */ |
822 | 0 | is_rel_reloc = (esd->rel.hdr != NULL); |
823 | | /* Sanity check - only one type of relocation per section. |
824 | | FIXME: Theoretically it is possible to have both types, |
825 | | but if that happens how can we distinguish between the two ? */ |
826 | 0 | BFD_ASSERT (! is_rel_reloc || ! esd->rela.hdr); |
827 | | /* If we are using a REL relocation then the addend should be empty. */ |
828 | 0 | BFD_ASSERT (! is_rel_reloc || rel->r_addend == 0); |
829 | 0 | } |
830 | |
|
831 | 0 | if (debug_relocs) |
832 | 0 | printf ("writing relocation (%p) at 0x%lx type: %d\n", rel, |
833 | 0 | (long) (input_section->output_section->vma + input_section->output_offset |
834 | 0 | + rel->r_offset), howto->type); |
835 | 0 | if (sym_diff_section != NULL) |
836 | 0 | { |
837 | 0 | BFD_ASSERT (sym_diff_section == input_section); |
838 | |
|
839 | 0 | if (uses_msp430x_relocs (input_bfd)) |
840 | 0 | switch (howto->type) |
841 | 0 | { |
842 | 0 | case R_MSP430X_GNU_SET_ULEB128: |
843 | 0 | relocation += (!is_rel_reloc ? rel->r_addend : 0); |
844 | | /* Fall through. */ |
845 | 0 | case R_MSP430_ABS32: |
846 | | /* If we are computing a 32-bit value for the location lists |
847 | | and the result is 0 then we add one to the value. A zero |
848 | | value can result because of linker relaxation deleteing |
849 | | prologue instructions and using a value of 1 (for the begin |
850 | | and end offsets in the location list entry) results in a |
851 | | nul entry which does not prevent the following entries from |
852 | | being parsed. */ |
853 | 0 | if (relocation == sym_diff_value |
854 | 0 | && strcmp (input_section->name, ".debug_loc") == 0) |
855 | 0 | ++ relocation; |
856 | | /* Fall through. */ |
857 | 0 | case R_MSP430_ABS16: |
858 | 0 | case R_MSP430X_ABS16: |
859 | 0 | case R_MSP430_ABS8: |
860 | 0 | BFD_ASSERT (! is_rel_reloc); |
861 | 0 | relocation -= sym_diff_value; |
862 | 0 | break; |
863 | | |
864 | 0 | default: |
865 | 0 | return bfd_reloc_dangerous; |
866 | 0 | } |
867 | 0 | else |
868 | 0 | switch (howto->type) |
869 | 0 | { |
870 | 0 | case R_MSP430_GNU_SET_ULEB128: |
871 | 0 | relocation += (!is_rel_reloc ? rel->r_addend : 0); |
872 | | /* Fall through. */ |
873 | 0 | case R_MSP430_32: |
874 | 0 | case R_MSP430_16: |
875 | 0 | case R_MSP430_16_BYTE: |
876 | 0 | case R_MSP430_8: |
877 | 0 | relocation -= sym_diff_value; |
878 | 0 | break; |
879 | | |
880 | 0 | default: |
881 | 0 | return bfd_reloc_dangerous; |
882 | 0 | } |
883 | | |
884 | 0 | sym_diff_section = NULL; |
885 | 0 | } |
886 | | |
887 | 0 | if ((uses_msp430x_relocs (input_bfd) |
888 | 0 | && howto->type == R_MSP430X_GNU_SET_ULEB128) |
889 | 0 | || (!uses_msp430x_relocs (input_bfd) |
890 | 0 | && howto->type == R_MSP430_GNU_SET_ULEB128)) |
891 | 0 | { |
892 | 0 | unsigned int len, new_len = 0; |
893 | 0 | bfd_byte *endp, *p; |
894 | 0 | unsigned int val = relocation; |
895 | |
|
896 | 0 | _bfd_read_unsigned_leb128 (input_bfd, contents + rel->r_offset, &len); |
897 | | |
898 | | /* Clean the contents value to zero. Do not reduce the length. */ |
899 | 0 | p = contents + rel->r_offset; |
900 | 0 | endp = (p + len) - 1; |
901 | 0 | memset (p, 0x80, len - 1); |
902 | 0 | *(endp) = 0; |
903 | | |
904 | | /* Get the length of the new uleb128 value. */ |
905 | 0 | do |
906 | 0 | { |
907 | 0 | new_len++; |
908 | 0 | val >>= 7; |
909 | 0 | } while (val); |
910 | |
|
911 | 0 | if (new_len > len) |
912 | 0 | { |
913 | 0 | _bfd_error_handler |
914 | 0 | (_("error: final size of uleb128 value at offset 0x%lx in %pA " |
915 | 0 | "from %pB exceeds available space"), |
916 | 0 | (long) rel->r_offset, input_section, input_bfd); |
917 | 0 | } |
918 | 0 | else |
919 | 0 | { |
920 | | /* If the number of bytes required to store the new value has |
921 | | decreased, "right align" the new value within the available space, |
922 | | so the MSB side is padded with uleb128 zeros (0x80). */ |
923 | 0 | p = _bfd_write_unsigned_leb128 (p + (len - new_len), endp, |
924 | 0 | relocation); |
925 | | /* We checked there is enough space for the new value above, so this |
926 | | should never be NULL. */ |
927 | 0 | BFD_ASSERT (p); |
928 | 0 | } |
929 | |
|
930 | 0 | return bfd_reloc_ok; |
931 | 0 | } |
932 | 0 | else if (uses_msp430x_relocs (input_bfd)) |
933 | 0 | switch (howto->type) |
934 | 0 | { |
935 | 0 | case R_MSP430X_SYM_DIFF: |
936 | 0 | case R_MSP430X_GNU_SUB_ULEB128: |
937 | | /* Cache the input section and value. |
938 | | The offset is unreliable, since relaxation may |
939 | | have reduced the following reloc's offset. */ |
940 | 0 | BFD_ASSERT (! is_rel_reloc); |
941 | 0 | sym_diff_section = input_section; |
942 | 0 | sym_diff_value = relocation + (howto->type == R_MSP430X_GNU_SUB_ULEB128 |
943 | 0 | ? rel->r_addend : 0); |
944 | 0 | return bfd_reloc_ok; |
945 | | |
946 | 0 | case R_MSP430_ABS16: |
947 | 0 | contents += rel->r_offset; |
948 | 0 | srel = (bfd_signed_vma) relocation; |
949 | 0 | if (is_rel_reloc) |
950 | 0 | srel += bfd_get_16 (input_bfd, contents); |
951 | 0 | else |
952 | 0 | srel += rel->r_addend; |
953 | 0 | bfd_put_16 (input_bfd, srel & 0xffff, contents); |
954 | 0 | break; |
955 | | |
956 | 0 | case R_MSP430X_10_PCREL: |
957 | 0 | contents += rel->r_offset; |
958 | 0 | srel = (bfd_signed_vma) relocation; |
959 | 0 | if (is_rel_reloc) |
960 | 0 | srel += bfd_get_16 (input_bfd, contents) & 0x3ff; |
961 | 0 | else |
962 | 0 | srel += rel->r_addend; |
963 | 0 | srel -= rel->r_offset; |
964 | 0 | srel -= 2; /* Branch instructions add 2 to the PC... */ |
965 | 0 | srel -= (input_section->output_section->vma + |
966 | 0 | input_section->output_offset); |
967 | 0 | if (srel & 1) |
968 | 0 | return bfd_reloc_outofrange; |
969 | | |
970 | | /* MSP430 addresses commands as words. */ |
971 | 0 | srel >>= 1; |
972 | | |
973 | | /* Check for an overflow. */ |
974 | 0 | if (srel < -512 || srel > 511) |
975 | 0 | { |
976 | 0 | if (info->disable_target_specific_optimizations < 0) |
977 | 0 | { |
978 | 0 | static bool warned = false; |
979 | 0 | if (! warned) |
980 | 0 | { |
981 | 0 | info->callbacks->warning |
982 | 0 | (info, |
983 | 0 | _("try enabling relaxation to avoid relocation truncations"), |
984 | 0 | NULL, input_bfd, input_section, relocation); |
985 | 0 | warned = true; |
986 | 0 | } |
987 | 0 | } |
988 | 0 | return bfd_reloc_overflow; |
989 | 0 | } |
990 | | |
991 | 0 | x = bfd_get_16 (input_bfd, contents); |
992 | 0 | x = (x & 0xfc00) | (srel & 0x3ff); |
993 | 0 | bfd_put_16 (input_bfd, x, contents); |
994 | 0 | break; |
995 | | |
996 | 0 | case R_MSP430X_PCR20_EXT_ODST: |
997 | | /* [0,4]+[48,16] = ---F ---- ---- FFFF */ |
998 | 0 | contents += rel->r_offset; |
999 | 0 | srel = (bfd_signed_vma) relocation; |
1000 | 0 | if (is_rel_reloc) |
1001 | 0 | { |
1002 | 0 | bfd_vma addend; |
1003 | 0 | addend = (bfd_get_16 (input_bfd, contents) & 0xf) << 16; |
1004 | 0 | addend |= bfd_get_16 (input_bfd, contents + 6); |
1005 | 0 | srel += addend; |
1006 | |
|
1007 | 0 | } |
1008 | 0 | else |
1009 | 0 | srel += rel->r_addend; |
1010 | 0 | srel -= rel->r_offset; |
1011 | 0 | srel -= (input_section->output_section->vma + |
1012 | 0 | input_section->output_offset); |
1013 | 0 | bfd_put_16 (input_bfd, (srel & 0xffff), contents + 6); |
1014 | 0 | x = bfd_get_16 (input_bfd, contents); |
1015 | 0 | x = (x & 0xfff0) | ((srel >> 16) & 0xf); |
1016 | 0 | bfd_put_16 (input_bfd, x, contents); |
1017 | 0 | break; |
1018 | | |
1019 | 0 | case R_MSP430X_ABS20_EXT_SRC: |
1020 | | /* [7,4]+[32,16] = -78- ---- FFFF */ |
1021 | 0 | contents += rel->r_offset; |
1022 | 0 | srel = (bfd_signed_vma) relocation; |
1023 | 0 | if (is_rel_reloc) |
1024 | 0 | { |
1025 | 0 | bfd_vma addend; |
1026 | 0 | addend = (bfd_get_16 (input_bfd, contents) & 0x0780) << 9; |
1027 | 0 | addend |= bfd_get_16 (input_bfd, contents + 4); |
1028 | 0 | srel += addend; |
1029 | 0 | } |
1030 | 0 | else |
1031 | 0 | srel += rel->r_addend; |
1032 | 0 | bfd_put_16 (input_bfd, (srel & 0xffff), contents + 4); |
1033 | 0 | srel >>= 16; |
1034 | 0 | x = bfd_get_16 (input_bfd, contents); |
1035 | 0 | x = (x & 0xf87f) | ((srel << 7) & 0x0780); |
1036 | 0 | bfd_put_16 (input_bfd, x, contents); |
1037 | 0 | break; |
1038 | | |
1039 | 0 | case R_MSP430_16_PCREL: |
1040 | 0 | contents += rel->r_offset; |
1041 | 0 | srel = (bfd_signed_vma) relocation; |
1042 | 0 | if (is_rel_reloc) |
1043 | 0 | srel += bfd_get_16 (input_bfd, contents); |
1044 | 0 | else |
1045 | 0 | srel += rel->r_addend; |
1046 | 0 | srel -= rel->r_offset; |
1047 | | /* Only branch instructions add 2 to the PC... */ |
1048 | 0 | srel -= (input_section->output_section->vma + |
1049 | 0 | input_section->output_offset); |
1050 | 0 | if (srel & 1) |
1051 | 0 | return bfd_reloc_outofrange; |
1052 | 0 | bfd_put_16 (input_bfd, srel & 0xffff, contents); |
1053 | 0 | break; |
1054 | | |
1055 | 0 | case R_MSP430X_PCR20_EXT_DST: |
1056 | | /* [0,4]+[32,16] = ---F ---- FFFF */ |
1057 | 0 | contents += rel->r_offset; |
1058 | 0 | srel = (bfd_signed_vma) relocation; |
1059 | 0 | if (is_rel_reloc) |
1060 | 0 | { |
1061 | 0 | bfd_vma addend; |
1062 | 0 | addend = (bfd_get_16 (input_bfd, contents) & 0xf) << 16; |
1063 | 0 | addend |= bfd_get_16 (input_bfd, contents + 4); |
1064 | 0 | srel += addend; |
1065 | 0 | } |
1066 | 0 | else |
1067 | 0 | srel += rel->r_addend; |
1068 | 0 | srel -= rel->r_offset; |
1069 | 0 | srel -= (input_section->output_section->vma + |
1070 | 0 | input_section->output_offset); |
1071 | 0 | bfd_put_16 (input_bfd, (srel & 0xffff), contents + 4); |
1072 | 0 | srel >>= 16; |
1073 | 0 | x = bfd_get_16 (input_bfd, contents); |
1074 | 0 | x = (x & 0xfff0) | (srel & 0xf); |
1075 | 0 | bfd_put_16 (input_bfd, x, contents); |
1076 | 0 | break; |
1077 | | |
1078 | 0 | case R_MSP430X_PCR20_EXT_SRC: |
1079 | | /* [7,4]+[32,16] = -78- ---- FFFF */ |
1080 | 0 | contents += rel->r_offset; |
1081 | 0 | srel = (bfd_signed_vma) relocation; |
1082 | 0 | if (is_rel_reloc) |
1083 | 0 | { |
1084 | 0 | bfd_vma addend; |
1085 | 0 | addend = ((bfd_get_16 (input_bfd, contents) & 0x0780) << 9); |
1086 | 0 | addend |= bfd_get_16 (input_bfd, contents + 4); |
1087 | 0 | srel += addend;; |
1088 | 0 | } |
1089 | 0 | else |
1090 | 0 | srel += rel->r_addend; |
1091 | 0 | srel -= rel->r_offset; |
1092 | | /* Only branch instructions add 2 to the PC... */ |
1093 | 0 | srel -= (input_section->output_section->vma + |
1094 | 0 | input_section->output_offset); |
1095 | 0 | bfd_put_16 (input_bfd, (srel & 0xffff), contents + 4); |
1096 | 0 | srel >>= 16; |
1097 | 0 | x = bfd_get_16 (input_bfd, contents); |
1098 | 0 | x = (x & 0xf87f) | ((srel << 7) & 0x0780); |
1099 | 0 | bfd_put_16 (input_bfd, x, contents); |
1100 | 0 | break; |
1101 | | |
1102 | 0 | case R_MSP430_ABS8: |
1103 | 0 | contents += rel->r_offset; |
1104 | 0 | srel = (bfd_signed_vma) relocation; |
1105 | 0 | if (is_rel_reloc) |
1106 | 0 | srel += bfd_get_8 (input_bfd, contents); |
1107 | 0 | else |
1108 | 0 | srel += rel->r_addend; |
1109 | 0 | bfd_put_8 (input_bfd, srel & 0xff, contents); |
1110 | 0 | break; |
1111 | | |
1112 | 0 | case R_MSP430X_ABS20_EXT_DST: |
1113 | | /* [0,4]+[32,16] = ---F ---- FFFF */ |
1114 | 0 | contents += rel->r_offset; |
1115 | 0 | srel = (bfd_signed_vma) relocation; |
1116 | 0 | if (is_rel_reloc) |
1117 | 0 | { |
1118 | 0 | bfd_vma addend; |
1119 | 0 | addend = (bfd_get_16 (input_bfd, contents) & 0xf) << 16; |
1120 | 0 | addend |= bfd_get_16 (input_bfd, contents + 4); |
1121 | 0 | srel += addend; |
1122 | 0 | } |
1123 | 0 | else |
1124 | 0 | srel += rel->r_addend; |
1125 | 0 | bfd_put_16 (input_bfd, (srel & 0xffff), contents + 4); |
1126 | 0 | srel >>= 16; |
1127 | 0 | x = bfd_get_16 (input_bfd, contents); |
1128 | 0 | x = (x & 0xfff0) | (srel & 0xf); |
1129 | 0 | bfd_put_16 (input_bfd, x, contents); |
1130 | 0 | break; |
1131 | | |
1132 | 0 | case R_MSP430X_ABS20_EXT_ODST: |
1133 | | /* [0,4]+[48,16] = ---F ---- ---- FFFF */ |
1134 | 0 | contents += rel->r_offset; |
1135 | 0 | srel = (bfd_signed_vma) relocation; |
1136 | 0 | if (is_rel_reloc) |
1137 | 0 | { |
1138 | 0 | bfd_vma addend; |
1139 | 0 | addend = (bfd_get_16 (input_bfd, contents) & 0xf) << 16; |
1140 | 0 | addend |= bfd_get_16 (input_bfd, contents + 6); |
1141 | 0 | srel += addend; |
1142 | 0 | } |
1143 | 0 | else |
1144 | 0 | srel += rel->r_addend; |
1145 | 0 | bfd_put_16 (input_bfd, (srel & 0xffff), contents + 6); |
1146 | 0 | srel >>= 16; |
1147 | 0 | x = bfd_get_16 (input_bfd, contents); |
1148 | 0 | x = (x & 0xfff0) | (srel & 0xf); |
1149 | 0 | bfd_put_16 (input_bfd, x, contents); |
1150 | 0 | break; |
1151 | | |
1152 | 0 | case R_MSP430X_ABS20_ADR_SRC: |
1153 | | /* [8,4]+[16,16] = -F-- FFFF */ |
1154 | 0 | contents += rel->r_offset; |
1155 | 0 | srel = (bfd_signed_vma) relocation; |
1156 | 0 | if (is_rel_reloc) |
1157 | 0 | { |
1158 | 0 | bfd_vma addend; |
1159 | |
|
1160 | 0 | addend = ((bfd_get_16 (input_bfd, contents) & 0xf00) << 8); |
1161 | 0 | addend |= bfd_get_16 (input_bfd, contents + 2); |
1162 | 0 | srel += addend; |
1163 | 0 | } |
1164 | 0 | else |
1165 | 0 | srel += rel->r_addend; |
1166 | 0 | bfd_put_16 (input_bfd, (srel & 0xffff), contents + 2); |
1167 | 0 | srel >>= 16; |
1168 | 0 | x = bfd_get_16 (input_bfd, contents); |
1169 | 0 | x = (x & 0xf0ff) | ((srel << 8) & 0x0f00); |
1170 | 0 | bfd_put_16 (input_bfd, x, contents); |
1171 | 0 | break; |
1172 | | |
1173 | 0 | case R_MSP430X_ABS20_ADR_DST: |
1174 | | /* [0,4]+[16,16] = ---F FFFF */ |
1175 | 0 | contents += rel->r_offset; |
1176 | 0 | srel = (bfd_signed_vma) relocation; |
1177 | 0 | if (is_rel_reloc) |
1178 | 0 | { |
1179 | 0 | bfd_vma addend; |
1180 | 0 | addend = ((bfd_get_16 (input_bfd, contents) & 0xf) << 16); |
1181 | 0 | addend |= bfd_get_16 (input_bfd, contents + 2); |
1182 | 0 | srel += addend; |
1183 | 0 | } |
1184 | 0 | else |
1185 | 0 | srel += rel->r_addend; |
1186 | 0 | bfd_put_16 (input_bfd, (srel & 0xffff), contents + 2); |
1187 | 0 | srel >>= 16; |
1188 | 0 | x = bfd_get_16 (input_bfd, contents); |
1189 | 0 | x = (x & 0xfff0) | (srel & 0xf); |
1190 | 0 | bfd_put_16 (input_bfd, x, contents); |
1191 | 0 | break; |
1192 | | |
1193 | 0 | case R_MSP430X_ABS16: |
1194 | 0 | contents += rel->r_offset; |
1195 | 0 | srel = (bfd_signed_vma) relocation; |
1196 | 0 | if (is_rel_reloc) |
1197 | 0 | srel += bfd_get_16 (input_bfd, contents); |
1198 | 0 | else |
1199 | 0 | srel += rel->r_addend; |
1200 | 0 | x = srel; |
1201 | 0 | if (x > 0xffff) |
1202 | 0 | return bfd_reloc_overflow; |
1203 | 0 | bfd_put_16 (input_bfd, srel & 0xffff, contents); |
1204 | 0 | break; |
1205 | | |
1206 | 0 | case R_MSP430_ABS_HI16: |
1207 | | /* The EABI specifies that this must be a RELA reloc. */ |
1208 | 0 | BFD_ASSERT (! is_rel_reloc); |
1209 | 0 | contents += rel->r_offset; |
1210 | 0 | srel = (bfd_signed_vma) relocation; |
1211 | 0 | srel += rel->r_addend; |
1212 | 0 | bfd_put_16 (input_bfd, (srel >> 16) & 0xffff, contents); |
1213 | 0 | break; |
1214 | | |
1215 | 0 | case R_MSP430X_PCR20_CALL: |
1216 | | /* [0,4]+[16,16] = ---F FFFF*/ |
1217 | 0 | contents += rel->r_offset; |
1218 | 0 | srel = (bfd_signed_vma) relocation; |
1219 | 0 | if (is_rel_reloc) |
1220 | 0 | { |
1221 | 0 | bfd_vma addend; |
1222 | 0 | addend = (bfd_get_16 (input_bfd, contents) & 0xf) << 16; |
1223 | 0 | addend |= bfd_get_16 (input_bfd, contents + 2); |
1224 | 0 | srel += addend; |
1225 | 0 | } |
1226 | 0 | else |
1227 | 0 | srel += rel->r_addend; |
1228 | 0 | srel -= rel->r_offset; |
1229 | 0 | srel -= (input_section->output_section->vma + |
1230 | 0 | input_section->output_offset); |
1231 | 0 | bfd_put_16 (input_bfd, srel & 0xffff, contents + 2); |
1232 | 0 | srel >>= 16; |
1233 | 0 | x = bfd_get_16 (input_bfd, contents); |
1234 | 0 | x = (x & 0xfff0) | (srel & 0xf); |
1235 | 0 | bfd_put_16 (input_bfd, x, contents); |
1236 | 0 | break; |
1237 | | |
1238 | 0 | case R_MSP430X_PCR16: |
1239 | 0 | contents += rel->r_offset; |
1240 | 0 | srel = (bfd_signed_vma) relocation; |
1241 | 0 | if (is_rel_reloc) |
1242 | 0 | srel += bfd_get_16 (input_bfd, contents); |
1243 | 0 | else |
1244 | 0 | srel += rel->r_addend; |
1245 | 0 | srel -= rel->r_offset; |
1246 | 0 | srel -= (input_section->output_section->vma + |
1247 | 0 | input_section->output_offset); |
1248 | 0 | bfd_put_16 (input_bfd, srel & 0xffff, contents); |
1249 | 0 | break; |
1250 | | |
1251 | 0 | case R_MSP430_PREL31: |
1252 | 0 | contents += rel->r_offset; |
1253 | 0 | srel = (bfd_signed_vma) relocation; |
1254 | 0 | if (is_rel_reloc) |
1255 | 0 | srel += (bfd_get_32 (input_bfd, contents) & 0x7fffffff); |
1256 | 0 | else |
1257 | 0 | srel += rel->r_addend; |
1258 | 0 | srel += rel->r_addend; |
1259 | 0 | x = bfd_get_32 (input_bfd, contents); |
1260 | 0 | x = (x & 0x80000000) | ((srel >> 31) & 0x7fffffff); |
1261 | 0 | bfd_put_32 (input_bfd, x, contents); |
1262 | 0 | break; |
1263 | | |
1264 | 0 | default: |
1265 | 0 | r = _bfd_final_link_relocate (howto, input_bfd, input_section, |
1266 | 0 | contents, rel->r_offset, |
1267 | 0 | relocation, rel->r_addend); |
1268 | 0 | } |
1269 | 0 | else |
1270 | 0 | switch (howto->type) |
1271 | 0 | { |
1272 | 0 | case R_MSP430_10_PCREL: |
1273 | 0 | contents += rel->r_offset; |
1274 | 0 | srel = (bfd_signed_vma) relocation; |
1275 | 0 | srel += rel->r_addend; |
1276 | 0 | srel -= rel->r_offset; |
1277 | 0 | srel -= 2; /* Branch instructions add 2 to the PC... */ |
1278 | 0 | srel -= (input_section->output_section->vma + |
1279 | 0 | input_section->output_offset); |
1280 | |
|
1281 | 0 | if (srel & 1) |
1282 | 0 | return bfd_reloc_outofrange; |
1283 | | |
1284 | | /* MSP430 addresses commands as words. */ |
1285 | 0 | srel >>= 1; |
1286 | | |
1287 | | /* Check for an overflow. */ |
1288 | 0 | if (srel < -512 || srel > 511) |
1289 | 0 | { |
1290 | 0 | if (info->disable_target_specific_optimizations < 0) |
1291 | 0 | { |
1292 | 0 | static bool warned = false; |
1293 | 0 | if (! warned) |
1294 | 0 | { |
1295 | 0 | info->callbacks->warning |
1296 | 0 | (info, |
1297 | 0 | _("try enabling relaxation to avoid relocation truncations"), |
1298 | 0 | NULL, input_bfd, input_section, relocation); |
1299 | 0 | warned = true; |
1300 | 0 | } |
1301 | 0 | } |
1302 | 0 | return bfd_reloc_overflow; |
1303 | 0 | } |
1304 | | |
1305 | 0 | x = bfd_get_16 (input_bfd, contents); |
1306 | 0 | x = (x & 0xfc00) | (srel & 0x3ff); |
1307 | 0 | bfd_put_16 (input_bfd, x, contents); |
1308 | 0 | break; |
1309 | | |
1310 | 0 | case R_MSP430_2X_PCREL: |
1311 | 0 | contents += rel->r_offset; |
1312 | 0 | srel = (bfd_signed_vma) relocation; |
1313 | 0 | srel += rel->r_addend; |
1314 | 0 | srel -= rel->r_offset; |
1315 | 0 | srel -= 2; /* Branch instructions add 2 to the PC... */ |
1316 | 0 | srel -= (input_section->output_section->vma + |
1317 | 0 | input_section->output_offset); |
1318 | |
|
1319 | 0 | if (srel & 1) |
1320 | 0 | return bfd_reloc_outofrange; |
1321 | | |
1322 | | /* MSP430 addresses commands as words. */ |
1323 | 0 | srel >>= 1; |
1324 | | |
1325 | | /* Check for an overflow. */ |
1326 | 0 | if (srel < -512 || srel > 511) |
1327 | 0 | return bfd_reloc_overflow; |
1328 | | |
1329 | 0 | x = bfd_get_16 (input_bfd, contents); |
1330 | 0 | x = (x & 0xfc00) | (srel & 0x3ff); |
1331 | 0 | bfd_put_16 (input_bfd, x, contents); |
1332 | | /* Handle second jump instruction. */ |
1333 | 0 | x = bfd_get_16 (input_bfd, contents - 2); |
1334 | 0 | srel += 1; |
1335 | 0 | x = (x & 0xfc00) | (srel & 0x3ff); |
1336 | 0 | bfd_put_16 (input_bfd, x, contents - 2); |
1337 | 0 | break; |
1338 | | |
1339 | 0 | case R_MSP430_RL_PCREL: |
1340 | 0 | case R_MSP430_16_PCREL: |
1341 | 0 | contents += rel->r_offset; |
1342 | 0 | srel = (bfd_signed_vma) relocation; |
1343 | 0 | srel += rel->r_addend; |
1344 | 0 | srel -= rel->r_offset; |
1345 | | /* Only branch instructions add 2 to the PC... */ |
1346 | 0 | srel -= (input_section->output_section->vma + |
1347 | 0 | input_section->output_offset); |
1348 | |
|
1349 | 0 | if (srel & 1) |
1350 | 0 | return bfd_reloc_outofrange; |
1351 | | |
1352 | 0 | bfd_put_16 (input_bfd, srel & 0xffff, contents); |
1353 | 0 | break; |
1354 | | |
1355 | 0 | case R_MSP430_16_PCREL_BYTE: |
1356 | 0 | contents += rel->r_offset; |
1357 | 0 | srel = (bfd_signed_vma) relocation; |
1358 | 0 | srel += rel->r_addend; |
1359 | 0 | srel -= rel->r_offset; |
1360 | | /* Only branch instructions add 2 to the PC... */ |
1361 | 0 | srel -= (input_section->output_section->vma + |
1362 | 0 | input_section->output_offset); |
1363 | |
|
1364 | 0 | bfd_put_16 (input_bfd, srel & 0xffff, contents); |
1365 | 0 | break; |
1366 | | |
1367 | 0 | case R_MSP430_16_BYTE: |
1368 | 0 | contents += rel->r_offset; |
1369 | 0 | srel = (bfd_signed_vma) relocation; |
1370 | 0 | srel += rel->r_addend; |
1371 | 0 | bfd_put_16 (input_bfd, srel & 0xffff, contents); |
1372 | 0 | break; |
1373 | | |
1374 | 0 | case R_MSP430_16: |
1375 | 0 | contents += rel->r_offset; |
1376 | 0 | srel = (bfd_signed_vma) relocation; |
1377 | 0 | srel += rel->r_addend; |
1378 | |
|
1379 | 0 | if (srel & 1) |
1380 | 0 | return bfd_reloc_notsupported; |
1381 | | |
1382 | 0 | bfd_put_16 (input_bfd, srel & 0xffff, contents); |
1383 | 0 | break; |
1384 | | |
1385 | 0 | case R_MSP430_8: |
1386 | 0 | contents += rel->r_offset; |
1387 | 0 | srel = (bfd_signed_vma) relocation; |
1388 | 0 | srel += rel->r_addend; |
1389 | |
|
1390 | 0 | bfd_put_8 (input_bfd, srel & 0xff, contents); |
1391 | 0 | break; |
1392 | | |
1393 | 0 | case R_MSP430_SYM_DIFF: |
1394 | 0 | case R_MSP430_GNU_SUB_ULEB128: |
1395 | | /* Cache the input section and value. |
1396 | | The offset is unreliable, since relaxation may |
1397 | | have reduced the following reloc's offset. */ |
1398 | 0 | sym_diff_section = input_section; |
1399 | 0 | sym_diff_value = relocation + (howto->type == R_MSP430_GNU_SUB_ULEB128 |
1400 | 0 | ? rel->r_addend : 0); |
1401 | 0 | return bfd_reloc_ok; |
1402 | | |
1403 | 0 | default: |
1404 | 0 | r = _bfd_final_link_relocate (howto, input_bfd, input_section, |
1405 | 0 | contents, rel->r_offset, |
1406 | 0 | relocation, rel->r_addend); |
1407 | 0 | } |
1408 | | |
1409 | 0 | return r; |
1410 | 0 | } |
1411 | | |
1412 | | /* Relocate an MSP430 ELF section. */ |
1413 | | |
1414 | | static int |
1415 | | elf32_msp430_relocate_section (bfd * output_bfd ATTRIBUTE_UNUSED, |
1416 | | struct bfd_link_info * info, |
1417 | | bfd * input_bfd, |
1418 | | asection * input_section, |
1419 | | bfd_byte * contents, |
1420 | | Elf_Internal_Rela * relocs, |
1421 | | Elf_Internal_Sym * local_syms, |
1422 | | asection ** local_sections) |
1423 | 0 | { |
1424 | 0 | Elf_Internal_Shdr *symtab_hdr; |
1425 | 0 | struct elf_link_hash_entry **sym_hashes; |
1426 | 0 | Elf_Internal_Rela *rel; |
1427 | 0 | Elf_Internal_Rela *relend; |
1428 | |
|
1429 | 0 | symtab_hdr = &elf_tdata (input_bfd)->symtab_hdr; |
1430 | 0 | sym_hashes = elf_sym_hashes (input_bfd); |
1431 | 0 | relend = relocs + input_section->reloc_count; |
1432 | |
|
1433 | 0 | for (rel = relocs; rel < relend; rel++) |
1434 | 0 | { |
1435 | 0 | reloc_howto_type *howto; |
1436 | 0 | unsigned long r_symndx; |
1437 | 0 | Elf_Internal_Sym *sym; |
1438 | 0 | asection *sec; |
1439 | 0 | struct elf_link_hash_entry *h; |
1440 | 0 | bfd_vma relocation; |
1441 | 0 | bfd_reloc_status_type r; |
1442 | 0 | const char *name = NULL; |
1443 | 0 | int r_type; |
1444 | |
|
1445 | 0 | r_type = ELF32_R_TYPE (rel->r_info); |
1446 | 0 | r_symndx = ELF32_R_SYM (rel->r_info); |
1447 | |
|
1448 | 0 | if (uses_msp430x_relocs (input_bfd)) |
1449 | 0 | howto = elf_msp430x_howto_table + r_type; |
1450 | 0 | else |
1451 | 0 | howto = elf_msp430_howto_table + r_type; |
1452 | |
|
1453 | 0 | h = NULL; |
1454 | 0 | sym = NULL; |
1455 | 0 | sec = NULL; |
1456 | |
|
1457 | 0 | if (r_symndx < symtab_hdr->sh_info) |
1458 | 0 | { |
1459 | 0 | sym = local_syms + r_symndx; |
1460 | 0 | sec = local_sections[r_symndx]; |
1461 | 0 | relocation = _bfd_elf_rela_local_sym (output_bfd, sym, &sec, rel); |
1462 | |
|
1463 | 0 | name = bfd_elf_string_from_elf_section |
1464 | 0 | (input_bfd, symtab_hdr->sh_link, sym->st_name); |
1465 | 0 | name = name == NULL || *name == 0 ? bfd_section_name (sec) : name; |
1466 | 0 | } |
1467 | 0 | else |
1468 | 0 | { |
1469 | 0 | bool unresolved_reloc, warned, ignored; |
1470 | |
|
1471 | 0 | RELOC_FOR_GLOBAL_SYMBOL (info, input_bfd, input_section, rel, |
1472 | 0 | r_symndx, symtab_hdr, sym_hashes, |
1473 | 0 | h, sec, relocation, |
1474 | 0 | unresolved_reloc, warned, ignored); |
1475 | 0 | name = h->root.root.string; |
1476 | 0 | } |
1477 | | |
1478 | 0 | if (sec != NULL && discarded_section (sec)) |
1479 | 0 | RELOC_AGAINST_DISCARDED_SECTION (info, input_bfd, input_section, |
1480 | 0 | rel, 1, relend, howto, 0, contents); |
1481 | |
|
1482 | 0 | if (bfd_link_relocatable (info)) |
1483 | 0 | continue; |
1484 | | |
1485 | 0 | r = msp430_final_link_relocate (howto, input_bfd, input_section, |
1486 | 0 | contents, rel, relocation, info); |
1487 | |
|
1488 | 0 | if (r != bfd_reloc_ok) |
1489 | 0 | { |
1490 | 0 | const char *msg = (const char *) NULL; |
1491 | |
|
1492 | 0 | switch (r) |
1493 | 0 | { |
1494 | 0 | case bfd_reloc_overflow: |
1495 | 0 | (*info->callbacks->reloc_overflow) |
1496 | 0 | (info, (h ? &h->root : NULL), name, howto->name, |
1497 | 0 | (bfd_vma) 0, input_bfd, input_section, rel->r_offset); |
1498 | 0 | break; |
1499 | | |
1500 | 0 | case bfd_reloc_undefined: |
1501 | 0 | (*info->callbacks->undefined_symbol) |
1502 | 0 | (info, name, input_bfd, input_section, rel->r_offset, true); |
1503 | 0 | break; |
1504 | | |
1505 | 0 | case bfd_reloc_outofrange: |
1506 | 0 | msg = _("internal error: branch/jump to an odd address detected"); |
1507 | 0 | break; |
1508 | | |
1509 | 0 | case bfd_reloc_notsupported: |
1510 | 0 | msg = _("internal error: unsupported relocation error"); |
1511 | 0 | break; |
1512 | | |
1513 | 0 | case bfd_reloc_dangerous: |
1514 | 0 | msg = _("internal error: dangerous relocation"); |
1515 | 0 | break; |
1516 | | |
1517 | 0 | default: |
1518 | 0 | msg = _("internal error: unknown error"); |
1519 | 0 | break; |
1520 | 0 | } |
1521 | | |
1522 | 0 | if (msg) |
1523 | 0 | (*info->callbacks->warning) (info, msg, name, input_bfd, |
1524 | 0 | input_section, rel->r_offset); |
1525 | 0 | } |
1526 | |
|
1527 | 0 | } |
1528 | | |
1529 | 0 | return true; |
1530 | 0 | } |
1531 | | |
1532 | | /* The final processing done just before writing out a MSP430 ELF object |
1533 | | file. This gets the MSP430 architecture right based on the machine |
1534 | | number. */ |
1535 | | |
1536 | | static bool |
1537 | | bfd_elf_msp430_final_write_processing (bfd *abfd) |
1538 | 0 | { |
1539 | 0 | unsigned long val; |
1540 | |
|
1541 | 0 | switch (bfd_get_mach (abfd)) |
1542 | 0 | { |
1543 | 0 | default: |
1544 | 0 | case bfd_mach_msp110: val = E_MSP430_MACH_MSP430x11x1; break; |
1545 | 0 | case bfd_mach_msp11: val = E_MSP430_MACH_MSP430x11; break; |
1546 | 0 | case bfd_mach_msp12: val = E_MSP430_MACH_MSP430x12; break; |
1547 | 0 | case bfd_mach_msp13: val = E_MSP430_MACH_MSP430x13; break; |
1548 | 0 | case bfd_mach_msp14: val = E_MSP430_MACH_MSP430x14; break; |
1549 | 0 | case bfd_mach_msp15: val = E_MSP430_MACH_MSP430x15; break; |
1550 | 0 | case bfd_mach_msp16: val = E_MSP430_MACH_MSP430x16; break; |
1551 | 0 | case bfd_mach_msp31: val = E_MSP430_MACH_MSP430x31; break; |
1552 | 0 | case bfd_mach_msp32: val = E_MSP430_MACH_MSP430x32; break; |
1553 | 0 | case bfd_mach_msp33: val = E_MSP430_MACH_MSP430x33; break; |
1554 | 0 | case bfd_mach_msp41: val = E_MSP430_MACH_MSP430x41; break; |
1555 | 0 | case bfd_mach_msp42: val = E_MSP430_MACH_MSP430x42; break; |
1556 | 0 | case bfd_mach_msp43: val = E_MSP430_MACH_MSP430x43; break; |
1557 | 0 | case bfd_mach_msp44: val = E_MSP430_MACH_MSP430x44; break; |
1558 | 0 | case bfd_mach_msp20: val = E_MSP430_MACH_MSP430x20; break; |
1559 | 0 | case bfd_mach_msp22: val = E_MSP430_MACH_MSP430x22; break; |
1560 | 0 | case bfd_mach_msp23: val = E_MSP430_MACH_MSP430x23; break; |
1561 | 0 | case bfd_mach_msp24: val = E_MSP430_MACH_MSP430x24; break; |
1562 | 0 | case bfd_mach_msp26: val = E_MSP430_MACH_MSP430x26; break; |
1563 | 0 | case bfd_mach_msp46: val = E_MSP430_MACH_MSP430x46; break; |
1564 | 0 | case bfd_mach_msp47: val = E_MSP430_MACH_MSP430x47; break; |
1565 | 0 | case bfd_mach_msp54: val = E_MSP430_MACH_MSP430x54; break; |
1566 | 0 | case bfd_mach_msp430x: val = E_MSP430_MACH_MSP430X; break; |
1567 | 0 | } |
1568 | | |
1569 | 0 | elf_elfheader (abfd)->e_machine = EM_MSP430; |
1570 | 0 | elf_elfheader (abfd)->e_flags &= ~EF_MSP430_MACH; |
1571 | 0 | elf_elfheader (abfd)->e_flags |= val; |
1572 | 0 | return _bfd_elf_final_write_processing (abfd); |
1573 | 0 | } |
1574 | | |
1575 | | /* Set the right machine number. */ |
1576 | | |
1577 | | static bool |
1578 | | elf32_msp430_object_p (bfd * abfd) |
1579 | 42.3k | { |
1580 | 42.3k | int e_set = bfd_mach_msp14; |
1581 | | |
1582 | 42.3k | if (elf_elfheader (abfd)->e_machine == EM_MSP430 |
1583 | 42.3k | || elf_elfheader (abfd)->e_machine == EM_MSP430_OLD) |
1584 | 42.3k | { |
1585 | 42.3k | int e_mach = elf_elfheader (abfd)->e_flags & EF_MSP430_MACH; |
1586 | | |
1587 | 42.3k | switch (e_mach) |
1588 | 42.3k | { |
1589 | 4.09k | default: |
1590 | 4.09k | case E_MSP430_MACH_MSP430x11: e_set = bfd_mach_msp11; break; |
1591 | 1.50k | case E_MSP430_MACH_MSP430x11x1: e_set = bfd_mach_msp110; break; |
1592 | 221 | case E_MSP430_MACH_MSP430x12: e_set = bfd_mach_msp12; break; |
1593 | 2.00k | case E_MSP430_MACH_MSP430x13: e_set = bfd_mach_msp13; break; |
1594 | 1.67k | case E_MSP430_MACH_MSP430x14: e_set = bfd_mach_msp14; break; |
1595 | 1.96k | case E_MSP430_MACH_MSP430x15: e_set = bfd_mach_msp15; break; |
1596 | 1.18k | case E_MSP430_MACH_MSP430x16: e_set = bfd_mach_msp16; break; |
1597 | 3.17k | case E_MSP430_MACH_MSP430x31: e_set = bfd_mach_msp31; break; |
1598 | 2.24k | case E_MSP430_MACH_MSP430x32: e_set = bfd_mach_msp32; break; |
1599 | 1.94k | case E_MSP430_MACH_MSP430x33: e_set = bfd_mach_msp33; break; |
1600 | 1.22k | case E_MSP430_MACH_MSP430x41: e_set = bfd_mach_msp41; break; |
1601 | 1.48k | case E_MSP430_MACH_MSP430x42: e_set = bfd_mach_msp42; break; |
1602 | 1.98k | case E_MSP430_MACH_MSP430x43: e_set = bfd_mach_msp43; break; |
1603 | 1.80k | case E_MSP430_MACH_MSP430x44: e_set = bfd_mach_msp44; break; |
1604 | 3.16k | case E_MSP430_MACH_MSP430x20: e_set = bfd_mach_msp20; break; |
1605 | 2.23k | case E_MSP430_MACH_MSP430x22: e_set = bfd_mach_msp22; break; |
1606 | 1.44k | case E_MSP430_MACH_MSP430x23: e_set = bfd_mach_msp23; break; |
1607 | 1.96k | case E_MSP430_MACH_MSP430x24: e_set = bfd_mach_msp24; break; |
1608 | 744 | case E_MSP430_MACH_MSP430x26: e_set = bfd_mach_msp26; break; |
1609 | 2.26k | case E_MSP430_MACH_MSP430x46: e_set = bfd_mach_msp46; break; |
1610 | 1.54k | case E_MSP430_MACH_MSP430x47: e_set = bfd_mach_msp47; break; |
1611 | 941 | case E_MSP430_MACH_MSP430x54: e_set = bfd_mach_msp54; break; |
1612 | 1.54k | case E_MSP430_MACH_MSP430X: e_set = bfd_mach_msp430x; break; |
1613 | 42.3k | } |
1614 | 42.3k | } |
1615 | | |
1616 | 42.3k | return bfd_default_set_arch_mach (abfd, bfd_arch_msp430, e_set); |
1617 | 42.3k | } |
1618 | | |
1619 | | /* These functions handle relaxing for the msp430. |
1620 | | Relaxation required only in two cases: |
1621 | | - Bad hand coding like jumps from one section to another or |
1622 | | from file to file. |
1623 | | - Sibling calls. This will affect only 'jump label' polymorph. Without |
1624 | | relaxing this enlarges code by 2 bytes. Sibcalls implemented but |
1625 | | do not work in gcc's port by the reason I do not know. |
1626 | | - To convert out of range conditional jump instructions (found inside |
1627 | | a function) into inverted jumps over an unconditional branch instruction. |
1628 | | Anyway, if a relaxation required, user should pass -relax option to the |
1629 | | linker. |
1630 | | |
1631 | | There are quite a few relaxing opportunities available on the msp430: |
1632 | | |
1633 | | ================================================================ |
1634 | | |
1635 | | 1. 3 words -> 1 word |
1636 | | |
1637 | | eq == jeq label jne +4; br lab |
1638 | | ne != jne label jeq +4; br lab |
1639 | | lt < jl label jge +4; br lab |
1640 | | ltu < jlo label lhs +4; br lab |
1641 | | ge >= jge label jl +4; br lab |
1642 | | geu >= jhs label jlo +4; br lab |
1643 | | |
1644 | | 2. 4 words -> 1 word |
1645 | | |
1646 | | ltn < jn jn +2; jmp +4; br lab |
1647 | | |
1648 | | 3. 4 words -> 2 words |
1649 | | |
1650 | | gt > jeq +2; jge label jeq +6; jl +4; br label |
1651 | | gtu > jeq +2; jhs label jeq +6; jlo +4; br label |
1652 | | |
1653 | | 4. 4 words -> 2 words and 2 labels |
1654 | | |
1655 | | leu <= jeq label; jlo label jeq +2; jhs +4; br label |
1656 | | le <= jeq label; jl label jeq +2; jge +4; br label |
1657 | | ================================================================= |
1658 | | |
1659 | | codemap for first cases is (labels masked ): |
1660 | | eq: 0x2002,0x4010,0x0000 -> 0x2400 |
1661 | | ne: 0x2402,0x4010,0x0000 -> 0x2000 |
1662 | | lt: 0x3402,0x4010,0x0000 -> 0x3800 |
1663 | | ltu: 0x2c02,0x4010,0x0000 -> 0x2800 |
1664 | | ge: 0x3802,0x4010,0x0000 -> 0x3400 |
1665 | | geu: 0x2802,0x4010,0x0000 -> 0x2c00 |
1666 | | |
1667 | | second case: |
1668 | | ltn: 0x3001,0x3c02,0x4010,0x0000 -> 0x3000 |
1669 | | |
1670 | | third case: |
1671 | | gt: 0x2403,0x3802,0x4010,0x0000 -> 0x2401,0x3400 |
1672 | | gtu: 0x2403,0x2802,0x4010,0x0000 -> 0x2401,0x2c00 |
1673 | | |
1674 | | fourth case: |
1675 | | leu: 0x2401,0x2c02,0x4010,0x0000 -> 0x2400,0x2800 |
1676 | | le: 0x2401,0x3402,0x4010,0x0000 -> 0x2400,0x3800 |
1677 | | |
1678 | | Unspecified case :) |
1679 | | jump: 0x4010,0x0000 -> 0x3c00. */ |
1680 | | |
1681 | 0 | #define NUMB_RELAX_CODES 12 |
1682 | | static struct rcodes_s |
1683 | | { |
1684 | | int f0, f1; /* From code. */ |
1685 | | int t0, t1; /* To code. */ |
1686 | | int labels; /* Position of labels: 1 - one label at first |
1687 | | word, 2 - one at second word, 3 - two |
1688 | | labels at both. */ |
1689 | | int cdx; /* Words to match. */ |
1690 | | int bs; /* Shrink bytes. */ |
1691 | | int off; /* Offset from old label for new code. */ |
1692 | | int ncl; /* New code length. */ |
1693 | | } rcode[] = |
1694 | | {/* lab,cdx,bs,off,ncl */ |
1695 | | { 0x0000, 0x0000, 0x3c00, 0x0000, 1, 0, 2, 2, 2}, /* jump */ |
1696 | | { 0x0000, 0x2002, 0x2400, 0x0000, 1, 1, 4, 4, 2}, /* eq */ |
1697 | | { 0x0000, 0x2402, 0x2000, 0x0000, 1, 1, 4, 4, 2}, /* ne */ |
1698 | | { 0x0000, 0x3402, 0x3800, 0x0000, 1, 1, 4, 4, 2}, /* lt */ |
1699 | | { 0x0000, 0x2c02, 0x2800, 0x0000, 1, 1, 4, 4, 2}, /* ltu */ |
1700 | | { 0x0000, 0x3802, 0x3400, 0x0000, 1, 1, 4, 4, 2}, /* ge */ |
1701 | | { 0x0000, 0x2802, 0x2c00, 0x0000, 1, 1, 4, 4, 2}, /* geu */ |
1702 | | { 0x3001, 0x3c02, 0x3000, 0x0000, 1, 2, 6, 6, 2}, /* ltn */ |
1703 | | { 0x2403, 0x3802, 0x2401, 0x3400, 2, 2, 4, 6, 4}, /* gt */ |
1704 | | { 0x2403, 0x2802, 0x2401, 0x2c00, 2, 2, 4, 6, 4}, /* gtu */ |
1705 | | { 0x2401, 0x2c02, 0x2400, 0x2800, 3, 2, 4, 6, 4}, /* leu , 2 labels */ |
1706 | | { 0x2401, 0x2c02, 0x2400, 0x2800, 3, 2, 4, 6, 4}, /* le , 2 labels */ |
1707 | | { 0, 0, 0, 0, 0, 0, 0, 0, 0} |
1708 | | }; |
1709 | | |
1710 | | /* Return TRUE if a symbol exists at the given address. */ |
1711 | | |
1712 | | static bool |
1713 | | msp430_elf_symbol_address_p (bfd * abfd, |
1714 | | asection * sec, |
1715 | | Elf_Internal_Sym * isym, |
1716 | | bfd_vma addr) |
1717 | 0 | { |
1718 | 0 | Elf_Internal_Shdr *symtab_hdr; |
1719 | 0 | unsigned int sec_shndx; |
1720 | 0 | Elf_Internal_Sym *isymend; |
1721 | 0 | struct elf_link_hash_entry **sym_hashes; |
1722 | 0 | struct elf_link_hash_entry **end_hashes; |
1723 | 0 | unsigned int symcount; |
1724 | |
|
1725 | 0 | sec_shndx = _bfd_elf_section_from_bfd_section (abfd, sec); |
1726 | | |
1727 | | /* Examine all the local symbols. */ |
1728 | 0 | symtab_hdr = &elf_tdata (abfd)->symtab_hdr; |
1729 | 0 | for (isymend = isym + symtab_hdr->sh_info; isym < isymend; isym++) |
1730 | 0 | if (isym->st_shndx == sec_shndx && isym->st_value == addr) |
1731 | 0 | return true; |
1732 | | |
1733 | 0 | symcount = (symtab_hdr->sh_size / sizeof (Elf32_External_Sym) |
1734 | 0 | - symtab_hdr->sh_info); |
1735 | 0 | sym_hashes = elf_sym_hashes (abfd); |
1736 | 0 | end_hashes = sym_hashes + symcount; |
1737 | 0 | for (; sym_hashes < end_hashes; sym_hashes++) |
1738 | 0 | { |
1739 | 0 | struct elf_link_hash_entry *sym_hash = *sym_hashes; |
1740 | |
|
1741 | 0 | if ((sym_hash->root.type == bfd_link_hash_defined |
1742 | 0 | || sym_hash->root.type == bfd_link_hash_defweak) |
1743 | 0 | && sym_hash->root.u.def.section == sec |
1744 | 0 | && sym_hash->root.u.def.value == addr) |
1745 | 0 | return true; |
1746 | 0 | } |
1747 | | |
1748 | 0 | return false; |
1749 | 0 | } |
1750 | | |
1751 | | /* Adjust all local symbols defined as '.section + 0xXXXX' (.section has |
1752 | | sec_shndx) referenced from current and other sections. */ |
1753 | | |
1754 | | static bool |
1755 | | msp430_elf_relax_adjust_locals (bfd * abfd, asection * sec, bfd_vma addr, |
1756 | | int count, unsigned int sec_shndx, |
1757 | | bfd_vma toaddr) |
1758 | 0 | { |
1759 | 0 | Elf_Internal_Shdr *symtab_hdr; |
1760 | 0 | Elf_Internal_Rela *irel; |
1761 | 0 | Elf_Internal_Rela *irelend; |
1762 | 0 | Elf_Internal_Sym *isym; |
1763 | |
|
1764 | 0 | irel = elf_section_data (sec)->relocs; |
1765 | 0 | if (irel == NULL) |
1766 | 0 | return true; |
1767 | | |
1768 | 0 | irelend = irel + sec->reloc_count; |
1769 | 0 | symtab_hdr = & elf_tdata (abfd)->symtab_hdr; |
1770 | 0 | isym = (Elf_Internal_Sym *) symtab_hdr->contents; |
1771 | |
|
1772 | 0 | for (;irel < irelend; irel++) |
1773 | 0 | { |
1774 | 0 | unsigned int sidx = ELF32_R_SYM(irel->r_info); |
1775 | 0 | Elf_Internal_Sym *lsym = isym + sidx; |
1776 | | |
1777 | | /* Adjust symbols referenced by .sec+0xXX. */ |
1778 | 0 | if (irel->r_addend > addr && irel->r_addend < toaddr |
1779 | 0 | && sidx < symtab_hdr->sh_info |
1780 | 0 | && lsym->st_shndx == sec_shndx) |
1781 | 0 | irel->r_addend -= count; |
1782 | 0 | } |
1783 | |
|
1784 | 0 | return true; |
1785 | 0 | } |
1786 | | |
1787 | | /* Delete some bytes from a section while relaxing. */ |
1788 | | |
1789 | | static bool |
1790 | | msp430_elf_relax_delete_bytes (bfd * abfd, asection * sec, bfd_vma addr, |
1791 | | int count) |
1792 | 0 | { |
1793 | 0 | Elf_Internal_Shdr *symtab_hdr; |
1794 | 0 | unsigned int sec_shndx; |
1795 | 0 | bfd_byte *contents; |
1796 | 0 | Elf_Internal_Rela *irel; |
1797 | 0 | Elf_Internal_Rela *irelend; |
1798 | 0 | bfd_vma toaddr; |
1799 | 0 | Elf_Internal_Sym *isym; |
1800 | 0 | Elf_Internal_Sym *isymend; |
1801 | 0 | struct elf_link_hash_entry **sym_hashes; |
1802 | 0 | struct elf_link_hash_entry **end_hashes; |
1803 | 0 | unsigned int symcount; |
1804 | 0 | asection *p; |
1805 | |
|
1806 | 0 | sec_shndx = _bfd_elf_section_from_bfd_section (abfd, sec); |
1807 | |
|
1808 | 0 | contents = elf_section_data (sec)->this_hdr.contents; |
1809 | |
|
1810 | 0 | toaddr = sec->size; |
1811 | 0 | if (debug_relocs) |
1812 | 0 | printf (" deleting %d bytes between 0x%lx to 0x%lx\n", |
1813 | 0 | count, (long) addr, (long) toaddr); |
1814 | |
|
1815 | 0 | irel = elf_section_data (sec)->relocs; |
1816 | 0 | irelend = irel + sec->reloc_count; |
1817 | | |
1818 | | /* Actually delete the bytes. */ |
1819 | 0 | memmove (contents + addr, contents + addr + count, |
1820 | 0 | (size_t) (toaddr - addr - count)); |
1821 | 0 | sec->size -= count; |
1822 | | |
1823 | | /* Adjust all the relocs. */ |
1824 | 0 | symtab_hdr = & elf_tdata (abfd)->symtab_hdr; |
1825 | 0 | isym = (Elf_Internal_Sym *) symtab_hdr->contents; |
1826 | 0 | for (; irel < irelend; irel++) |
1827 | 0 | { |
1828 | | /* Get the new reloc address. */ |
1829 | 0 | if ((irel->r_offset > addr && irel->r_offset < toaddr)) |
1830 | 0 | irel->r_offset -= count; |
1831 | 0 | } |
1832 | |
|
1833 | 0 | for (p = abfd->sections; p != NULL; p = p->next) |
1834 | 0 | msp430_elf_relax_adjust_locals (abfd,p,addr,count,sec_shndx,toaddr); |
1835 | | |
1836 | | /* Adjust the local symbols defined in this section. */ |
1837 | 0 | symtab_hdr = & elf_tdata (abfd)->symtab_hdr; |
1838 | 0 | isym = (Elf_Internal_Sym *) symtab_hdr->contents; |
1839 | 0 | for (isymend = isym + symtab_hdr->sh_info; isym < isymend; isym++) |
1840 | 0 | { |
1841 | 0 | const char * name; |
1842 | |
|
1843 | 0 | name = bfd_elf_string_from_elf_section |
1844 | 0 | (abfd, symtab_hdr->sh_link, isym->st_name); |
1845 | 0 | name = name == NULL || *name == 0 ? bfd_section_name (sec) : name; |
1846 | |
|
1847 | 0 | if (isym->st_shndx != sec_shndx) |
1848 | 0 | continue; |
1849 | | |
1850 | 0 | if (isym->st_value > addr |
1851 | 0 | && (isym->st_value < toaddr |
1852 | | /* We also adjust a symbol at the end of the section if its name is |
1853 | | on the list below. These symbols are used for debug info |
1854 | | generation and they refer to the end of the current section, not |
1855 | | the start of the next section. */ |
1856 | 0 | || (isym->st_value == toaddr |
1857 | 0 | && name != NULL |
1858 | 0 | && (startswith (name, ".Letext") |
1859 | 0 | || startswith (name, ".LFE"))))) |
1860 | 0 | { |
1861 | 0 | if (debug_relocs) |
1862 | 0 | printf (" adjusting value of local symbol %s from 0x%lx ", |
1863 | 0 | name, (long) isym->st_value); |
1864 | 0 | if (isym->st_value < addr + count) |
1865 | 0 | isym->st_value = addr; |
1866 | 0 | else |
1867 | 0 | isym->st_value -= count; |
1868 | 0 | if (debug_relocs) |
1869 | 0 | printf ("to 0x%lx\n", (long) isym->st_value); |
1870 | 0 | } |
1871 | | /* Adjust the function symbol's size as well. */ |
1872 | 0 | else if (ELF_ST_TYPE (isym->st_info) == STT_FUNC |
1873 | 0 | && isym->st_value + isym->st_size > addr |
1874 | 0 | && isym->st_value + isym->st_size < toaddr) |
1875 | 0 | isym->st_size -= count; |
1876 | 0 | } |
1877 | | |
1878 | | /* Now adjust the global symbols defined in this section. */ |
1879 | 0 | symcount = (symtab_hdr->sh_size / sizeof (Elf32_External_Sym) |
1880 | 0 | - symtab_hdr->sh_info); |
1881 | 0 | sym_hashes = elf_sym_hashes (abfd); |
1882 | 0 | end_hashes = sym_hashes + symcount; |
1883 | 0 | for (; sym_hashes < end_hashes; sym_hashes++) |
1884 | 0 | { |
1885 | 0 | struct elf_link_hash_entry *sym_hash = *sym_hashes; |
1886 | |
|
1887 | 0 | if ((sym_hash->root.type == bfd_link_hash_defined |
1888 | 0 | || sym_hash->root.type == bfd_link_hash_defweak) |
1889 | 0 | && sym_hash->root.u.def.section == sec |
1890 | 0 | && sym_hash->root.u.def.value > addr |
1891 | 0 | && sym_hash->root.u.def.value < toaddr) |
1892 | 0 | { |
1893 | 0 | if (sym_hash->root.u.def.value < addr + count) |
1894 | 0 | sym_hash->root.u.def.value = addr; |
1895 | 0 | else |
1896 | 0 | sym_hash->root.u.def.value -= count; |
1897 | 0 | } |
1898 | | /* Adjust the function symbol's size as well. */ |
1899 | 0 | else if (sym_hash->root.type == bfd_link_hash_defined |
1900 | 0 | && sym_hash->root.u.def.section == sec |
1901 | 0 | && sym_hash->type == STT_FUNC |
1902 | 0 | && sym_hash->root.u.def.value + sym_hash->size > addr |
1903 | 0 | && sym_hash->root.u.def.value + sym_hash->size < toaddr) |
1904 | 0 | sym_hash->size -= count; |
1905 | 0 | } |
1906 | |
|
1907 | 0 | return true; |
1908 | 0 | } |
1909 | | |
1910 | | /* Insert one or two words into a section whilst relaxing. */ |
1911 | | |
1912 | | static bfd_byte * |
1913 | | msp430_elf_relax_add_words (bfd * abfd, asection * sec, bfd_vma addr, |
1914 | | int num_words, int word1, int word2) |
1915 | 0 | { |
1916 | 0 | Elf_Internal_Shdr *symtab_hdr; |
1917 | 0 | unsigned int sec_shndx; |
1918 | 0 | bfd_byte *contents; |
1919 | 0 | Elf_Internal_Rela *irel; |
1920 | 0 | Elf_Internal_Rela *irelend; |
1921 | 0 | Elf_Internal_Sym *isym; |
1922 | 0 | Elf_Internal_Sym *isymend; |
1923 | 0 | struct elf_link_hash_entry **sym_hashes; |
1924 | 0 | struct elf_link_hash_entry **end_hashes; |
1925 | 0 | unsigned int symcount; |
1926 | 0 | bfd_vma sec_end; |
1927 | 0 | asection *p; |
1928 | 0 | if (debug_relocs) |
1929 | 0 | printf (" adding %d words at 0x%lx\n", num_words, |
1930 | 0 | (long) (sec->output_section->vma + sec->output_offset + addr)); |
1931 | |
|
1932 | 0 | contents = elf_section_data (sec)->this_hdr.contents; |
1933 | 0 | sec_end = sec->size; |
1934 | 0 | int num_bytes = num_words * 2; |
1935 | | |
1936 | | /* Make space for the new words. */ |
1937 | 0 | contents = bfd_realloc (contents, sec_end + num_bytes); |
1938 | 0 | memmove (contents + addr + num_bytes, contents + addr, sec_end - addr); |
1939 | | |
1940 | | /* Insert the new words. */ |
1941 | 0 | bfd_put_16 (abfd, word1, contents + addr); |
1942 | 0 | if (num_words == 2) |
1943 | 0 | bfd_put_16 (abfd, word2, contents + addr + 2); |
1944 | | |
1945 | | /* Update the section information. */ |
1946 | 0 | sec->size += num_bytes; |
1947 | 0 | elf_section_data (sec)->this_hdr.contents = contents; |
1948 | | |
1949 | | /* Adjust all the relocs. */ |
1950 | 0 | irel = elf_section_data (sec)->relocs; |
1951 | 0 | irelend = irel + sec->reloc_count; |
1952 | |
|
1953 | 0 | for (; irel < irelend; irel++) |
1954 | 0 | if ((irel->r_offset >= addr && irel->r_offset < sec_end)) |
1955 | 0 | irel->r_offset += num_bytes; |
1956 | | |
1957 | | /* Adjust the local symbols defined in this section. */ |
1958 | 0 | sec_shndx = _bfd_elf_section_from_bfd_section (abfd, sec); |
1959 | 0 | for (p = abfd->sections; p != NULL; p = p->next) |
1960 | 0 | msp430_elf_relax_adjust_locals (abfd, p, addr, -num_bytes, |
1961 | 0 | sec_shndx, sec_end); |
1962 | | |
1963 | | /* Adjust the global symbols affected by the move. */ |
1964 | 0 | symtab_hdr = & elf_tdata (abfd)->symtab_hdr; |
1965 | 0 | isym = (Elf_Internal_Sym *) symtab_hdr->contents; |
1966 | 0 | for (isymend = isym + symtab_hdr->sh_info; isym < isymend; isym++) |
1967 | 0 | if (isym->st_shndx == sec_shndx |
1968 | 0 | && isym->st_value >= addr && isym->st_value < sec_end) |
1969 | 0 | { |
1970 | 0 | if (debug_relocs) |
1971 | 0 | printf (" adjusting value of local symbol %s from 0x%lx to " |
1972 | 0 | "0x%lx\n", bfd_elf_string_from_elf_section |
1973 | 0 | (abfd, symtab_hdr->sh_link, isym->st_name), |
1974 | 0 | (long) isym->st_value, (long)(isym->st_value + num_bytes)); |
1975 | 0 | isym->st_value += num_bytes; |
1976 | 0 | } |
1977 | | |
1978 | | /* Now adjust the global symbols defined in this section. */ |
1979 | 0 | symcount = (symtab_hdr->sh_size / sizeof (Elf32_External_Sym) |
1980 | 0 | - symtab_hdr->sh_info); |
1981 | 0 | sym_hashes = elf_sym_hashes (abfd); |
1982 | 0 | end_hashes = sym_hashes + symcount; |
1983 | 0 | for (; sym_hashes < end_hashes; sym_hashes++) |
1984 | 0 | { |
1985 | 0 | struct elf_link_hash_entry *sym_hash = *sym_hashes; |
1986 | |
|
1987 | 0 | if ((sym_hash->root.type == bfd_link_hash_defined |
1988 | 0 | || sym_hash->root.type == bfd_link_hash_defweak) |
1989 | 0 | && sym_hash->root.u.def.section == sec |
1990 | 0 | && sym_hash->root.u.def.value >= addr |
1991 | 0 | && sym_hash->root.u.def.value < sec_end) |
1992 | 0 | sym_hash->root.u.def.value += num_bytes; |
1993 | 0 | } |
1994 | |
|
1995 | 0 | return contents; |
1996 | 0 | } |
1997 | | |
1998 | | static bool |
1999 | | msp430_elf_relax_section (bfd * abfd, asection * sec, |
2000 | | struct bfd_link_info * link_info, |
2001 | | bool * again) |
2002 | 0 | { |
2003 | 0 | Elf_Internal_Shdr * symtab_hdr; |
2004 | 0 | Elf_Internal_Rela * internal_relocs; |
2005 | 0 | Elf_Internal_Rela * irel; |
2006 | 0 | Elf_Internal_Rela * irelend; |
2007 | 0 | bfd_byte * contents = NULL; |
2008 | 0 | Elf_Internal_Sym * isymbuf = NULL; |
2009 | | |
2010 | | /* Assume nothing changes. */ |
2011 | 0 | *again = false; |
2012 | | |
2013 | | /* We don't have to do anything for a relocatable link, if |
2014 | | this section does not have relocs, or if this is not a |
2015 | | code section. */ |
2016 | 0 | if (bfd_link_relocatable (link_info) |
2017 | 0 | || sec->reloc_count == 0 |
2018 | 0 | || (sec->flags & SEC_RELOC) == 0 |
2019 | 0 | || (sec->flags & SEC_HAS_CONTENTS) == 0 |
2020 | 0 | || (sec->flags & SEC_CODE) == 0) |
2021 | 0 | return true; |
2022 | | |
2023 | 0 | if (debug_relocs) |
2024 | 0 | printf ("Relaxing %s (%p), output_offset: 0x%lx sec size: 0x%lx\n", |
2025 | 0 | sec->name, sec, (long) sec->output_offset, (long) sec->size); |
2026 | |
|
2027 | 0 | symtab_hdr = & elf_tdata (abfd)->symtab_hdr; |
2028 | | |
2029 | | /* Get a copy of the native relocations. */ |
2030 | 0 | internal_relocs = |
2031 | 0 | _bfd_elf_link_read_relocs (abfd, sec, NULL, NULL, link_info->keep_memory); |
2032 | 0 | if (internal_relocs == NULL) |
2033 | 0 | goto error_return; |
2034 | | |
2035 | | /* Walk through them looking for relaxing opportunities. */ |
2036 | 0 | irelend = internal_relocs + sec->reloc_count; |
2037 | |
|
2038 | 0 | if (debug_relocs) |
2039 | 0 | printf (" trying code size growing relocs\n"); |
2040 | | /* Do code size growing relocs first. */ |
2041 | 0 | for (irel = internal_relocs; irel < irelend; irel++) |
2042 | 0 | { |
2043 | 0 | bfd_vma symval; |
2044 | | |
2045 | | /* If this isn't something that can be relaxed, then ignore |
2046 | | this reloc. */ |
2047 | 0 | if (uses_msp430x_relocs (abfd) |
2048 | 0 | && ELF32_R_TYPE (irel->r_info) == (int) R_MSP430X_10_PCREL) |
2049 | 0 | ; |
2050 | 0 | else if (! uses_msp430x_relocs (abfd) |
2051 | 0 | && ELF32_R_TYPE (irel->r_info) == (int) R_MSP430_10_PCREL) |
2052 | 0 | ; |
2053 | 0 | else |
2054 | 0 | continue; |
2055 | | |
2056 | | /* Get the section contents if we haven't done so already. */ |
2057 | 0 | if (contents == NULL) |
2058 | 0 | { |
2059 | | /* Get cached copy if it exists. */ |
2060 | 0 | if (elf_section_data (sec)->this_hdr.contents != NULL) |
2061 | 0 | contents = elf_section_data (sec)->this_hdr.contents; |
2062 | 0 | else if (! bfd_malloc_and_get_section (abfd, sec, &contents)) |
2063 | 0 | goto error_return; |
2064 | 0 | } |
2065 | | |
2066 | | /* Read this BFD's local symbols if we haven't done so already. */ |
2067 | 0 | if (isymbuf == NULL && symtab_hdr->sh_info != 0) |
2068 | 0 | { |
2069 | 0 | isymbuf = (Elf_Internal_Sym *) symtab_hdr->contents; |
2070 | 0 | if (isymbuf == NULL) |
2071 | 0 | isymbuf = bfd_elf_get_elf_syms (abfd, symtab_hdr, |
2072 | 0 | symtab_hdr->sh_info, 0, |
2073 | 0 | NULL, NULL, NULL); |
2074 | 0 | if (isymbuf == NULL) |
2075 | 0 | goto error_return; |
2076 | 0 | } |
2077 | | |
2078 | | /* Get the value of the symbol referred to by the reloc. */ |
2079 | 0 | if (ELF32_R_SYM (irel->r_info) < symtab_hdr->sh_info) |
2080 | 0 | { |
2081 | | /* A local symbol. */ |
2082 | 0 | Elf_Internal_Sym *isym; |
2083 | 0 | asection *sym_sec; |
2084 | |
|
2085 | 0 | isym = isymbuf + ELF32_R_SYM (irel->r_info); |
2086 | 0 | if (isym->st_shndx == SHN_UNDEF) |
2087 | 0 | sym_sec = bfd_und_section_ptr; |
2088 | 0 | else if (isym->st_shndx == SHN_ABS) |
2089 | 0 | sym_sec = bfd_abs_section_ptr; |
2090 | 0 | else if (isym->st_shndx == SHN_COMMON) |
2091 | 0 | sym_sec = bfd_com_section_ptr; |
2092 | 0 | else |
2093 | 0 | sym_sec = bfd_section_from_elf_index (abfd, isym->st_shndx); |
2094 | 0 | symval = (isym->st_value |
2095 | 0 | + sym_sec->output_section->vma + sym_sec->output_offset); |
2096 | |
|
2097 | 0 | if (debug_relocs) |
2098 | 0 | printf (" processing reloc at 0x%lx for local sym: %s " |
2099 | 0 | "st_value: 0x%lx adj value: 0x%lx\n", |
2100 | 0 | (long) (sec->output_offset + sec->output_section->vma |
2101 | 0 | + irel->r_offset), |
2102 | 0 | bfd_elf_string_from_elf_section (abfd, symtab_hdr->sh_link, |
2103 | 0 | isym->st_name), |
2104 | 0 | (long) isym->st_value, (long) symval); |
2105 | 0 | } |
2106 | 0 | else |
2107 | 0 | { |
2108 | 0 | unsigned long indx; |
2109 | 0 | struct elf_link_hash_entry *h; |
2110 | | |
2111 | | /* An external symbol. */ |
2112 | 0 | indx = ELF32_R_SYM (irel->r_info) - symtab_hdr->sh_info; |
2113 | 0 | h = elf_sym_hashes (abfd)[indx]; |
2114 | 0 | BFD_ASSERT (h != NULL); |
2115 | |
|
2116 | 0 | if (h->root.type != bfd_link_hash_defined |
2117 | 0 | && h->root.type != bfd_link_hash_defweak) |
2118 | | /* This appears to be a reference to an undefined |
2119 | | symbol. Just ignore it--it will be caught by the |
2120 | | regular reloc processing. */ |
2121 | 0 | continue; |
2122 | | |
2123 | 0 | symval = (h->root.u.def.value |
2124 | 0 | + h->root.u.def.section->output_section->vma |
2125 | 0 | + h->root.u.def.section->output_offset); |
2126 | 0 | if (debug_relocs) |
2127 | 0 | printf (" processing reloc at 0x%lx for global sym: %s " |
2128 | 0 | "st_value: 0x%lx adj value: 0x%lx\n", |
2129 | 0 | (long) (sec->output_offset + sec->output_section->vma |
2130 | 0 | + irel->r_offset), |
2131 | 0 | h->root.root.string, (long) h->root.u.def.value, |
2132 | 0 | (long) symval); |
2133 | 0 | } |
2134 | | |
2135 | | /* For simplicity of coding, we are going to modify the section |
2136 | | contents, the section relocs, and the BFD symbol table. We |
2137 | | must tell the rest of the code not to free up this |
2138 | | information. It would be possible to instead create a table |
2139 | | of changes which have to be made, as is done in coff-mips.c; |
2140 | | that would be more work, but would require less memory when |
2141 | | the linker is run. */ |
2142 | | |
2143 | 0 | bfd_signed_vma value = symval; |
2144 | 0 | int opcode; |
2145 | | |
2146 | | /* Compute the value that will be relocated. */ |
2147 | 0 | value += irel->r_addend; |
2148 | | /* Convert to PC relative. */ |
2149 | 0 | value -= (sec->output_section->vma + sec->output_offset); |
2150 | 0 | value -= irel->r_offset; |
2151 | 0 | value -= 2; |
2152 | | |
2153 | | /* Scale. */ |
2154 | 0 | value >>= 1; |
2155 | | |
2156 | | /* If it is in range then no modifications are needed. */ |
2157 | 0 | if (value >= -512 && value <= 511) |
2158 | 0 | continue; |
2159 | | |
2160 | | /* Get the opcode. */ |
2161 | 0 | opcode = bfd_get_16 (abfd, contents + irel->r_offset); |
2162 | | |
2163 | | /* Compute the new opcode. We are going to convert: |
2164 | | JMP label |
2165 | | into: |
2166 | | BR[A] label |
2167 | | or |
2168 | | J<cond> label |
2169 | | into: |
2170 | | J<inv-cond> 1f |
2171 | | BR[A] #label |
2172 | | 1: */ |
2173 | 0 | switch (opcode & 0xfc00) |
2174 | 0 | { |
2175 | 0 | case 0x3800: opcode = 0x3402; break; /* Jl -> Jge +2 */ |
2176 | 0 | case 0x3400: opcode = 0x3802; break; /* Jge -> Jl +2 */ |
2177 | 0 | case 0x2c00: opcode = 0x2802; break; /* Jhs -> Jlo +2 */ |
2178 | 0 | case 0x2800: opcode = 0x2c02; break; /* Jlo -> Jhs +2 */ |
2179 | 0 | case 0x2400: opcode = 0x2002; break; /* Jeq -> Jne +2 */ |
2180 | 0 | case 0x2000: opcode = 0x2402; break; /* jne -> Jeq +2 */ |
2181 | 0 | case 0x3000: /* jn */ |
2182 | | /* There is no direct inverse of the Jn insn. |
2183 | | FIXME: we could do this as: |
2184 | | Jn 1f |
2185 | | br 2f |
2186 | | 1: br label |
2187 | | 2: */ |
2188 | 0 | continue; |
2189 | 0 | case 0x3c00: |
2190 | 0 | if (uses_msp430x_relocs (abfd)) |
2191 | 0 | opcode = 0x0080; /* JMP -> BRA */ |
2192 | 0 | else |
2193 | 0 | opcode = 0x4030; /* JMP -> BR */ |
2194 | 0 | break; |
2195 | 0 | default: |
2196 | | /* Unhandled branch instruction. */ |
2197 | | /* fprintf (stderr, "unrecog: %x\n", opcode); */ |
2198 | 0 | continue; |
2199 | 0 | } |
2200 | | |
2201 | | /* Note that we've changed the relocs, section contents, etc. */ |
2202 | 0 | elf_section_data (sec)->relocs = internal_relocs; |
2203 | 0 | elf_section_data (sec)->this_hdr.contents = contents; |
2204 | 0 | symtab_hdr->contents = (unsigned char *) isymbuf; |
2205 | | |
2206 | | /* Install the new opcode. */ |
2207 | 0 | bfd_put_16 (abfd, opcode, contents + irel->r_offset); |
2208 | | |
2209 | | /* Insert the new branch instruction. */ |
2210 | 0 | if (uses_msp430x_relocs (abfd)) |
2211 | 0 | { |
2212 | 0 | if (debug_relocs) |
2213 | 0 | printf (" R_MSP430X_10_PCREL -> R_MSP430X_ABS20_ADR_SRC " |
2214 | 0 | "(growing with new opcode 0x%x)\n", opcode); |
2215 | | |
2216 | | /* Insert an absolute branch (aka MOVA) instruction. |
2217 | | Note that bits 19:16 of the address are stored in the first word |
2218 | | of the insn, so this is where r_offset will point to. */ |
2219 | 0 | if (opcode == 0x0080) |
2220 | 0 | { |
2221 | | /* If we're inserting a BRA because we are converting from a JMP, |
2222 | | then only add one word for destination address; the BRA opcode |
2223 | | has already been written. */ |
2224 | 0 | contents = msp430_elf_relax_add_words |
2225 | 0 | (abfd, sec, irel->r_offset + 2, 1, 0x0000, 0); |
2226 | 0 | } |
2227 | 0 | else |
2228 | 0 | { |
2229 | 0 | contents = msp430_elf_relax_add_words |
2230 | 0 | (abfd, sec, irel->r_offset + 2, 2, 0x0080, 0x0000); |
2231 | | /* Update the relocation to point to the inserted branch |
2232 | | instruction. Note - we are changing a PC-relative reloc |
2233 | | into an absolute reloc, but this is OK because we have |
2234 | | arranged with the assembler to have the reloc's value be |
2235 | | a (local) symbol, not a section+offset value. */ |
2236 | 0 | irel->r_offset += 2; |
2237 | 0 | } |
2238 | |
|
2239 | 0 | irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info), |
2240 | 0 | R_MSP430X_ABS20_ADR_SRC); |
2241 | 0 | } |
2242 | 0 | else |
2243 | 0 | { |
2244 | 0 | if (debug_relocs) |
2245 | 0 | printf (" R_MSP430_10_PCREL -> R_MSP430_16 " |
2246 | 0 | "(growing with new opcode 0x%x)\n", opcode); |
2247 | 0 | if (opcode == 0x4030) |
2248 | 0 | { |
2249 | | /* If we're inserting a BR because we are converting from a JMP, |
2250 | | then only add one word for destination address; the BR opcode |
2251 | | has already been written. */ |
2252 | 0 | contents = msp430_elf_relax_add_words |
2253 | 0 | (abfd, sec, irel->r_offset + 2, 1, 0x0000, 0); |
2254 | 0 | irel->r_offset += 2; |
2255 | 0 | } |
2256 | 0 | else |
2257 | 0 | { |
2258 | 0 | contents = msp430_elf_relax_add_words |
2259 | 0 | (abfd, sec, irel->r_offset + 2, 2, 0x4030, 0x0000); |
2260 | | /* See comment above about converting a 10-bit PC-rel |
2261 | | relocation into a 16-bit absolute relocation. */ |
2262 | 0 | irel->r_offset += 4; |
2263 | 0 | } |
2264 | 0 | irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info), |
2265 | 0 | R_MSP430_16); |
2266 | 0 | } |
2267 | | |
2268 | | /* Growing the section may mean that other |
2269 | | conditional branches need to be fixed. */ |
2270 | 0 | *again = true; |
2271 | 0 | } |
2272 | | |
2273 | 0 | if (debug_relocs) |
2274 | 0 | printf (" trying code size shrinking relocs\n"); |
2275 | |
|
2276 | 0 | for (irel = internal_relocs; irel < irelend; irel++) |
2277 | 0 | { |
2278 | 0 | bfd_vma symval; |
2279 | | |
2280 | | /* Get the section contents if we haven't done so already. */ |
2281 | 0 | if (contents == NULL) |
2282 | 0 | { |
2283 | | /* Get cached copy if it exists. */ |
2284 | 0 | if (elf_section_data (sec)->this_hdr.contents != NULL) |
2285 | 0 | contents = elf_section_data (sec)->this_hdr.contents; |
2286 | 0 | else if (! bfd_malloc_and_get_section (abfd, sec, &contents)) |
2287 | 0 | goto error_return; |
2288 | 0 | } |
2289 | | |
2290 | | /* Read this BFD's local symbols if we haven't done so already. */ |
2291 | 0 | if (isymbuf == NULL && symtab_hdr->sh_info != 0) |
2292 | 0 | { |
2293 | 0 | isymbuf = (Elf_Internal_Sym *) symtab_hdr->contents; |
2294 | 0 | if (isymbuf == NULL) |
2295 | 0 | isymbuf = bfd_elf_get_elf_syms (abfd, symtab_hdr, |
2296 | 0 | symtab_hdr->sh_info, 0, |
2297 | 0 | NULL, NULL, NULL); |
2298 | 0 | if (isymbuf == NULL) |
2299 | 0 | goto error_return; |
2300 | 0 | } |
2301 | | |
2302 | | /* Get the value of the symbol referred to by the reloc. */ |
2303 | 0 | if (ELF32_R_SYM (irel->r_info) < symtab_hdr->sh_info) |
2304 | 0 | { |
2305 | | /* A local symbol. */ |
2306 | 0 | Elf_Internal_Sym *isym; |
2307 | 0 | asection *sym_sec; |
2308 | |
|
2309 | 0 | isym = isymbuf + ELF32_R_SYM (irel->r_info); |
2310 | 0 | if (isym->st_shndx == SHN_UNDEF) |
2311 | 0 | sym_sec = bfd_und_section_ptr; |
2312 | 0 | else if (isym->st_shndx == SHN_ABS) |
2313 | 0 | sym_sec = bfd_abs_section_ptr; |
2314 | 0 | else if (isym->st_shndx == SHN_COMMON) |
2315 | 0 | sym_sec = bfd_com_section_ptr; |
2316 | 0 | else |
2317 | 0 | sym_sec = bfd_section_from_elf_index (abfd, isym->st_shndx); |
2318 | 0 | symval = (isym->st_value |
2319 | 0 | + sym_sec->output_section->vma + sym_sec->output_offset); |
2320 | |
|
2321 | 0 | if (debug_relocs) |
2322 | 0 | printf (" processing reloc at 0x%lx for local sym: %s " |
2323 | 0 | "st_value: 0x%lx adj value: 0x%lx\n", |
2324 | 0 | (long) (sec->output_offset + sec->output_section->vma |
2325 | 0 | + irel->r_offset), |
2326 | 0 | bfd_elf_string_from_elf_section |
2327 | 0 | (abfd, symtab_hdr->sh_link, isym->st_name), |
2328 | 0 | (long) isym->st_value, (long) symval); |
2329 | 0 | } |
2330 | 0 | else |
2331 | 0 | { |
2332 | 0 | unsigned long indx; |
2333 | 0 | struct elf_link_hash_entry *h; |
2334 | | |
2335 | | /* An external symbol. */ |
2336 | 0 | indx = ELF32_R_SYM (irel->r_info) - symtab_hdr->sh_info; |
2337 | 0 | h = elf_sym_hashes (abfd)[indx]; |
2338 | 0 | BFD_ASSERT (h != NULL); |
2339 | |
|
2340 | 0 | if (h->root.type != bfd_link_hash_defined |
2341 | 0 | && h->root.type != bfd_link_hash_defweak) |
2342 | | /* This appears to be a reference to an undefined |
2343 | | symbol. Just ignore it--it will be caught by the |
2344 | | regular reloc processing. */ |
2345 | 0 | continue; |
2346 | | |
2347 | 0 | symval = (h->root.u.def.value |
2348 | 0 | + h->root.u.def.section->output_section->vma |
2349 | 0 | + h->root.u.def.section->output_offset); |
2350 | 0 | if (debug_relocs) |
2351 | 0 | printf (" processing reloc at 0x%lx for global sym: %s " |
2352 | 0 | "st_value: 0x%lx adj value: 0x%lx\n", (long) |
2353 | 0 | (sec->output_offset + sec->output_section->vma |
2354 | 0 | + irel->r_offset), |
2355 | 0 | h->root.root.string, (long) h->root.u.def.value, |
2356 | 0 | (long) symval); |
2357 | 0 | } |
2358 | | |
2359 | | /* For simplicity of coding, we are going to modify the section |
2360 | | contents, the section relocs, and the BFD symbol table. We |
2361 | | must tell the rest of the code not to free up this |
2362 | | information. It would be possible to instead create a table |
2363 | | of changes which have to be made, as is done in coff-mips.c; |
2364 | | that would be more work, but would require less memory when |
2365 | | the linker is run. */ |
2366 | | |
2367 | | /* Try to turn a 16bit pc-relative branch into a 10bit pc-relative |
2368 | | branch. */ |
2369 | | /* Paranoia? paranoia... */ |
2370 | 0 | if (! uses_msp430x_relocs (abfd) |
2371 | 0 | && ELF32_R_TYPE (irel->r_info) == (int) R_MSP430_RL_PCREL) |
2372 | 0 | { |
2373 | 0 | bfd_vma value = symval; |
2374 | | |
2375 | | /* Deal with pc-relative gunk. */ |
2376 | 0 | value -= (sec->output_section->vma + sec->output_offset); |
2377 | 0 | value -= irel->r_offset; |
2378 | 0 | value += irel->r_addend; |
2379 | | |
2380 | | /* See if the value will fit in 10 bits, note the high value is |
2381 | | 1016 as the target will be two bytes closer if we are |
2382 | | able to relax. */ |
2383 | 0 | if ((long) value < 1016 && (long) value > -1016) |
2384 | 0 | { |
2385 | 0 | int code0 = 0, code1 = 0, code2 = 0; |
2386 | 0 | int i; |
2387 | 0 | struct rcodes_s *rx; |
2388 | | |
2389 | | /* Get the opcode. */ |
2390 | 0 | if (irel->r_offset >= 6) |
2391 | 0 | code0 = bfd_get_16 (abfd, contents + irel->r_offset - 6); |
2392 | |
|
2393 | 0 | if (irel->r_offset >= 4) |
2394 | 0 | code1 = bfd_get_16 (abfd, contents + irel->r_offset - 4); |
2395 | |
|
2396 | 0 | code2 = bfd_get_16 (abfd, contents + irel->r_offset - 2); |
2397 | |
|
2398 | 0 | if (code2 != 0x4010) |
2399 | 0 | continue; |
2400 | | |
2401 | | /* Check r4 and r3. */ |
2402 | 0 | for (i = NUMB_RELAX_CODES - 1; i >= 0; i--) |
2403 | 0 | { |
2404 | 0 | rx = &rcode[i]; |
2405 | 0 | if (rx->cdx == 2 && rx->f0 == code0 && rx->f1 == code1) |
2406 | 0 | break; |
2407 | 0 | else if (rx->cdx == 1 && rx->f1 == code1) |
2408 | 0 | break; |
2409 | 0 | else if (rx->cdx == 0) /* This is an unconditional jump. */ |
2410 | 0 | break; |
2411 | 0 | } |
2412 | | |
2413 | | /* Check labels: |
2414 | | .Label0: ; we do not care about this label |
2415 | | jeq +6 |
2416 | | .Label1: ; make sure there is no label here |
2417 | | jl +4 |
2418 | | .Label2: ; make sure there is no label here |
2419 | | br .Label_dst |
2420 | | |
2421 | | So, if there is .Label1 or .Label2 we cannot relax this code. |
2422 | | This actually should not happen, cause for relaxable |
2423 | | instructions we use RL_PCREL reloc instead of 16_PCREL. |
2424 | | Will change this in the future. */ |
2425 | |
|
2426 | 0 | if (rx->cdx > 0 |
2427 | 0 | && msp430_elf_symbol_address_p (abfd, sec, isymbuf, |
2428 | 0 | irel->r_offset - 2)) |
2429 | 0 | continue; |
2430 | 0 | if (rx->cdx > 1 |
2431 | 0 | && msp430_elf_symbol_address_p (abfd, sec, isymbuf, |
2432 | 0 | irel->r_offset - 4)) |
2433 | 0 | continue; |
2434 | | |
2435 | | /* Note that we've changed the relocs, section contents, etc. */ |
2436 | 0 | elf_section_data (sec)->relocs = internal_relocs; |
2437 | 0 | elf_section_data (sec)->this_hdr.contents = contents; |
2438 | 0 | symtab_hdr->contents = (unsigned char *) isymbuf; |
2439 | |
|
2440 | 0 | if (debug_relocs) |
2441 | 0 | printf (" R_MSP430_RL_PCREL -> "); |
2442 | | /* Fix the relocation's type. */ |
2443 | 0 | if (uses_msp430x_relocs (abfd)) |
2444 | 0 | { |
2445 | 0 | if (rx->labels == 3) /* Handle special cases. */ |
2446 | 0 | irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info), |
2447 | 0 | R_MSP430X_2X_PCREL); |
2448 | 0 | else |
2449 | 0 | irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info), |
2450 | 0 | R_MSP430X_10_PCREL); |
2451 | 0 | } |
2452 | 0 | else |
2453 | 0 | { |
2454 | 0 | if (rx->labels == 3) /* Handle special cases. */ |
2455 | 0 | { |
2456 | 0 | irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info), |
2457 | 0 | R_MSP430_2X_PCREL); |
2458 | 0 | if (debug_relocs) |
2459 | 0 | printf ("R_MSP430_2X_PCREL (shrinking with new opcode" |
2460 | 0 | " 0x%x)\n", rx->t0); |
2461 | 0 | } |
2462 | 0 | else |
2463 | 0 | { |
2464 | 0 | irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info), |
2465 | 0 | R_MSP430_10_PCREL); |
2466 | 0 | if (debug_relocs) |
2467 | 0 | printf ("R_MSP430_10_PCREL (shrinking with new opcode" |
2468 | 0 | " 0x%x)\n", rx->t0); |
2469 | 0 | } |
2470 | 0 | } |
2471 | | |
2472 | | /* Fix the opcode right way. */ |
2473 | 0 | bfd_put_16 (abfd, rx->t0, contents + irel->r_offset - rx->off); |
2474 | 0 | if (rx->t1) |
2475 | 0 | bfd_put_16 (abfd, rx->t1, |
2476 | 0 | contents + irel->r_offset - rx->off + 2); |
2477 | | |
2478 | | /* Delete bytes. */ |
2479 | 0 | if (!msp430_elf_relax_delete_bytes (abfd, sec, |
2480 | 0 | irel->r_offset - rx->off + |
2481 | 0 | rx->ncl, rx->bs)) |
2482 | 0 | goto error_return; |
2483 | | |
2484 | | /* Handle unconditional jumps. */ |
2485 | 0 | if (rx->cdx == 0) |
2486 | 0 | irel->r_offset -= 2; |
2487 | | |
2488 | | /* That will change things, so, we should relax again. |
2489 | | Note that this is not required, and it may be slow. */ |
2490 | 0 | *again = true; |
2491 | 0 | } |
2492 | 0 | } |
2493 | | |
2494 | | /* Try to turn a 16-bit absolute branch into a 10-bit pc-relative |
2495 | | branch. */ |
2496 | 0 | if ((uses_msp430x_relocs (abfd) |
2497 | 0 | && ELF32_R_TYPE (irel->r_info) == R_MSP430X_ABS16) |
2498 | 0 | || (! uses_msp430x_relocs (abfd) |
2499 | 0 | && ELF32_R_TYPE (irel->r_info) == R_MSP430_16)) |
2500 | 0 | { |
2501 | 0 | bfd_vma value = symval; |
2502 | |
|
2503 | 0 | value -= (sec->output_section->vma + sec->output_offset); |
2504 | 0 | value -= irel->r_offset; |
2505 | 0 | value += irel->r_addend; |
2506 | | |
2507 | | /* See if the value will fit in 10 bits, note the high value is |
2508 | | 1016 as the target will be two bytes closer if we are |
2509 | | able to relax. */ |
2510 | 0 | if ((long) value < 1016 && (long) value > -1016) |
2511 | 0 | { |
2512 | 0 | int code1, code2, opcode; |
2513 | | |
2514 | | /* Get the opcode. */ |
2515 | 0 | code2 = bfd_get_16 (abfd, contents + irel->r_offset - 2); |
2516 | 0 | if (code2 != 0x4030) /* BR -> JMP */ |
2517 | 0 | continue; |
2518 | | /* FIXME: check r4 and r3 ? */ |
2519 | | /* FIXME: Handle 0x4010 as well ? */ |
2520 | | |
2521 | | /* Note that we've changed the relocs, section contents, etc. */ |
2522 | 0 | elf_section_data (sec)->relocs = internal_relocs; |
2523 | 0 | elf_section_data (sec)->this_hdr.contents = contents; |
2524 | 0 | symtab_hdr->contents = (unsigned char *) isymbuf; |
2525 | | |
2526 | | /* Fix the relocation's type. */ |
2527 | 0 | if (uses_msp430x_relocs (abfd)) |
2528 | 0 | { |
2529 | 0 | irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info), |
2530 | 0 | R_MSP430X_10_PCREL); |
2531 | 0 | if (debug_relocs) |
2532 | 0 | printf (" R_MSP430X_16 -> R_MSP430X_10_PCREL "); |
2533 | 0 | } |
2534 | 0 | else |
2535 | 0 | { |
2536 | 0 | irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info), |
2537 | 0 | R_MSP430_10_PCREL); |
2538 | 0 | if (debug_relocs) |
2539 | 0 | printf (" R_MSP430_16 -> R_MSP430_10_PCREL "); |
2540 | 0 | } |
2541 | | /* If we're trying to shrink a BR[A] after previously having |
2542 | | grown a JMP for this reloc, then we have a sequence like |
2543 | | this: |
2544 | | J<cond> 1f |
2545 | | BR[A] |
2546 | | 1: |
2547 | | The opcode for J<cond> has the target hard-coded as 2 words |
2548 | | ahead of the insn, instead of using a reloc. |
2549 | | This means we cannot rely on any of the helper functions to |
2550 | | update this hard-coded jump destination if we remove the |
2551 | | BR[A] insn, so we must explicitly update it here. |
2552 | | This does mean that we can remove the entire branch |
2553 | | instruction, and invert the conditional jump, saving us 4 |
2554 | | bytes rather than only 2 if we detected this in the normal |
2555 | | way. */ |
2556 | 0 | code1 = bfd_get_16 (abfd, contents + irel->r_offset - 4); |
2557 | 0 | switch (code1) |
2558 | 0 | { |
2559 | 0 | case 0x3802: opcode = 0x3401; break; /* Jl +2 -> Jge +1 */ |
2560 | 0 | case 0x3402: opcode = 0x3801; break; /* Jge +2 -> Jl +1 */ |
2561 | 0 | case 0x2c02: opcode = 0x2801; break; /* Jhs +2 -> Jlo +1 */ |
2562 | 0 | case 0x2802: opcode = 0x2c01; break; /* Jlo +2 -> Jhs +1 */ |
2563 | 0 | case 0x2402: opcode = 0x2001; break; /* Jeq +2 -> Jne +1 */ |
2564 | 0 | case 0x2002: opcode = 0x2401; break; /* jne +2 -> Jeq +1 */ |
2565 | 0 | case 0x3002: /* jn +2 */ |
2566 | | /* FIXME: There is no direct inverse of the Jn insn. */ |
2567 | 0 | continue; |
2568 | 0 | default: |
2569 | | /* The previous opcode does not have a hard-coded jump |
2570 | | that we added when previously relaxing, so relax the |
2571 | | current branch as normal. */ |
2572 | 0 | opcode = 0x3c00; |
2573 | 0 | break; |
2574 | 0 | } |
2575 | 0 | if (debug_relocs) |
2576 | 0 | printf ("(shrinking with new opcode 0x%x)\n", opcode); |
2577 | |
|
2578 | 0 | if (opcode != 0x3c00) |
2579 | 0 | { |
2580 | | /* Invert the opcode of the conditional jump. */ |
2581 | 0 | bfd_put_16 (abfd, opcode, contents + irel->r_offset - 4); |
2582 | 0 | irel->r_offset -= 4; |
2583 | | |
2584 | | /* Delete 4 bytes - the full BR insn. */ |
2585 | 0 | if (!msp430_elf_relax_delete_bytes (abfd, sec, |
2586 | 0 | irel->r_offset + 2, 4)) |
2587 | 0 | goto error_return; |
2588 | 0 | } |
2589 | 0 | else |
2590 | 0 | { |
2591 | | /* Fix the opcode right way. */ |
2592 | 0 | bfd_put_16 (abfd, opcode, contents + irel->r_offset - 2); |
2593 | 0 | irel->r_offset -= 2; |
2594 | | |
2595 | | /* Delete bytes. */ |
2596 | 0 | if (!msp430_elf_relax_delete_bytes (abfd, sec, |
2597 | 0 | irel->r_offset + 2, 2)) |
2598 | 0 | goto error_return; |
2599 | 0 | } |
2600 | | |
2601 | | /* That will change things, so, we should relax again. |
2602 | | Note that this is not required, and it may be slow. */ |
2603 | 0 | *again = true; |
2604 | 0 | } |
2605 | 0 | } |
2606 | 0 | } |
2607 | | |
2608 | 0 | if (isymbuf != NULL && symtab_hdr->contents != (unsigned char *) isymbuf) |
2609 | 0 | { |
2610 | 0 | if (!link_info->keep_memory) |
2611 | 0 | free (isymbuf); |
2612 | 0 | else |
2613 | 0 | { |
2614 | | /* Cache the symbols for elf_link_input_bfd. */ |
2615 | 0 | symtab_hdr->contents = (unsigned char *) isymbuf; |
2616 | 0 | } |
2617 | 0 | } |
2618 | |
|
2619 | 0 | if (contents != NULL |
2620 | 0 | && elf_section_data (sec)->this_hdr.contents != contents) |
2621 | 0 | { |
2622 | 0 | if (!link_info->keep_memory) |
2623 | 0 | free (contents); |
2624 | 0 | else |
2625 | 0 | { |
2626 | | /* Cache the section contents for elf_link_input_bfd. */ |
2627 | 0 | elf_section_data (sec)->this_hdr.contents = contents; |
2628 | 0 | } |
2629 | 0 | } |
2630 | |
|
2631 | 0 | if (elf_section_data (sec)->relocs != internal_relocs) |
2632 | 0 | free (internal_relocs); |
2633 | |
|
2634 | 0 | return true; |
2635 | | |
2636 | 0 | error_return: |
2637 | 0 | if (symtab_hdr->contents != (unsigned char *) isymbuf) |
2638 | 0 | free (isymbuf); |
2639 | 0 | if (elf_section_data (sec)->this_hdr.contents != contents) |
2640 | 0 | free (contents); |
2641 | 0 | if (elf_section_data (sec)->relocs != internal_relocs) |
2642 | 0 | free (internal_relocs); |
2643 | |
|
2644 | 0 | return false; |
2645 | 0 | } |
2646 | | |
2647 | | /* Handle an MSP430 specific section when reading an object file. |
2648 | | This is called when bfd_section_from_shdr finds a section with |
2649 | | an unknown type. */ |
2650 | | |
2651 | | static bool |
2652 | | elf32_msp430_section_from_shdr (bfd *abfd, |
2653 | | Elf_Internal_Shdr * hdr, |
2654 | | const char *name, |
2655 | | int shindex) |
2656 | 395 | { |
2657 | 395 | switch (hdr->sh_type) |
2658 | 395 | { |
2659 | 0 | case SHT_MSP430_SEC_FLAGS: |
2660 | 0 | case SHT_MSP430_SYM_ALIASES: |
2661 | 0 | case SHT_MSP430_ATTRIBUTES: |
2662 | 0 | return _bfd_elf_make_section_from_shdr (abfd, hdr, name, shindex); |
2663 | 395 | default: |
2664 | 395 | return false; |
2665 | 395 | } |
2666 | 395 | } |
2667 | | |
2668 | | static bool |
2669 | | elf32_msp430_obj_attrs_handle_unknown (bfd *abfd, int tag) |
2670 | 0 | { |
2671 | 0 | _bfd_error_handler |
2672 | | /* xgettext:c-format */ |
2673 | 0 | (_("warning: %pB: unknown MSPABI object attribute %d"), |
2674 | 0 | abfd, tag); |
2675 | 0 | return true; |
2676 | 0 | } |
2677 | | |
2678 | | /* Determine whether an object attribute tag takes an integer, a |
2679 | | string or both. */ |
2680 | | |
2681 | | static int |
2682 | | elf32_msp430_obj_attrs_arg_type (int tag) |
2683 | 0 | { |
2684 | 0 | if (tag == Tag_compatibility) |
2685 | 0 | return ATTR_TYPE_FLAG_INT_VAL | ATTR_TYPE_FLAG_STR_VAL; |
2686 | | |
2687 | 0 | if (tag < 32) |
2688 | 0 | return ATTR_TYPE_FLAG_INT_VAL; |
2689 | | |
2690 | 0 | return (tag & 1) != 0 ? ATTR_TYPE_FLAG_STR_VAL : ATTR_TYPE_FLAG_INT_VAL; |
2691 | 0 | } |
2692 | | |
2693 | | static inline const char * |
2694 | | isa_type (int isa) |
2695 | 0 | { |
2696 | 0 | switch (isa) |
2697 | 0 | { |
2698 | 0 | case 1: return "MSP430"; |
2699 | 0 | case 2: return "MSP430X"; |
2700 | 0 | default: return "unknown"; |
2701 | 0 | } |
2702 | 0 | } |
2703 | | |
2704 | | static inline const char * |
2705 | | code_model (int model) |
2706 | 0 | { |
2707 | 0 | switch (model) |
2708 | 0 | { |
2709 | 0 | case 1: return "small"; |
2710 | 0 | case 2: return "large"; |
2711 | 0 | default: return "unknown"; |
2712 | 0 | } |
2713 | 0 | } |
2714 | | |
2715 | | static inline const char * |
2716 | | data_model (int model) |
2717 | 0 | { |
2718 | 0 | switch (model) |
2719 | 0 | { |
2720 | 0 | case 1: return "small"; |
2721 | 0 | case 2: return "large"; |
2722 | 0 | case 3: return "restricted large"; |
2723 | 0 | default: return "unknown"; |
2724 | 0 | } |
2725 | 0 | } |
2726 | | |
2727 | | /* Merge MSPABI and GNU object attributes from IBFD into OBFD. |
2728 | | Raise an error if there are conflicting attributes. */ |
2729 | | |
2730 | | static bool |
2731 | | elf32_msp430_merge_msp430_attributes (bfd *ibfd, struct bfd_link_info *info) |
2732 | 0 | { |
2733 | 0 | bfd *obfd = info->output_bfd; |
2734 | 0 | obj_attribute *in_msp_attr, *in_gnu_attr; |
2735 | 0 | obj_attribute *out_msp_attr, *out_gnu_attr; |
2736 | 0 | bool result = true; |
2737 | 0 | static bfd * first_input_bfd = NULL; |
2738 | | |
2739 | | /* Skip linker created files. */ |
2740 | 0 | if (ibfd->flags & BFD_LINKER_CREATED) |
2741 | 0 | return true; |
2742 | | |
2743 | | /* LTO can create temporary files for linking which may not have an attribute |
2744 | | section. */ |
2745 | 0 | if (ibfd->lto_output |
2746 | 0 | && bfd_get_section_by_name (ibfd, ".MSP430.attributes") == NULL) |
2747 | 0 | return true; |
2748 | | |
2749 | | /* If this is the first real object just copy the attributes. */ |
2750 | 0 | if (!elf_known_obj_attributes_proc (obfd)[0].i) |
2751 | 0 | { |
2752 | 0 | _bfd_elf_copy_obj_attributes (ibfd, obfd); |
2753 | |
|
2754 | 0 | out_msp_attr = elf_known_obj_attributes_proc (obfd); |
2755 | | |
2756 | | /* Use the Tag_null value to indicate that |
2757 | | the attributes have been initialized. */ |
2758 | 0 | out_msp_attr[0].i = 1; |
2759 | |
|
2760 | 0 | first_input_bfd = ibfd; |
2761 | 0 | return true; |
2762 | 0 | } |
2763 | | |
2764 | 0 | in_msp_attr = elf_known_obj_attributes_proc (ibfd); |
2765 | 0 | out_msp_attr = elf_known_obj_attributes_proc (obfd); |
2766 | 0 | in_gnu_attr = elf_known_obj_attributes (ibfd) [OBJ_ATTR_GNU]; |
2767 | 0 | out_gnu_attr = elf_known_obj_attributes (obfd) [OBJ_ATTR_GNU]; |
2768 | | |
2769 | | /* The ISAs must be the same. */ |
2770 | 0 | if (in_msp_attr[OFBA_MSPABI_Tag_ISA].i != out_msp_attr[OFBA_MSPABI_Tag_ISA].i) |
2771 | 0 | { |
2772 | 0 | _bfd_error_handler |
2773 | | /* xgettext:c-format */ |
2774 | 0 | (_("error: %pB uses %s instructions but %pB uses %s"), |
2775 | 0 | ibfd, isa_type (in_msp_attr[OFBA_MSPABI_Tag_ISA].i), |
2776 | 0 | first_input_bfd, isa_type (out_msp_attr[OFBA_MSPABI_Tag_ISA].i)); |
2777 | 0 | result = false; |
2778 | 0 | } |
2779 | | |
2780 | | /* The code models must be the same. */ |
2781 | 0 | if (in_msp_attr[OFBA_MSPABI_Tag_Code_Model].i |
2782 | 0 | != out_msp_attr[OFBA_MSPABI_Tag_Code_Model].i) |
2783 | 0 | { |
2784 | 0 | _bfd_error_handler |
2785 | | /* xgettext:c-format */ |
2786 | 0 | (_("error: %pB uses the %s code model whereas %pB uses the %s code model"), |
2787 | 0 | ibfd, code_model (in_msp_attr[OFBA_MSPABI_Tag_Code_Model].i), |
2788 | 0 | first_input_bfd, |
2789 | 0 | code_model (out_msp_attr[OFBA_MSPABI_Tag_Code_Model].i)); |
2790 | 0 | result = false; |
2791 | 0 | } |
2792 | | |
2793 | | /* The large code model is only supported by the MSP430X. */ |
2794 | 0 | if (in_msp_attr[OFBA_MSPABI_Tag_Code_Model].i == 2 |
2795 | 0 | && out_msp_attr[OFBA_MSPABI_Tag_ISA].i != 2) |
2796 | 0 | { |
2797 | 0 | _bfd_error_handler |
2798 | | /* xgettext:c-format */ |
2799 | 0 | (_("error: %pB uses the large code model but %pB uses MSP430 instructions"), |
2800 | 0 | ibfd, first_input_bfd); |
2801 | 0 | result = false; |
2802 | 0 | } |
2803 | | |
2804 | | /* The data models must be the same. */ |
2805 | 0 | if (in_msp_attr[OFBA_MSPABI_Tag_Data_Model].i |
2806 | 0 | != out_msp_attr[OFBA_MSPABI_Tag_Data_Model].i) |
2807 | 0 | { |
2808 | 0 | _bfd_error_handler |
2809 | | /* xgettext:c-format */ |
2810 | 0 | (_("error: %pB uses the %s data model whereas %pB uses the %s data model"), |
2811 | 0 | ibfd, data_model (in_msp_attr[OFBA_MSPABI_Tag_Data_Model].i), |
2812 | 0 | first_input_bfd, |
2813 | 0 | data_model (out_msp_attr[OFBA_MSPABI_Tag_Data_Model].i)); |
2814 | 0 | result = false; |
2815 | 0 | } |
2816 | | |
2817 | | /* The small code model requires the use of the small data model. */ |
2818 | 0 | if (in_msp_attr[OFBA_MSPABI_Tag_Code_Model].i == 1 |
2819 | 0 | && out_msp_attr[OFBA_MSPABI_Tag_Data_Model].i != 1) |
2820 | 0 | { |
2821 | 0 | _bfd_error_handler |
2822 | | /* xgettext:c-format */ |
2823 | 0 | (_("error: %pB uses the small code model but %pB uses the %s data model"), |
2824 | 0 | ibfd, first_input_bfd, |
2825 | 0 | data_model (out_msp_attr[OFBA_MSPABI_Tag_Data_Model].i)); |
2826 | 0 | result = false; |
2827 | 0 | } |
2828 | | |
2829 | | /* The large data models are only supported by the MSP430X. */ |
2830 | 0 | if (in_msp_attr[OFBA_MSPABI_Tag_Data_Model].i > 1 |
2831 | 0 | && out_msp_attr[OFBA_MSPABI_Tag_ISA].i != 2) |
2832 | 0 | { |
2833 | 0 | _bfd_error_handler |
2834 | | /* xgettext:c-format */ |
2835 | 0 | (_("error: %pB uses the %s data model but %pB only uses MSP430 instructions"), |
2836 | 0 | ibfd, data_model (in_msp_attr[OFBA_MSPABI_Tag_Data_Model].i), |
2837 | 0 | first_input_bfd); |
2838 | 0 | result = false; |
2839 | 0 | } |
2840 | | |
2841 | | /* Just ignore the data region unless the large memory model is in use. |
2842 | | We have already checked that ibfd and obfd use the same memory model. */ |
2843 | 0 | if ((in_msp_attr[OFBA_MSPABI_Tag_Code_Model].i |
2844 | 0 | == OFBA_MSPABI_Val_Code_Model_LARGE) |
2845 | 0 | && (in_msp_attr[OFBA_MSPABI_Tag_Data_Model].i |
2846 | 0 | == OFBA_MSPABI_Val_Data_Model_LARGE)) |
2847 | 0 | { |
2848 | | /* We cannot allow "lower region only" to be linked with any other |
2849 | | values (i.e. ANY or NONE). |
2850 | | Before this attribute existed, "ANY" region was the default. */ |
2851 | 0 | bool ibfd_lower_region_used |
2852 | 0 | = (in_gnu_attr[Tag_GNU_MSP430_Data_Region].i |
2853 | 0 | == Val_GNU_MSP430_Data_Region_Lower); |
2854 | 0 | bool obfd_lower_region_used |
2855 | 0 | = (out_gnu_attr[Tag_GNU_MSP430_Data_Region].i |
2856 | 0 | == Val_GNU_MSP430_Data_Region_Lower); |
2857 | 0 | if (ibfd_lower_region_used != obfd_lower_region_used) |
2858 | 0 | { |
2859 | 0 | _bfd_error_handler |
2860 | 0 | (_("error: %pB can use the upper region for data, " |
2861 | 0 | "but %pB assumes data is exclusively in lower memory"), |
2862 | 0 | ibfd_lower_region_used ? obfd : ibfd, |
2863 | 0 | ibfd_lower_region_used ? ibfd : obfd); |
2864 | 0 | result = false; |
2865 | 0 | } |
2866 | 0 | } |
2867 | |
|
2868 | 0 | return result; |
2869 | 0 | } |
2870 | | |
2871 | | /* Merge backend specific data from an object file to the output |
2872 | | object file when linking. */ |
2873 | | |
2874 | | static bool |
2875 | | elf32_msp430_merge_private_bfd_data (bfd *ibfd, struct bfd_link_info *info) |
2876 | 0 | { |
2877 | 0 | bfd *obfd = info->output_bfd; |
2878 | | /* Make sure that the machine number reflects the most |
2879 | | advanced version of the MSP architecture required. */ |
2880 | 0 | #define max(a,b) ((a) > (b) ? (a) : (b)) |
2881 | 0 | if (bfd_get_mach (ibfd) != bfd_get_mach (obfd)) |
2882 | 0 | bfd_default_set_arch_mach (obfd, bfd_get_arch (obfd), |
2883 | 0 | max (bfd_get_mach (ibfd), bfd_get_mach (obfd))); |
2884 | 0 | #undef max |
2885 | |
|
2886 | 0 | return elf32_msp430_merge_msp430_attributes (ibfd, info); |
2887 | 0 | } |
2888 | | |
2889 | | static bool |
2890 | | msp430_elf_is_target_special_symbol (bfd *abfd, asymbol *sym) |
2891 | 0 | { |
2892 | 0 | return _bfd_elf_is_local_label_name (abfd, sym->name); |
2893 | 0 | } |
2894 | | |
2895 | | static bool |
2896 | | uses_large_model (bfd *abfd) |
2897 | 0 | { |
2898 | 0 | obj_attribute * attr; |
2899 | |
|
2900 | 0 | if (abfd->flags & BFD_LINKER_CREATED) |
2901 | 0 | return false; |
2902 | | |
2903 | 0 | attr = elf_known_obj_attributes_proc (abfd); |
2904 | 0 | if (attr == NULL) |
2905 | 0 | return false; |
2906 | | |
2907 | 0 | return attr[OFBA_MSPABI_Tag_Code_Model].i == 2; |
2908 | 0 | } |
2909 | | |
2910 | | static unsigned int |
2911 | | elf32_msp430_eh_frame_address_size (bfd *abfd, |
2912 | | const asection *sec ATTRIBUTE_UNUSED) |
2913 | 0 | { |
2914 | 0 | return uses_large_model (abfd) ? 4 : 2; |
2915 | 0 | } |
2916 | | |
2917 | | /* This is gross. The MSP430 EABI says that (sec 11.5): |
2918 | | |
2919 | | "An implementation may choose to use Rel or Rela |
2920 | | type relocations for other relocations." |
2921 | | |
2922 | | But it also says that: |
2923 | | |
2924 | | "Certain relocations are identified as Rela only. [snip] |
2925 | | Where Rela is specified, an implementation must honor |
2926 | | this requirement." |
2927 | | |
2928 | | There is one relocation marked as requiring RELA - R_MSP430_ABS_HI16 - but |
2929 | | to keep things simple we choose to use RELA relocations throughout. The |
2930 | | problem is that the TI compiler generates REL relocations, so we have to |
2931 | | be able to accept those as well. */ |
2932 | | |
2933 | | #define elf_backend_may_use_rel_p 1 |
2934 | | #define elf_backend_may_use_rela_p 1 |
2935 | | #define elf_backend_default_use_rela_p 1 |
2936 | | |
2937 | | #undef elf_backend_obj_attrs_vendor |
2938 | | #define elf_backend_obj_attrs_vendor "mspabi" |
2939 | | #undef elf_backend_obj_attrs_section |
2940 | | #define elf_backend_obj_attrs_section ".MSP430.attributes" |
2941 | | #undef elf_backend_obj_attrs_section_type |
2942 | | #define elf_backend_obj_attrs_section_type SHT_MSP430_ATTRIBUTES |
2943 | | #define elf_backend_section_from_shdr elf32_msp430_section_from_shdr |
2944 | | #define elf_backend_obj_attrs_handle_unknown elf32_msp430_obj_attrs_handle_unknown |
2945 | | #undef elf_backend_obj_attrs_arg_type |
2946 | | #define elf_backend_obj_attrs_arg_type elf32_msp430_obj_attrs_arg_type |
2947 | | #define bfd_elf32_bfd_merge_private_bfd_data elf32_msp430_merge_private_bfd_data |
2948 | | #define elf_backend_eh_frame_address_size elf32_msp430_eh_frame_address_size |
2949 | | |
2950 | | #define ELF_ARCH bfd_arch_msp430 |
2951 | | #define ELF_MACHINE_CODE EM_MSP430 |
2952 | | #define ELF_MACHINE_ALT1 EM_MSP430_OLD |
2953 | | #define ELF_MAXPAGESIZE 4 |
2954 | | #define ELF_OSABI ELFOSABI_STANDALONE |
2955 | | |
2956 | | #define TARGET_LITTLE_SYM msp430_elf32_vec |
2957 | | #define TARGET_LITTLE_NAME "elf32-msp430" |
2958 | | |
2959 | | #define elf_info_to_howto msp430_info_to_howto_rela |
2960 | | #define elf_info_to_howto_rel NULL |
2961 | | #define elf_backend_relocate_section elf32_msp430_relocate_section |
2962 | | #define elf_backend_check_relocs elf32_msp430_check_relocs |
2963 | | #define elf_backend_can_gc_sections 1 |
2964 | | #define elf_backend_final_write_processing bfd_elf_msp430_final_write_processing |
2965 | | #define elf_backend_object_p elf32_msp430_object_p |
2966 | | #define bfd_elf32_bfd_relax_section msp430_elf_relax_section |
2967 | | #define bfd_elf32_bfd_is_target_special_symbol msp430_elf_is_target_special_symbol |
2968 | | |
2969 | | #undef elf32_bed |
2970 | | #define elf32_bed elf32_msp430_bed |
2971 | | |
2972 | | #include "elf32-target.h" |
2973 | | |
2974 | | /* The TI compiler sets the OSABI field to ELFOSABI_NONE. */ |
2975 | | #undef TARGET_LITTLE_SYM |
2976 | | #define TARGET_LITTLE_SYM msp430_elf32_ti_vec |
2977 | | |
2978 | | #undef elf32_bed |
2979 | | #define elf32_bed elf32_msp430_ti_bed |
2980 | | |
2981 | | #undef ELF_OSABI |
2982 | | #define ELF_OSABI ELFOSABI_NONE |
2983 | | |
2984 | | static const struct bfd_elf_special_section msp430_ti_elf_special_sections[] = |
2985 | | { |
2986 | | /* prefix, prefix_length, suffix_len, type, attributes. */ |
2987 | | { STRING_COMMA_LEN (".TI.symbol.alias"), 0, SHT_MSP430_SYM_ALIASES, 0 }, |
2988 | | { STRING_COMMA_LEN (".TI.section.flags"), 0, SHT_MSP430_SEC_FLAGS, 0 }, |
2989 | | { STRING_COMMA_LEN ("_TI_build_attrib"), 0, SHT_MSP430_ATTRIBUTES, 0 }, |
2990 | | { NULL, 0, 0, 0, 0 } |
2991 | | }; |
2992 | | |
2993 | | #undef elf_backend_special_sections |
2994 | | #define elf_backend_special_sections msp430_ti_elf_special_sections |
2995 | | |
2996 | | #include "elf32-target.h" |