Coverage Report

Created: 2025-06-24 06:45

/src/binutils-gdb/opcodes/crx-dis.c
Line
Count
Source (jump to first uncovered line)
1
/* Disassembler code for CRX.
2
   Copyright (C) 2004-2025 Free Software Foundation, Inc.
3
   Contributed by Tomer Levi, NSC, Israel.
4
   Written by Tomer Levi.
5
6
   This file is part of the GNU opcodes library.
7
8
   This library is free software; you can redistribute it and/or modify
9
   it under the terms of the GNU General Public License as published by
10
   the Free Software Foundation; either version 3, or (at your option)
11
   any later version.
12
13
   It is distributed in the hope that it will be useful, but WITHOUT
14
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15
   or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
16
   License for more details.
17
18
   You should have received a copy of the GNU General Public License
19
   along with this program; if not, write to the Free Software
20
   Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
21
   MA 02110-1301, USA.  */
22
23
#include "sysdep.h"
24
#include "disassemble.h"
25
#include "opcode/crx.h"
26
27
/* String to print when opcode was not matched.  */
28
47.8k
#define ILLEGAL "illegal"
29
  /* Escape to 16-bit immediate.  */
30
587
#define ESCAPE_16_BIT  0xE
31
32
/* Extract 'n_bits' from 'a' starting from offset 'offs'.  */
33
#define EXTRACT(a, offs, n_bits)      \
34
290k
  (((a) >> (offs)) & ((2ull << (n_bits - 1)) - 1))
35
36
/* Set Bit Mask - a mask to set all bits starting from offset 'offs'.  */
37
50.2M
#define SBM(offs)  ((-1u << (offs)) & 0xffffffff)
38
39
typedef unsigned long dwordU;
40
typedef unsigned short wordU;
41
42
typedef struct
43
{
44
  dwordU val;
45
  int nbits;
46
} parameter;
47
48
/* Structure to hold valid 'cinv' instruction options.  */
49
50
typedef struct
51
  {
52
    /* Cinv printed string.  */
53
    char *str;
54
    /* Value corresponding to the string.  */
55
    unsigned int value;
56
  }
57
cinv_entry;
58
59
/* CRX 'cinv' options.  */
60
static const cinv_entry crx_cinvs[] =
61
{
62
  {"[i]", 2}, {"[i,u]", 3}, {"[d]", 4}, {"[d,u]", 5},
63
  {"[d,i]", 6}, {"[d,i,u]", 7}, {"[b]", 8},
64
  {"[b,i]", 10}, {"[b,i,u]", 11}, {"[b,d]", 12},
65
  {"[b,d,u]", 13}, {"[b,d,i]", 14}, {"[b,d,i,u]", 15}
66
};
67
68
/* Enum to distinguish different registers argument types.  */
69
typedef enum REG_ARG_TYPE
70
  {
71
    /* General purpose register (r<N>).  */
72
    REG_ARG = 0,
73
    /* User register (u<N>).  */
74
    USER_REG_ARG,
75
    /* CO-Processor register (c<N>).  */
76
    COP_ARG,
77
    /* CO-Processor special register (cs<N>).  */
78
    COPS_ARG
79
  }
80
REG_ARG_TYPE;
81
82
/* Number of valid 'cinv' instruction options.  */
83
static int NUMCINVS = ((sizeof crx_cinvs)/(sizeof crx_cinvs[0]));
84
/* Current opcode table entry we're disassembling.  */
85
static const inst *instruction;
86
/* Current instruction we're disassembling.  */
87
static ins currInsn;
88
/* The current instruction is read into 3 consecutive words.  */
89
static wordU words[3];
90
/* Contains all words in appropriate order.  */
91
static ULONGLONG allWords;
92
/* Holds the current processed argument number.  */
93
static int processing_argument_number;
94
/* Nonzero means a CST4 instruction.  */
95
static int cst4flag;
96
/* Nonzero means the instruction's original size is
97
   incremented (escape sequence is used).  */
98
static int size_changed;
99
100
101
/* Retrieve the number of operands for the current assembled instruction.  */
102
103
static int
104
get_number_of_operands (void)
105
138k
{
106
138k
  int i;
107
108
393k
  for (i = 0; i < MAX_OPERANDS && instruction->operands[i].op_type; i++)
109
255k
    ;
110
111
138k
  return i;
112
138k
}
113
114
/* Return the bit size for a given operand.  */
115
116
static int
117
getbits (operand_type op)
118
255k
{
119
255k
  if (op < MAX_OPRD)
120
255k
    return crx_optab[op].bit_size;
121
0
  else
122
0
    return 0;
123
255k
}
124
125
/* Return the argument type of a given operand.  */
126
127
static argtype
128
getargtype (operand_type op)
129
255k
{
130
255k
  if (op < MAX_OPRD)
131
255k
    return crx_optab[op].arg_type;
132
0
  else
133
0
    return nullargs;
134
255k
}
135
136
/* Given the trap index in dispatch table, return its name.
137
   This routine is used when disassembling the 'excp' instruction.  */
138
139
static char *
140
gettrapstring (unsigned int trap_index)
141
16.2k
{
142
16.2k
  const trap_entry *trap;
143
144
143k
  for (trap = crx_traps; trap < crx_traps + NUMTRAPS; trap++)
145
127k
    if (trap->entry == trap_index)
146
478
      return trap->name;
147
148
15.7k
  return ILLEGAL;
149
16.2k
}
150
151
/* Given a 'cinv' instruction constant operand, return its corresponding string.
152
   This routine is used when disassembling the 'cinv' instruction.  */
153
154
static char *
155
getcinvstring (unsigned int num)
156
227
{
157
227
  const cinv_entry *cinv;
158
159
1.88k
  for (cinv = crx_cinvs; cinv < (crx_cinvs + NUMCINVS); cinv++)
160
1.83k
    if (cinv->value == num)
161
178
      return cinv->str;
162
163
49
  return ILLEGAL;
164
227
}
165
166
/* Given a register enum value, retrieve its name.  */
167
168
static char *
169
getregname (reg r)
170
160k
{
171
160k
  const reg_entry * regentry = &crx_regtab[r];
172
173
160k
  if (regentry->type != CRX_R_REGTYPE)
174
0
    return ILLEGAL;
175
160k
  else
176
160k
    return regentry->name;
177
160k
}
178
179
/* Given a coprocessor register enum value, retrieve its name.  */
180
181
static char *
182
getcopregname (copreg r, reg_type type)
183
253
{
184
253
  const reg_entry * regentry;
185
186
253
  if (type == CRX_C_REGTYPE)
187
177
    regentry = &crx_copregtab[r];
188
76
  else if (type == CRX_CS_REGTYPE)
189
76
    regentry = &crx_copregtab[r+(cs0-c0)];
190
0
  else
191
0
    return ILLEGAL;
192
193
253
  return regentry->name;
194
253
}
195
196
197
/* Getting a processor register name.  */
198
199
static char *
200
getprocregname (int reg_index)
201
318
{
202
318
  const reg_entry *r;
203
204
13.1k
  for (r = crx_regtab; r < crx_regtab + NUMREGS; r++)
205
12.8k
    if (r->image == reg_index)
206
46
      return r->name;
207
208
272
  return "ILLEGAL REGISTER";
209
318
}
210
211
/* Get the power of two for a given integer.  */
212
213
static int
214
powerof2 (int x)
215
1.32k
{
216
1.32k
  int product, i;
217
218
2.29k
  for (i = 0, product = 1; i < x; i++)
219
979
    product *= 2;
220
221
1.32k
  return product;
222
1.32k
}
223
224
/* Transform a register bit mask to a register list.  */
225
226
static void
227
getregliststring (int mask, char *string, enum REG_ARG_TYPE core_cop)
228
918
{
229
918
  char temp_string[16];
230
918
  int i;
231
232
918
  string[0] = '{';
233
918
  string[1] = '\0';
234
235
236
  /* A zero mask means HI/LO registers.  */
237
918
  if (mask == 0)
238
127
    {
239
127
      if (core_cop == USER_REG_ARG)
240
86
  strcat (string, "ulo,uhi");
241
41
      else
242
41
  strcat (string, "lo,hi");
243
127
    }
244
791
  else
245
791
    {
246
13.4k
      for (i = 0; i < 16; i++)
247
12.6k
  {
248
12.6k
    if (mask & 0x1)
249
2.91k
      {
250
2.91k
        switch (core_cop)
251
2.91k
        {
252
1.61k
        case REG_ARG:
253
1.61k
    sprintf (temp_string, "r%d", i);
254
1.61k
    break;
255
100
        case USER_REG_ARG:
256
100
    sprintf (temp_string, "u%d", i);
257
100
    break;
258
990
        case COP_ARG:
259
990
    sprintf (temp_string, "c%d", i);
260
990
    break;
261
209
        case COPS_ARG:
262
209
    sprintf (temp_string, "cs%d", i);
263
209
    break;
264
0
        default:
265
0
    break;
266
2.91k
        }
267
2.91k
        strcat (string, temp_string);
268
2.91k
        if (mask & 0xfffe)
269
2.12k
    strcat (string, ",");
270
2.91k
      }
271
12.6k
    mask >>= 1;
272
12.6k
  }
273
791
    }
274
275
918
  strcat (string, "}");
276
918
}
277
278
/* START and END are relating 'allWords' struct, which is 48 bits size.
279
280
        START|--------|END
281
      +---------+---------+---------+---------+
282
      |       |    V    |     A   |   L     |
283
      +---------+---------+---------+---------+
284
              0   16    32      48
285
    words     [0]     [1]       [2] */
286
287
static parameter
288
makelongparameter (ULONGLONG val, int start, int end)
289
290k
{
290
290k
  parameter p;
291
292
290k
  p.val = (dwordU) EXTRACT(val, 48 - end, end - start);
293
290k
  p.nbits = end - start;
294
290k
  return p;
295
290k
}
296
297
/* Build a mask of the instruction's 'constant' opcode,
298
   based on the instruction's printing flags.  */
299
300
static unsigned int
301
build_mask (void)
302
66.9M
{
303
66.9M
  unsigned int print_flags;
304
66.9M
  unsigned int mask;
305
306
66.9M
  print_flags = instruction->flags & FMT_CRX;
307
66.9M
  switch (print_flags)
308
66.9M
    {
309
1.50M
      case FMT_1:
310
1.50M
  mask = 0xF0F00000;
311
1.50M
  break;
312
1.22M
      case FMT_2:
313
1.22M
  mask = 0xFFF0FF00;
314
1.22M
  break;
315
12.6M
      case FMT_3:
316
12.6M
  mask = 0xFFF00F00;
317
12.6M
  break;
318
612k
      case FMT_4:
319
612k
  mask = 0xFFF0F000;
320
612k
  break;
321
612k
      case FMT_5:
322
612k
  mask = 0xFFF0FFF0;
323
612k
  break;
324
50.2M
      default:
325
50.2M
  mask = SBM(instruction->match_bits);
326
50.2M
  break;
327
66.9M
    }
328
329
66.9M
  return mask;
330
66.9M
}
331
332
/* Search for a matching opcode. Return 1 for success, 0 for failure.  */
333
334
static int
335
match_opcode (void)
336
170k
{
337
170k
  unsigned int mask;
338
339
  /* The instruction 'constant' opcode doewsn't exceed 32 bits.  */
340
170k
  unsigned int doubleWord = words[1] + ((unsigned) words[0] << 16);
341
342
  /* Start searching from end of instruction table.  */
343
170k
  instruction = &crx_instruction[NUMOPCODES - 2];
344
345
  /* Loop over instruction table until a full match is found.  */
346
66.9M
  while (instruction >= crx_instruction)
347
66.9M
    {
348
66.9M
      mask = build_mask ();
349
66.9M
      if ((doubleWord & mask) == BIN(instruction->match, instruction->match_bits))
350
151k
  return 1;
351
66.7M
      else
352
66.7M
  instruction--;
353
66.9M
    }
354
18.8k
  return 0;
355
170k
}
356
357
/* Set the proper parameter value for different type of arguments.  */
358
359
static void
360
make_argument (argument * a, int start_bits)
361
255k
{
362
255k
  int inst_bit_size, total_size;
363
255k
  parameter p;
364
365
255k
  if ((instruction->size == 3) && a->size >= 16)
366
6.13k
    inst_bit_size = 48;
367
249k
  else
368
249k
    inst_bit_size = 32;
369
370
255k
  switch (a->type)
371
255k
    {
372
177
    case arg_copr:
373
253
    case arg_copsr:
374
253
      p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
375
253
           inst_bit_size - start_bits);
376
253
      a->cr = p.val;
377
253
      break;
378
379
119k
    case arg_r:
380
119k
      p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
381
119k
           inst_bit_size - start_bits);
382
119k
      a->r = p.val;
383
119k
      break;
384
385
82.6k
    case arg_ic:
386
82.6k
      p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
387
82.6k
           inst_bit_size - start_bits);
388
389
82.6k
      if ((p.nbits == 4) && cst4flag)
390
44.1k
  {
391
44.1k
    if (IS_INSN_TYPE (CMPBR_INS) && (p.val == ESCAPE_16_BIT))
392
74
      {
393
        /* A special case, where the value is actually stored
394
     in the last 4 bits.  */
395
74
        p = makelongparameter (allWords, 44, 48);
396
        /* The size of the instruction should be incremented.  */
397
74
        size_changed = 1;
398
74
      }
399
400
44.1k
    if (p.val == 6)
401
1.44k
      p.val = -1;
402
42.7k
    else if (p.val == 13)
403
925
      p.val = 48;
404
41.7k
    else if (p.val == 5)
405
1.12k
      p.val = -4;
406
40.6k
    else if (p.val == 10)
407
1.12k
      p.val = 32;
408
39.5k
    else if (p.val == 11)
409
914
      p.val = 20;
410
38.6k
    else if (p.val == 9)
411
1.31k
      p.val = 16;
412
44.1k
  }
413
414
82.6k
      a->constant = p.val;
415
82.6k
      break;
416
417
1.32k
    case arg_idxr:
418
1.32k
      a->scale = 0;
419
1.32k
      total_size = a->size + 10;  /* sizeof(rbase + ridx + scl2) = 10.  */
420
1.32k
      p = makelongparameter (allWords, inst_bit_size - total_size,
421
1.32k
           inst_bit_size - (total_size - 4));
422
1.32k
      a->r = p.val;
423
1.32k
      p = makelongparameter (allWords, inst_bit_size - (total_size - 4),
424
1.32k
           inst_bit_size - (total_size - 8));
425
1.32k
      a->i_r = p.val;
426
1.32k
      p = makelongparameter (allWords, inst_bit_size - (total_size - 8),
427
1.32k
           inst_bit_size - (total_size - 10));
428
1.32k
      a->scale = p.val;
429
1.32k
      p = makelongparameter (allWords, inst_bit_size - (total_size - 10),
430
1.32k
           inst_bit_size);
431
1.32k
      a->constant = p.val;
432
1.32k
      break;
433
434
7.87k
    case arg_rbase:
435
7.87k
      p = makelongparameter (allWords, inst_bit_size - (start_bits + 4),
436
7.87k
           inst_bit_size - start_bits);
437
7.87k
      a->r = p.val;
438
7.87k
      break;
439
440
30.7k
    case arg_cr:
441
30.7k
      if (a->size <= 8)
442
26.2k
  {
443
26.2k
    p = makelongparameter (allWords, inst_bit_size - (start_bits + 4),
444
26.2k
         inst_bit_size - start_bits);
445
26.2k
    a->r = p.val;
446
    /* Case for opc4 r dispu rbase.  */
447
26.2k
    p = makelongparameter (allWords, inst_bit_size - (start_bits + 8),
448
26.2k
         inst_bit_size - (start_bits + 4));
449
26.2k
  }
450
4.54k
      else
451
4.54k
  {
452
    /* The 'rbase' start_bits is always relative to a 32-bit data type.  */
453
4.54k
    p = makelongparameter (allWords, 32 - (start_bits + 4),
454
4.54k
         32 - start_bits);
455
4.54k
    a->r = p.val;
456
4.54k
    p = makelongparameter (allWords, 32 - start_bits,
457
4.54k
         inst_bit_size);
458
4.54k
  }
459
30.7k
      if ((p.nbits == 4) && cst4flag)
460
26.2k
  {
461
26.2k
    if (instruction->flags & DISPUW4)
462
7.40k
      p.val *= 2;
463
18.8k
    else if (instruction->flags & DISPUD4)
464
8.57k
      p.val *= 4;
465
26.2k
  }
466
30.7k
      a->constant = p.val;
467
30.7k
      break;
468
469
13.1k
    case arg_c:
470
13.1k
      p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
471
13.1k
           inst_bit_size - start_bits);
472
13.1k
      a->constant = p.val;
473
13.1k
      break;
474
0
    default:
475
0
      break;
476
255k
    }
477
255k
}
478
479
/*  Print a single argument.  */
480
481
static void
482
print_arg (argument *a, bfd_vma memaddr, struct disassemble_info *info)
483
255k
{
484
255k
  ULONGLONG longdisp, mask;
485
255k
  int sign_flag = 0;
486
255k
  int relative = 0;
487
255k
  bfd_vma number;
488
255k
  int op_index = 0;
489
255k
  char string[200];
490
255k
  void *stream = info->stream;
491
255k
  fprintf_ftype func = info->fprintf_func;
492
493
255k
  switch (a->type)
494
255k
    {
495
177
    case arg_copr:
496
177
      func (stream, "%s", getcopregname (a->cr, CRX_C_REGTYPE));
497
177
      break;
498
499
76
    case arg_copsr:
500
76
      func (stream, "%s", getcopregname (a->cr, CRX_CS_REGTYPE));
501
76
      break;
502
503
119k
    case arg_r:
504
119k
      if (IS_INSN_MNEMONIC ("mtpr") || IS_INSN_MNEMONIC ("mfpr"))
505
318
  func (stream, "%s", getprocregname (a->r));
506
118k
      else
507
118k
  func (stream, "%s", getregname (a->r));
508
119k
      break;
509
510
82.6k
    case arg_ic:
511
82.6k
      if (IS_INSN_MNEMONIC ("excp"))
512
16.2k
  func (stream, "%s", gettrapstring (a->constant));
513
514
66.4k
      else if (IS_INSN_MNEMONIC ("cinv"))
515
227
  func (stream, "%s", getcinvstring (a->constant));
516
517
66.2k
      else if (INST_HAS_REG_LIST)
518
1.44k
  {
519
1.44k
    REG_ARG_TYPE reg_arg_type = IS_INSN_TYPE (COP_REG_INS) ?
520
990
      COP_ARG : IS_INSN_TYPE (COPS_REG_INS) ?
521
389
      COPS_ARG : (instruction->flags & USER_REG) ?
522
283
      USER_REG_ARG : REG_ARG;
523
524
1.44k
    if ((reg_arg_type == COP_ARG) || (reg_arg_type == COPS_ARG))
525
1.05k
      {
526
        /*  Check for proper argument number.  */
527
1.05k
        if (processing_argument_number == 2)
528
529
    {
529
529
      getregliststring (a->constant, string, reg_arg_type);
530
529
      func (stream, "%s", string);
531
529
    }
532
529
        else
533
529
    func (stream, "$0x%lx", a->constant & 0xffffffff);
534
1.05k
      }
535
389
    else
536
389
      {
537
389
        getregliststring (a->constant, string, reg_arg_type);
538
389
        func (stream, "%s", string);
539
389
      }
540
1.44k
  }
541
64.8k
      else
542
64.8k
  func (stream, "$0x%lx", a->constant & 0xffffffff);
543
82.6k
      break;
544
545
1.32k
    case arg_idxr:
546
1.32k
      func (stream, "0x%lx(%s,%s,%d)", a->constant & 0xffffffff,
547
1.32k
      getregname (a->r), getregname (a->i_r), powerof2 (a->scale));
548
1.32k
      break;
549
550
7.87k
    case arg_rbase:
551
7.87k
      func (stream, "(%s)", getregname (a->r));
552
7.87k
      break;
553
554
30.7k
    case arg_cr:
555
30.7k
      func (stream, "0x%lx(%s)", a->constant & 0xffffffff, getregname (a->r));
556
557
30.7k
      if (IS_INSN_TYPE (LD_STOR_INS_INC))
558
261
  func (stream, "+");
559
30.7k
      break;
560
561
13.1k
    case arg_c:
562
      /* Removed the *2 part as because implicit zeros are no more required.
563
   Have to fix this as this needs a bit of extension in terms of branchins.
564
   Have to add support for cmp and branch instructions.  */
565
13.1k
      if (IS_INSN_TYPE (BRANCH_INS) || IS_INSN_MNEMONIC ("bal")
566
13.1k
    || IS_INSN_TYPE (CMPBR_INS) || IS_INSN_TYPE (DCR_BRANCH_INS)
567
13.1k
    || IS_INSN_TYPE (COP_BRANCH_INS))
568
8.45k
  {
569
8.45k
    relative = 1;
570
8.45k
    longdisp = a->constant;
571
8.45k
    longdisp <<= 1;
572
573
8.45k
    switch (a->size)
574
8.45k
      {
575
7.14k
      case 8:
576
7.70k
      case 16:
577
8.18k
      case 24:
578
8.45k
      case 32:
579
8.45k
        mask = ((LONGLONG) 1 << a->size) - 1;
580
8.45k
        if (longdisp & ((ULONGLONG) 1 << a->size))
581
2.14k
    {
582
2.14k
      sign_flag = 1;
583
2.14k
      longdisp = ~(longdisp) + 1;
584
2.14k
    }
585
8.45k
        a->constant = (unsigned long int) (longdisp & mask);
586
8.45k
        break;
587
0
      default:
588
0
        func (stream,
589
0
        "Wrong offset used in branch/bal instruction");
590
0
        break;
591
8.45k
      }
592
593
8.45k
  }
594
      /* For branch Neq instruction it is 2*offset + 2.  */
595
4.70k
      else if (IS_INSN_TYPE (BRANCH_NEQ_INS))
596
1.42k
  a->constant = 2 * a->constant + 2;
597
3.28k
      else if (IS_INSN_TYPE (LD_STOR_INS_INC)
598
3.28k
         || IS_INSN_TYPE (LD_STOR_INS)
599
3.28k
         || IS_INSN_TYPE (STOR_IMM_INS)
600
3.28k
         || IS_INSN_TYPE (CSTBIT_INS))
601
3.28k
  {
602
3.28k
    op_index = instruction->flags & REVERSE_MATCH ? 0 : 1;
603
3.28k
    if (instruction->operands[op_index].op_type == abs16)
604
1.96k
      a->constant |= 0xFFFF0000;
605
3.28k
  }
606
13.1k
      func (stream, "%s", "0x");
607
13.1k
      number = (relative ? memaddr : 0)
608
13.1k
  + (sign_flag ? -a->constant : a->constant);
609
13.1k
      (*info->print_address_func) (number, info);
610
13.1k
      break;
611
0
    default:
612
0
      break;
613
255k
    }
614
255k
}
615
616
/* Print all the arguments of CURRINSN instruction.  */
617
618
static void
619
print_arguments (ins *currentInsn, bfd_vma memaddr, struct disassemble_info *info)
620
138k
{
621
138k
  int i;
622
623
393k
  for (i = 0; i < currentInsn->nargs; i++)
624
255k
    {
625
255k
      processing_argument_number = i;
626
627
255k
      print_arg (&currentInsn->arg[i], memaddr, info);
628
629
255k
      if (i != currentInsn->nargs - 1)
630
116k
  info->fprintf_func (info->stream, ", ");
631
255k
    }
632
138k
}
633
634
/* Build the instruction's arguments.  */
635
636
static void
637
make_instruction (void)
638
138k
{
639
138k
  int i;
640
138k
  unsigned int shift;
641
642
393k
  for (i = 0; i < currInsn.nargs; i++)
643
255k
    {
644
255k
      argument a;
645
646
255k
      memset (&a, 0, sizeof (a));
647
255k
      a.type = getargtype (instruction->operands[i].op_type);
648
255k
      if (instruction->operands[i].op_type == cst4
649
255k
    || instruction->operands[i].op_type == rbase_dispu4)
650
70.3k
  cst4flag = 1;
651
255k
      a.size = getbits (instruction->operands[i].op_type);
652
255k
      shift = instruction->operands[i].shift;
653
654
255k
      make_argument (&a, shift);
655
255k
      currInsn.arg[i] = a;
656
255k
    }
657
658
  /* Calculate instruction size (in bytes).  */
659
138k
  currInsn.size = instruction->size + (size_changed ? 1 : 0);
660
  /* Now in bits.  */
661
138k
  currInsn.size *= 2;
662
138k
}
663
664
/* Retrieve a single word from a given memory address.  */
665
666
static wordU
667
get_word_at_PC (bfd_vma memaddr, struct disassemble_info *info)
668
512k
{
669
512k
  bfd_byte buffer[4];
670
512k
  int status;
671
512k
  wordU insn = 0;
672
673
512k
  status = info->read_memory_func (memaddr, buffer, 2, info);
674
675
512k
  if (status == 0)
676
510k
    insn = (wordU) bfd_getl16 (buffer);
677
678
512k
  return insn;
679
512k
}
680
681
/* Retrieve multiple words (3) from a given memory address.  */
682
683
static void
684
get_words_at_PC (bfd_vma memaddr, struct disassemble_info *info)
685
170k
{
686
170k
  int i;
687
170k
  bfd_vma mem;
688
689
682k
  for (i = 0, mem = memaddr; i < 3; i++, mem += 2)
690
512k
    words[i] = get_word_at_PC (mem, info);
691
692
170k
  allWords =
693
170k
    ((ULONGLONG) words[0] << 32) + ((unsigned long) words[1] << 16) + words[2];
694
170k
}
695
696
/* Prints the instruction by calling print_arguments after proper matching.  */
697
698
int
699
print_insn_crx (bfd_vma memaddr, struct disassemble_info *info)
700
170k
{
701
170k
  int is_decoded;     /* Nonzero means instruction has a match.  */
702
703
  /* Initialize global variables.  */
704
170k
  cst4flag = 0;
705
170k
  size_changed = 0;
706
707
  /* Retrieve the encoding from current memory location.  */
708
170k
  get_words_at_PC (memaddr, info);
709
  /* Find a matching opcode in table.  */
710
170k
  is_decoded = match_opcode ();
711
  /* If found, print the instruction's mnemonic and arguments.  */
712
170k
  if (is_decoded > 0 && (words[0] != 0 || words[1] != 0))
713
138k
    {
714
138k
      info->fprintf_func (info->stream, "%s", instruction->mnemonic);
715
138k
      if ((currInsn.nargs = get_number_of_operands ()) != 0)
716
138k
  info->fprintf_func (info->stream, "\t");
717
138k
      make_instruction ();
718
138k
      print_arguments (&currInsn, memaddr, info);
719
138k
      return currInsn.size;
720
138k
    }
721
722
  /* No match found.  */
723
32.0k
  info->fprintf_func (info->stream,"%s ",ILLEGAL);
724
32.0k
  return 2;
725
170k
}