/src/binutils-gdb/opcodes/mep-ibld.c
Line | Count | Source (jump to first uncovered line) |
1 | | /* DO NOT EDIT! -*- buffer-read-only: t -*- vi:set ro: */ |
2 | | /* Instruction building/extraction support for mep. -*- C -*- |
3 | | |
4 | | THIS FILE IS MACHINE GENERATED WITH CGEN: Cpu tools GENerator. |
5 | | - the resultant file is machine generated, cgen-ibld.in isn't |
6 | | |
7 | | Copyright (C) 1996-2025 Free Software Foundation, Inc. |
8 | | |
9 | | This file is part of libopcodes. |
10 | | |
11 | | This library is free software; you can redistribute it and/or modify |
12 | | it under the terms of the GNU General Public License as published by |
13 | | the Free Software Foundation; either version 3, or (at your option) |
14 | | any later version. |
15 | | |
16 | | It is distributed in the hope that it will be useful, but WITHOUT |
17 | | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY |
18 | | or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public |
19 | | License for more details. |
20 | | |
21 | | You should have received a copy of the GNU General Public License |
22 | | along with this program; if not, write to the Free Software Foundation, Inc., |
23 | | 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */ |
24 | | |
25 | | /* ??? Eventually more and more of this stuff can go to cpu-independent files. |
26 | | Keep that in mind. */ |
27 | | |
28 | | #include "sysdep.h" |
29 | | #include <stdio.h> |
30 | | #include "ansidecl.h" |
31 | | #include "dis-asm.h" |
32 | | #include "bfd.h" |
33 | | #include "symcat.h" |
34 | | #include "mep-desc.h" |
35 | | #include "mep-opc.h" |
36 | | #include "cgen/basic-modes.h" |
37 | | #include "opintl.h" |
38 | | #include "safe-ctype.h" |
39 | | |
40 | | #undef min |
41 | | #define min(a,b) ((a) < (b) ? (a) : (b)) |
42 | | #undef max |
43 | | #define max(a,b) ((a) > (b) ? (a) : (b)) |
44 | | |
45 | | /* Used by the ifield rtx function. */ |
46 | 0 | #define FLD(f) (fields->f) |
47 | | |
48 | | static const char * insert_normal |
49 | | (CGEN_CPU_DESC, long, unsigned int, unsigned int, unsigned int, |
50 | | unsigned int, unsigned int, unsigned int, CGEN_INSN_BYTES_PTR); |
51 | | static const char * insert_insn_normal |
52 | | (CGEN_CPU_DESC, const CGEN_INSN *, |
53 | | CGEN_FIELDS *, CGEN_INSN_BYTES_PTR, bfd_vma); |
54 | | static int extract_normal |
55 | | (CGEN_CPU_DESC, CGEN_EXTRACT_INFO *, CGEN_INSN_INT, |
56 | | unsigned int, unsigned int, unsigned int, unsigned int, |
57 | | unsigned int, unsigned int, bfd_vma, long *); |
58 | | static int extract_insn_normal |
59 | | (CGEN_CPU_DESC, const CGEN_INSN *, CGEN_EXTRACT_INFO *, |
60 | | CGEN_INSN_INT, CGEN_FIELDS *, bfd_vma); |
61 | | #if CGEN_INT_INSN_P |
62 | | static void put_insn_int_value |
63 | | (CGEN_CPU_DESC, CGEN_INSN_BYTES_PTR, int, int, CGEN_INSN_INT); |
64 | | #endif |
65 | | #if ! CGEN_INT_INSN_P |
66 | | static CGEN_INLINE void insert_1 |
67 | | (CGEN_CPU_DESC, unsigned long, int, int, int, unsigned char *); |
68 | | static CGEN_INLINE int fill_cache |
69 | | (CGEN_CPU_DESC, CGEN_EXTRACT_INFO *, int, int, bfd_vma); |
70 | | static CGEN_INLINE long extract_1 |
71 | | (CGEN_CPU_DESC, CGEN_EXTRACT_INFO *, int, int, int, unsigned char *, bfd_vma); |
72 | | #endif |
73 | | |
74 | | /* Operand insertion. */ |
75 | | |
76 | | #if ! CGEN_INT_INSN_P |
77 | | |
78 | | /* Subroutine of insert_normal. */ |
79 | | |
80 | | static CGEN_INLINE void |
81 | | insert_1 (CGEN_CPU_DESC cd, |
82 | | unsigned long value, |
83 | | int start, |
84 | | int length, |
85 | | int word_length, |
86 | | unsigned char *bufp) |
87 | | { |
88 | | unsigned long x, mask; |
89 | | int shift; |
90 | | |
91 | | x = cgen_get_insn_value (cd, bufp, word_length, cd->endian); |
92 | | |
93 | | /* Written this way to avoid undefined behaviour. */ |
94 | | mask = (1UL << (length - 1) << 1) - 1; |
95 | | if (CGEN_INSN_LSB0_P) |
96 | | shift = (start + 1) - length; |
97 | | else |
98 | | shift = (word_length - (start + length)); |
99 | | x = (x & ~(mask << shift)) | ((value & mask) << shift); |
100 | | |
101 | | cgen_put_insn_value (cd, bufp, word_length, (bfd_vma) x, cd->endian); |
102 | | } |
103 | | |
104 | | #endif /* ! CGEN_INT_INSN_P */ |
105 | | |
106 | | /* Default insertion routine. |
107 | | |
108 | | ATTRS is a mask of the boolean attributes. |
109 | | WORD_OFFSET is the offset in bits from the start of the insn of the value. |
110 | | WORD_LENGTH is the length of the word in bits in which the value resides. |
111 | | START is the starting bit number in the word, architecture origin. |
112 | | LENGTH is the length of VALUE in bits. |
113 | | TOTAL_LENGTH is the total length of the insn in bits. |
114 | | |
115 | | The result is an error message or NULL if success. */ |
116 | | |
117 | | /* ??? This duplicates functionality with bfd's howto table and |
118 | | bfd_install_relocation. */ |
119 | | /* ??? This doesn't handle bfd_vma's. Create another function when |
120 | | necessary. */ |
121 | | |
122 | | static const char * |
123 | | insert_normal (CGEN_CPU_DESC cd, |
124 | | long value, |
125 | | unsigned int attrs, |
126 | | unsigned int word_offset, |
127 | | unsigned int start, |
128 | | unsigned int length, |
129 | | unsigned int word_length, |
130 | | unsigned int total_length, |
131 | | CGEN_INSN_BYTES_PTR buffer) |
132 | 0 | { |
133 | 0 | static char errbuf[100]; |
134 | 0 | unsigned long mask; |
135 | | |
136 | | /* If LENGTH is zero, this operand doesn't contribute to the value. */ |
137 | 0 | if (length == 0) |
138 | 0 | return NULL; |
139 | | |
140 | | /* Written this way to avoid undefined behaviour. */ |
141 | 0 | mask = (1UL << (length - 1) << 1) - 1; |
142 | |
|
143 | 0 | if (word_length > 8 * sizeof (CGEN_INSN_INT)) |
144 | 0 | abort (); |
145 | | |
146 | | /* For architectures with insns smaller than the base-insn-bitsize, |
147 | | word_length may be too big. */ |
148 | 0 | if (cd->min_insn_bitsize < cd->base_insn_bitsize) |
149 | 0 | { |
150 | 0 | if (word_offset == 0 |
151 | 0 | && word_length > total_length) |
152 | 0 | word_length = total_length; |
153 | 0 | } |
154 | | |
155 | | /* Ensure VALUE will fit. */ |
156 | 0 | if (CGEN_BOOL_ATTR (attrs, CGEN_IFLD_SIGN_OPT)) |
157 | 0 | { |
158 | 0 | long minval = - (1UL << (length - 1)); |
159 | 0 | unsigned long maxval = mask; |
160 | |
|
161 | 0 | if ((value > 0 && (unsigned long) value > maxval) |
162 | 0 | || value < minval) |
163 | 0 | { |
164 | | /* xgettext:c-format */ |
165 | 0 | sprintf (errbuf, |
166 | 0 | _("operand out of range (%ld not between %ld and %lu)"), |
167 | 0 | value, minval, maxval); |
168 | 0 | return errbuf; |
169 | 0 | } |
170 | 0 | } |
171 | 0 | else if (! CGEN_BOOL_ATTR (attrs, CGEN_IFLD_SIGNED)) |
172 | 0 | { |
173 | 0 | unsigned long maxval = mask; |
174 | 0 | unsigned long val = (unsigned long) value; |
175 | | |
176 | | /* For hosts with a word size > 32 check to see if value has been sign |
177 | | extended beyond 32 bits. If so then ignore these higher sign bits |
178 | | as the user is attempting to store a 32-bit signed value into an |
179 | | unsigned 32-bit field which is allowed. */ |
180 | 0 | if (sizeof (unsigned long) > 4 && ((value >> 32) == -1)) |
181 | 0 | val &= 0xFFFFFFFF; |
182 | |
|
183 | 0 | if (val > maxval) |
184 | 0 | { |
185 | | /* xgettext:c-format */ |
186 | 0 | sprintf (errbuf, |
187 | 0 | _("operand out of range (0x%lx not between 0 and 0x%lx)"), |
188 | 0 | val, maxval); |
189 | 0 | return errbuf; |
190 | 0 | } |
191 | 0 | } |
192 | 0 | else |
193 | 0 | { |
194 | 0 | if (! cgen_signed_overflow_ok_p (cd)) |
195 | 0 | { |
196 | 0 | long minval = - (1UL << (length - 1)); |
197 | 0 | long maxval = (1UL << (length - 1)) - 1; |
198 | |
|
199 | 0 | if (value < minval || value > maxval) |
200 | 0 | { |
201 | 0 | sprintf |
202 | | /* xgettext:c-format */ |
203 | 0 | (errbuf, _("operand out of range (%ld not between %ld and %ld)"), |
204 | 0 | value, minval, maxval); |
205 | 0 | return errbuf; |
206 | 0 | } |
207 | 0 | } |
208 | 0 | } |
209 | | |
210 | 0 | #if CGEN_INT_INSN_P |
211 | | |
212 | 0 | { |
213 | 0 | int shift_within_word, shift_to_word, shift; |
214 | | |
215 | | /* How to shift the value to BIT0 of the word. */ |
216 | 0 | shift_to_word = total_length - (word_offset + word_length); |
217 | | |
218 | | /* How to shift the value to the field within the word. */ |
219 | 0 | if (CGEN_INSN_LSB0_P) |
220 | 0 | shift_within_word = start + 1 - length; |
221 | 0 | else |
222 | 0 | shift_within_word = word_length - start - length; |
223 | | |
224 | | /* The total SHIFT, then mask in the value. */ |
225 | 0 | shift = shift_to_word + shift_within_word; |
226 | 0 | *buffer = (*buffer & ~(mask << shift)) | ((value & mask) << shift); |
227 | 0 | } |
228 | |
|
229 | | #else /* ! CGEN_INT_INSN_P */ |
230 | | |
231 | | { |
232 | | unsigned char *bufp = (unsigned char *) buffer + word_offset / 8; |
233 | | |
234 | | insert_1 (cd, value, start, length, word_length, bufp); |
235 | | } |
236 | | |
237 | | #endif /* ! CGEN_INT_INSN_P */ |
238 | |
|
239 | 0 | return NULL; |
240 | 0 | } |
241 | | |
242 | | /* Default insn builder (insert handler). |
243 | | The instruction is recorded in CGEN_INT_INSN_P byte order (meaning |
244 | | that if CGEN_INSN_BYTES_PTR is an int * and thus, the value is |
245 | | recorded in host byte order, otherwise BUFFER is an array of bytes |
246 | | and the value is recorded in target byte order). |
247 | | The result is an error message or NULL if success. */ |
248 | | |
249 | | static const char * |
250 | | insert_insn_normal (CGEN_CPU_DESC cd, |
251 | | const CGEN_INSN * insn, |
252 | | CGEN_FIELDS * fields, |
253 | | CGEN_INSN_BYTES_PTR buffer, |
254 | | bfd_vma pc) |
255 | 0 | { |
256 | 0 | const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn); |
257 | 0 | unsigned long value; |
258 | 0 | const CGEN_SYNTAX_CHAR_TYPE * syn; |
259 | |
|
260 | 0 | CGEN_INIT_INSERT (cd); |
261 | 0 | value = CGEN_INSN_BASE_VALUE (insn); |
262 | | |
263 | | /* If we're recording insns as numbers (rather than a string of bytes), |
264 | | target byte order handling is deferred until later. */ |
265 | |
|
266 | 0 | #if CGEN_INT_INSN_P |
267 | |
|
268 | 0 | put_insn_int_value (cd, buffer, cd->base_insn_bitsize, |
269 | 0 | CGEN_FIELDS_BITSIZE (fields), value); |
270 | |
|
271 | | #else |
272 | | |
273 | | cgen_put_insn_value (cd, buffer, min ((unsigned) cd->base_insn_bitsize, |
274 | | (unsigned) CGEN_FIELDS_BITSIZE (fields)), |
275 | | value, cd->insn_endian); |
276 | | |
277 | | #endif /* ! CGEN_INT_INSN_P */ |
278 | | |
279 | | /* ??? It would be better to scan the format's fields. |
280 | | Still need to be able to insert a value based on the operand though; |
281 | | e.g. storing a branch displacement that got resolved later. |
282 | | Needs more thought first. */ |
283 | |
|
284 | 0 | for (syn = CGEN_SYNTAX_STRING (syntax); * syn; ++ syn) |
285 | 0 | { |
286 | 0 | const char *errmsg; |
287 | |
|
288 | 0 | if (CGEN_SYNTAX_CHAR_P (* syn)) |
289 | 0 | continue; |
290 | | |
291 | 0 | errmsg = (* cd->insert_operand) (cd, CGEN_SYNTAX_FIELD (*syn), |
292 | 0 | fields, buffer, pc); |
293 | 0 | if (errmsg) |
294 | 0 | return errmsg; |
295 | 0 | } |
296 | | |
297 | 0 | return NULL; |
298 | 0 | } |
299 | | |
300 | | #if CGEN_INT_INSN_P |
301 | | /* Cover function to store an insn value into an integral insn. Must go here |
302 | | because it needs <prefix>-desc.h for CGEN_INT_INSN_P. */ |
303 | | |
304 | | static void |
305 | | put_insn_int_value (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED, |
306 | | CGEN_INSN_BYTES_PTR buf, |
307 | | int length, |
308 | | int insn_length, |
309 | | CGEN_INSN_INT value) |
310 | 0 | { |
311 | | /* For architectures with insns smaller than the base-insn-bitsize, |
312 | | length may be too big. */ |
313 | 0 | if (length > insn_length) |
314 | 0 | *buf = value; |
315 | 0 | else |
316 | 0 | { |
317 | 0 | int shift = insn_length - length; |
318 | | /* Written this way to avoid undefined behaviour. */ |
319 | 0 | CGEN_INSN_INT mask = length == 0 ? 0 : (1UL << (length - 1) << 1) - 1; |
320 | |
|
321 | 0 | *buf = (*buf & ~(mask << shift)) | ((value & mask) << shift); |
322 | 0 | } |
323 | 0 | } |
324 | | #endif |
325 | | |
326 | | /* Operand extraction. */ |
327 | | |
328 | | #if ! CGEN_INT_INSN_P |
329 | | |
330 | | /* Subroutine of extract_normal. |
331 | | Ensure sufficient bytes are cached in EX_INFO. |
332 | | OFFSET is the offset in bytes from the start of the insn of the value. |
333 | | BYTES is the length of the needed value. |
334 | | Returns 1 for success, 0 for failure. */ |
335 | | |
336 | | static CGEN_INLINE int |
337 | | fill_cache (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED, |
338 | | CGEN_EXTRACT_INFO *ex_info, |
339 | | int offset, |
340 | | int bytes, |
341 | | bfd_vma pc) |
342 | | { |
343 | | /* It's doubtful that the middle part has already been fetched so |
344 | | we don't optimize that case. kiss. */ |
345 | | unsigned int mask; |
346 | | disassemble_info *info = (disassemble_info *) ex_info->dis_info; |
347 | | |
348 | | /* First do a quick check. */ |
349 | | mask = (1 << bytes) - 1; |
350 | | if (((ex_info->valid >> offset) & mask) == mask) |
351 | | return 1; |
352 | | |
353 | | /* Search for the first byte we need to read. */ |
354 | | for (mask = 1 << offset; bytes > 0; --bytes, ++offset, mask <<= 1) |
355 | | if (! (mask & ex_info->valid)) |
356 | | break; |
357 | | |
358 | | if (bytes) |
359 | | { |
360 | | int status; |
361 | | |
362 | | pc += offset; |
363 | | status = (*info->read_memory_func) |
364 | | (pc, ex_info->insn_bytes + offset, bytes, info); |
365 | | |
366 | | if (status != 0) |
367 | | { |
368 | | (*info->memory_error_func) (status, pc, info); |
369 | | return 0; |
370 | | } |
371 | | |
372 | | ex_info->valid |= ((1 << bytes) - 1) << offset; |
373 | | } |
374 | | |
375 | | return 1; |
376 | | } |
377 | | |
378 | | /* Subroutine of extract_normal. */ |
379 | | |
380 | | static CGEN_INLINE long |
381 | | extract_1 (CGEN_CPU_DESC cd, |
382 | | CGEN_EXTRACT_INFO *ex_info ATTRIBUTE_UNUSED, |
383 | | int start, |
384 | | int length, |
385 | | int word_length, |
386 | | unsigned char *bufp, |
387 | | bfd_vma pc ATTRIBUTE_UNUSED) |
388 | | { |
389 | | unsigned long x; |
390 | | int shift; |
391 | | |
392 | | x = cgen_get_insn_value (cd, bufp, word_length, cd->endian); |
393 | | |
394 | | if (CGEN_INSN_LSB0_P) |
395 | | shift = (start + 1) - length; |
396 | | else |
397 | | shift = (word_length - (start + length)); |
398 | | return x >> shift; |
399 | | } |
400 | | |
401 | | #endif /* ! CGEN_INT_INSN_P */ |
402 | | |
403 | | /* Default extraction routine. |
404 | | |
405 | | INSN_VALUE is the first base_insn_bitsize bits of the insn in host order, |
406 | | or sometimes less for cases like the m32r where the base insn size is 32 |
407 | | but some insns are 16 bits. |
408 | | ATTRS is a mask of the boolean attributes. We only need `SIGNED', |
409 | | but for generality we take a bitmask of all of them. |
410 | | WORD_OFFSET is the offset in bits from the start of the insn of the value. |
411 | | WORD_LENGTH is the length of the word in bits in which the value resides. |
412 | | START is the starting bit number in the word, architecture origin. |
413 | | LENGTH is the length of VALUE in bits. |
414 | | TOTAL_LENGTH is the total length of the insn in bits. |
415 | | |
416 | | Returns 1 for success, 0 for failure. */ |
417 | | |
418 | | /* ??? The return code isn't properly used. wip. */ |
419 | | |
420 | | /* ??? This doesn't handle bfd_vma's. Create another function when |
421 | | necessary. */ |
422 | | |
423 | | static int |
424 | | extract_normal (CGEN_CPU_DESC cd, |
425 | | #if ! CGEN_INT_INSN_P |
426 | | CGEN_EXTRACT_INFO *ex_info, |
427 | | #else |
428 | | CGEN_EXTRACT_INFO *ex_info ATTRIBUTE_UNUSED, |
429 | | #endif |
430 | | CGEN_INSN_INT insn_value, |
431 | | unsigned int attrs, |
432 | | unsigned int word_offset, |
433 | | unsigned int start, |
434 | | unsigned int length, |
435 | | unsigned int word_length, |
436 | | unsigned int total_length, |
437 | | #if ! CGEN_INT_INSN_P |
438 | | bfd_vma pc, |
439 | | #else |
440 | | bfd_vma pc ATTRIBUTE_UNUSED, |
441 | | #endif |
442 | | long *valuep) |
443 | 0 | { |
444 | 0 | long value, mask; |
445 | | |
446 | | /* If LENGTH is zero, this operand doesn't contribute to the value |
447 | | so give it a standard value of zero. */ |
448 | 0 | if (length == 0) |
449 | 0 | { |
450 | 0 | *valuep = 0; |
451 | 0 | return 1; |
452 | 0 | } |
453 | | |
454 | 0 | if (word_length > 8 * sizeof (CGEN_INSN_INT)) |
455 | 0 | abort (); |
456 | | |
457 | | /* For architectures with insns smaller than the insn-base-bitsize, |
458 | | word_length may be too big. */ |
459 | 0 | if (cd->min_insn_bitsize < cd->base_insn_bitsize) |
460 | 0 | { |
461 | 0 | if (word_offset + word_length > total_length) |
462 | 0 | word_length = total_length - word_offset; |
463 | 0 | } |
464 | | |
465 | | /* Does the value reside in INSN_VALUE, and at the right alignment? */ |
466 | |
|
467 | 0 | if (CGEN_INT_INSN_P || (word_offset == 0 && word_length == total_length)) |
468 | 0 | { |
469 | 0 | if (CGEN_INSN_LSB0_P) |
470 | 0 | value = insn_value >> ((word_offset + start + 1) - length); |
471 | 0 | else |
472 | 0 | value = insn_value >> (total_length - ( word_offset + start + length)); |
473 | 0 | } |
474 | |
|
475 | | #if ! CGEN_INT_INSN_P |
476 | | |
477 | | else |
478 | | { |
479 | | unsigned char *bufp = ex_info->insn_bytes + word_offset / 8; |
480 | | |
481 | | if (word_length > 8 * sizeof (CGEN_INSN_INT)) |
482 | | abort (); |
483 | | |
484 | | if (fill_cache (cd, ex_info, word_offset / 8, word_length / 8, pc) == 0) |
485 | | { |
486 | | *valuep = 0; |
487 | | return 0; |
488 | | } |
489 | | |
490 | | value = extract_1 (cd, ex_info, start, length, word_length, bufp, pc); |
491 | | } |
492 | | |
493 | | #endif /* ! CGEN_INT_INSN_P */ |
494 | | |
495 | | /* Written this way to avoid undefined behaviour. */ |
496 | 0 | mask = (1UL << (length - 1) << 1) - 1; |
497 | |
|
498 | 0 | value &= mask; |
499 | | /* sign extend? */ |
500 | 0 | if (CGEN_BOOL_ATTR (attrs, CGEN_IFLD_SIGNED) |
501 | 0 | && (value & (1UL << (length - 1)))) |
502 | 0 | value |= ~mask; |
503 | |
|
504 | 0 | *valuep = value; |
505 | |
|
506 | 0 | return 1; |
507 | 0 | } |
508 | | |
509 | | /* Default insn extractor. |
510 | | |
511 | | INSN_VALUE is the first base_insn_bitsize bits, translated to host order. |
512 | | The extracted fields are stored in FIELDS. |
513 | | EX_INFO is used to handle reading variable length insns. |
514 | | Return the length of the insn in bits, or 0 if no match, |
515 | | or -1 if an error occurs fetching data (memory_error_func will have |
516 | | been called). */ |
517 | | |
518 | | static int |
519 | | extract_insn_normal (CGEN_CPU_DESC cd, |
520 | | const CGEN_INSN *insn, |
521 | | CGEN_EXTRACT_INFO *ex_info, |
522 | | CGEN_INSN_INT insn_value, |
523 | | CGEN_FIELDS *fields, |
524 | | bfd_vma pc) |
525 | 0 | { |
526 | 0 | const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn); |
527 | 0 | const CGEN_SYNTAX_CHAR_TYPE *syn; |
528 | |
|
529 | 0 | CGEN_FIELDS_BITSIZE (fields) = CGEN_INSN_BITSIZE (insn); |
530 | |
|
531 | 0 | CGEN_INIT_EXTRACT (cd); |
532 | |
|
533 | 0 | for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn) |
534 | 0 | { |
535 | 0 | int length; |
536 | |
|
537 | 0 | if (CGEN_SYNTAX_CHAR_P (*syn)) |
538 | 0 | continue; |
539 | | |
540 | 0 | length = (* cd->extract_operand) (cd, CGEN_SYNTAX_FIELD (*syn), |
541 | 0 | ex_info, insn_value, fields, pc); |
542 | 0 | if (length <= 0) |
543 | 0 | return length; |
544 | 0 | } |
545 | | |
546 | | /* We recognized and successfully extracted this insn. */ |
547 | 0 | return CGEN_INSN_BITSIZE (insn); |
548 | 0 | } |
549 | | |
550 | | /* Machine generated code added here. */ |
551 | | |
552 | | const char * mep_cgen_insert_operand |
553 | | (CGEN_CPU_DESC, int, CGEN_FIELDS *, CGEN_INSN_BYTES_PTR, bfd_vma); |
554 | | |
555 | | /* Main entry point for operand insertion. |
556 | | |
557 | | This function is basically just a big switch statement. Earlier versions |
558 | | used tables to look up the function to use, but |
559 | | - if the table contains both assembler and disassembler functions then |
560 | | the disassembler contains much of the assembler and vice-versa, |
561 | | - there's a lot of inlining possibilities as things grow, |
562 | | - using a switch statement avoids the function call overhead. |
563 | | |
564 | | This function could be moved into `parse_insn_normal', but keeping it |
565 | | separate makes clear the interface between `parse_insn_normal' and each of |
566 | | the handlers. It's also needed by GAS to insert operands that couldn't be |
567 | | resolved during parsing. */ |
568 | | |
569 | | const char * |
570 | | mep_cgen_insert_operand (CGEN_CPU_DESC cd, |
571 | | int opindex, |
572 | | CGEN_FIELDS * fields, |
573 | | CGEN_INSN_BYTES_PTR buffer, |
574 | | bfd_vma pc ATTRIBUTE_UNUSED) |
575 | 0 | { |
576 | 0 | const char * errmsg = NULL; |
577 | 0 | unsigned int total_length = CGEN_FIELDS_BITSIZE (fields); |
578 | |
|
579 | 0 | switch (opindex) |
580 | 0 | { |
581 | 0 | case MEP_OPERAND_ADDR24A4 : |
582 | 0 | { |
583 | 0 | { |
584 | 0 | FLD (f_24u8a4n_hi) = ((UINT) (FLD (f_24u8a4n)) >> (8)); |
585 | 0 | FLD (f_24u8a4n_lo) = ((UINT) (((FLD (f_24u8a4n)) & (252))) >> (2)); |
586 | 0 | } |
587 | 0 | errmsg = insert_normal (cd, fields->f_24u8a4n_hi, 0, 0, 16, 16, 32, total_length, buffer); |
588 | 0 | if (errmsg) |
589 | 0 | break; |
590 | 0 | errmsg = insert_normal (cd, fields->f_24u8a4n_lo, 0, 0, 8, 6, 32, total_length, buffer); |
591 | 0 | if (errmsg) |
592 | 0 | break; |
593 | 0 | } |
594 | 0 | break; |
595 | 0 | case MEP_OPERAND_C5RMUIMM20 : |
596 | 0 | { |
597 | 0 | { |
598 | 0 | FLD (f_c5_rm) = ((UINT) (FLD (f_c5_rmuimm20)) >> (16)); |
599 | 0 | FLD (f_c5_16u16) = ((FLD (f_c5_rmuimm20)) & (65535)); |
600 | 0 | } |
601 | 0 | errmsg = insert_normal (cd, fields->f_c5_rm, 0, 0, 8, 4, 32, total_length, buffer); |
602 | 0 | if (errmsg) |
603 | 0 | break; |
604 | 0 | errmsg = insert_normal (cd, fields->f_c5_16u16, 0, 0, 16, 16, 32, total_length, buffer); |
605 | 0 | if (errmsg) |
606 | 0 | break; |
607 | 0 | } |
608 | 0 | break; |
609 | 0 | case MEP_OPERAND_C5RNMUIMM24 : |
610 | 0 | { |
611 | 0 | { |
612 | 0 | FLD (f_c5_rnm) = ((UINT) (FLD (f_c5_rnmuimm24)) >> (16)); |
613 | 0 | FLD (f_c5_16u16) = ((FLD (f_c5_rnmuimm24)) & (65535)); |
614 | 0 | } |
615 | 0 | errmsg = insert_normal (cd, fields->f_c5_rnm, 0, 0, 4, 8, 32, total_length, buffer); |
616 | 0 | if (errmsg) |
617 | 0 | break; |
618 | 0 | errmsg = insert_normal (cd, fields->f_c5_16u16, 0, 0, 16, 16, 32, total_length, buffer); |
619 | 0 | if (errmsg) |
620 | 0 | break; |
621 | 0 | } |
622 | 0 | break; |
623 | 0 | case MEP_OPERAND_CALLNUM : |
624 | 0 | { |
625 | 0 | { |
626 | 0 | FLD (f_5) = ((((UINT) (FLD (f_callnum)) >> (3))) & (1)); |
627 | 0 | FLD (f_6) = ((((UINT) (FLD (f_callnum)) >> (2))) & (1)); |
628 | 0 | FLD (f_7) = ((((UINT) (FLD (f_callnum)) >> (1))) & (1)); |
629 | 0 | FLD (f_11) = ((FLD (f_callnum)) & (1)); |
630 | 0 | } |
631 | 0 | errmsg = insert_normal (cd, fields->f_5, 0, 0, 5, 1, 32, total_length, buffer); |
632 | 0 | if (errmsg) |
633 | 0 | break; |
634 | 0 | errmsg = insert_normal (cd, fields->f_6, 0, 0, 6, 1, 32, total_length, buffer); |
635 | 0 | if (errmsg) |
636 | 0 | break; |
637 | 0 | errmsg = insert_normal (cd, fields->f_7, 0, 0, 7, 1, 32, total_length, buffer); |
638 | 0 | if (errmsg) |
639 | 0 | break; |
640 | 0 | errmsg = insert_normal (cd, fields->f_11, 0, 0, 11, 1, 32, total_length, buffer); |
641 | 0 | if (errmsg) |
642 | 0 | break; |
643 | 0 | } |
644 | 0 | break; |
645 | 0 | case MEP_OPERAND_CCCC : |
646 | 0 | errmsg = insert_normal (cd, fields->f_rm, 0, 0, 8, 4, 32, total_length, buffer); |
647 | 0 | break; |
648 | 0 | case MEP_OPERAND_CCRN : |
649 | 0 | { |
650 | 0 | { |
651 | 0 | FLD (f_ccrn_hi) = ((((UINT) (FLD (f_ccrn)) >> (4))) & (3)); |
652 | 0 | FLD (f_ccrn_lo) = ((FLD (f_ccrn)) & (15)); |
653 | 0 | } |
654 | 0 | errmsg = insert_normal (cd, fields->f_ccrn_hi, 0, 0, 28, 2, 32, total_length, buffer); |
655 | 0 | if (errmsg) |
656 | 0 | break; |
657 | 0 | errmsg = insert_normal (cd, fields->f_ccrn_lo, 0, 0, 4, 4, 32, total_length, buffer); |
658 | 0 | if (errmsg) |
659 | 0 | break; |
660 | 0 | } |
661 | 0 | break; |
662 | 0 | case MEP_OPERAND_CDISP10 : |
663 | 0 | { |
664 | 0 | long value = fields->f_cdisp10; |
665 | 0 | value = (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (512))) ? (((((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))) - (1024))) : (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))); |
666 | 0 | errmsg = insert_normal (cd, value, 0|(1<<CGEN_IFLD_SIGNED), 0, 22, 10, 32, total_length, buffer); |
667 | 0 | } |
668 | 0 | break; |
669 | 0 | case MEP_OPERAND_CDISP10A2 : |
670 | 0 | { |
671 | 0 | long value = fields->f_cdisp10; |
672 | 0 | value = (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (512))) ? (((((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))) - (1024))) : (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))); |
673 | 0 | errmsg = insert_normal (cd, value, 0|(1<<CGEN_IFLD_SIGNED), 0, 22, 10, 32, total_length, buffer); |
674 | 0 | } |
675 | 0 | break; |
676 | 0 | case MEP_OPERAND_CDISP10A4 : |
677 | 0 | { |
678 | 0 | long value = fields->f_cdisp10; |
679 | 0 | value = (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (512))) ? (((((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))) - (1024))) : (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))); |
680 | 0 | errmsg = insert_normal (cd, value, 0|(1<<CGEN_IFLD_SIGNED), 0, 22, 10, 32, total_length, buffer); |
681 | 0 | } |
682 | 0 | break; |
683 | 0 | case MEP_OPERAND_CDISP10A8 : |
684 | 0 | { |
685 | 0 | long value = fields->f_cdisp10; |
686 | 0 | value = (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (512))) ? (((((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))) - (1024))) : (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))); |
687 | 0 | errmsg = insert_normal (cd, value, 0|(1<<CGEN_IFLD_SIGNED), 0, 22, 10, 32, total_length, buffer); |
688 | 0 | } |
689 | 0 | break; |
690 | 0 | case MEP_OPERAND_CDISP12 : |
691 | 0 | errmsg = insert_normal (cd, fields->f_12s20, 0|(1<<CGEN_IFLD_SIGNED), 0, 20, 12, 32, total_length, buffer); |
692 | 0 | break; |
693 | 0 | case MEP_OPERAND_CIMM4 : |
694 | 0 | errmsg = insert_normal (cd, fields->f_rn, 0, 0, 4, 4, 32, total_length, buffer); |
695 | 0 | break; |
696 | 0 | case MEP_OPERAND_CIMM5 : |
697 | 0 | errmsg = insert_normal (cd, fields->f_5u24, 0, 0, 24, 5, 32, total_length, buffer); |
698 | 0 | break; |
699 | 0 | case MEP_OPERAND_CODE16 : |
700 | 0 | errmsg = insert_normal (cd, fields->f_16u16, 0, 0, 16, 16, 32, total_length, buffer); |
701 | 0 | break; |
702 | 0 | case MEP_OPERAND_CODE24 : |
703 | 0 | { |
704 | 0 | { |
705 | 0 | FLD (f_24u4n_hi) = ((UINT) (FLD (f_24u4n)) >> (16)); |
706 | 0 | FLD (f_24u4n_lo) = ((FLD (f_24u4n)) & (65535)); |
707 | 0 | } |
708 | 0 | errmsg = insert_normal (cd, fields->f_24u4n_hi, 0, 0, 4, 8, 32, total_length, buffer); |
709 | 0 | if (errmsg) |
710 | 0 | break; |
711 | 0 | errmsg = insert_normal (cd, fields->f_24u4n_lo, 0, 0, 16, 16, 32, total_length, buffer); |
712 | 0 | if (errmsg) |
713 | 0 | break; |
714 | 0 | } |
715 | 0 | break; |
716 | 0 | case MEP_OPERAND_CP_FLAG : |
717 | 0 | break; |
718 | 0 | case MEP_OPERAND_CRN : |
719 | 0 | errmsg = insert_normal (cd, fields->f_crn, 0, 0, 4, 4, 32, total_length, buffer); |
720 | 0 | break; |
721 | 0 | case MEP_OPERAND_CRN64 : |
722 | 0 | errmsg = insert_normal (cd, fields->f_crn, 0, 0, 4, 4, 32, total_length, buffer); |
723 | 0 | break; |
724 | 0 | case MEP_OPERAND_CRNX : |
725 | 0 | { |
726 | 0 | { |
727 | 0 | FLD (f_crnx_lo) = ((FLD (f_crnx)) & (15)); |
728 | 0 | FLD (f_crnx_hi) = ((UINT) (FLD (f_crnx)) >> (4)); |
729 | 0 | } |
730 | 0 | errmsg = insert_normal (cd, fields->f_crnx_hi, 0, 0, 28, 1, 32, total_length, buffer); |
731 | 0 | if (errmsg) |
732 | 0 | break; |
733 | 0 | errmsg = insert_normal (cd, fields->f_crnx_lo, 0, 0, 4, 4, 32, total_length, buffer); |
734 | 0 | if (errmsg) |
735 | 0 | break; |
736 | 0 | } |
737 | 0 | break; |
738 | 0 | case MEP_OPERAND_CRNX64 : |
739 | 0 | { |
740 | 0 | { |
741 | 0 | FLD (f_crnx_lo) = ((FLD (f_crnx)) & (15)); |
742 | 0 | FLD (f_crnx_hi) = ((UINT) (FLD (f_crnx)) >> (4)); |
743 | 0 | } |
744 | 0 | errmsg = insert_normal (cd, fields->f_crnx_hi, 0, 0, 28, 1, 32, total_length, buffer); |
745 | 0 | if (errmsg) |
746 | 0 | break; |
747 | 0 | errmsg = insert_normal (cd, fields->f_crnx_lo, 0, 0, 4, 4, 32, total_length, buffer); |
748 | 0 | if (errmsg) |
749 | 0 | break; |
750 | 0 | } |
751 | 0 | break; |
752 | 0 | case MEP_OPERAND_CROC : |
753 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_5u7, 0, 0, 7, 5, 32, total_length, buffer); |
754 | 0 | break; |
755 | 0 | case MEP_OPERAND_CROP : |
756 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_5u23, 0, 0, 23, 5, 32, total_length, buffer); |
757 | 0 | break; |
758 | 0 | case MEP_OPERAND_CRPC : |
759 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_5u26, 0, 0, 26, 5, 32, total_length, buffer); |
760 | 0 | break; |
761 | 0 | case MEP_OPERAND_CRPP : |
762 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_5u18, 0, 0, 18, 5, 32, total_length, buffer); |
763 | 0 | break; |
764 | 0 | case MEP_OPERAND_CRQC : |
765 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_5u21, 0, 0, 21, 5, 32, total_length, buffer); |
766 | 0 | break; |
767 | 0 | case MEP_OPERAND_CRQP : |
768 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_5u13, 0, 0, 13, 5, 32, total_length, buffer); |
769 | 0 | break; |
770 | 0 | case MEP_OPERAND_CSRN : |
771 | 0 | { |
772 | 0 | { |
773 | 0 | FLD (f_csrn_lo) = ((FLD (f_csrn)) & (15)); |
774 | 0 | FLD (f_csrn_hi) = ((UINT) (FLD (f_csrn)) >> (4)); |
775 | 0 | } |
776 | 0 | errmsg = insert_normal (cd, fields->f_csrn_hi, 0, 0, 15, 1, 32, total_length, buffer); |
777 | 0 | if (errmsg) |
778 | 0 | break; |
779 | 0 | errmsg = insert_normal (cd, fields->f_csrn_lo, 0, 0, 8, 4, 32, total_length, buffer); |
780 | 0 | if (errmsg) |
781 | 0 | break; |
782 | 0 | } |
783 | 0 | break; |
784 | 0 | case MEP_OPERAND_CSRN_IDX : |
785 | 0 | { |
786 | 0 | { |
787 | 0 | FLD (f_csrn_lo) = ((FLD (f_csrn)) & (15)); |
788 | 0 | FLD (f_csrn_hi) = ((UINT) (FLD (f_csrn)) >> (4)); |
789 | 0 | } |
790 | 0 | errmsg = insert_normal (cd, fields->f_csrn_hi, 0, 0, 15, 1, 32, total_length, buffer); |
791 | 0 | if (errmsg) |
792 | 0 | break; |
793 | 0 | errmsg = insert_normal (cd, fields->f_csrn_lo, 0, 0, 8, 4, 32, total_length, buffer); |
794 | 0 | if (errmsg) |
795 | 0 | break; |
796 | 0 | } |
797 | 0 | break; |
798 | 0 | case MEP_OPERAND_DBG : |
799 | 0 | break; |
800 | 0 | case MEP_OPERAND_DEPC : |
801 | 0 | break; |
802 | 0 | case MEP_OPERAND_EPC : |
803 | 0 | break; |
804 | 0 | case MEP_OPERAND_EXC : |
805 | 0 | break; |
806 | 0 | case MEP_OPERAND_HI : |
807 | 0 | break; |
808 | 0 | case MEP_OPERAND_IMM16P0 : |
809 | 0 | { |
810 | 0 | { |
811 | 0 | FLD (f_ivc2_8u0) = ((((UINT) (FLD (f_ivc2_imm16p0)) >> (8))) & (255)); |
812 | 0 | FLD (f_ivc2_8u20) = ((FLD (f_ivc2_imm16p0)) & (255)); |
813 | 0 | } |
814 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_8u0, 0, 0, 0, 8, 32, total_length, buffer); |
815 | 0 | if (errmsg) |
816 | 0 | break; |
817 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_8u20, 0, 0, 20, 8, 32, total_length, buffer); |
818 | 0 | if (errmsg) |
819 | 0 | break; |
820 | 0 | } |
821 | 0 | break; |
822 | 0 | case MEP_OPERAND_IMM3P12 : |
823 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_3u12, 0, 0, 12, 3, 32, total_length, buffer); |
824 | 0 | break; |
825 | 0 | case MEP_OPERAND_IMM3P25 : |
826 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_3u25, 0, 0, 25, 3, 32, total_length, buffer); |
827 | 0 | break; |
828 | 0 | case MEP_OPERAND_IMM3P4 : |
829 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_3u4, 0, 0, 4, 3, 32, total_length, buffer); |
830 | 0 | break; |
831 | 0 | case MEP_OPERAND_IMM3P5 : |
832 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_3u5, 0, 0, 5, 3, 32, total_length, buffer); |
833 | 0 | break; |
834 | 0 | case MEP_OPERAND_IMM3P9 : |
835 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_3u9, 0, 0, 9, 3, 32, total_length, buffer); |
836 | 0 | break; |
837 | 0 | case MEP_OPERAND_IMM4P10 : |
838 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_4u10, 0, 0, 10, 4, 32, total_length, buffer); |
839 | 0 | break; |
840 | 0 | case MEP_OPERAND_IMM4P4 : |
841 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_4u4, 0, 0, 4, 4, 32, total_length, buffer); |
842 | 0 | break; |
843 | 0 | case MEP_OPERAND_IMM4P8 : |
844 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_4u8, 0, 0, 8, 4, 32, total_length, buffer); |
845 | 0 | break; |
846 | 0 | case MEP_OPERAND_IMM5P23 : |
847 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_5u23, 0, 0, 23, 5, 32, total_length, buffer); |
848 | 0 | break; |
849 | 0 | case MEP_OPERAND_IMM5P3 : |
850 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_5u3, 0, 0, 3, 5, 32, total_length, buffer); |
851 | 0 | break; |
852 | 0 | case MEP_OPERAND_IMM5P7 : |
853 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_5u7, 0, 0, 7, 5, 32, total_length, buffer); |
854 | 0 | break; |
855 | 0 | case MEP_OPERAND_IMM5P8 : |
856 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_5u8, 0, 0, 8, 5, 32, total_length, buffer); |
857 | 0 | break; |
858 | 0 | case MEP_OPERAND_IMM6P2 : |
859 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_6u2, 0, 0, 2, 6, 32, total_length, buffer); |
860 | 0 | break; |
861 | 0 | case MEP_OPERAND_IMM6P6 : |
862 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_6u6, 0, 0, 6, 6, 32, total_length, buffer); |
863 | 0 | break; |
864 | 0 | case MEP_OPERAND_IMM8P0 : |
865 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_8u0, 0, 0, 0, 8, 32, total_length, buffer); |
866 | 0 | break; |
867 | 0 | case MEP_OPERAND_IMM8P20 : |
868 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_8u20, 0, 0, 20, 8, 32, total_length, buffer); |
869 | 0 | break; |
870 | 0 | case MEP_OPERAND_IMM8P4 : |
871 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_8u4, 0, 0, 4, 8, 32, total_length, buffer); |
872 | 0 | break; |
873 | 0 | case MEP_OPERAND_IVC_X_0_2 : |
874 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_2u0, 0, 0, 0, 2, 32, total_length, buffer); |
875 | 0 | break; |
876 | 0 | case MEP_OPERAND_IVC_X_0_3 : |
877 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_3u0, 0, 0, 0, 3, 32, total_length, buffer); |
878 | 0 | break; |
879 | 0 | case MEP_OPERAND_IVC_X_0_4 : |
880 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_4u0, 0, 0, 0, 4, 32, total_length, buffer); |
881 | 0 | break; |
882 | 0 | case MEP_OPERAND_IVC_X_0_5 : |
883 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_5u0, 0, 0, 0, 5, 32, total_length, buffer); |
884 | 0 | break; |
885 | 0 | case MEP_OPERAND_IVC_X_6_1 : |
886 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_1u6, 0, 0, 6, 1, 32, total_length, buffer); |
887 | 0 | break; |
888 | 0 | case MEP_OPERAND_IVC_X_6_2 : |
889 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_2u6, 0, 0, 6, 2, 32, total_length, buffer); |
890 | 0 | break; |
891 | 0 | case MEP_OPERAND_IVC_X_6_3 : |
892 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_3u6, 0, 0, 6, 3, 32, total_length, buffer); |
893 | 0 | break; |
894 | 0 | case MEP_OPERAND_IVC2_ACC0_0 : |
895 | 0 | break; |
896 | 0 | case MEP_OPERAND_IVC2_ACC0_1 : |
897 | 0 | break; |
898 | 0 | case MEP_OPERAND_IVC2_ACC0_2 : |
899 | 0 | break; |
900 | 0 | case MEP_OPERAND_IVC2_ACC0_3 : |
901 | 0 | break; |
902 | 0 | case MEP_OPERAND_IVC2_ACC0_4 : |
903 | 0 | break; |
904 | 0 | case MEP_OPERAND_IVC2_ACC0_5 : |
905 | 0 | break; |
906 | 0 | case MEP_OPERAND_IVC2_ACC0_6 : |
907 | 0 | break; |
908 | 0 | case MEP_OPERAND_IVC2_ACC0_7 : |
909 | 0 | break; |
910 | 0 | case MEP_OPERAND_IVC2_ACC1_0 : |
911 | 0 | break; |
912 | 0 | case MEP_OPERAND_IVC2_ACC1_1 : |
913 | 0 | break; |
914 | 0 | case MEP_OPERAND_IVC2_ACC1_2 : |
915 | 0 | break; |
916 | 0 | case MEP_OPERAND_IVC2_ACC1_3 : |
917 | 0 | break; |
918 | 0 | case MEP_OPERAND_IVC2_ACC1_4 : |
919 | 0 | break; |
920 | 0 | case MEP_OPERAND_IVC2_ACC1_5 : |
921 | 0 | break; |
922 | 0 | case MEP_OPERAND_IVC2_ACC1_6 : |
923 | 0 | break; |
924 | 0 | case MEP_OPERAND_IVC2_ACC1_7 : |
925 | 0 | break; |
926 | 0 | case MEP_OPERAND_IVC2_CC : |
927 | 0 | break; |
928 | 0 | case MEP_OPERAND_IVC2_COFA0 : |
929 | 0 | break; |
930 | 0 | case MEP_OPERAND_IVC2_COFA1 : |
931 | 0 | break; |
932 | 0 | case MEP_OPERAND_IVC2_COFR0 : |
933 | 0 | break; |
934 | 0 | case MEP_OPERAND_IVC2_COFR1 : |
935 | 0 | break; |
936 | 0 | case MEP_OPERAND_IVC2_CSAR0 : |
937 | 0 | break; |
938 | 0 | case MEP_OPERAND_IVC2_CSAR1 : |
939 | 0 | break; |
940 | 0 | case MEP_OPERAND_IVC2C3CCRN : |
941 | 0 | { |
942 | 0 | { |
943 | 0 | FLD (f_ivc2_ccrn_c3hi) = ((((UINT) (FLD (f_ivc2_ccrn_c3)) >> (4))) & (3)); |
944 | 0 | FLD (f_ivc2_ccrn_c3lo) = ((FLD (f_ivc2_ccrn_c3)) & (15)); |
945 | 0 | } |
946 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_ccrn_c3hi, 0, 0, 28, 2, 32, total_length, buffer); |
947 | 0 | if (errmsg) |
948 | 0 | break; |
949 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_ccrn_c3lo, 0, 0, 4, 4, 32, total_length, buffer); |
950 | 0 | if (errmsg) |
951 | 0 | break; |
952 | 0 | } |
953 | 0 | break; |
954 | 0 | case MEP_OPERAND_IVC2CCRN : |
955 | 0 | { |
956 | 0 | { |
957 | 0 | FLD (f_ivc2_ccrn_h2) = ((((UINT) (FLD (f_ivc2_ccrn)) >> (4))) & (3)); |
958 | 0 | FLD (f_ivc2_ccrn_lo) = ((FLD (f_ivc2_ccrn)) & (15)); |
959 | 0 | } |
960 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_ccrn_h2, 0, 0, 20, 2, 32, total_length, buffer); |
961 | 0 | if (errmsg) |
962 | 0 | break; |
963 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_ccrn_lo, 0, 0, 0, 4, 32, total_length, buffer); |
964 | 0 | if (errmsg) |
965 | 0 | break; |
966 | 0 | } |
967 | 0 | break; |
968 | 0 | case MEP_OPERAND_IVC2CRN : |
969 | 0 | { |
970 | 0 | { |
971 | 0 | FLD (f_ivc2_ccrn_h1) = ((((UINT) (FLD (f_ivc2_crnx)) >> (4))) & (1)); |
972 | 0 | FLD (f_ivc2_ccrn_lo) = ((FLD (f_ivc2_crnx)) & (15)); |
973 | 0 | } |
974 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_ccrn_h1, 0, 0, 20, 1, 32, total_length, buffer); |
975 | 0 | if (errmsg) |
976 | 0 | break; |
977 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_ccrn_lo, 0, 0, 0, 4, 32, total_length, buffer); |
978 | 0 | if (errmsg) |
979 | 0 | break; |
980 | 0 | } |
981 | 0 | break; |
982 | 0 | case MEP_OPERAND_IVC2RM : |
983 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_crm, 0, 0, 4, 4, 32, total_length, buffer); |
984 | 0 | break; |
985 | 0 | case MEP_OPERAND_LO : |
986 | 0 | break; |
987 | 0 | case MEP_OPERAND_LP : |
988 | 0 | break; |
989 | 0 | case MEP_OPERAND_MB0 : |
990 | 0 | break; |
991 | 0 | case MEP_OPERAND_MB1 : |
992 | 0 | break; |
993 | 0 | case MEP_OPERAND_ME0 : |
994 | 0 | break; |
995 | 0 | case MEP_OPERAND_ME1 : |
996 | 0 | break; |
997 | 0 | case MEP_OPERAND_NPC : |
998 | 0 | break; |
999 | 0 | case MEP_OPERAND_OPT : |
1000 | 0 | break; |
1001 | 0 | case MEP_OPERAND_PCABS24A2 : |
1002 | 0 | { |
1003 | 0 | { |
1004 | 0 | FLD (f_24u5a2n_lo) = ((UINT) (((FLD (f_24u5a2n)) & (255))) >> (1)); |
1005 | 0 | FLD (f_24u5a2n_hi) = ((UINT) (FLD (f_24u5a2n)) >> (8)); |
1006 | 0 | } |
1007 | 0 | errmsg = insert_normal (cd, fields->f_24u5a2n_hi, 0, 0, 16, 16, 32, total_length, buffer); |
1008 | 0 | if (errmsg) |
1009 | 0 | break; |
1010 | 0 | errmsg = insert_normal (cd, fields->f_24u5a2n_lo, 0, 0, 5, 7, 32, total_length, buffer); |
1011 | 0 | if (errmsg) |
1012 | 0 | break; |
1013 | 0 | } |
1014 | 0 | break; |
1015 | 0 | case MEP_OPERAND_PCREL12A2 : |
1016 | 0 | { |
1017 | 0 | long value = fields->f_12s4a2; |
1018 | 0 | value = ((SI) (((value) - (pc))) >> (1)); |
1019 | 0 | errmsg = insert_normal (cd, value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_PCREL_ADDR), 0, 4, 11, 32, total_length, buffer); |
1020 | 0 | } |
1021 | 0 | break; |
1022 | 0 | case MEP_OPERAND_PCREL17A2 : |
1023 | 0 | { |
1024 | 0 | long value = fields->f_17s16a2; |
1025 | 0 | value = ((SI) (((value) - (pc))) >> (1)); |
1026 | 0 | errmsg = insert_normal (cd, value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_PCREL_ADDR), 0, 16, 16, 32, total_length, buffer); |
1027 | 0 | } |
1028 | 0 | break; |
1029 | 0 | case MEP_OPERAND_PCREL24A2 : |
1030 | 0 | { |
1031 | 0 | { |
1032 | 0 | FLD (f_24s5a2n) = ((FLD (f_24s5a2n)) - (pc)); |
1033 | 0 | FLD (f_24s5a2n_lo) = ((UINT) (((FLD (f_24s5a2n)) & (254))) >> (1)); |
1034 | 0 | FLD (f_24s5a2n_hi) = ((INT) (FLD (f_24s5a2n)) >> (8)); |
1035 | 0 | } |
1036 | 0 | errmsg = insert_normal (cd, fields->f_24s5a2n_hi, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_PCREL_ADDR), 0, 16, 16, 32, total_length, buffer); |
1037 | 0 | if (errmsg) |
1038 | 0 | break; |
1039 | 0 | errmsg = insert_normal (cd, fields->f_24s5a2n_lo, 0|(1<<CGEN_IFLD_PCREL_ADDR), 0, 5, 7, 32, total_length, buffer); |
1040 | 0 | if (errmsg) |
1041 | 0 | break; |
1042 | 0 | } |
1043 | 0 | break; |
1044 | 0 | case MEP_OPERAND_PCREL8A2 : |
1045 | 0 | { |
1046 | 0 | long value = fields->f_8s8a2; |
1047 | 0 | value = ((SI) (((value) - (pc))) >> (1)); |
1048 | 0 | errmsg = insert_normal (cd, value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_PCREL_ADDR), 0, 8, 7, 32, total_length, buffer); |
1049 | 0 | } |
1050 | 0 | break; |
1051 | 0 | case MEP_OPERAND_PSW : |
1052 | 0 | break; |
1053 | 0 | case MEP_OPERAND_R0 : |
1054 | 0 | break; |
1055 | 0 | case MEP_OPERAND_R1 : |
1056 | 0 | break; |
1057 | 0 | case MEP_OPERAND_RL : |
1058 | 0 | errmsg = insert_normal (cd, fields->f_rl, 0, 0, 12, 4, 32, total_length, buffer); |
1059 | 0 | break; |
1060 | 0 | case MEP_OPERAND_RL5 : |
1061 | 0 | errmsg = insert_normal (cd, fields->f_rl5, 0, 0, 20, 4, 32, total_length, buffer); |
1062 | 0 | break; |
1063 | 0 | case MEP_OPERAND_RM : |
1064 | 0 | errmsg = insert_normal (cd, fields->f_rm, 0, 0, 8, 4, 32, total_length, buffer); |
1065 | 0 | break; |
1066 | 0 | case MEP_OPERAND_RMA : |
1067 | 0 | errmsg = insert_normal (cd, fields->f_rm, 0, 0, 8, 4, 32, total_length, buffer); |
1068 | 0 | break; |
1069 | 0 | case MEP_OPERAND_RN : |
1070 | 0 | errmsg = insert_normal (cd, fields->f_rn, 0, 0, 4, 4, 32, total_length, buffer); |
1071 | 0 | break; |
1072 | 0 | case MEP_OPERAND_RN3 : |
1073 | 0 | errmsg = insert_normal (cd, fields->f_rn3, 0, 0, 5, 3, 32, total_length, buffer); |
1074 | 0 | break; |
1075 | 0 | case MEP_OPERAND_RN3C : |
1076 | 0 | errmsg = insert_normal (cd, fields->f_rn3, 0, 0, 5, 3, 32, total_length, buffer); |
1077 | 0 | break; |
1078 | 0 | case MEP_OPERAND_RN3L : |
1079 | 0 | errmsg = insert_normal (cd, fields->f_rn3, 0, 0, 5, 3, 32, total_length, buffer); |
1080 | 0 | break; |
1081 | 0 | case MEP_OPERAND_RN3S : |
1082 | 0 | errmsg = insert_normal (cd, fields->f_rn3, 0, 0, 5, 3, 32, total_length, buffer); |
1083 | 0 | break; |
1084 | 0 | case MEP_OPERAND_RN3UC : |
1085 | 0 | errmsg = insert_normal (cd, fields->f_rn3, 0, 0, 5, 3, 32, total_length, buffer); |
1086 | 0 | break; |
1087 | 0 | case MEP_OPERAND_RN3UL : |
1088 | 0 | errmsg = insert_normal (cd, fields->f_rn3, 0, 0, 5, 3, 32, total_length, buffer); |
1089 | 0 | break; |
1090 | 0 | case MEP_OPERAND_RN3US : |
1091 | 0 | errmsg = insert_normal (cd, fields->f_rn3, 0, 0, 5, 3, 32, total_length, buffer); |
1092 | 0 | break; |
1093 | 0 | case MEP_OPERAND_RNC : |
1094 | 0 | errmsg = insert_normal (cd, fields->f_rn, 0, 0, 4, 4, 32, total_length, buffer); |
1095 | 0 | break; |
1096 | 0 | case MEP_OPERAND_RNL : |
1097 | 0 | errmsg = insert_normal (cd, fields->f_rn, 0, 0, 4, 4, 32, total_length, buffer); |
1098 | 0 | break; |
1099 | 0 | case MEP_OPERAND_RNS : |
1100 | 0 | errmsg = insert_normal (cd, fields->f_rn, 0, 0, 4, 4, 32, total_length, buffer); |
1101 | 0 | break; |
1102 | 0 | case MEP_OPERAND_RNUC : |
1103 | 0 | errmsg = insert_normal (cd, fields->f_rn, 0, 0, 4, 4, 32, total_length, buffer); |
1104 | 0 | break; |
1105 | 0 | case MEP_OPERAND_RNUL : |
1106 | 0 | errmsg = insert_normal (cd, fields->f_rn, 0, 0, 4, 4, 32, total_length, buffer); |
1107 | 0 | break; |
1108 | 0 | case MEP_OPERAND_RNUS : |
1109 | 0 | errmsg = insert_normal (cd, fields->f_rn, 0, 0, 4, 4, 32, total_length, buffer); |
1110 | 0 | break; |
1111 | 0 | case MEP_OPERAND_SAR : |
1112 | 0 | break; |
1113 | 0 | case MEP_OPERAND_SDISP16 : |
1114 | 0 | errmsg = insert_normal (cd, fields->f_16s16, 0|(1<<CGEN_IFLD_SIGNED), 0, 16, 16, 32, total_length, buffer); |
1115 | 0 | break; |
1116 | 0 | case MEP_OPERAND_SIMM16 : |
1117 | 0 | errmsg = insert_normal (cd, fields->f_16s16, 0|(1<<CGEN_IFLD_SIGNED), 0, 16, 16, 32, total_length, buffer); |
1118 | 0 | break; |
1119 | 0 | case MEP_OPERAND_SIMM16P0 : |
1120 | 0 | { |
1121 | 0 | { |
1122 | 0 | FLD (f_ivc2_8u0) = ((((UINT) (FLD (f_ivc2_simm16p0)) >> (8))) & (255)); |
1123 | 0 | FLD (f_ivc2_8u20) = ((FLD (f_ivc2_simm16p0)) & (255)); |
1124 | 0 | } |
1125 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_8u0, 0, 0, 0, 8, 32, total_length, buffer); |
1126 | 0 | if (errmsg) |
1127 | 0 | break; |
1128 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_8u20, 0, 0, 20, 8, 32, total_length, buffer); |
1129 | 0 | if (errmsg) |
1130 | 0 | break; |
1131 | 0 | } |
1132 | 0 | break; |
1133 | 0 | case MEP_OPERAND_SIMM6 : |
1134 | 0 | errmsg = insert_normal (cd, fields->f_6s8, 0|(1<<CGEN_IFLD_SIGNED), 0, 8, 6, 32, total_length, buffer); |
1135 | 0 | break; |
1136 | 0 | case MEP_OPERAND_SIMM8 : |
1137 | 0 | errmsg = insert_normal (cd, fields->f_8s8, 0|(1<<CGEN_IFLD_SIGNED), 0, 8, 8, 32, total_length, buffer); |
1138 | 0 | break; |
1139 | 0 | case MEP_OPERAND_SIMM8P0 : |
1140 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_8s0, 0|(1<<CGEN_IFLD_SIGNED), 0, 0, 8, 32, total_length, buffer); |
1141 | 0 | break; |
1142 | 0 | case MEP_OPERAND_SIMM8P20 : |
1143 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_8s20, 0|(1<<CGEN_IFLD_SIGNED), 0, 20, 8, 32, total_length, buffer); |
1144 | 0 | break; |
1145 | 0 | case MEP_OPERAND_SIMM8P4 : |
1146 | 0 | errmsg = insert_normal (cd, fields->f_ivc2_8s4, 0|(1<<CGEN_IFLD_SIGNED), 0, 4, 8, 32, total_length, buffer); |
1147 | 0 | break; |
1148 | 0 | case MEP_OPERAND_SP : |
1149 | 0 | break; |
1150 | 0 | case MEP_OPERAND_SPR : |
1151 | 0 | break; |
1152 | 0 | case MEP_OPERAND_TP : |
1153 | 0 | break; |
1154 | 0 | case MEP_OPERAND_TPR : |
1155 | 0 | break; |
1156 | 0 | case MEP_OPERAND_UDISP2 : |
1157 | 0 | errmsg = insert_normal (cd, fields->f_2u6, 0, 0, 6, 2, 32, total_length, buffer); |
1158 | 0 | break; |
1159 | 0 | case MEP_OPERAND_UDISP7 : |
1160 | 0 | errmsg = insert_normal (cd, fields->f_7u9, 0, 0, 9, 7, 32, total_length, buffer); |
1161 | 0 | break; |
1162 | 0 | case MEP_OPERAND_UDISP7A2 : |
1163 | 0 | { |
1164 | 0 | long value = fields->f_7u9a2; |
1165 | 0 | value = ((USI) (value) >> (1)); |
1166 | 0 | errmsg = insert_normal (cd, value, 0, 0, 9, 6, 32, total_length, buffer); |
1167 | 0 | } |
1168 | 0 | break; |
1169 | 0 | case MEP_OPERAND_UDISP7A4 : |
1170 | 0 | { |
1171 | 0 | long value = fields->f_7u9a4; |
1172 | 0 | value = ((USI) (value) >> (2)); |
1173 | 0 | errmsg = insert_normal (cd, value, 0, 0, 9, 5, 32, total_length, buffer); |
1174 | 0 | } |
1175 | 0 | break; |
1176 | 0 | case MEP_OPERAND_UIMM16 : |
1177 | 0 | errmsg = insert_normal (cd, fields->f_16u16, 0, 0, 16, 16, 32, total_length, buffer); |
1178 | 0 | break; |
1179 | 0 | case MEP_OPERAND_UIMM2 : |
1180 | 0 | errmsg = insert_normal (cd, fields->f_2u10, 0, 0, 10, 2, 32, total_length, buffer); |
1181 | 0 | break; |
1182 | 0 | case MEP_OPERAND_UIMM24 : |
1183 | 0 | { |
1184 | 0 | { |
1185 | 0 | FLD (f_24u8n_hi) = ((UINT) (FLD (f_24u8n)) >> (8)); |
1186 | 0 | FLD (f_24u8n_lo) = ((FLD (f_24u8n)) & (255)); |
1187 | 0 | } |
1188 | 0 | errmsg = insert_normal (cd, fields->f_24u8n_hi, 0, 0, 16, 16, 32, total_length, buffer); |
1189 | 0 | if (errmsg) |
1190 | 0 | break; |
1191 | 0 | errmsg = insert_normal (cd, fields->f_24u8n_lo, 0, 0, 8, 8, 32, total_length, buffer); |
1192 | 0 | if (errmsg) |
1193 | 0 | break; |
1194 | 0 | } |
1195 | 0 | break; |
1196 | 0 | case MEP_OPERAND_UIMM3 : |
1197 | 0 | errmsg = insert_normal (cd, fields->f_3u5, 0, 0, 5, 3, 32, total_length, buffer); |
1198 | 0 | break; |
1199 | 0 | case MEP_OPERAND_UIMM4 : |
1200 | 0 | errmsg = insert_normal (cd, fields->f_4u8, 0, 0, 8, 4, 32, total_length, buffer); |
1201 | 0 | break; |
1202 | 0 | case MEP_OPERAND_UIMM5 : |
1203 | 0 | errmsg = insert_normal (cd, fields->f_5u8, 0, 0, 8, 5, 32, total_length, buffer); |
1204 | 0 | break; |
1205 | 0 | case MEP_OPERAND_UIMM7A4 : |
1206 | 0 | { |
1207 | 0 | long value = fields->f_7u9a4; |
1208 | 0 | value = ((USI) (value) >> (2)); |
1209 | 0 | errmsg = insert_normal (cd, value, 0, 0, 9, 5, 32, total_length, buffer); |
1210 | 0 | } |
1211 | 0 | break; |
1212 | 0 | case MEP_OPERAND_ZERO : |
1213 | 0 | break; |
1214 | | |
1215 | 0 | default : |
1216 | | /* xgettext:c-format */ |
1217 | 0 | opcodes_error_handler |
1218 | 0 | (_("internal error: unrecognized field %d while building insn"), |
1219 | 0 | opindex); |
1220 | 0 | abort (); |
1221 | 0 | } |
1222 | | |
1223 | 0 | return errmsg; |
1224 | 0 | } |
1225 | | |
1226 | | int mep_cgen_extract_operand |
1227 | | (CGEN_CPU_DESC, int, CGEN_EXTRACT_INFO *, CGEN_INSN_INT, CGEN_FIELDS *, bfd_vma); |
1228 | | |
1229 | | /* Main entry point for operand extraction. |
1230 | | The result is <= 0 for error, >0 for success. |
1231 | | ??? Actual values aren't well defined right now. |
1232 | | |
1233 | | This function is basically just a big switch statement. Earlier versions |
1234 | | used tables to look up the function to use, but |
1235 | | - if the table contains both assembler and disassembler functions then |
1236 | | the disassembler contains much of the assembler and vice-versa, |
1237 | | - there's a lot of inlining possibilities as things grow, |
1238 | | - using a switch statement avoids the function call overhead. |
1239 | | |
1240 | | This function could be moved into `print_insn_normal', but keeping it |
1241 | | separate makes clear the interface between `print_insn_normal' and each of |
1242 | | the handlers. */ |
1243 | | |
1244 | | int |
1245 | | mep_cgen_extract_operand (CGEN_CPU_DESC cd, |
1246 | | int opindex, |
1247 | | CGEN_EXTRACT_INFO *ex_info, |
1248 | | CGEN_INSN_INT insn_value, |
1249 | | CGEN_FIELDS * fields, |
1250 | | bfd_vma pc) |
1251 | 0 | { |
1252 | | /* Assume success (for those operands that are nops). */ |
1253 | 0 | int length = 1; |
1254 | 0 | unsigned int total_length = CGEN_FIELDS_BITSIZE (fields); |
1255 | |
|
1256 | 0 | switch (opindex) |
1257 | 0 | { |
1258 | 0 | case MEP_OPERAND_ADDR24A4 : |
1259 | 0 | { |
1260 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 16, 16, 32, total_length, pc, & fields->f_24u8a4n_hi); |
1261 | 0 | if (length <= 0) break; |
1262 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 8, 6, 32, total_length, pc, & fields->f_24u8a4n_lo); |
1263 | 0 | if (length <= 0) break; |
1264 | 0 | FLD (f_24u8a4n) = ((((FLD (f_24u8a4n_hi)) << (8))) | (((FLD (f_24u8a4n_lo)) << (2)))); |
1265 | 0 | } |
1266 | 0 | break; |
1267 | 0 | case MEP_OPERAND_C5RMUIMM20 : |
1268 | 0 | { |
1269 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 8, 4, 32, total_length, pc, & fields->f_c5_rm); |
1270 | 0 | if (length <= 0) break; |
1271 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 16, 16, 32, total_length, pc, & fields->f_c5_16u16); |
1272 | 0 | if (length <= 0) break; |
1273 | 0 | { |
1274 | 0 | FLD (f_c5_rmuimm20) = ((FLD (f_c5_16u16)) | (((FLD (f_c5_rm)) << (16)))); |
1275 | 0 | } |
1276 | 0 | } |
1277 | 0 | break; |
1278 | 0 | case MEP_OPERAND_C5RNMUIMM24 : |
1279 | 0 | { |
1280 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 8, 32, total_length, pc, & fields->f_c5_rnm); |
1281 | 0 | if (length <= 0) break; |
1282 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 16, 16, 32, total_length, pc, & fields->f_c5_16u16); |
1283 | 0 | if (length <= 0) break; |
1284 | 0 | { |
1285 | 0 | FLD (f_c5_rnmuimm24) = ((FLD (f_c5_16u16)) | (((FLD (f_c5_rnm)) << (16)))); |
1286 | 0 | } |
1287 | 0 | } |
1288 | 0 | break; |
1289 | 0 | case MEP_OPERAND_CALLNUM : |
1290 | 0 | { |
1291 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 5, 1, 32, total_length, pc, & fields->f_5); |
1292 | 0 | if (length <= 0) break; |
1293 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 6, 1, 32, total_length, pc, & fields->f_6); |
1294 | 0 | if (length <= 0) break; |
1295 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 7, 1, 32, total_length, pc, & fields->f_7); |
1296 | 0 | if (length <= 0) break; |
1297 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 11, 1, 32, total_length, pc, & fields->f_11); |
1298 | 0 | if (length <= 0) break; |
1299 | 0 | FLD (f_callnum) = ((((FLD (f_5)) << (3))) | (((((FLD (f_6)) << (2))) | (((((FLD (f_7)) << (1))) | (FLD (f_11))))))); |
1300 | 0 | } |
1301 | 0 | break; |
1302 | 0 | case MEP_OPERAND_CCCC : |
1303 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 8, 4, 32, total_length, pc, & fields->f_rm); |
1304 | 0 | break; |
1305 | 0 | case MEP_OPERAND_CCRN : |
1306 | 0 | { |
1307 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 28, 2, 32, total_length, pc, & fields->f_ccrn_hi); |
1308 | 0 | if (length <= 0) break; |
1309 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_ccrn_lo); |
1310 | 0 | if (length <= 0) break; |
1311 | 0 | FLD (f_ccrn) = ((((FLD (f_ccrn_hi)) << (4))) | (FLD (f_ccrn_lo))); |
1312 | 0 | } |
1313 | 0 | break; |
1314 | 0 | case MEP_OPERAND_CDISP10 : |
1315 | 0 | { |
1316 | 0 | long value; |
1317 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 22, 10, 32, total_length, pc, & value); |
1318 | 0 | value = (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (512))) ? (((((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))) - (1024))) : (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))); |
1319 | 0 | fields->f_cdisp10 = value; |
1320 | 0 | } |
1321 | 0 | break; |
1322 | 0 | case MEP_OPERAND_CDISP10A2 : |
1323 | 0 | { |
1324 | 0 | long value; |
1325 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 22, 10, 32, total_length, pc, & value); |
1326 | 0 | value = (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (512))) ? (((((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))) - (1024))) : (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))); |
1327 | 0 | fields->f_cdisp10 = value; |
1328 | 0 | } |
1329 | 0 | break; |
1330 | 0 | case MEP_OPERAND_CDISP10A4 : |
1331 | 0 | { |
1332 | 0 | long value; |
1333 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 22, 10, 32, total_length, pc, & value); |
1334 | 0 | value = (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (512))) ? (((((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))) - (1024))) : (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))); |
1335 | 0 | fields->f_cdisp10 = value; |
1336 | 0 | } |
1337 | 0 | break; |
1338 | 0 | case MEP_OPERAND_CDISP10A8 : |
1339 | 0 | { |
1340 | 0 | long value; |
1341 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 22, 10, 32, total_length, pc, & value); |
1342 | 0 | value = (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (512))) ? (((((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))) - (1024))) : (((((((((value) & (128))) ? (((value) ^ (768))) : (value)) & (512))) ? ((((((value) & (128))) ? (((value) ^ (768))) : (value)) - (1024))) : ((((value) & (128))) ? (((value) ^ (768))) : (value))) & (1023))); |
1343 | 0 | fields->f_cdisp10 = value; |
1344 | 0 | } |
1345 | 0 | break; |
1346 | 0 | case MEP_OPERAND_CDISP12 : |
1347 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 20, 12, 32, total_length, pc, & fields->f_12s20); |
1348 | 0 | break; |
1349 | 0 | case MEP_OPERAND_CIMM4 : |
1350 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_rn); |
1351 | 0 | break; |
1352 | 0 | case MEP_OPERAND_CIMM5 : |
1353 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 24, 5, 32, total_length, pc, & fields->f_5u24); |
1354 | 0 | break; |
1355 | 0 | case MEP_OPERAND_CODE16 : |
1356 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 16, 16, 32, total_length, pc, & fields->f_16u16); |
1357 | 0 | break; |
1358 | 0 | case MEP_OPERAND_CODE24 : |
1359 | 0 | { |
1360 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 8, 32, total_length, pc, & fields->f_24u4n_hi); |
1361 | 0 | if (length <= 0) break; |
1362 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 16, 16, 32, total_length, pc, & fields->f_24u4n_lo); |
1363 | 0 | if (length <= 0) break; |
1364 | 0 | FLD (f_24u4n) = ((((FLD (f_24u4n_hi)) << (16))) | (FLD (f_24u4n_lo))); |
1365 | 0 | } |
1366 | 0 | break; |
1367 | 0 | case MEP_OPERAND_CP_FLAG : |
1368 | 0 | break; |
1369 | 0 | case MEP_OPERAND_CRN : |
1370 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_crn); |
1371 | 0 | break; |
1372 | 0 | case MEP_OPERAND_CRN64 : |
1373 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_crn); |
1374 | 0 | break; |
1375 | 0 | case MEP_OPERAND_CRNX : |
1376 | 0 | { |
1377 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 28, 1, 32, total_length, pc, & fields->f_crnx_hi); |
1378 | 0 | if (length <= 0) break; |
1379 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_crnx_lo); |
1380 | 0 | if (length <= 0) break; |
1381 | 0 | FLD (f_crnx) = ((((FLD (f_crnx_hi)) << (4))) | (FLD (f_crnx_lo))); |
1382 | 0 | } |
1383 | 0 | break; |
1384 | 0 | case MEP_OPERAND_CRNX64 : |
1385 | 0 | { |
1386 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 28, 1, 32, total_length, pc, & fields->f_crnx_hi); |
1387 | 0 | if (length <= 0) break; |
1388 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_crnx_lo); |
1389 | 0 | if (length <= 0) break; |
1390 | 0 | FLD (f_crnx) = ((((FLD (f_crnx_hi)) << (4))) | (FLD (f_crnx_lo))); |
1391 | 0 | } |
1392 | 0 | break; |
1393 | 0 | case MEP_OPERAND_CROC : |
1394 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 7, 5, 32, total_length, pc, & fields->f_ivc2_5u7); |
1395 | 0 | break; |
1396 | 0 | case MEP_OPERAND_CROP : |
1397 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 23, 5, 32, total_length, pc, & fields->f_ivc2_5u23); |
1398 | 0 | break; |
1399 | 0 | case MEP_OPERAND_CRPC : |
1400 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 26, 5, 32, total_length, pc, & fields->f_ivc2_5u26); |
1401 | 0 | break; |
1402 | 0 | case MEP_OPERAND_CRPP : |
1403 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 18, 5, 32, total_length, pc, & fields->f_ivc2_5u18); |
1404 | 0 | break; |
1405 | 0 | case MEP_OPERAND_CRQC : |
1406 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 21, 5, 32, total_length, pc, & fields->f_ivc2_5u21); |
1407 | 0 | break; |
1408 | 0 | case MEP_OPERAND_CRQP : |
1409 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 13, 5, 32, total_length, pc, & fields->f_ivc2_5u13); |
1410 | 0 | break; |
1411 | 0 | case MEP_OPERAND_CSRN : |
1412 | 0 | { |
1413 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 15, 1, 32, total_length, pc, & fields->f_csrn_hi); |
1414 | 0 | if (length <= 0) break; |
1415 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 8, 4, 32, total_length, pc, & fields->f_csrn_lo); |
1416 | 0 | if (length <= 0) break; |
1417 | 0 | FLD (f_csrn) = ((((FLD (f_csrn_hi)) << (4))) | (FLD (f_csrn_lo))); |
1418 | 0 | } |
1419 | 0 | break; |
1420 | 0 | case MEP_OPERAND_CSRN_IDX : |
1421 | 0 | { |
1422 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 15, 1, 32, total_length, pc, & fields->f_csrn_hi); |
1423 | 0 | if (length <= 0) break; |
1424 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 8, 4, 32, total_length, pc, & fields->f_csrn_lo); |
1425 | 0 | if (length <= 0) break; |
1426 | 0 | FLD (f_csrn) = ((((FLD (f_csrn_hi)) << (4))) | (FLD (f_csrn_lo))); |
1427 | 0 | } |
1428 | 0 | break; |
1429 | 0 | case MEP_OPERAND_DBG : |
1430 | 0 | break; |
1431 | 0 | case MEP_OPERAND_DEPC : |
1432 | 0 | break; |
1433 | 0 | case MEP_OPERAND_EPC : |
1434 | 0 | break; |
1435 | 0 | case MEP_OPERAND_EXC : |
1436 | 0 | break; |
1437 | 0 | case MEP_OPERAND_HI : |
1438 | 0 | break; |
1439 | 0 | case MEP_OPERAND_IMM16P0 : |
1440 | 0 | { |
1441 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 0, 8, 32, total_length, pc, & fields->f_ivc2_8u0); |
1442 | 0 | if (length <= 0) break; |
1443 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 20, 8, 32, total_length, pc, & fields->f_ivc2_8u20); |
1444 | 0 | if (length <= 0) break; |
1445 | 0 | { |
1446 | 0 | FLD (f_ivc2_imm16p0) = ((FLD (f_ivc2_8u20)) | (((FLD (f_ivc2_8u0)) << (8)))); |
1447 | 0 | } |
1448 | 0 | } |
1449 | 0 | break; |
1450 | 0 | case MEP_OPERAND_IMM3P12 : |
1451 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 12, 3, 32, total_length, pc, & fields->f_ivc2_3u12); |
1452 | 0 | break; |
1453 | 0 | case MEP_OPERAND_IMM3P25 : |
1454 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 25, 3, 32, total_length, pc, & fields->f_ivc2_3u25); |
1455 | 0 | break; |
1456 | 0 | case MEP_OPERAND_IMM3P4 : |
1457 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 3, 32, total_length, pc, & fields->f_ivc2_3u4); |
1458 | 0 | break; |
1459 | 0 | case MEP_OPERAND_IMM3P5 : |
1460 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 5, 3, 32, total_length, pc, & fields->f_ivc2_3u5); |
1461 | 0 | break; |
1462 | 0 | case MEP_OPERAND_IMM3P9 : |
1463 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 9, 3, 32, total_length, pc, & fields->f_ivc2_3u9); |
1464 | 0 | break; |
1465 | 0 | case MEP_OPERAND_IMM4P10 : |
1466 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 10, 4, 32, total_length, pc, & fields->f_ivc2_4u10); |
1467 | 0 | break; |
1468 | 0 | case MEP_OPERAND_IMM4P4 : |
1469 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_ivc2_4u4); |
1470 | 0 | break; |
1471 | 0 | case MEP_OPERAND_IMM4P8 : |
1472 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 8, 4, 32, total_length, pc, & fields->f_ivc2_4u8); |
1473 | 0 | break; |
1474 | 0 | case MEP_OPERAND_IMM5P23 : |
1475 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 23, 5, 32, total_length, pc, & fields->f_ivc2_5u23); |
1476 | 0 | break; |
1477 | 0 | case MEP_OPERAND_IMM5P3 : |
1478 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 3, 5, 32, total_length, pc, & fields->f_ivc2_5u3); |
1479 | 0 | break; |
1480 | 0 | case MEP_OPERAND_IMM5P7 : |
1481 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 7, 5, 32, total_length, pc, & fields->f_ivc2_5u7); |
1482 | 0 | break; |
1483 | 0 | case MEP_OPERAND_IMM5P8 : |
1484 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 8, 5, 32, total_length, pc, & fields->f_ivc2_5u8); |
1485 | 0 | break; |
1486 | 0 | case MEP_OPERAND_IMM6P2 : |
1487 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 2, 6, 32, total_length, pc, & fields->f_ivc2_6u2); |
1488 | 0 | break; |
1489 | 0 | case MEP_OPERAND_IMM6P6 : |
1490 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 6, 6, 32, total_length, pc, & fields->f_ivc2_6u6); |
1491 | 0 | break; |
1492 | 0 | case MEP_OPERAND_IMM8P0 : |
1493 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 0, 8, 32, total_length, pc, & fields->f_ivc2_8u0); |
1494 | 0 | break; |
1495 | 0 | case MEP_OPERAND_IMM8P20 : |
1496 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 20, 8, 32, total_length, pc, & fields->f_ivc2_8u20); |
1497 | 0 | break; |
1498 | 0 | case MEP_OPERAND_IMM8P4 : |
1499 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 8, 32, total_length, pc, & fields->f_ivc2_8u4); |
1500 | 0 | break; |
1501 | 0 | case MEP_OPERAND_IVC_X_0_2 : |
1502 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 0, 2, 32, total_length, pc, & fields->f_ivc2_2u0); |
1503 | 0 | break; |
1504 | 0 | case MEP_OPERAND_IVC_X_0_3 : |
1505 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 0, 3, 32, total_length, pc, & fields->f_ivc2_3u0); |
1506 | 0 | break; |
1507 | 0 | case MEP_OPERAND_IVC_X_0_4 : |
1508 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 0, 4, 32, total_length, pc, & fields->f_ivc2_4u0); |
1509 | 0 | break; |
1510 | 0 | case MEP_OPERAND_IVC_X_0_5 : |
1511 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 0, 5, 32, total_length, pc, & fields->f_ivc2_5u0); |
1512 | 0 | break; |
1513 | 0 | case MEP_OPERAND_IVC_X_6_1 : |
1514 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 6, 1, 32, total_length, pc, & fields->f_ivc2_1u6); |
1515 | 0 | break; |
1516 | 0 | case MEP_OPERAND_IVC_X_6_2 : |
1517 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 6, 2, 32, total_length, pc, & fields->f_ivc2_2u6); |
1518 | 0 | break; |
1519 | 0 | case MEP_OPERAND_IVC_X_6_3 : |
1520 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 6, 3, 32, total_length, pc, & fields->f_ivc2_3u6); |
1521 | 0 | break; |
1522 | 0 | case MEP_OPERAND_IVC2_ACC0_0 : |
1523 | 0 | break; |
1524 | 0 | case MEP_OPERAND_IVC2_ACC0_1 : |
1525 | 0 | break; |
1526 | 0 | case MEP_OPERAND_IVC2_ACC0_2 : |
1527 | 0 | break; |
1528 | 0 | case MEP_OPERAND_IVC2_ACC0_3 : |
1529 | 0 | break; |
1530 | 0 | case MEP_OPERAND_IVC2_ACC0_4 : |
1531 | 0 | break; |
1532 | 0 | case MEP_OPERAND_IVC2_ACC0_5 : |
1533 | 0 | break; |
1534 | 0 | case MEP_OPERAND_IVC2_ACC0_6 : |
1535 | 0 | break; |
1536 | 0 | case MEP_OPERAND_IVC2_ACC0_7 : |
1537 | 0 | break; |
1538 | 0 | case MEP_OPERAND_IVC2_ACC1_0 : |
1539 | 0 | break; |
1540 | 0 | case MEP_OPERAND_IVC2_ACC1_1 : |
1541 | 0 | break; |
1542 | 0 | case MEP_OPERAND_IVC2_ACC1_2 : |
1543 | 0 | break; |
1544 | 0 | case MEP_OPERAND_IVC2_ACC1_3 : |
1545 | 0 | break; |
1546 | 0 | case MEP_OPERAND_IVC2_ACC1_4 : |
1547 | 0 | break; |
1548 | 0 | case MEP_OPERAND_IVC2_ACC1_5 : |
1549 | 0 | break; |
1550 | 0 | case MEP_OPERAND_IVC2_ACC1_6 : |
1551 | 0 | break; |
1552 | 0 | case MEP_OPERAND_IVC2_ACC1_7 : |
1553 | 0 | break; |
1554 | 0 | case MEP_OPERAND_IVC2_CC : |
1555 | 0 | break; |
1556 | 0 | case MEP_OPERAND_IVC2_COFA0 : |
1557 | 0 | break; |
1558 | 0 | case MEP_OPERAND_IVC2_COFA1 : |
1559 | 0 | break; |
1560 | 0 | case MEP_OPERAND_IVC2_COFR0 : |
1561 | 0 | break; |
1562 | 0 | case MEP_OPERAND_IVC2_COFR1 : |
1563 | 0 | break; |
1564 | 0 | case MEP_OPERAND_IVC2_CSAR0 : |
1565 | 0 | break; |
1566 | 0 | case MEP_OPERAND_IVC2_CSAR1 : |
1567 | 0 | break; |
1568 | 0 | case MEP_OPERAND_IVC2C3CCRN : |
1569 | 0 | { |
1570 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 28, 2, 32, total_length, pc, & fields->f_ivc2_ccrn_c3hi); |
1571 | 0 | if (length <= 0) break; |
1572 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_ivc2_ccrn_c3lo); |
1573 | 0 | if (length <= 0) break; |
1574 | 0 | FLD (f_ivc2_ccrn_c3) = ((((FLD (f_ivc2_ccrn_c3hi)) << (4))) | (FLD (f_ivc2_ccrn_c3lo))); |
1575 | 0 | } |
1576 | 0 | break; |
1577 | 0 | case MEP_OPERAND_IVC2CCRN : |
1578 | 0 | { |
1579 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 20, 2, 32, total_length, pc, & fields->f_ivc2_ccrn_h2); |
1580 | 0 | if (length <= 0) break; |
1581 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 0, 4, 32, total_length, pc, & fields->f_ivc2_ccrn_lo); |
1582 | 0 | if (length <= 0) break; |
1583 | 0 | FLD (f_ivc2_ccrn) = ((((FLD (f_ivc2_ccrn_h2)) << (4))) | (FLD (f_ivc2_ccrn_lo))); |
1584 | 0 | } |
1585 | 0 | break; |
1586 | 0 | case MEP_OPERAND_IVC2CRN : |
1587 | 0 | { |
1588 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 20, 1, 32, total_length, pc, & fields->f_ivc2_ccrn_h1); |
1589 | 0 | if (length <= 0) break; |
1590 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 0, 4, 32, total_length, pc, & fields->f_ivc2_ccrn_lo); |
1591 | 0 | if (length <= 0) break; |
1592 | 0 | FLD (f_ivc2_crnx) = ((((FLD (f_ivc2_ccrn_h1)) << (4))) | (FLD (f_ivc2_ccrn_lo))); |
1593 | 0 | } |
1594 | 0 | break; |
1595 | 0 | case MEP_OPERAND_IVC2RM : |
1596 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_ivc2_crm); |
1597 | 0 | break; |
1598 | 0 | case MEP_OPERAND_LO : |
1599 | 0 | break; |
1600 | 0 | case MEP_OPERAND_LP : |
1601 | 0 | break; |
1602 | 0 | case MEP_OPERAND_MB0 : |
1603 | 0 | break; |
1604 | 0 | case MEP_OPERAND_MB1 : |
1605 | 0 | break; |
1606 | 0 | case MEP_OPERAND_ME0 : |
1607 | 0 | break; |
1608 | 0 | case MEP_OPERAND_ME1 : |
1609 | 0 | break; |
1610 | 0 | case MEP_OPERAND_NPC : |
1611 | 0 | break; |
1612 | 0 | case MEP_OPERAND_OPT : |
1613 | 0 | break; |
1614 | 0 | case MEP_OPERAND_PCABS24A2 : |
1615 | 0 | { |
1616 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 16, 16, 32, total_length, pc, & fields->f_24u5a2n_hi); |
1617 | 0 | if (length <= 0) break; |
1618 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 5, 7, 32, total_length, pc, & fields->f_24u5a2n_lo); |
1619 | 0 | if (length <= 0) break; |
1620 | 0 | FLD (f_24u5a2n) = ((((FLD (f_24u5a2n_hi)) << (8))) | (((FLD (f_24u5a2n_lo)) << (1)))); |
1621 | 0 | } |
1622 | 0 | break; |
1623 | 0 | case MEP_OPERAND_PCREL12A2 : |
1624 | 0 | { |
1625 | 0 | long value; |
1626 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_PCREL_ADDR), 0, 4, 11, 32, total_length, pc, & value); |
1627 | 0 | value = ((((value) * (2))) + (pc)); |
1628 | 0 | fields->f_12s4a2 = value; |
1629 | 0 | } |
1630 | 0 | break; |
1631 | 0 | case MEP_OPERAND_PCREL17A2 : |
1632 | 0 | { |
1633 | 0 | long value; |
1634 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_PCREL_ADDR), 0, 16, 16, 32, total_length, pc, & value); |
1635 | 0 | value = ((((value) * (2))) + (pc)); |
1636 | 0 | fields->f_17s16a2 = value; |
1637 | 0 | } |
1638 | 0 | break; |
1639 | 0 | case MEP_OPERAND_PCREL24A2 : |
1640 | 0 | { |
1641 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_PCREL_ADDR), 0, 16, 16, 32, total_length, pc, & fields->f_24s5a2n_hi); |
1642 | 0 | if (length <= 0) break; |
1643 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_PCREL_ADDR), 0, 5, 7, 32, total_length, pc, & fields->f_24s5a2n_lo); |
1644 | 0 | if (length <= 0) break; |
1645 | 0 | FLD (f_24s5a2n) = ((((((FLD (f_24s5a2n_hi)) * (256))) | (((FLD (f_24s5a2n_lo)) << (1))))) + (pc)); |
1646 | 0 | } |
1647 | 0 | break; |
1648 | 0 | case MEP_OPERAND_PCREL8A2 : |
1649 | 0 | { |
1650 | 0 | long value; |
1651 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_PCREL_ADDR), 0, 8, 7, 32, total_length, pc, & value); |
1652 | 0 | value = ((((value) * (2))) + (pc)); |
1653 | 0 | fields->f_8s8a2 = value; |
1654 | 0 | } |
1655 | 0 | break; |
1656 | 0 | case MEP_OPERAND_PSW : |
1657 | 0 | break; |
1658 | 0 | case MEP_OPERAND_R0 : |
1659 | 0 | break; |
1660 | 0 | case MEP_OPERAND_R1 : |
1661 | 0 | break; |
1662 | 0 | case MEP_OPERAND_RL : |
1663 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 12, 4, 32, total_length, pc, & fields->f_rl); |
1664 | 0 | break; |
1665 | 0 | case MEP_OPERAND_RL5 : |
1666 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 20, 4, 32, total_length, pc, & fields->f_rl5); |
1667 | 0 | break; |
1668 | 0 | case MEP_OPERAND_RM : |
1669 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 8, 4, 32, total_length, pc, & fields->f_rm); |
1670 | 0 | break; |
1671 | 0 | case MEP_OPERAND_RMA : |
1672 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 8, 4, 32, total_length, pc, & fields->f_rm); |
1673 | 0 | break; |
1674 | 0 | case MEP_OPERAND_RN : |
1675 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_rn); |
1676 | 0 | break; |
1677 | 0 | case MEP_OPERAND_RN3 : |
1678 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 5, 3, 32, total_length, pc, & fields->f_rn3); |
1679 | 0 | break; |
1680 | 0 | case MEP_OPERAND_RN3C : |
1681 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 5, 3, 32, total_length, pc, & fields->f_rn3); |
1682 | 0 | break; |
1683 | 0 | case MEP_OPERAND_RN3L : |
1684 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 5, 3, 32, total_length, pc, & fields->f_rn3); |
1685 | 0 | break; |
1686 | 0 | case MEP_OPERAND_RN3S : |
1687 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 5, 3, 32, total_length, pc, & fields->f_rn3); |
1688 | 0 | break; |
1689 | 0 | case MEP_OPERAND_RN3UC : |
1690 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 5, 3, 32, total_length, pc, & fields->f_rn3); |
1691 | 0 | break; |
1692 | 0 | case MEP_OPERAND_RN3UL : |
1693 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 5, 3, 32, total_length, pc, & fields->f_rn3); |
1694 | 0 | break; |
1695 | 0 | case MEP_OPERAND_RN3US : |
1696 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 5, 3, 32, total_length, pc, & fields->f_rn3); |
1697 | 0 | break; |
1698 | 0 | case MEP_OPERAND_RNC : |
1699 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_rn); |
1700 | 0 | break; |
1701 | 0 | case MEP_OPERAND_RNL : |
1702 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_rn); |
1703 | 0 | break; |
1704 | 0 | case MEP_OPERAND_RNS : |
1705 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_rn); |
1706 | 0 | break; |
1707 | 0 | case MEP_OPERAND_RNUC : |
1708 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_rn); |
1709 | 0 | break; |
1710 | 0 | case MEP_OPERAND_RNUL : |
1711 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_rn); |
1712 | 0 | break; |
1713 | 0 | case MEP_OPERAND_RNUS : |
1714 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 4, 32, total_length, pc, & fields->f_rn); |
1715 | 0 | break; |
1716 | 0 | case MEP_OPERAND_SAR : |
1717 | 0 | break; |
1718 | 0 | case MEP_OPERAND_SDISP16 : |
1719 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 16, 16, 32, total_length, pc, & fields->f_16s16); |
1720 | 0 | break; |
1721 | 0 | case MEP_OPERAND_SIMM16 : |
1722 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 16, 16, 32, total_length, pc, & fields->f_16s16); |
1723 | 0 | break; |
1724 | 0 | case MEP_OPERAND_SIMM16P0 : |
1725 | 0 | { |
1726 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 0, 8, 32, total_length, pc, & fields->f_ivc2_8u0); |
1727 | 0 | if (length <= 0) break; |
1728 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 20, 8, 32, total_length, pc, & fields->f_ivc2_8u20); |
1729 | 0 | if (length <= 0) break; |
1730 | 0 | { |
1731 | 0 | FLD (f_ivc2_simm16p0) = ((FLD (f_ivc2_8u20)) | (((FLD (f_ivc2_8u0)) << (8)))); |
1732 | 0 | } |
1733 | 0 | } |
1734 | 0 | break; |
1735 | 0 | case MEP_OPERAND_SIMM6 : |
1736 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 8, 6, 32, total_length, pc, & fields->f_6s8); |
1737 | 0 | break; |
1738 | 0 | case MEP_OPERAND_SIMM8 : |
1739 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 8, 8, 32, total_length, pc, & fields->f_8s8); |
1740 | 0 | break; |
1741 | 0 | case MEP_OPERAND_SIMM8P0 : |
1742 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 0, 8, 32, total_length, pc, & fields->f_ivc2_8s0); |
1743 | 0 | break; |
1744 | 0 | case MEP_OPERAND_SIMM8P20 : |
1745 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 20, 8, 32, total_length, pc, & fields->f_ivc2_8s20); |
1746 | 0 | break; |
1747 | 0 | case MEP_OPERAND_SIMM8P4 : |
1748 | 0 | length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 4, 8, 32, total_length, pc, & fields->f_ivc2_8s4); |
1749 | 0 | break; |
1750 | 0 | case MEP_OPERAND_SP : |
1751 | 0 | break; |
1752 | 0 | case MEP_OPERAND_SPR : |
1753 | 0 | break; |
1754 | 0 | case MEP_OPERAND_TP : |
1755 | 0 | break; |
1756 | 0 | case MEP_OPERAND_TPR : |
1757 | 0 | break; |
1758 | 0 | case MEP_OPERAND_UDISP2 : |
1759 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 6, 2, 32, total_length, pc, & fields->f_2u6); |
1760 | 0 | break; |
1761 | 0 | case MEP_OPERAND_UDISP7 : |
1762 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 9, 7, 32, total_length, pc, & fields->f_7u9); |
1763 | 0 | break; |
1764 | 0 | case MEP_OPERAND_UDISP7A2 : |
1765 | 0 | { |
1766 | 0 | long value; |
1767 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 9, 6, 32, total_length, pc, & value); |
1768 | 0 | value = ((value) * (2)); |
1769 | 0 | fields->f_7u9a2 = value; |
1770 | 0 | } |
1771 | 0 | break; |
1772 | 0 | case MEP_OPERAND_UDISP7A4 : |
1773 | 0 | { |
1774 | 0 | long value; |
1775 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 9, 5, 32, total_length, pc, & value); |
1776 | 0 | value = ((value) << (2)); |
1777 | 0 | fields->f_7u9a4 = value; |
1778 | 0 | } |
1779 | 0 | break; |
1780 | 0 | case MEP_OPERAND_UIMM16 : |
1781 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 16, 16, 32, total_length, pc, & fields->f_16u16); |
1782 | 0 | break; |
1783 | 0 | case MEP_OPERAND_UIMM2 : |
1784 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 10, 2, 32, total_length, pc, & fields->f_2u10); |
1785 | 0 | break; |
1786 | 0 | case MEP_OPERAND_UIMM24 : |
1787 | 0 | { |
1788 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 16, 16, 32, total_length, pc, & fields->f_24u8n_hi); |
1789 | 0 | if (length <= 0) break; |
1790 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 8, 8, 32, total_length, pc, & fields->f_24u8n_lo); |
1791 | 0 | if (length <= 0) break; |
1792 | 0 | FLD (f_24u8n) = ((((FLD (f_24u8n_hi)) << (8))) | (FLD (f_24u8n_lo))); |
1793 | 0 | } |
1794 | 0 | break; |
1795 | 0 | case MEP_OPERAND_UIMM3 : |
1796 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 5, 3, 32, total_length, pc, & fields->f_3u5); |
1797 | 0 | break; |
1798 | 0 | case MEP_OPERAND_UIMM4 : |
1799 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 8, 4, 32, total_length, pc, & fields->f_4u8); |
1800 | 0 | break; |
1801 | 0 | case MEP_OPERAND_UIMM5 : |
1802 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 8, 5, 32, total_length, pc, & fields->f_5u8); |
1803 | 0 | break; |
1804 | 0 | case MEP_OPERAND_UIMM7A4 : |
1805 | 0 | { |
1806 | 0 | long value; |
1807 | 0 | length = extract_normal (cd, ex_info, insn_value, 0, 0, 9, 5, 32, total_length, pc, & value); |
1808 | 0 | value = ((value) << (2)); |
1809 | 0 | fields->f_7u9a4 = value; |
1810 | 0 | } |
1811 | 0 | break; |
1812 | 0 | case MEP_OPERAND_ZERO : |
1813 | 0 | break; |
1814 | | |
1815 | 0 | default : |
1816 | | /* xgettext:c-format */ |
1817 | 0 | opcodes_error_handler |
1818 | 0 | (_("internal error: unrecognized field %d while decoding insn"), |
1819 | 0 | opindex); |
1820 | 0 | abort (); |
1821 | 0 | } |
1822 | | |
1823 | 0 | return length; |
1824 | 0 | } |
1825 | | |
1826 | | cgen_insert_fn * const mep_cgen_insert_handlers[] = |
1827 | | { |
1828 | | insert_insn_normal, |
1829 | | }; |
1830 | | |
1831 | | cgen_extract_fn * const mep_cgen_extract_handlers[] = |
1832 | | { |
1833 | | extract_insn_normal, |
1834 | | }; |
1835 | | |
1836 | | int mep_cgen_get_int_operand (CGEN_CPU_DESC, int, const CGEN_FIELDS *); |
1837 | | bfd_vma mep_cgen_get_vma_operand (CGEN_CPU_DESC, int, const CGEN_FIELDS *); |
1838 | | |
1839 | | /* Getting values from cgen_fields is handled by a collection of functions. |
1840 | | They are distinguished by the type of the VALUE argument they return. |
1841 | | TODO: floating point, inlining support, remove cases where result type |
1842 | | not appropriate. */ |
1843 | | |
1844 | | int |
1845 | | mep_cgen_get_int_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED, |
1846 | | int opindex, |
1847 | | const CGEN_FIELDS * fields) |
1848 | 0 | { |
1849 | 0 | int value; |
1850 | |
|
1851 | 0 | switch (opindex) |
1852 | 0 | { |
1853 | 0 | case MEP_OPERAND_ADDR24A4 : |
1854 | 0 | value = fields->f_24u8a4n; |
1855 | 0 | break; |
1856 | 0 | case MEP_OPERAND_C5RMUIMM20 : |
1857 | 0 | value = fields->f_c5_rmuimm20; |
1858 | 0 | break; |
1859 | 0 | case MEP_OPERAND_C5RNMUIMM24 : |
1860 | 0 | value = fields->f_c5_rnmuimm24; |
1861 | 0 | break; |
1862 | 0 | case MEP_OPERAND_CALLNUM : |
1863 | 0 | value = fields->f_callnum; |
1864 | 0 | break; |
1865 | 0 | case MEP_OPERAND_CCCC : |
1866 | 0 | value = fields->f_rm; |
1867 | 0 | break; |
1868 | 0 | case MEP_OPERAND_CCRN : |
1869 | 0 | value = fields->f_ccrn; |
1870 | 0 | break; |
1871 | 0 | case MEP_OPERAND_CDISP10 : |
1872 | 0 | value = fields->f_cdisp10; |
1873 | 0 | break; |
1874 | 0 | case MEP_OPERAND_CDISP10A2 : |
1875 | 0 | value = fields->f_cdisp10; |
1876 | 0 | break; |
1877 | 0 | case MEP_OPERAND_CDISP10A4 : |
1878 | 0 | value = fields->f_cdisp10; |
1879 | 0 | break; |
1880 | 0 | case MEP_OPERAND_CDISP10A8 : |
1881 | 0 | value = fields->f_cdisp10; |
1882 | 0 | break; |
1883 | 0 | case MEP_OPERAND_CDISP12 : |
1884 | 0 | value = fields->f_12s20; |
1885 | 0 | break; |
1886 | 0 | case MEP_OPERAND_CIMM4 : |
1887 | 0 | value = fields->f_rn; |
1888 | 0 | break; |
1889 | 0 | case MEP_OPERAND_CIMM5 : |
1890 | 0 | value = fields->f_5u24; |
1891 | 0 | break; |
1892 | 0 | case MEP_OPERAND_CODE16 : |
1893 | 0 | value = fields->f_16u16; |
1894 | 0 | break; |
1895 | 0 | case MEP_OPERAND_CODE24 : |
1896 | 0 | value = fields->f_24u4n; |
1897 | 0 | break; |
1898 | 0 | case MEP_OPERAND_CP_FLAG : |
1899 | 0 | value = 0; |
1900 | 0 | break; |
1901 | 0 | case MEP_OPERAND_CRN : |
1902 | 0 | value = fields->f_crn; |
1903 | 0 | break; |
1904 | 0 | case MEP_OPERAND_CRN64 : |
1905 | 0 | value = fields->f_crn; |
1906 | 0 | break; |
1907 | 0 | case MEP_OPERAND_CRNX : |
1908 | 0 | value = fields->f_crnx; |
1909 | 0 | break; |
1910 | 0 | case MEP_OPERAND_CRNX64 : |
1911 | 0 | value = fields->f_crnx; |
1912 | 0 | break; |
1913 | 0 | case MEP_OPERAND_CROC : |
1914 | 0 | value = fields->f_ivc2_5u7; |
1915 | 0 | break; |
1916 | 0 | case MEP_OPERAND_CROP : |
1917 | 0 | value = fields->f_ivc2_5u23; |
1918 | 0 | break; |
1919 | 0 | case MEP_OPERAND_CRPC : |
1920 | 0 | value = fields->f_ivc2_5u26; |
1921 | 0 | break; |
1922 | 0 | case MEP_OPERAND_CRPP : |
1923 | 0 | value = fields->f_ivc2_5u18; |
1924 | 0 | break; |
1925 | 0 | case MEP_OPERAND_CRQC : |
1926 | 0 | value = fields->f_ivc2_5u21; |
1927 | 0 | break; |
1928 | 0 | case MEP_OPERAND_CRQP : |
1929 | 0 | value = fields->f_ivc2_5u13; |
1930 | 0 | break; |
1931 | 0 | case MEP_OPERAND_CSRN : |
1932 | 0 | value = fields->f_csrn; |
1933 | 0 | break; |
1934 | 0 | case MEP_OPERAND_CSRN_IDX : |
1935 | 0 | value = fields->f_csrn; |
1936 | 0 | break; |
1937 | 0 | case MEP_OPERAND_DBG : |
1938 | 0 | value = 0; |
1939 | 0 | break; |
1940 | 0 | case MEP_OPERAND_DEPC : |
1941 | 0 | value = 0; |
1942 | 0 | break; |
1943 | 0 | case MEP_OPERAND_EPC : |
1944 | 0 | value = 0; |
1945 | 0 | break; |
1946 | 0 | case MEP_OPERAND_EXC : |
1947 | 0 | value = 0; |
1948 | 0 | break; |
1949 | 0 | case MEP_OPERAND_HI : |
1950 | 0 | value = 0; |
1951 | 0 | break; |
1952 | 0 | case MEP_OPERAND_IMM16P0 : |
1953 | 0 | value = fields->f_ivc2_imm16p0; |
1954 | 0 | break; |
1955 | 0 | case MEP_OPERAND_IMM3P12 : |
1956 | 0 | value = fields->f_ivc2_3u12; |
1957 | 0 | break; |
1958 | 0 | case MEP_OPERAND_IMM3P25 : |
1959 | 0 | value = fields->f_ivc2_3u25; |
1960 | 0 | break; |
1961 | 0 | case MEP_OPERAND_IMM3P4 : |
1962 | 0 | value = fields->f_ivc2_3u4; |
1963 | 0 | break; |
1964 | 0 | case MEP_OPERAND_IMM3P5 : |
1965 | 0 | value = fields->f_ivc2_3u5; |
1966 | 0 | break; |
1967 | 0 | case MEP_OPERAND_IMM3P9 : |
1968 | 0 | value = fields->f_ivc2_3u9; |
1969 | 0 | break; |
1970 | 0 | case MEP_OPERAND_IMM4P10 : |
1971 | 0 | value = fields->f_ivc2_4u10; |
1972 | 0 | break; |
1973 | 0 | case MEP_OPERAND_IMM4P4 : |
1974 | 0 | value = fields->f_ivc2_4u4; |
1975 | 0 | break; |
1976 | 0 | case MEP_OPERAND_IMM4P8 : |
1977 | 0 | value = fields->f_ivc2_4u8; |
1978 | 0 | break; |
1979 | 0 | case MEP_OPERAND_IMM5P23 : |
1980 | 0 | value = fields->f_ivc2_5u23; |
1981 | 0 | break; |
1982 | 0 | case MEP_OPERAND_IMM5P3 : |
1983 | 0 | value = fields->f_ivc2_5u3; |
1984 | 0 | break; |
1985 | 0 | case MEP_OPERAND_IMM5P7 : |
1986 | 0 | value = fields->f_ivc2_5u7; |
1987 | 0 | break; |
1988 | 0 | case MEP_OPERAND_IMM5P8 : |
1989 | 0 | value = fields->f_ivc2_5u8; |
1990 | 0 | break; |
1991 | 0 | case MEP_OPERAND_IMM6P2 : |
1992 | 0 | value = fields->f_ivc2_6u2; |
1993 | 0 | break; |
1994 | 0 | case MEP_OPERAND_IMM6P6 : |
1995 | 0 | value = fields->f_ivc2_6u6; |
1996 | 0 | break; |
1997 | 0 | case MEP_OPERAND_IMM8P0 : |
1998 | 0 | value = fields->f_ivc2_8u0; |
1999 | 0 | break; |
2000 | 0 | case MEP_OPERAND_IMM8P20 : |
2001 | 0 | value = fields->f_ivc2_8u20; |
2002 | 0 | break; |
2003 | 0 | case MEP_OPERAND_IMM8P4 : |
2004 | 0 | value = fields->f_ivc2_8u4; |
2005 | 0 | break; |
2006 | 0 | case MEP_OPERAND_IVC_X_0_2 : |
2007 | 0 | value = fields->f_ivc2_2u0; |
2008 | 0 | break; |
2009 | 0 | case MEP_OPERAND_IVC_X_0_3 : |
2010 | 0 | value = fields->f_ivc2_3u0; |
2011 | 0 | break; |
2012 | 0 | case MEP_OPERAND_IVC_X_0_4 : |
2013 | 0 | value = fields->f_ivc2_4u0; |
2014 | 0 | break; |
2015 | 0 | case MEP_OPERAND_IVC_X_0_5 : |
2016 | 0 | value = fields->f_ivc2_5u0; |
2017 | 0 | break; |
2018 | 0 | case MEP_OPERAND_IVC_X_6_1 : |
2019 | 0 | value = fields->f_ivc2_1u6; |
2020 | 0 | break; |
2021 | 0 | case MEP_OPERAND_IVC_X_6_2 : |
2022 | 0 | value = fields->f_ivc2_2u6; |
2023 | 0 | break; |
2024 | 0 | case MEP_OPERAND_IVC_X_6_3 : |
2025 | 0 | value = fields->f_ivc2_3u6; |
2026 | 0 | break; |
2027 | 0 | case MEP_OPERAND_IVC2_ACC0_0 : |
2028 | 0 | value = 0; |
2029 | 0 | break; |
2030 | 0 | case MEP_OPERAND_IVC2_ACC0_1 : |
2031 | 0 | value = 0; |
2032 | 0 | break; |
2033 | 0 | case MEP_OPERAND_IVC2_ACC0_2 : |
2034 | 0 | value = 0; |
2035 | 0 | break; |
2036 | 0 | case MEP_OPERAND_IVC2_ACC0_3 : |
2037 | 0 | value = 0; |
2038 | 0 | break; |
2039 | 0 | case MEP_OPERAND_IVC2_ACC0_4 : |
2040 | 0 | value = 0; |
2041 | 0 | break; |
2042 | 0 | case MEP_OPERAND_IVC2_ACC0_5 : |
2043 | 0 | value = 0; |
2044 | 0 | break; |
2045 | 0 | case MEP_OPERAND_IVC2_ACC0_6 : |
2046 | 0 | value = 0; |
2047 | 0 | break; |
2048 | 0 | case MEP_OPERAND_IVC2_ACC0_7 : |
2049 | 0 | value = 0; |
2050 | 0 | break; |
2051 | 0 | case MEP_OPERAND_IVC2_ACC1_0 : |
2052 | 0 | value = 0; |
2053 | 0 | break; |
2054 | 0 | case MEP_OPERAND_IVC2_ACC1_1 : |
2055 | 0 | value = 0; |
2056 | 0 | break; |
2057 | 0 | case MEP_OPERAND_IVC2_ACC1_2 : |
2058 | 0 | value = 0; |
2059 | 0 | break; |
2060 | 0 | case MEP_OPERAND_IVC2_ACC1_3 : |
2061 | 0 | value = 0; |
2062 | 0 | break; |
2063 | 0 | case MEP_OPERAND_IVC2_ACC1_4 : |
2064 | 0 | value = 0; |
2065 | 0 | break; |
2066 | 0 | case MEP_OPERAND_IVC2_ACC1_5 : |
2067 | 0 | value = 0; |
2068 | 0 | break; |
2069 | 0 | case MEP_OPERAND_IVC2_ACC1_6 : |
2070 | 0 | value = 0; |
2071 | 0 | break; |
2072 | 0 | case MEP_OPERAND_IVC2_ACC1_7 : |
2073 | 0 | value = 0; |
2074 | 0 | break; |
2075 | 0 | case MEP_OPERAND_IVC2_CC : |
2076 | 0 | value = 0; |
2077 | 0 | break; |
2078 | 0 | case MEP_OPERAND_IVC2_COFA0 : |
2079 | 0 | value = 0; |
2080 | 0 | break; |
2081 | 0 | case MEP_OPERAND_IVC2_COFA1 : |
2082 | 0 | value = 0; |
2083 | 0 | break; |
2084 | 0 | case MEP_OPERAND_IVC2_COFR0 : |
2085 | 0 | value = 0; |
2086 | 0 | break; |
2087 | 0 | case MEP_OPERAND_IVC2_COFR1 : |
2088 | 0 | value = 0; |
2089 | 0 | break; |
2090 | 0 | case MEP_OPERAND_IVC2_CSAR0 : |
2091 | 0 | value = 0; |
2092 | 0 | break; |
2093 | 0 | case MEP_OPERAND_IVC2_CSAR1 : |
2094 | 0 | value = 0; |
2095 | 0 | break; |
2096 | 0 | case MEP_OPERAND_IVC2C3CCRN : |
2097 | 0 | value = fields->f_ivc2_ccrn_c3; |
2098 | 0 | break; |
2099 | 0 | case MEP_OPERAND_IVC2CCRN : |
2100 | 0 | value = fields->f_ivc2_ccrn; |
2101 | 0 | break; |
2102 | 0 | case MEP_OPERAND_IVC2CRN : |
2103 | 0 | value = fields->f_ivc2_crnx; |
2104 | 0 | break; |
2105 | 0 | case MEP_OPERAND_IVC2RM : |
2106 | 0 | value = fields->f_ivc2_crm; |
2107 | 0 | break; |
2108 | 0 | case MEP_OPERAND_LO : |
2109 | 0 | value = 0; |
2110 | 0 | break; |
2111 | 0 | case MEP_OPERAND_LP : |
2112 | 0 | value = 0; |
2113 | 0 | break; |
2114 | 0 | case MEP_OPERAND_MB0 : |
2115 | 0 | value = 0; |
2116 | 0 | break; |
2117 | 0 | case MEP_OPERAND_MB1 : |
2118 | 0 | value = 0; |
2119 | 0 | break; |
2120 | 0 | case MEP_OPERAND_ME0 : |
2121 | 0 | value = 0; |
2122 | 0 | break; |
2123 | 0 | case MEP_OPERAND_ME1 : |
2124 | 0 | value = 0; |
2125 | 0 | break; |
2126 | 0 | case MEP_OPERAND_NPC : |
2127 | 0 | value = 0; |
2128 | 0 | break; |
2129 | 0 | case MEP_OPERAND_OPT : |
2130 | 0 | value = 0; |
2131 | 0 | break; |
2132 | 0 | case MEP_OPERAND_PCABS24A2 : |
2133 | 0 | value = fields->f_24u5a2n; |
2134 | 0 | break; |
2135 | 0 | case MEP_OPERAND_PCREL12A2 : |
2136 | 0 | value = fields->f_12s4a2; |
2137 | 0 | break; |
2138 | 0 | case MEP_OPERAND_PCREL17A2 : |
2139 | 0 | value = fields->f_17s16a2; |
2140 | 0 | break; |
2141 | 0 | case MEP_OPERAND_PCREL24A2 : |
2142 | 0 | value = fields->f_24s5a2n; |
2143 | 0 | break; |
2144 | 0 | case MEP_OPERAND_PCREL8A2 : |
2145 | 0 | value = fields->f_8s8a2; |
2146 | 0 | break; |
2147 | 0 | case MEP_OPERAND_PSW : |
2148 | 0 | value = 0; |
2149 | 0 | break; |
2150 | 0 | case MEP_OPERAND_R0 : |
2151 | 0 | value = 0; |
2152 | 0 | break; |
2153 | 0 | case MEP_OPERAND_R1 : |
2154 | 0 | value = 0; |
2155 | 0 | break; |
2156 | 0 | case MEP_OPERAND_RL : |
2157 | 0 | value = fields->f_rl; |
2158 | 0 | break; |
2159 | 0 | case MEP_OPERAND_RL5 : |
2160 | 0 | value = fields->f_rl5; |
2161 | 0 | break; |
2162 | 0 | case MEP_OPERAND_RM : |
2163 | 0 | value = fields->f_rm; |
2164 | 0 | break; |
2165 | 0 | case MEP_OPERAND_RMA : |
2166 | 0 | value = fields->f_rm; |
2167 | 0 | break; |
2168 | 0 | case MEP_OPERAND_RN : |
2169 | 0 | value = fields->f_rn; |
2170 | 0 | break; |
2171 | 0 | case MEP_OPERAND_RN3 : |
2172 | 0 | value = fields->f_rn3; |
2173 | 0 | break; |
2174 | 0 | case MEP_OPERAND_RN3C : |
2175 | 0 | value = fields->f_rn3; |
2176 | 0 | break; |
2177 | 0 | case MEP_OPERAND_RN3L : |
2178 | 0 | value = fields->f_rn3; |
2179 | 0 | break; |
2180 | 0 | case MEP_OPERAND_RN3S : |
2181 | 0 | value = fields->f_rn3; |
2182 | 0 | break; |
2183 | 0 | case MEP_OPERAND_RN3UC : |
2184 | 0 | value = fields->f_rn3; |
2185 | 0 | break; |
2186 | 0 | case MEP_OPERAND_RN3UL : |
2187 | 0 | value = fields->f_rn3; |
2188 | 0 | break; |
2189 | 0 | case MEP_OPERAND_RN3US : |
2190 | 0 | value = fields->f_rn3; |
2191 | 0 | break; |
2192 | 0 | case MEP_OPERAND_RNC : |
2193 | 0 | value = fields->f_rn; |
2194 | 0 | break; |
2195 | 0 | case MEP_OPERAND_RNL : |
2196 | 0 | value = fields->f_rn; |
2197 | 0 | break; |
2198 | 0 | case MEP_OPERAND_RNS : |
2199 | 0 | value = fields->f_rn; |
2200 | 0 | break; |
2201 | 0 | case MEP_OPERAND_RNUC : |
2202 | 0 | value = fields->f_rn; |
2203 | 0 | break; |
2204 | 0 | case MEP_OPERAND_RNUL : |
2205 | 0 | value = fields->f_rn; |
2206 | 0 | break; |
2207 | 0 | case MEP_OPERAND_RNUS : |
2208 | 0 | value = fields->f_rn; |
2209 | 0 | break; |
2210 | 0 | case MEP_OPERAND_SAR : |
2211 | 0 | value = 0; |
2212 | 0 | break; |
2213 | 0 | case MEP_OPERAND_SDISP16 : |
2214 | 0 | value = fields->f_16s16; |
2215 | 0 | break; |
2216 | 0 | case MEP_OPERAND_SIMM16 : |
2217 | 0 | value = fields->f_16s16; |
2218 | 0 | break; |
2219 | 0 | case MEP_OPERAND_SIMM16P0 : |
2220 | 0 | value = fields->f_ivc2_simm16p0; |
2221 | 0 | break; |
2222 | 0 | case MEP_OPERAND_SIMM6 : |
2223 | 0 | value = fields->f_6s8; |
2224 | 0 | break; |
2225 | 0 | case MEP_OPERAND_SIMM8 : |
2226 | 0 | value = fields->f_8s8; |
2227 | 0 | break; |
2228 | 0 | case MEP_OPERAND_SIMM8P0 : |
2229 | 0 | value = fields->f_ivc2_8s0; |
2230 | 0 | break; |
2231 | 0 | case MEP_OPERAND_SIMM8P20 : |
2232 | 0 | value = fields->f_ivc2_8s20; |
2233 | 0 | break; |
2234 | 0 | case MEP_OPERAND_SIMM8P4 : |
2235 | 0 | value = fields->f_ivc2_8s4; |
2236 | 0 | break; |
2237 | 0 | case MEP_OPERAND_SP : |
2238 | 0 | value = 0; |
2239 | 0 | break; |
2240 | 0 | case MEP_OPERAND_SPR : |
2241 | 0 | value = 0; |
2242 | 0 | break; |
2243 | 0 | case MEP_OPERAND_TP : |
2244 | 0 | value = 0; |
2245 | 0 | break; |
2246 | 0 | case MEP_OPERAND_TPR : |
2247 | 0 | value = 0; |
2248 | 0 | break; |
2249 | 0 | case MEP_OPERAND_UDISP2 : |
2250 | 0 | value = fields->f_2u6; |
2251 | 0 | break; |
2252 | 0 | case MEP_OPERAND_UDISP7 : |
2253 | 0 | value = fields->f_7u9; |
2254 | 0 | break; |
2255 | 0 | case MEP_OPERAND_UDISP7A2 : |
2256 | 0 | value = fields->f_7u9a2; |
2257 | 0 | break; |
2258 | 0 | case MEP_OPERAND_UDISP7A4 : |
2259 | 0 | value = fields->f_7u9a4; |
2260 | 0 | break; |
2261 | 0 | case MEP_OPERAND_UIMM16 : |
2262 | 0 | value = fields->f_16u16; |
2263 | 0 | break; |
2264 | 0 | case MEP_OPERAND_UIMM2 : |
2265 | 0 | value = fields->f_2u10; |
2266 | 0 | break; |
2267 | 0 | case MEP_OPERAND_UIMM24 : |
2268 | 0 | value = fields->f_24u8n; |
2269 | 0 | break; |
2270 | 0 | case MEP_OPERAND_UIMM3 : |
2271 | 0 | value = fields->f_3u5; |
2272 | 0 | break; |
2273 | 0 | case MEP_OPERAND_UIMM4 : |
2274 | 0 | value = fields->f_4u8; |
2275 | 0 | break; |
2276 | 0 | case MEP_OPERAND_UIMM5 : |
2277 | 0 | value = fields->f_5u8; |
2278 | 0 | break; |
2279 | 0 | case MEP_OPERAND_UIMM7A4 : |
2280 | 0 | value = fields->f_7u9a4; |
2281 | 0 | break; |
2282 | 0 | case MEP_OPERAND_ZERO : |
2283 | 0 | value = 0; |
2284 | 0 | break; |
2285 | | |
2286 | 0 | default : |
2287 | | /* xgettext:c-format */ |
2288 | 0 | opcodes_error_handler |
2289 | 0 | (_("internal error: unrecognized field %d while getting int operand"), |
2290 | 0 | opindex); |
2291 | 0 | abort (); |
2292 | 0 | } |
2293 | | |
2294 | 0 | return value; |
2295 | 0 | } |
2296 | | |
2297 | | bfd_vma |
2298 | | mep_cgen_get_vma_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED, |
2299 | | int opindex, |
2300 | | const CGEN_FIELDS * fields) |
2301 | 0 | { |
2302 | 0 | bfd_vma value; |
2303 | |
|
2304 | 0 | switch (opindex) |
2305 | 0 | { |
2306 | 0 | case MEP_OPERAND_ADDR24A4 : |
2307 | 0 | value = fields->f_24u8a4n; |
2308 | 0 | break; |
2309 | 0 | case MEP_OPERAND_C5RMUIMM20 : |
2310 | 0 | value = fields->f_c5_rmuimm20; |
2311 | 0 | break; |
2312 | 0 | case MEP_OPERAND_C5RNMUIMM24 : |
2313 | 0 | value = fields->f_c5_rnmuimm24; |
2314 | 0 | break; |
2315 | 0 | case MEP_OPERAND_CALLNUM : |
2316 | 0 | value = fields->f_callnum; |
2317 | 0 | break; |
2318 | 0 | case MEP_OPERAND_CCCC : |
2319 | 0 | value = fields->f_rm; |
2320 | 0 | break; |
2321 | 0 | case MEP_OPERAND_CCRN : |
2322 | 0 | value = fields->f_ccrn; |
2323 | 0 | break; |
2324 | 0 | case MEP_OPERAND_CDISP10 : |
2325 | 0 | value = fields->f_cdisp10; |
2326 | 0 | break; |
2327 | 0 | case MEP_OPERAND_CDISP10A2 : |
2328 | 0 | value = fields->f_cdisp10; |
2329 | 0 | break; |
2330 | 0 | case MEP_OPERAND_CDISP10A4 : |
2331 | 0 | value = fields->f_cdisp10; |
2332 | 0 | break; |
2333 | 0 | case MEP_OPERAND_CDISP10A8 : |
2334 | 0 | value = fields->f_cdisp10; |
2335 | 0 | break; |
2336 | 0 | case MEP_OPERAND_CDISP12 : |
2337 | 0 | value = fields->f_12s20; |
2338 | 0 | break; |
2339 | 0 | case MEP_OPERAND_CIMM4 : |
2340 | 0 | value = fields->f_rn; |
2341 | 0 | break; |
2342 | 0 | case MEP_OPERAND_CIMM5 : |
2343 | 0 | value = fields->f_5u24; |
2344 | 0 | break; |
2345 | 0 | case MEP_OPERAND_CODE16 : |
2346 | 0 | value = fields->f_16u16; |
2347 | 0 | break; |
2348 | 0 | case MEP_OPERAND_CODE24 : |
2349 | 0 | value = fields->f_24u4n; |
2350 | 0 | break; |
2351 | 0 | case MEP_OPERAND_CP_FLAG : |
2352 | 0 | value = 0; |
2353 | 0 | break; |
2354 | 0 | case MEP_OPERAND_CRN : |
2355 | 0 | value = fields->f_crn; |
2356 | 0 | break; |
2357 | 0 | case MEP_OPERAND_CRN64 : |
2358 | 0 | value = fields->f_crn; |
2359 | 0 | break; |
2360 | 0 | case MEP_OPERAND_CRNX : |
2361 | 0 | value = fields->f_crnx; |
2362 | 0 | break; |
2363 | 0 | case MEP_OPERAND_CRNX64 : |
2364 | 0 | value = fields->f_crnx; |
2365 | 0 | break; |
2366 | 0 | case MEP_OPERAND_CROC : |
2367 | 0 | value = fields->f_ivc2_5u7; |
2368 | 0 | break; |
2369 | 0 | case MEP_OPERAND_CROP : |
2370 | 0 | value = fields->f_ivc2_5u23; |
2371 | 0 | break; |
2372 | 0 | case MEP_OPERAND_CRPC : |
2373 | 0 | value = fields->f_ivc2_5u26; |
2374 | 0 | break; |
2375 | 0 | case MEP_OPERAND_CRPP : |
2376 | 0 | value = fields->f_ivc2_5u18; |
2377 | 0 | break; |
2378 | 0 | case MEP_OPERAND_CRQC : |
2379 | 0 | value = fields->f_ivc2_5u21; |
2380 | 0 | break; |
2381 | 0 | case MEP_OPERAND_CRQP : |
2382 | 0 | value = fields->f_ivc2_5u13; |
2383 | 0 | break; |
2384 | 0 | case MEP_OPERAND_CSRN : |
2385 | 0 | value = fields->f_csrn; |
2386 | 0 | break; |
2387 | 0 | case MEP_OPERAND_CSRN_IDX : |
2388 | 0 | value = fields->f_csrn; |
2389 | 0 | break; |
2390 | 0 | case MEP_OPERAND_DBG : |
2391 | 0 | value = 0; |
2392 | 0 | break; |
2393 | 0 | case MEP_OPERAND_DEPC : |
2394 | 0 | value = 0; |
2395 | 0 | break; |
2396 | 0 | case MEP_OPERAND_EPC : |
2397 | 0 | value = 0; |
2398 | 0 | break; |
2399 | 0 | case MEP_OPERAND_EXC : |
2400 | 0 | value = 0; |
2401 | 0 | break; |
2402 | 0 | case MEP_OPERAND_HI : |
2403 | 0 | value = 0; |
2404 | 0 | break; |
2405 | 0 | case MEP_OPERAND_IMM16P0 : |
2406 | 0 | value = fields->f_ivc2_imm16p0; |
2407 | 0 | break; |
2408 | 0 | case MEP_OPERAND_IMM3P12 : |
2409 | 0 | value = fields->f_ivc2_3u12; |
2410 | 0 | break; |
2411 | 0 | case MEP_OPERAND_IMM3P25 : |
2412 | 0 | value = fields->f_ivc2_3u25; |
2413 | 0 | break; |
2414 | 0 | case MEP_OPERAND_IMM3P4 : |
2415 | 0 | value = fields->f_ivc2_3u4; |
2416 | 0 | break; |
2417 | 0 | case MEP_OPERAND_IMM3P5 : |
2418 | 0 | value = fields->f_ivc2_3u5; |
2419 | 0 | break; |
2420 | 0 | case MEP_OPERAND_IMM3P9 : |
2421 | 0 | value = fields->f_ivc2_3u9; |
2422 | 0 | break; |
2423 | 0 | case MEP_OPERAND_IMM4P10 : |
2424 | 0 | value = fields->f_ivc2_4u10; |
2425 | 0 | break; |
2426 | 0 | case MEP_OPERAND_IMM4P4 : |
2427 | 0 | value = fields->f_ivc2_4u4; |
2428 | 0 | break; |
2429 | 0 | case MEP_OPERAND_IMM4P8 : |
2430 | 0 | value = fields->f_ivc2_4u8; |
2431 | 0 | break; |
2432 | 0 | case MEP_OPERAND_IMM5P23 : |
2433 | 0 | value = fields->f_ivc2_5u23; |
2434 | 0 | break; |
2435 | 0 | case MEP_OPERAND_IMM5P3 : |
2436 | 0 | value = fields->f_ivc2_5u3; |
2437 | 0 | break; |
2438 | 0 | case MEP_OPERAND_IMM5P7 : |
2439 | 0 | value = fields->f_ivc2_5u7; |
2440 | 0 | break; |
2441 | 0 | case MEP_OPERAND_IMM5P8 : |
2442 | 0 | value = fields->f_ivc2_5u8; |
2443 | 0 | break; |
2444 | 0 | case MEP_OPERAND_IMM6P2 : |
2445 | 0 | value = fields->f_ivc2_6u2; |
2446 | 0 | break; |
2447 | 0 | case MEP_OPERAND_IMM6P6 : |
2448 | 0 | value = fields->f_ivc2_6u6; |
2449 | 0 | break; |
2450 | 0 | case MEP_OPERAND_IMM8P0 : |
2451 | 0 | value = fields->f_ivc2_8u0; |
2452 | 0 | break; |
2453 | 0 | case MEP_OPERAND_IMM8P20 : |
2454 | 0 | value = fields->f_ivc2_8u20; |
2455 | 0 | break; |
2456 | 0 | case MEP_OPERAND_IMM8P4 : |
2457 | 0 | value = fields->f_ivc2_8u4; |
2458 | 0 | break; |
2459 | 0 | case MEP_OPERAND_IVC_X_0_2 : |
2460 | 0 | value = fields->f_ivc2_2u0; |
2461 | 0 | break; |
2462 | 0 | case MEP_OPERAND_IVC_X_0_3 : |
2463 | 0 | value = fields->f_ivc2_3u0; |
2464 | 0 | break; |
2465 | 0 | case MEP_OPERAND_IVC_X_0_4 : |
2466 | 0 | value = fields->f_ivc2_4u0; |
2467 | 0 | break; |
2468 | 0 | case MEP_OPERAND_IVC_X_0_5 : |
2469 | 0 | value = fields->f_ivc2_5u0; |
2470 | 0 | break; |
2471 | 0 | case MEP_OPERAND_IVC_X_6_1 : |
2472 | 0 | value = fields->f_ivc2_1u6; |
2473 | 0 | break; |
2474 | 0 | case MEP_OPERAND_IVC_X_6_2 : |
2475 | 0 | value = fields->f_ivc2_2u6; |
2476 | 0 | break; |
2477 | 0 | case MEP_OPERAND_IVC_X_6_3 : |
2478 | 0 | value = fields->f_ivc2_3u6; |
2479 | 0 | break; |
2480 | 0 | case MEP_OPERAND_IVC2_ACC0_0 : |
2481 | 0 | value = 0; |
2482 | 0 | break; |
2483 | 0 | case MEP_OPERAND_IVC2_ACC0_1 : |
2484 | 0 | value = 0; |
2485 | 0 | break; |
2486 | 0 | case MEP_OPERAND_IVC2_ACC0_2 : |
2487 | 0 | value = 0; |
2488 | 0 | break; |
2489 | 0 | case MEP_OPERAND_IVC2_ACC0_3 : |
2490 | 0 | value = 0; |
2491 | 0 | break; |
2492 | 0 | case MEP_OPERAND_IVC2_ACC0_4 : |
2493 | 0 | value = 0; |
2494 | 0 | break; |
2495 | 0 | case MEP_OPERAND_IVC2_ACC0_5 : |
2496 | 0 | value = 0; |
2497 | 0 | break; |
2498 | 0 | case MEP_OPERAND_IVC2_ACC0_6 : |
2499 | 0 | value = 0; |
2500 | 0 | break; |
2501 | 0 | case MEP_OPERAND_IVC2_ACC0_7 : |
2502 | 0 | value = 0; |
2503 | 0 | break; |
2504 | 0 | case MEP_OPERAND_IVC2_ACC1_0 : |
2505 | 0 | value = 0; |
2506 | 0 | break; |
2507 | 0 | case MEP_OPERAND_IVC2_ACC1_1 : |
2508 | 0 | value = 0; |
2509 | 0 | break; |
2510 | 0 | case MEP_OPERAND_IVC2_ACC1_2 : |
2511 | 0 | value = 0; |
2512 | 0 | break; |
2513 | 0 | case MEP_OPERAND_IVC2_ACC1_3 : |
2514 | 0 | value = 0; |
2515 | 0 | break; |
2516 | 0 | case MEP_OPERAND_IVC2_ACC1_4 : |
2517 | 0 | value = 0; |
2518 | 0 | break; |
2519 | 0 | case MEP_OPERAND_IVC2_ACC1_5 : |
2520 | 0 | value = 0; |
2521 | 0 | break; |
2522 | 0 | case MEP_OPERAND_IVC2_ACC1_6 : |
2523 | 0 | value = 0; |
2524 | 0 | break; |
2525 | 0 | case MEP_OPERAND_IVC2_ACC1_7 : |
2526 | 0 | value = 0; |
2527 | 0 | break; |
2528 | 0 | case MEP_OPERAND_IVC2_CC : |
2529 | 0 | value = 0; |
2530 | 0 | break; |
2531 | 0 | case MEP_OPERAND_IVC2_COFA0 : |
2532 | 0 | value = 0; |
2533 | 0 | break; |
2534 | 0 | case MEP_OPERAND_IVC2_COFA1 : |
2535 | 0 | value = 0; |
2536 | 0 | break; |
2537 | 0 | case MEP_OPERAND_IVC2_COFR0 : |
2538 | 0 | value = 0; |
2539 | 0 | break; |
2540 | 0 | case MEP_OPERAND_IVC2_COFR1 : |
2541 | 0 | value = 0; |
2542 | 0 | break; |
2543 | 0 | case MEP_OPERAND_IVC2_CSAR0 : |
2544 | 0 | value = 0; |
2545 | 0 | break; |
2546 | 0 | case MEP_OPERAND_IVC2_CSAR1 : |
2547 | 0 | value = 0; |
2548 | 0 | break; |
2549 | 0 | case MEP_OPERAND_IVC2C3CCRN : |
2550 | 0 | value = fields->f_ivc2_ccrn_c3; |
2551 | 0 | break; |
2552 | 0 | case MEP_OPERAND_IVC2CCRN : |
2553 | 0 | value = fields->f_ivc2_ccrn; |
2554 | 0 | break; |
2555 | 0 | case MEP_OPERAND_IVC2CRN : |
2556 | 0 | value = fields->f_ivc2_crnx; |
2557 | 0 | break; |
2558 | 0 | case MEP_OPERAND_IVC2RM : |
2559 | 0 | value = fields->f_ivc2_crm; |
2560 | 0 | break; |
2561 | 0 | case MEP_OPERAND_LO : |
2562 | 0 | value = 0; |
2563 | 0 | break; |
2564 | 0 | case MEP_OPERAND_LP : |
2565 | 0 | value = 0; |
2566 | 0 | break; |
2567 | 0 | case MEP_OPERAND_MB0 : |
2568 | 0 | value = 0; |
2569 | 0 | break; |
2570 | 0 | case MEP_OPERAND_MB1 : |
2571 | 0 | value = 0; |
2572 | 0 | break; |
2573 | 0 | case MEP_OPERAND_ME0 : |
2574 | 0 | value = 0; |
2575 | 0 | break; |
2576 | 0 | case MEP_OPERAND_ME1 : |
2577 | 0 | value = 0; |
2578 | 0 | break; |
2579 | 0 | case MEP_OPERAND_NPC : |
2580 | 0 | value = 0; |
2581 | 0 | break; |
2582 | 0 | case MEP_OPERAND_OPT : |
2583 | 0 | value = 0; |
2584 | 0 | break; |
2585 | 0 | case MEP_OPERAND_PCABS24A2 : |
2586 | 0 | value = fields->f_24u5a2n; |
2587 | 0 | break; |
2588 | 0 | case MEP_OPERAND_PCREL12A2 : |
2589 | 0 | value = fields->f_12s4a2; |
2590 | 0 | break; |
2591 | 0 | case MEP_OPERAND_PCREL17A2 : |
2592 | 0 | value = fields->f_17s16a2; |
2593 | 0 | break; |
2594 | 0 | case MEP_OPERAND_PCREL24A2 : |
2595 | 0 | value = fields->f_24s5a2n; |
2596 | 0 | break; |
2597 | 0 | case MEP_OPERAND_PCREL8A2 : |
2598 | 0 | value = fields->f_8s8a2; |
2599 | 0 | break; |
2600 | 0 | case MEP_OPERAND_PSW : |
2601 | 0 | value = 0; |
2602 | 0 | break; |
2603 | 0 | case MEP_OPERAND_R0 : |
2604 | 0 | value = 0; |
2605 | 0 | break; |
2606 | 0 | case MEP_OPERAND_R1 : |
2607 | 0 | value = 0; |
2608 | 0 | break; |
2609 | 0 | case MEP_OPERAND_RL : |
2610 | 0 | value = fields->f_rl; |
2611 | 0 | break; |
2612 | 0 | case MEP_OPERAND_RL5 : |
2613 | 0 | value = fields->f_rl5; |
2614 | 0 | break; |
2615 | 0 | case MEP_OPERAND_RM : |
2616 | 0 | value = fields->f_rm; |
2617 | 0 | break; |
2618 | 0 | case MEP_OPERAND_RMA : |
2619 | 0 | value = fields->f_rm; |
2620 | 0 | break; |
2621 | 0 | case MEP_OPERAND_RN : |
2622 | 0 | value = fields->f_rn; |
2623 | 0 | break; |
2624 | 0 | case MEP_OPERAND_RN3 : |
2625 | 0 | value = fields->f_rn3; |
2626 | 0 | break; |
2627 | 0 | case MEP_OPERAND_RN3C : |
2628 | 0 | value = fields->f_rn3; |
2629 | 0 | break; |
2630 | 0 | case MEP_OPERAND_RN3L : |
2631 | 0 | value = fields->f_rn3; |
2632 | 0 | break; |
2633 | 0 | case MEP_OPERAND_RN3S : |
2634 | 0 | value = fields->f_rn3; |
2635 | 0 | break; |
2636 | 0 | case MEP_OPERAND_RN3UC : |
2637 | 0 | value = fields->f_rn3; |
2638 | 0 | break; |
2639 | 0 | case MEP_OPERAND_RN3UL : |
2640 | 0 | value = fields->f_rn3; |
2641 | 0 | break; |
2642 | 0 | case MEP_OPERAND_RN3US : |
2643 | 0 | value = fields->f_rn3; |
2644 | 0 | break; |
2645 | 0 | case MEP_OPERAND_RNC : |
2646 | 0 | value = fields->f_rn; |
2647 | 0 | break; |
2648 | 0 | case MEP_OPERAND_RNL : |
2649 | 0 | value = fields->f_rn; |
2650 | 0 | break; |
2651 | 0 | case MEP_OPERAND_RNS : |
2652 | 0 | value = fields->f_rn; |
2653 | 0 | break; |
2654 | 0 | case MEP_OPERAND_RNUC : |
2655 | 0 | value = fields->f_rn; |
2656 | 0 | break; |
2657 | 0 | case MEP_OPERAND_RNUL : |
2658 | 0 | value = fields->f_rn; |
2659 | 0 | break; |
2660 | 0 | case MEP_OPERAND_RNUS : |
2661 | 0 | value = fields->f_rn; |
2662 | 0 | break; |
2663 | 0 | case MEP_OPERAND_SAR : |
2664 | 0 | value = 0; |
2665 | 0 | break; |
2666 | 0 | case MEP_OPERAND_SDISP16 : |
2667 | 0 | value = fields->f_16s16; |
2668 | 0 | break; |
2669 | 0 | case MEP_OPERAND_SIMM16 : |
2670 | 0 | value = fields->f_16s16; |
2671 | 0 | break; |
2672 | 0 | case MEP_OPERAND_SIMM16P0 : |
2673 | 0 | value = fields->f_ivc2_simm16p0; |
2674 | 0 | break; |
2675 | 0 | case MEP_OPERAND_SIMM6 : |
2676 | 0 | value = fields->f_6s8; |
2677 | 0 | break; |
2678 | 0 | case MEP_OPERAND_SIMM8 : |
2679 | 0 | value = fields->f_8s8; |
2680 | 0 | break; |
2681 | 0 | case MEP_OPERAND_SIMM8P0 : |
2682 | 0 | value = fields->f_ivc2_8s0; |
2683 | 0 | break; |
2684 | 0 | case MEP_OPERAND_SIMM8P20 : |
2685 | 0 | value = fields->f_ivc2_8s20; |
2686 | 0 | break; |
2687 | 0 | case MEP_OPERAND_SIMM8P4 : |
2688 | 0 | value = fields->f_ivc2_8s4; |
2689 | 0 | break; |
2690 | 0 | case MEP_OPERAND_SP : |
2691 | 0 | value = 0; |
2692 | 0 | break; |
2693 | 0 | case MEP_OPERAND_SPR : |
2694 | 0 | value = 0; |
2695 | 0 | break; |
2696 | 0 | case MEP_OPERAND_TP : |
2697 | 0 | value = 0; |
2698 | 0 | break; |
2699 | 0 | case MEP_OPERAND_TPR : |
2700 | 0 | value = 0; |
2701 | 0 | break; |
2702 | 0 | case MEP_OPERAND_UDISP2 : |
2703 | 0 | value = fields->f_2u6; |
2704 | 0 | break; |
2705 | 0 | case MEP_OPERAND_UDISP7 : |
2706 | 0 | value = fields->f_7u9; |
2707 | 0 | break; |
2708 | 0 | case MEP_OPERAND_UDISP7A2 : |
2709 | 0 | value = fields->f_7u9a2; |
2710 | 0 | break; |
2711 | 0 | case MEP_OPERAND_UDISP7A4 : |
2712 | 0 | value = fields->f_7u9a4; |
2713 | 0 | break; |
2714 | 0 | case MEP_OPERAND_UIMM16 : |
2715 | 0 | value = fields->f_16u16; |
2716 | 0 | break; |
2717 | 0 | case MEP_OPERAND_UIMM2 : |
2718 | 0 | value = fields->f_2u10; |
2719 | 0 | break; |
2720 | 0 | case MEP_OPERAND_UIMM24 : |
2721 | 0 | value = fields->f_24u8n; |
2722 | 0 | break; |
2723 | 0 | case MEP_OPERAND_UIMM3 : |
2724 | 0 | value = fields->f_3u5; |
2725 | 0 | break; |
2726 | 0 | case MEP_OPERAND_UIMM4 : |
2727 | 0 | value = fields->f_4u8; |
2728 | 0 | break; |
2729 | 0 | case MEP_OPERAND_UIMM5 : |
2730 | 0 | value = fields->f_5u8; |
2731 | 0 | break; |
2732 | 0 | case MEP_OPERAND_UIMM7A4 : |
2733 | 0 | value = fields->f_7u9a4; |
2734 | 0 | break; |
2735 | 0 | case MEP_OPERAND_ZERO : |
2736 | 0 | value = 0; |
2737 | 0 | break; |
2738 | | |
2739 | 0 | default : |
2740 | | /* xgettext:c-format */ |
2741 | 0 | opcodes_error_handler |
2742 | 0 | (_("internal error: unrecognized field %d while getting vma operand"), |
2743 | 0 | opindex); |
2744 | 0 | abort (); |
2745 | 0 | } |
2746 | | |
2747 | 0 | return value; |
2748 | 0 | } |
2749 | | |
2750 | | void mep_cgen_set_int_operand (CGEN_CPU_DESC, int, CGEN_FIELDS *, int); |
2751 | | void mep_cgen_set_vma_operand (CGEN_CPU_DESC, int, CGEN_FIELDS *, bfd_vma); |
2752 | | |
2753 | | /* Stuffing values in cgen_fields is handled by a collection of functions. |
2754 | | They are distinguished by the type of the VALUE argument they accept. |
2755 | | TODO: floating point, inlining support, remove cases where argument type |
2756 | | not appropriate. */ |
2757 | | |
2758 | | void |
2759 | | mep_cgen_set_int_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED, |
2760 | | int opindex, |
2761 | | CGEN_FIELDS * fields, |
2762 | | int value) |
2763 | 0 | { |
2764 | 0 | switch (opindex) |
2765 | 0 | { |
2766 | 0 | case MEP_OPERAND_ADDR24A4 : |
2767 | 0 | fields->f_24u8a4n = value; |
2768 | 0 | break; |
2769 | 0 | case MEP_OPERAND_C5RMUIMM20 : |
2770 | 0 | fields->f_c5_rmuimm20 = value; |
2771 | 0 | break; |
2772 | 0 | case MEP_OPERAND_C5RNMUIMM24 : |
2773 | 0 | fields->f_c5_rnmuimm24 = value; |
2774 | 0 | break; |
2775 | 0 | case MEP_OPERAND_CALLNUM : |
2776 | 0 | fields->f_callnum = value; |
2777 | 0 | break; |
2778 | 0 | case MEP_OPERAND_CCCC : |
2779 | 0 | fields->f_rm = value; |
2780 | 0 | break; |
2781 | 0 | case MEP_OPERAND_CCRN : |
2782 | 0 | fields->f_ccrn = value; |
2783 | 0 | break; |
2784 | 0 | case MEP_OPERAND_CDISP10 : |
2785 | 0 | fields->f_cdisp10 = value; |
2786 | 0 | break; |
2787 | 0 | case MEP_OPERAND_CDISP10A2 : |
2788 | 0 | fields->f_cdisp10 = value; |
2789 | 0 | break; |
2790 | 0 | case MEP_OPERAND_CDISP10A4 : |
2791 | 0 | fields->f_cdisp10 = value; |
2792 | 0 | break; |
2793 | 0 | case MEP_OPERAND_CDISP10A8 : |
2794 | 0 | fields->f_cdisp10 = value; |
2795 | 0 | break; |
2796 | 0 | case MEP_OPERAND_CDISP12 : |
2797 | 0 | fields->f_12s20 = value; |
2798 | 0 | break; |
2799 | 0 | case MEP_OPERAND_CIMM4 : |
2800 | 0 | fields->f_rn = value; |
2801 | 0 | break; |
2802 | 0 | case MEP_OPERAND_CIMM5 : |
2803 | 0 | fields->f_5u24 = value; |
2804 | 0 | break; |
2805 | 0 | case MEP_OPERAND_CODE16 : |
2806 | 0 | fields->f_16u16 = value; |
2807 | 0 | break; |
2808 | 0 | case MEP_OPERAND_CODE24 : |
2809 | 0 | fields->f_24u4n = value; |
2810 | 0 | break; |
2811 | 0 | case MEP_OPERAND_CP_FLAG : |
2812 | 0 | break; |
2813 | 0 | case MEP_OPERAND_CRN : |
2814 | 0 | fields->f_crn = value; |
2815 | 0 | break; |
2816 | 0 | case MEP_OPERAND_CRN64 : |
2817 | 0 | fields->f_crn = value; |
2818 | 0 | break; |
2819 | 0 | case MEP_OPERAND_CRNX : |
2820 | 0 | fields->f_crnx = value; |
2821 | 0 | break; |
2822 | 0 | case MEP_OPERAND_CRNX64 : |
2823 | 0 | fields->f_crnx = value; |
2824 | 0 | break; |
2825 | 0 | case MEP_OPERAND_CROC : |
2826 | 0 | fields->f_ivc2_5u7 = value; |
2827 | 0 | break; |
2828 | 0 | case MEP_OPERAND_CROP : |
2829 | 0 | fields->f_ivc2_5u23 = value; |
2830 | 0 | break; |
2831 | 0 | case MEP_OPERAND_CRPC : |
2832 | 0 | fields->f_ivc2_5u26 = value; |
2833 | 0 | break; |
2834 | 0 | case MEP_OPERAND_CRPP : |
2835 | 0 | fields->f_ivc2_5u18 = value; |
2836 | 0 | break; |
2837 | 0 | case MEP_OPERAND_CRQC : |
2838 | 0 | fields->f_ivc2_5u21 = value; |
2839 | 0 | break; |
2840 | 0 | case MEP_OPERAND_CRQP : |
2841 | 0 | fields->f_ivc2_5u13 = value; |
2842 | 0 | break; |
2843 | 0 | case MEP_OPERAND_CSRN : |
2844 | 0 | fields->f_csrn = value; |
2845 | 0 | break; |
2846 | 0 | case MEP_OPERAND_CSRN_IDX : |
2847 | 0 | fields->f_csrn = value; |
2848 | 0 | break; |
2849 | 0 | case MEP_OPERAND_DBG : |
2850 | 0 | break; |
2851 | 0 | case MEP_OPERAND_DEPC : |
2852 | 0 | break; |
2853 | 0 | case MEP_OPERAND_EPC : |
2854 | 0 | break; |
2855 | 0 | case MEP_OPERAND_EXC : |
2856 | 0 | break; |
2857 | 0 | case MEP_OPERAND_HI : |
2858 | 0 | break; |
2859 | 0 | case MEP_OPERAND_IMM16P0 : |
2860 | 0 | fields->f_ivc2_imm16p0 = value; |
2861 | 0 | break; |
2862 | 0 | case MEP_OPERAND_IMM3P12 : |
2863 | 0 | fields->f_ivc2_3u12 = value; |
2864 | 0 | break; |
2865 | 0 | case MEP_OPERAND_IMM3P25 : |
2866 | 0 | fields->f_ivc2_3u25 = value; |
2867 | 0 | break; |
2868 | 0 | case MEP_OPERAND_IMM3P4 : |
2869 | 0 | fields->f_ivc2_3u4 = value; |
2870 | 0 | break; |
2871 | 0 | case MEP_OPERAND_IMM3P5 : |
2872 | 0 | fields->f_ivc2_3u5 = value; |
2873 | 0 | break; |
2874 | 0 | case MEP_OPERAND_IMM3P9 : |
2875 | 0 | fields->f_ivc2_3u9 = value; |
2876 | 0 | break; |
2877 | 0 | case MEP_OPERAND_IMM4P10 : |
2878 | 0 | fields->f_ivc2_4u10 = value; |
2879 | 0 | break; |
2880 | 0 | case MEP_OPERAND_IMM4P4 : |
2881 | 0 | fields->f_ivc2_4u4 = value; |
2882 | 0 | break; |
2883 | 0 | case MEP_OPERAND_IMM4P8 : |
2884 | 0 | fields->f_ivc2_4u8 = value; |
2885 | 0 | break; |
2886 | 0 | case MEP_OPERAND_IMM5P23 : |
2887 | 0 | fields->f_ivc2_5u23 = value; |
2888 | 0 | break; |
2889 | 0 | case MEP_OPERAND_IMM5P3 : |
2890 | 0 | fields->f_ivc2_5u3 = value; |
2891 | 0 | break; |
2892 | 0 | case MEP_OPERAND_IMM5P7 : |
2893 | 0 | fields->f_ivc2_5u7 = value; |
2894 | 0 | break; |
2895 | 0 | case MEP_OPERAND_IMM5P8 : |
2896 | 0 | fields->f_ivc2_5u8 = value; |
2897 | 0 | break; |
2898 | 0 | case MEP_OPERAND_IMM6P2 : |
2899 | 0 | fields->f_ivc2_6u2 = value; |
2900 | 0 | break; |
2901 | 0 | case MEP_OPERAND_IMM6P6 : |
2902 | 0 | fields->f_ivc2_6u6 = value; |
2903 | 0 | break; |
2904 | 0 | case MEP_OPERAND_IMM8P0 : |
2905 | 0 | fields->f_ivc2_8u0 = value; |
2906 | 0 | break; |
2907 | 0 | case MEP_OPERAND_IMM8P20 : |
2908 | 0 | fields->f_ivc2_8u20 = value; |
2909 | 0 | break; |
2910 | 0 | case MEP_OPERAND_IMM8P4 : |
2911 | 0 | fields->f_ivc2_8u4 = value; |
2912 | 0 | break; |
2913 | 0 | case MEP_OPERAND_IVC_X_0_2 : |
2914 | 0 | fields->f_ivc2_2u0 = value; |
2915 | 0 | break; |
2916 | 0 | case MEP_OPERAND_IVC_X_0_3 : |
2917 | 0 | fields->f_ivc2_3u0 = value; |
2918 | 0 | break; |
2919 | 0 | case MEP_OPERAND_IVC_X_0_4 : |
2920 | 0 | fields->f_ivc2_4u0 = value; |
2921 | 0 | break; |
2922 | 0 | case MEP_OPERAND_IVC_X_0_5 : |
2923 | 0 | fields->f_ivc2_5u0 = value; |
2924 | 0 | break; |
2925 | 0 | case MEP_OPERAND_IVC_X_6_1 : |
2926 | 0 | fields->f_ivc2_1u6 = value; |
2927 | 0 | break; |
2928 | 0 | case MEP_OPERAND_IVC_X_6_2 : |
2929 | 0 | fields->f_ivc2_2u6 = value; |
2930 | 0 | break; |
2931 | 0 | case MEP_OPERAND_IVC_X_6_3 : |
2932 | 0 | fields->f_ivc2_3u6 = value; |
2933 | 0 | break; |
2934 | 0 | case MEP_OPERAND_IVC2_ACC0_0 : |
2935 | 0 | break; |
2936 | 0 | case MEP_OPERAND_IVC2_ACC0_1 : |
2937 | 0 | break; |
2938 | 0 | case MEP_OPERAND_IVC2_ACC0_2 : |
2939 | 0 | break; |
2940 | 0 | case MEP_OPERAND_IVC2_ACC0_3 : |
2941 | 0 | break; |
2942 | 0 | case MEP_OPERAND_IVC2_ACC0_4 : |
2943 | 0 | break; |
2944 | 0 | case MEP_OPERAND_IVC2_ACC0_5 : |
2945 | 0 | break; |
2946 | 0 | case MEP_OPERAND_IVC2_ACC0_6 : |
2947 | 0 | break; |
2948 | 0 | case MEP_OPERAND_IVC2_ACC0_7 : |
2949 | 0 | break; |
2950 | 0 | case MEP_OPERAND_IVC2_ACC1_0 : |
2951 | 0 | break; |
2952 | 0 | case MEP_OPERAND_IVC2_ACC1_1 : |
2953 | 0 | break; |
2954 | 0 | case MEP_OPERAND_IVC2_ACC1_2 : |
2955 | 0 | break; |
2956 | 0 | case MEP_OPERAND_IVC2_ACC1_3 : |
2957 | 0 | break; |
2958 | 0 | case MEP_OPERAND_IVC2_ACC1_4 : |
2959 | 0 | break; |
2960 | 0 | case MEP_OPERAND_IVC2_ACC1_5 : |
2961 | 0 | break; |
2962 | 0 | case MEP_OPERAND_IVC2_ACC1_6 : |
2963 | 0 | break; |
2964 | 0 | case MEP_OPERAND_IVC2_ACC1_7 : |
2965 | 0 | break; |
2966 | 0 | case MEP_OPERAND_IVC2_CC : |
2967 | 0 | break; |
2968 | 0 | case MEP_OPERAND_IVC2_COFA0 : |
2969 | 0 | break; |
2970 | 0 | case MEP_OPERAND_IVC2_COFA1 : |
2971 | 0 | break; |
2972 | 0 | case MEP_OPERAND_IVC2_COFR0 : |
2973 | 0 | break; |
2974 | 0 | case MEP_OPERAND_IVC2_COFR1 : |
2975 | 0 | break; |
2976 | 0 | case MEP_OPERAND_IVC2_CSAR0 : |
2977 | 0 | break; |
2978 | 0 | case MEP_OPERAND_IVC2_CSAR1 : |
2979 | 0 | break; |
2980 | 0 | case MEP_OPERAND_IVC2C3CCRN : |
2981 | 0 | fields->f_ivc2_ccrn_c3 = value; |
2982 | 0 | break; |
2983 | 0 | case MEP_OPERAND_IVC2CCRN : |
2984 | 0 | fields->f_ivc2_ccrn = value; |
2985 | 0 | break; |
2986 | 0 | case MEP_OPERAND_IVC2CRN : |
2987 | 0 | fields->f_ivc2_crnx = value; |
2988 | 0 | break; |
2989 | 0 | case MEP_OPERAND_IVC2RM : |
2990 | 0 | fields->f_ivc2_crm = value; |
2991 | 0 | break; |
2992 | 0 | case MEP_OPERAND_LO : |
2993 | 0 | break; |
2994 | 0 | case MEP_OPERAND_LP : |
2995 | 0 | break; |
2996 | 0 | case MEP_OPERAND_MB0 : |
2997 | 0 | break; |
2998 | 0 | case MEP_OPERAND_MB1 : |
2999 | 0 | break; |
3000 | 0 | case MEP_OPERAND_ME0 : |
3001 | 0 | break; |
3002 | 0 | case MEP_OPERAND_ME1 : |
3003 | 0 | break; |
3004 | 0 | case MEP_OPERAND_NPC : |
3005 | 0 | break; |
3006 | 0 | case MEP_OPERAND_OPT : |
3007 | 0 | break; |
3008 | 0 | case MEP_OPERAND_PCABS24A2 : |
3009 | 0 | fields->f_24u5a2n = value; |
3010 | 0 | break; |
3011 | 0 | case MEP_OPERAND_PCREL12A2 : |
3012 | 0 | fields->f_12s4a2 = value; |
3013 | 0 | break; |
3014 | 0 | case MEP_OPERAND_PCREL17A2 : |
3015 | 0 | fields->f_17s16a2 = value; |
3016 | 0 | break; |
3017 | 0 | case MEP_OPERAND_PCREL24A2 : |
3018 | 0 | fields->f_24s5a2n = value; |
3019 | 0 | break; |
3020 | 0 | case MEP_OPERAND_PCREL8A2 : |
3021 | 0 | fields->f_8s8a2 = value; |
3022 | 0 | break; |
3023 | 0 | case MEP_OPERAND_PSW : |
3024 | 0 | break; |
3025 | 0 | case MEP_OPERAND_R0 : |
3026 | 0 | break; |
3027 | 0 | case MEP_OPERAND_R1 : |
3028 | 0 | break; |
3029 | 0 | case MEP_OPERAND_RL : |
3030 | 0 | fields->f_rl = value; |
3031 | 0 | break; |
3032 | 0 | case MEP_OPERAND_RL5 : |
3033 | 0 | fields->f_rl5 = value; |
3034 | 0 | break; |
3035 | 0 | case MEP_OPERAND_RM : |
3036 | 0 | fields->f_rm = value; |
3037 | 0 | break; |
3038 | 0 | case MEP_OPERAND_RMA : |
3039 | 0 | fields->f_rm = value; |
3040 | 0 | break; |
3041 | 0 | case MEP_OPERAND_RN : |
3042 | 0 | fields->f_rn = value; |
3043 | 0 | break; |
3044 | 0 | case MEP_OPERAND_RN3 : |
3045 | 0 | fields->f_rn3 = value; |
3046 | 0 | break; |
3047 | 0 | case MEP_OPERAND_RN3C : |
3048 | 0 | fields->f_rn3 = value; |
3049 | 0 | break; |
3050 | 0 | case MEP_OPERAND_RN3L : |
3051 | 0 | fields->f_rn3 = value; |
3052 | 0 | break; |
3053 | 0 | case MEP_OPERAND_RN3S : |
3054 | 0 | fields->f_rn3 = value; |
3055 | 0 | break; |
3056 | 0 | case MEP_OPERAND_RN3UC : |
3057 | 0 | fields->f_rn3 = value; |
3058 | 0 | break; |
3059 | 0 | case MEP_OPERAND_RN3UL : |
3060 | 0 | fields->f_rn3 = value; |
3061 | 0 | break; |
3062 | 0 | case MEP_OPERAND_RN3US : |
3063 | 0 | fields->f_rn3 = value; |
3064 | 0 | break; |
3065 | 0 | case MEP_OPERAND_RNC : |
3066 | 0 | fields->f_rn = value; |
3067 | 0 | break; |
3068 | 0 | case MEP_OPERAND_RNL : |
3069 | 0 | fields->f_rn = value; |
3070 | 0 | break; |
3071 | 0 | case MEP_OPERAND_RNS : |
3072 | 0 | fields->f_rn = value; |
3073 | 0 | break; |
3074 | 0 | case MEP_OPERAND_RNUC : |
3075 | 0 | fields->f_rn = value; |
3076 | 0 | break; |
3077 | 0 | case MEP_OPERAND_RNUL : |
3078 | 0 | fields->f_rn = value; |
3079 | 0 | break; |
3080 | 0 | case MEP_OPERAND_RNUS : |
3081 | 0 | fields->f_rn = value; |
3082 | 0 | break; |
3083 | 0 | case MEP_OPERAND_SAR : |
3084 | 0 | break; |
3085 | 0 | case MEP_OPERAND_SDISP16 : |
3086 | 0 | fields->f_16s16 = value; |
3087 | 0 | break; |
3088 | 0 | case MEP_OPERAND_SIMM16 : |
3089 | 0 | fields->f_16s16 = value; |
3090 | 0 | break; |
3091 | 0 | case MEP_OPERAND_SIMM16P0 : |
3092 | 0 | fields->f_ivc2_simm16p0 = value; |
3093 | 0 | break; |
3094 | 0 | case MEP_OPERAND_SIMM6 : |
3095 | 0 | fields->f_6s8 = value; |
3096 | 0 | break; |
3097 | 0 | case MEP_OPERAND_SIMM8 : |
3098 | 0 | fields->f_8s8 = value; |
3099 | 0 | break; |
3100 | 0 | case MEP_OPERAND_SIMM8P0 : |
3101 | 0 | fields->f_ivc2_8s0 = value; |
3102 | 0 | break; |
3103 | 0 | case MEP_OPERAND_SIMM8P20 : |
3104 | 0 | fields->f_ivc2_8s20 = value; |
3105 | 0 | break; |
3106 | 0 | case MEP_OPERAND_SIMM8P4 : |
3107 | 0 | fields->f_ivc2_8s4 = value; |
3108 | 0 | break; |
3109 | 0 | case MEP_OPERAND_SP : |
3110 | 0 | break; |
3111 | 0 | case MEP_OPERAND_SPR : |
3112 | 0 | break; |
3113 | 0 | case MEP_OPERAND_TP : |
3114 | 0 | break; |
3115 | 0 | case MEP_OPERAND_TPR : |
3116 | 0 | break; |
3117 | 0 | case MEP_OPERAND_UDISP2 : |
3118 | 0 | fields->f_2u6 = value; |
3119 | 0 | break; |
3120 | 0 | case MEP_OPERAND_UDISP7 : |
3121 | 0 | fields->f_7u9 = value; |
3122 | 0 | break; |
3123 | 0 | case MEP_OPERAND_UDISP7A2 : |
3124 | 0 | fields->f_7u9a2 = value; |
3125 | 0 | break; |
3126 | 0 | case MEP_OPERAND_UDISP7A4 : |
3127 | 0 | fields->f_7u9a4 = value; |
3128 | 0 | break; |
3129 | 0 | case MEP_OPERAND_UIMM16 : |
3130 | 0 | fields->f_16u16 = value; |
3131 | 0 | break; |
3132 | 0 | case MEP_OPERAND_UIMM2 : |
3133 | 0 | fields->f_2u10 = value; |
3134 | 0 | break; |
3135 | 0 | case MEP_OPERAND_UIMM24 : |
3136 | 0 | fields->f_24u8n = value; |
3137 | 0 | break; |
3138 | 0 | case MEP_OPERAND_UIMM3 : |
3139 | 0 | fields->f_3u5 = value; |
3140 | 0 | break; |
3141 | 0 | case MEP_OPERAND_UIMM4 : |
3142 | 0 | fields->f_4u8 = value; |
3143 | 0 | break; |
3144 | 0 | case MEP_OPERAND_UIMM5 : |
3145 | 0 | fields->f_5u8 = value; |
3146 | 0 | break; |
3147 | 0 | case MEP_OPERAND_UIMM7A4 : |
3148 | 0 | fields->f_7u9a4 = value; |
3149 | 0 | break; |
3150 | 0 | case MEP_OPERAND_ZERO : |
3151 | 0 | break; |
3152 | | |
3153 | 0 | default : |
3154 | | /* xgettext:c-format */ |
3155 | 0 | opcodes_error_handler |
3156 | 0 | (_("internal error: unrecognized field %d while setting int operand"), |
3157 | 0 | opindex); |
3158 | 0 | abort (); |
3159 | 0 | } |
3160 | 0 | } |
3161 | | |
3162 | | void |
3163 | | mep_cgen_set_vma_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED, |
3164 | | int opindex, |
3165 | | CGEN_FIELDS * fields, |
3166 | | bfd_vma value) |
3167 | 0 | { |
3168 | 0 | switch (opindex) |
3169 | 0 | { |
3170 | 0 | case MEP_OPERAND_ADDR24A4 : |
3171 | 0 | fields->f_24u8a4n = value; |
3172 | 0 | break; |
3173 | 0 | case MEP_OPERAND_C5RMUIMM20 : |
3174 | 0 | fields->f_c5_rmuimm20 = value; |
3175 | 0 | break; |
3176 | 0 | case MEP_OPERAND_C5RNMUIMM24 : |
3177 | 0 | fields->f_c5_rnmuimm24 = value; |
3178 | 0 | break; |
3179 | 0 | case MEP_OPERAND_CALLNUM : |
3180 | 0 | fields->f_callnum = value; |
3181 | 0 | break; |
3182 | 0 | case MEP_OPERAND_CCCC : |
3183 | 0 | fields->f_rm = value; |
3184 | 0 | break; |
3185 | 0 | case MEP_OPERAND_CCRN : |
3186 | 0 | fields->f_ccrn = value; |
3187 | 0 | break; |
3188 | 0 | case MEP_OPERAND_CDISP10 : |
3189 | 0 | fields->f_cdisp10 = value; |
3190 | 0 | break; |
3191 | 0 | case MEP_OPERAND_CDISP10A2 : |
3192 | 0 | fields->f_cdisp10 = value; |
3193 | 0 | break; |
3194 | 0 | case MEP_OPERAND_CDISP10A4 : |
3195 | 0 | fields->f_cdisp10 = value; |
3196 | 0 | break; |
3197 | 0 | case MEP_OPERAND_CDISP10A8 : |
3198 | 0 | fields->f_cdisp10 = value; |
3199 | 0 | break; |
3200 | 0 | case MEP_OPERAND_CDISP12 : |
3201 | 0 | fields->f_12s20 = value; |
3202 | 0 | break; |
3203 | 0 | case MEP_OPERAND_CIMM4 : |
3204 | 0 | fields->f_rn = value; |
3205 | 0 | break; |
3206 | 0 | case MEP_OPERAND_CIMM5 : |
3207 | 0 | fields->f_5u24 = value; |
3208 | 0 | break; |
3209 | 0 | case MEP_OPERAND_CODE16 : |
3210 | 0 | fields->f_16u16 = value; |
3211 | 0 | break; |
3212 | 0 | case MEP_OPERAND_CODE24 : |
3213 | 0 | fields->f_24u4n = value; |
3214 | 0 | break; |
3215 | 0 | case MEP_OPERAND_CP_FLAG : |
3216 | 0 | break; |
3217 | 0 | case MEP_OPERAND_CRN : |
3218 | 0 | fields->f_crn = value; |
3219 | 0 | break; |
3220 | 0 | case MEP_OPERAND_CRN64 : |
3221 | 0 | fields->f_crn = value; |
3222 | 0 | break; |
3223 | 0 | case MEP_OPERAND_CRNX : |
3224 | 0 | fields->f_crnx = value; |
3225 | 0 | break; |
3226 | 0 | case MEP_OPERAND_CRNX64 : |
3227 | 0 | fields->f_crnx = value; |
3228 | 0 | break; |
3229 | 0 | case MEP_OPERAND_CROC : |
3230 | 0 | fields->f_ivc2_5u7 = value; |
3231 | 0 | break; |
3232 | 0 | case MEP_OPERAND_CROP : |
3233 | 0 | fields->f_ivc2_5u23 = value; |
3234 | 0 | break; |
3235 | 0 | case MEP_OPERAND_CRPC : |
3236 | 0 | fields->f_ivc2_5u26 = value; |
3237 | 0 | break; |
3238 | 0 | case MEP_OPERAND_CRPP : |
3239 | 0 | fields->f_ivc2_5u18 = value; |
3240 | 0 | break; |
3241 | 0 | case MEP_OPERAND_CRQC : |
3242 | 0 | fields->f_ivc2_5u21 = value; |
3243 | 0 | break; |
3244 | 0 | case MEP_OPERAND_CRQP : |
3245 | 0 | fields->f_ivc2_5u13 = value; |
3246 | 0 | break; |
3247 | 0 | case MEP_OPERAND_CSRN : |
3248 | 0 | fields->f_csrn = value; |
3249 | 0 | break; |
3250 | 0 | case MEP_OPERAND_CSRN_IDX : |
3251 | 0 | fields->f_csrn = value; |
3252 | 0 | break; |
3253 | 0 | case MEP_OPERAND_DBG : |
3254 | 0 | break; |
3255 | 0 | case MEP_OPERAND_DEPC : |
3256 | 0 | break; |
3257 | 0 | case MEP_OPERAND_EPC : |
3258 | 0 | break; |
3259 | 0 | case MEP_OPERAND_EXC : |
3260 | 0 | break; |
3261 | 0 | case MEP_OPERAND_HI : |
3262 | 0 | break; |
3263 | 0 | case MEP_OPERAND_IMM16P0 : |
3264 | 0 | fields->f_ivc2_imm16p0 = value; |
3265 | 0 | break; |
3266 | 0 | case MEP_OPERAND_IMM3P12 : |
3267 | 0 | fields->f_ivc2_3u12 = value; |
3268 | 0 | break; |
3269 | 0 | case MEP_OPERAND_IMM3P25 : |
3270 | 0 | fields->f_ivc2_3u25 = value; |
3271 | 0 | break; |
3272 | 0 | case MEP_OPERAND_IMM3P4 : |
3273 | 0 | fields->f_ivc2_3u4 = value; |
3274 | 0 | break; |
3275 | 0 | case MEP_OPERAND_IMM3P5 : |
3276 | 0 | fields->f_ivc2_3u5 = value; |
3277 | 0 | break; |
3278 | 0 | case MEP_OPERAND_IMM3P9 : |
3279 | 0 | fields->f_ivc2_3u9 = value; |
3280 | 0 | break; |
3281 | 0 | case MEP_OPERAND_IMM4P10 : |
3282 | 0 | fields->f_ivc2_4u10 = value; |
3283 | 0 | break; |
3284 | 0 | case MEP_OPERAND_IMM4P4 : |
3285 | 0 | fields->f_ivc2_4u4 = value; |
3286 | 0 | break; |
3287 | 0 | case MEP_OPERAND_IMM4P8 : |
3288 | 0 | fields->f_ivc2_4u8 = value; |
3289 | 0 | break; |
3290 | 0 | case MEP_OPERAND_IMM5P23 : |
3291 | 0 | fields->f_ivc2_5u23 = value; |
3292 | 0 | break; |
3293 | 0 | case MEP_OPERAND_IMM5P3 : |
3294 | 0 | fields->f_ivc2_5u3 = value; |
3295 | 0 | break; |
3296 | 0 | case MEP_OPERAND_IMM5P7 : |
3297 | 0 | fields->f_ivc2_5u7 = value; |
3298 | 0 | break; |
3299 | 0 | case MEP_OPERAND_IMM5P8 : |
3300 | 0 | fields->f_ivc2_5u8 = value; |
3301 | 0 | break; |
3302 | 0 | case MEP_OPERAND_IMM6P2 : |
3303 | 0 | fields->f_ivc2_6u2 = value; |
3304 | 0 | break; |
3305 | 0 | case MEP_OPERAND_IMM6P6 : |
3306 | 0 | fields->f_ivc2_6u6 = value; |
3307 | 0 | break; |
3308 | 0 | case MEP_OPERAND_IMM8P0 : |
3309 | 0 | fields->f_ivc2_8u0 = value; |
3310 | 0 | break; |
3311 | 0 | case MEP_OPERAND_IMM8P20 : |
3312 | 0 | fields->f_ivc2_8u20 = value; |
3313 | 0 | break; |
3314 | 0 | case MEP_OPERAND_IMM8P4 : |
3315 | 0 | fields->f_ivc2_8u4 = value; |
3316 | 0 | break; |
3317 | 0 | case MEP_OPERAND_IVC_X_0_2 : |
3318 | 0 | fields->f_ivc2_2u0 = value; |
3319 | 0 | break; |
3320 | 0 | case MEP_OPERAND_IVC_X_0_3 : |
3321 | 0 | fields->f_ivc2_3u0 = value; |
3322 | 0 | break; |
3323 | 0 | case MEP_OPERAND_IVC_X_0_4 : |
3324 | 0 | fields->f_ivc2_4u0 = value; |
3325 | 0 | break; |
3326 | 0 | case MEP_OPERAND_IVC_X_0_5 : |
3327 | 0 | fields->f_ivc2_5u0 = value; |
3328 | 0 | break; |
3329 | 0 | case MEP_OPERAND_IVC_X_6_1 : |
3330 | 0 | fields->f_ivc2_1u6 = value; |
3331 | 0 | break; |
3332 | 0 | case MEP_OPERAND_IVC_X_6_2 : |
3333 | 0 | fields->f_ivc2_2u6 = value; |
3334 | 0 | break; |
3335 | 0 | case MEP_OPERAND_IVC_X_6_3 : |
3336 | 0 | fields->f_ivc2_3u6 = value; |
3337 | 0 | break; |
3338 | 0 | case MEP_OPERAND_IVC2_ACC0_0 : |
3339 | 0 | break; |
3340 | 0 | case MEP_OPERAND_IVC2_ACC0_1 : |
3341 | 0 | break; |
3342 | 0 | case MEP_OPERAND_IVC2_ACC0_2 : |
3343 | 0 | break; |
3344 | 0 | case MEP_OPERAND_IVC2_ACC0_3 : |
3345 | 0 | break; |
3346 | 0 | case MEP_OPERAND_IVC2_ACC0_4 : |
3347 | 0 | break; |
3348 | 0 | case MEP_OPERAND_IVC2_ACC0_5 : |
3349 | 0 | break; |
3350 | 0 | case MEP_OPERAND_IVC2_ACC0_6 : |
3351 | 0 | break; |
3352 | 0 | case MEP_OPERAND_IVC2_ACC0_7 : |
3353 | 0 | break; |
3354 | 0 | case MEP_OPERAND_IVC2_ACC1_0 : |
3355 | 0 | break; |
3356 | 0 | case MEP_OPERAND_IVC2_ACC1_1 : |
3357 | 0 | break; |
3358 | 0 | case MEP_OPERAND_IVC2_ACC1_2 : |
3359 | 0 | break; |
3360 | 0 | case MEP_OPERAND_IVC2_ACC1_3 : |
3361 | 0 | break; |
3362 | 0 | case MEP_OPERAND_IVC2_ACC1_4 : |
3363 | 0 | break; |
3364 | 0 | case MEP_OPERAND_IVC2_ACC1_5 : |
3365 | 0 | break; |
3366 | 0 | case MEP_OPERAND_IVC2_ACC1_6 : |
3367 | 0 | break; |
3368 | 0 | case MEP_OPERAND_IVC2_ACC1_7 : |
3369 | 0 | break; |
3370 | 0 | case MEP_OPERAND_IVC2_CC : |
3371 | 0 | break; |
3372 | 0 | case MEP_OPERAND_IVC2_COFA0 : |
3373 | 0 | break; |
3374 | 0 | case MEP_OPERAND_IVC2_COFA1 : |
3375 | 0 | break; |
3376 | 0 | case MEP_OPERAND_IVC2_COFR0 : |
3377 | 0 | break; |
3378 | 0 | case MEP_OPERAND_IVC2_COFR1 : |
3379 | 0 | break; |
3380 | 0 | case MEP_OPERAND_IVC2_CSAR0 : |
3381 | 0 | break; |
3382 | 0 | case MEP_OPERAND_IVC2_CSAR1 : |
3383 | 0 | break; |
3384 | 0 | case MEP_OPERAND_IVC2C3CCRN : |
3385 | 0 | fields->f_ivc2_ccrn_c3 = value; |
3386 | 0 | break; |
3387 | 0 | case MEP_OPERAND_IVC2CCRN : |
3388 | 0 | fields->f_ivc2_ccrn = value; |
3389 | 0 | break; |
3390 | 0 | case MEP_OPERAND_IVC2CRN : |
3391 | 0 | fields->f_ivc2_crnx = value; |
3392 | 0 | break; |
3393 | 0 | case MEP_OPERAND_IVC2RM : |
3394 | 0 | fields->f_ivc2_crm = value; |
3395 | 0 | break; |
3396 | 0 | case MEP_OPERAND_LO : |
3397 | 0 | break; |
3398 | 0 | case MEP_OPERAND_LP : |
3399 | 0 | break; |
3400 | 0 | case MEP_OPERAND_MB0 : |
3401 | 0 | break; |
3402 | 0 | case MEP_OPERAND_MB1 : |
3403 | 0 | break; |
3404 | 0 | case MEP_OPERAND_ME0 : |
3405 | 0 | break; |
3406 | 0 | case MEP_OPERAND_ME1 : |
3407 | 0 | break; |
3408 | 0 | case MEP_OPERAND_NPC : |
3409 | 0 | break; |
3410 | 0 | case MEP_OPERAND_OPT : |
3411 | 0 | break; |
3412 | 0 | case MEP_OPERAND_PCABS24A2 : |
3413 | 0 | fields->f_24u5a2n = value; |
3414 | 0 | break; |
3415 | 0 | case MEP_OPERAND_PCREL12A2 : |
3416 | 0 | fields->f_12s4a2 = value; |
3417 | 0 | break; |
3418 | 0 | case MEP_OPERAND_PCREL17A2 : |
3419 | 0 | fields->f_17s16a2 = value; |
3420 | 0 | break; |
3421 | 0 | case MEP_OPERAND_PCREL24A2 : |
3422 | 0 | fields->f_24s5a2n = value; |
3423 | 0 | break; |
3424 | 0 | case MEP_OPERAND_PCREL8A2 : |
3425 | 0 | fields->f_8s8a2 = value; |
3426 | 0 | break; |
3427 | 0 | case MEP_OPERAND_PSW : |
3428 | 0 | break; |
3429 | 0 | case MEP_OPERAND_R0 : |
3430 | 0 | break; |
3431 | 0 | case MEP_OPERAND_R1 : |
3432 | 0 | break; |
3433 | 0 | case MEP_OPERAND_RL : |
3434 | 0 | fields->f_rl = value; |
3435 | 0 | break; |
3436 | 0 | case MEP_OPERAND_RL5 : |
3437 | 0 | fields->f_rl5 = value; |
3438 | 0 | break; |
3439 | 0 | case MEP_OPERAND_RM : |
3440 | 0 | fields->f_rm = value; |
3441 | 0 | break; |
3442 | 0 | case MEP_OPERAND_RMA : |
3443 | 0 | fields->f_rm = value; |
3444 | 0 | break; |
3445 | 0 | case MEP_OPERAND_RN : |
3446 | 0 | fields->f_rn = value; |
3447 | 0 | break; |
3448 | 0 | case MEP_OPERAND_RN3 : |
3449 | 0 | fields->f_rn3 = value; |
3450 | 0 | break; |
3451 | 0 | case MEP_OPERAND_RN3C : |
3452 | 0 | fields->f_rn3 = value; |
3453 | 0 | break; |
3454 | 0 | case MEP_OPERAND_RN3L : |
3455 | 0 | fields->f_rn3 = value; |
3456 | 0 | break; |
3457 | 0 | case MEP_OPERAND_RN3S : |
3458 | 0 | fields->f_rn3 = value; |
3459 | 0 | break; |
3460 | 0 | case MEP_OPERAND_RN3UC : |
3461 | 0 | fields->f_rn3 = value; |
3462 | 0 | break; |
3463 | 0 | case MEP_OPERAND_RN3UL : |
3464 | 0 | fields->f_rn3 = value; |
3465 | 0 | break; |
3466 | 0 | case MEP_OPERAND_RN3US : |
3467 | 0 | fields->f_rn3 = value; |
3468 | 0 | break; |
3469 | 0 | case MEP_OPERAND_RNC : |
3470 | 0 | fields->f_rn = value; |
3471 | 0 | break; |
3472 | 0 | case MEP_OPERAND_RNL : |
3473 | 0 | fields->f_rn = value; |
3474 | 0 | break; |
3475 | 0 | case MEP_OPERAND_RNS : |
3476 | 0 | fields->f_rn = value; |
3477 | 0 | break; |
3478 | 0 | case MEP_OPERAND_RNUC : |
3479 | 0 | fields->f_rn = value; |
3480 | 0 | break; |
3481 | 0 | case MEP_OPERAND_RNUL : |
3482 | 0 | fields->f_rn = value; |
3483 | 0 | break; |
3484 | 0 | case MEP_OPERAND_RNUS : |
3485 | 0 | fields->f_rn = value; |
3486 | 0 | break; |
3487 | 0 | case MEP_OPERAND_SAR : |
3488 | 0 | break; |
3489 | 0 | case MEP_OPERAND_SDISP16 : |
3490 | 0 | fields->f_16s16 = value; |
3491 | 0 | break; |
3492 | 0 | case MEP_OPERAND_SIMM16 : |
3493 | 0 | fields->f_16s16 = value; |
3494 | 0 | break; |
3495 | 0 | case MEP_OPERAND_SIMM16P0 : |
3496 | 0 | fields->f_ivc2_simm16p0 = value; |
3497 | 0 | break; |
3498 | 0 | case MEP_OPERAND_SIMM6 : |
3499 | 0 | fields->f_6s8 = value; |
3500 | 0 | break; |
3501 | 0 | case MEP_OPERAND_SIMM8 : |
3502 | 0 | fields->f_8s8 = value; |
3503 | 0 | break; |
3504 | 0 | case MEP_OPERAND_SIMM8P0 : |
3505 | 0 | fields->f_ivc2_8s0 = value; |
3506 | 0 | break; |
3507 | 0 | case MEP_OPERAND_SIMM8P20 : |
3508 | 0 | fields->f_ivc2_8s20 = value; |
3509 | 0 | break; |
3510 | 0 | case MEP_OPERAND_SIMM8P4 : |
3511 | 0 | fields->f_ivc2_8s4 = value; |
3512 | 0 | break; |
3513 | 0 | case MEP_OPERAND_SP : |
3514 | 0 | break; |
3515 | 0 | case MEP_OPERAND_SPR : |
3516 | 0 | break; |
3517 | 0 | case MEP_OPERAND_TP : |
3518 | 0 | break; |
3519 | 0 | case MEP_OPERAND_TPR : |
3520 | 0 | break; |
3521 | 0 | case MEP_OPERAND_UDISP2 : |
3522 | 0 | fields->f_2u6 = value; |
3523 | 0 | break; |
3524 | 0 | case MEP_OPERAND_UDISP7 : |
3525 | 0 | fields->f_7u9 = value; |
3526 | 0 | break; |
3527 | 0 | case MEP_OPERAND_UDISP7A2 : |
3528 | 0 | fields->f_7u9a2 = value; |
3529 | 0 | break; |
3530 | 0 | case MEP_OPERAND_UDISP7A4 : |
3531 | 0 | fields->f_7u9a4 = value; |
3532 | 0 | break; |
3533 | 0 | case MEP_OPERAND_UIMM16 : |
3534 | 0 | fields->f_16u16 = value; |
3535 | 0 | break; |
3536 | 0 | case MEP_OPERAND_UIMM2 : |
3537 | 0 | fields->f_2u10 = value; |
3538 | 0 | break; |
3539 | 0 | case MEP_OPERAND_UIMM24 : |
3540 | 0 | fields->f_24u8n = value; |
3541 | 0 | break; |
3542 | 0 | case MEP_OPERAND_UIMM3 : |
3543 | 0 | fields->f_3u5 = value; |
3544 | 0 | break; |
3545 | 0 | case MEP_OPERAND_UIMM4 : |
3546 | 0 | fields->f_4u8 = value; |
3547 | 0 | break; |
3548 | 0 | case MEP_OPERAND_UIMM5 : |
3549 | 0 | fields->f_5u8 = value; |
3550 | 0 | break; |
3551 | 0 | case MEP_OPERAND_UIMM7A4 : |
3552 | 0 | fields->f_7u9a4 = value; |
3553 | 0 | break; |
3554 | 0 | case MEP_OPERAND_ZERO : |
3555 | 0 | break; |
3556 | | |
3557 | 0 | default : |
3558 | | /* xgettext:c-format */ |
3559 | 0 | opcodes_error_handler |
3560 | 0 | (_("internal error: unrecognized field %d while setting vma operand"), |
3561 | 0 | opindex); |
3562 | 0 | abort (); |
3563 | 0 | } |
3564 | 0 | } |
3565 | | |
3566 | | /* Function to call before using the instruction builder tables. */ |
3567 | | |
3568 | | void |
3569 | | mep_cgen_init_ibld_table (CGEN_CPU_DESC cd) |
3570 | 7 | { |
3571 | 7 | cd->insert_handlers = & mep_cgen_insert_handlers[0]; |
3572 | 7 | cd->extract_handlers = & mep_cgen_extract_handlers[0]; |
3573 | | |
3574 | 7 | cd->insert_operand = mep_cgen_insert_operand; |
3575 | 7 | cd->extract_operand = mep_cgen_extract_operand; |
3576 | | |
3577 | 7 | cd->get_int_operand = mep_cgen_get_int_operand; |
3578 | 7 | cd->set_int_operand = mep_cgen_set_int_operand; |
3579 | 7 | cd->get_vma_operand = mep_cgen_get_vma_operand; |
3580 | 7 | cd->set_vma_operand = mep_cgen_set_vma_operand; |
3581 | 7 | } |