/src/binutils-gdb/opcodes/or1k-dis.c
Line | Count | Source (jump to first uncovered line) |
1 | | /* DO NOT EDIT! -*- buffer-read-only: t -*- vi:set ro: */ |
2 | | /* Disassembler interface for targets using CGEN. -*- C -*- |
3 | | CGEN: Cpu tools GENerator |
4 | | |
5 | | THIS FILE IS MACHINE GENERATED WITH CGEN. |
6 | | - the resultant file is machine generated, cgen-dis.in isn't |
7 | | |
8 | | Copyright (C) 1996-2025 Free Software Foundation, Inc. |
9 | | |
10 | | This file is part of libopcodes. |
11 | | |
12 | | This library is free software; you can redistribute it and/or modify |
13 | | it under the terms of the GNU General Public License as published by |
14 | | the Free Software Foundation; either version 3, or (at your option) |
15 | | any later version. |
16 | | |
17 | | It is distributed in the hope that it will be useful, but WITHOUT |
18 | | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY |
19 | | or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public |
20 | | License for more details. |
21 | | |
22 | | You should have received a copy of the GNU General Public License |
23 | | along with this program; if not, write to the Free Software Foundation, Inc., |
24 | | 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */ |
25 | | |
26 | | /* ??? Eventually more and more of this stuff can go to cpu-independent files. |
27 | | Keep that in mind. */ |
28 | | |
29 | | #include "sysdep.h" |
30 | | #include <stdio.h> |
31 | | #include "ansidecl.h" |
32 | | #include "disassemble.h" |
33 | | #include "bfd.h" |
34 | | #include "symcat.h" |
35 | | #include "libiberty.h" |
36 | | #include "or1k-desc.h" |
37 | | #include "or1k-opc.h" |
38 | | #include "opintl.h" |
39 | | |
40 | | /* Default text to print if an instruction isn't recognized. */ |
41 | 60.3k | #define UNKNOWN_INSN_MSG _("*unknown*") |
42 | | |
43 | | static void print_normal |
44 | | (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int); |
45 | | static void print_address |
46 | | (CGEN_CPU_DESC, void *, bfd_vma, unsigned int, bfd_vma, int) ATTRIBUTE_UNUSED; |
47 | | static void print_keyword |
48 | | (CGEN_CPU_DESC, void *, CGEN_KEYWORD *, long, unsigned int) ATTRIBUTE_UNUSED; |
49 | | static void print_insn_normal |
50 | | (CGEN_CPU_DESC, void *, const CGEN_INSN *, CGEN_FIELDS *, bfd_vma, int); |
51 | | static int print_insn |
52 | | (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, unsigned); |
53 | | static int default_print_insn |
54 | | (CGEN_CPU_DESC, bfd_vma, disassemble_info *) ATTRIBUTE_UNUSED; |
55 | | static int read_insn |
56 | | (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, int, CGEN_EXTRACT_INFO *, |
57 | | unsigned long *); |
58 | | |
59 | | /* -- disassembler routines inserted here. */ |
60 | | |
61 | | /* -- dis.c */ |
62 | | |
63 | | static void |
64 | | print_regpair (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED, |
65 | | void * dis_info, |
66 | | long value, |
67 | | unsigned int attrs ATTRIBUTE_UNUSED, |
68 | | bfd_vma pc ATTRIBUTE_UNUSED, |
69 | | int length ATTRIBUTE_UNUSED) |
70 | 227 | { |
71 | 227 | disassemble_info *info = dis_info; |
72 | 227 | char reg1_index; |
73 | 227 | char reg2_index; |
74 | | |
75 | 227 | reg1_index = value & 0x1f; |
76 | 227 | reg2_index = reg1_index + ((value & (1 << 5)) ? 2 : 1); |
77 | | |
78 | 227 | (*info->fprintf_func) (info->stream, "r%d,r%d", reg1_index, reg2_index); |
79 | 227 | } |
80 | | |
81 | | /* -- */ |
82 | | |
83 | | void or1k_cgen_print_operand |
84 | | (CGEN_CPU_DESC, int, void *, CGEN_FIELDS *, void const *, bfd_vma, int); |
85 | | |
86 | | /* Main entry point for printing operands. |
87 | | XINFO is a `void *' and not a `disassemble_info *' to not put a requirement |
88 | | of dis-asm.h on cgen.h. |
89 | | |
90 | | This function is basically just a big switch statement. Earlier versions |
91 | | used tables to look up the function to use, but |
92 | | - if the table contains both assembler and disassembler functions then |
93 | | the disassembler contains much of the assembler and vice-versa, |
94 | | - there's a lot of inlining possibilities as things grow, |
95 | | - using a switch statement avoids the function call overhead. |
96 | | |
97 | | This function could be moved into `print_insn_normal', but keeping it |
98 | | separate makes clear the interface between `print_insn_normal' and each of |
99 | | the handlers. */ |
100 | | |
101 | | void |
102 | | or1k_cgen_print_operand (CGEN_CPU_DESC cd, |
103 | | int opindex, |
104 | | void * xinfo, |
105 | | CGEN_FIELDS *fields, |
106 | | void const *attrs ATTRIBUTE_UNUSED, |
107 | | bfd_vma pc, |
108 | | int length) |
109 | 142k | { |
110 | 142k | disassemble_info *info = (disassemble_info *) xinfo; |
111 | | |
112 | 142k | switch (opindex) |
113 | 142k | { |
114 | 2.45k | case OR1K_OPERAND_DISP21 : |
115 | 2.45k | print_address (cd, info, fields->f_disp21, 0|(1<<CGEN_OPERAND_ABS_ADDR), pc, length); |
116 | 2.45k | break; |
117 | 57.5k | case OR1K_OPERAND_DISP26 : |
118 | 57.5k | print_address (cd, info, fields->f_disp26, 0|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length); |
119 | 57.5k | break; |
120 | 25.8k | case OR1K_OPERAND_RA : |
121 | 25.8k | print_keyword (cd, info, & or1k_cgen_opval_h_gpr, fields->f_r2, 0); |
122 | 25.8k | break; |
123 | 74 | case OR1K_OPERAND_RAD32F : |
124 | 74 | print_regpair (cd, info, fields->f_rad32, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length); |
125 | 74 | break; |
126 | 3 | case OR1K_OPERAND_RADI : |
127 | 3 | print_regpair (cd, info, fields->f_rad32, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length); |
128 | 3 | break; |
129 | 447 | case OR1K_OPERAND_RASF : |
130 | 447 | print_keyword (cd, info, & or1k_cgen_opval_h_fsr, fields->f_r2, 0); |
131 | 447 | break; |
132 | 8.56k | case OR1K_OPERAND_RB : |
133 | 8.56k | print_keyword (cd, info, & or1k_cgen_opval_h_gpr, fields->f_r3, 0); |
134 | 8.56k | break; |
135 | 74 | case OR1K_OPERAND_RBD32F : |
136 | 74 | print_regpair (cd, info, fields->f_rbd32, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length); |
137 | 74 | break; |
138 | 0 | case OR1K_OPERAND_RBDI : |
139 | 0 | print_regpair (cd, info, fields->f_rbd32, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length); |
140 | 0 | break; |
141 | 447 | case OR1K_OPERAND_RBSF : |
142 | 447 | print_keyword (cd, info, & or1k_cgen_opval_h_fsr, fields->f_r3, 0); |
143 | 447 | break; |
144 | 20.0k | case OR1K_OPERAND_RD : |
145 | 20.0k | print_keyword (cd, info, & or1k_cgen_opval_h_gpr, fields->f_r1, 0); |
146 | 20.0k | break; |
147 | 76 | case OR1K_OPERAND_RDD32F : |
148 | 76 | print_regpair (cd, info, fields->f_rdd32, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length); |
149 | 76 | break; |
150 | 0 | case OR1K_OPERAND_RDDI : |
151 | 0 | print_regpair (cd, info, fields->f_rdd32, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length); |
152 | 0 | break; |
153 | 446 | case OR1K_OPERAND_RDSF : |
154 | 446 | print_keyword (cd, info, & or1k_cgen_opval_h_fsr, fields->f_r1, 0); |
155 | 446 | break; |
156 | 13.0k | case OR1K_OPERAND_SIMM16 : |
157 | 13.0k | print_normal (cd, info, fields->f_simm16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_SIGN_OPT), pc, length); |
158 | 13.0k | break; |
159 | 6.86k | case OR1K_OPERAND_SIMM16_SPLIT : |
160 | 6.86k | print_normal (cd, info, fields->f_simm16_split, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_SIGN_OPT)|(1<<CGEN_OPERAND_VIRTUAL), pc, length); |
161 | 6.86k | break; |
162 | 4.59k | case OR1K_OPERAND_UIMM16 : |
163 | 4.59k | print_normal (cd, info, fields->f_uimm16, 0, pc, length); |
164 | 4.59k | break; |
165 | 1.29k | case OR1K_OPERAND_UIMM16_SPLIT : |
166 | 1.29k | print_normal (cd, info, fields->f_uimm16_split, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length); |
167 | 1.29k | break; |
168 | 248 | case OR1K_OPERAND_UIMM6 : |
169 | 248 | print_normal (cd, info, fields->f_uimm6, 0, pc, length); |
170 | 248 | break; |
171 | | |
172 | 0 | default : |
173 | | /* xgettext:c-format */ |
174 | 0 | opcodes_error_handler |
175 | 0 | (_("internal error: unrecognized field %d while printing insn"), |
176 | 0 | opindex); |
177 | 0 | abort (); |
178 | 142k | } |
179 | 142k | } |
180 | | |
181 | | cgen_print_fn * const or1k_cgen_print_handlers[] = |
182 | | { |
183 | | print_insn_normal, |
184 | | }; |
185 | | |
186 | | |
187 | | void |
188 | | or1k_cgen_init_dis (CGEN_CPU_DESC cd) |
189 | 5 | { |
190 | 5 | or1k_cgen_init_opcode_table (cd); |
191 | 5 | or1k_cgen_init_ibld_table (cd); |
192 | 5 | cd->print_handlers = & or1k_cgen_print_handlers[0]; |
193 | 5 | cd->print_operand = or1k_cgen_print_operand; |
194 | 5 | } |
195 | | |
196 | | |
197 | | /* Default print handler. */ |
198 | | |
199 | | static void |
200 | | print_normal (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED, |
201 | | void *dis_info, |
202 | | long value, |
203 | | unsigned int attrs, |
204 | | bfd_vma pc ATTRIBUTE_UNUSED, |
205 | | int length ATTRIBUTE_UNUSED) |
206 | 26.0k | { |
207 | 26.0k | disassemble_info *info = (disassemble_info *) dis_info; |
208 | | |
209 | | /* Print the operand as directed by the attributes. */ |
210 | 26.0k | if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY)) |
211 | 0 | ; /* nothing to do */ |
212 | 26.0k | else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED)) |
213 | 19.9k | (*info->fprintf_func) (info->stream, "%ld", value); |
214 | 6.14k | else |
215 | 6.14k | (*info->fprintf_func) (info->stream, "0x%lx", value); |
216 | 26.0k | } |
217 | | |
218 | | /* Default address handler. */ |
219 | | |
220 | | static void |
221 | | print_address (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED, |
222 | | void *dis_info, |
223 | | bfd_vma value, |
224 | | unsigned int attrs, |
225 | | bfd_vma pc ATTRIBUTE_UNUSED, |
226 | | int length ATTRIBUTE_UNUSED) |
227 | 60.0k | { |
228 | 60.0k | disassemble_info *info = (disassemble_info *) dis_info; |
229 | | |
230 | | /* Print the operand as directed by the attributes. */ |
231 | 60.0k | if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY)) |
232 | 0 | ; /* Nothing to do. */ |
233 | 60.0k | else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR)) |
234 | 57.5k | (*info->print_address_func) (value, info); |
235 | 2.45k | else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR)) |
236 | 2.45k | (*info->print_address_func) (value, info); |
237 | 0 | else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED)) |
238 | 0 | (*info->fprintf_func) (info->stream, "%ld", (long) value); |
239 | 0 | else |
240 | 0 | (*info->fprintf_func) (info->stream, "0x%lx", (long) value); |
241 | 60.0k | } |
242 | | |
243 | | /* Keyword print handler. */ |
244 | | |
245 | | static void |
246 | | print_keyword (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED, |
247 | | void *dis_info, |
248 | | CGEN_KEYWORD *keyword_table, |
249 | | long value, |
250 | | unsigned int attrs ATTRIBUTE_UNUSED) |
251 | 55.8k | { |
252 | 55.8k | disassemble_info *info = (disassemble_info *) dis_info; |
253 | 55.8k | const CGEN_KEYWORD_ENTRY *ke; |
254 | | |
255 | 55.8k | ke = cgen_keyword_lookup_value (keyword_table, value); |
256 | 55.8k | if (ke != NULL) |
257 | 55.8k | (*info->fprintf_func) (info->stream, "%s", ke->name); |
258 | 0 | else |
259 | 0 | (*info->fprintf_func) (info->stream, "???"); |
260 | 55.8k | } |
261 | | |
262 | | /* Default insn printer. |
263 | | |
264 | | DIS_INFO is defined as `void *' so the disassembler needn't know anything |
265 | | about disassemble_info. */ |
266 | | |
267 | | static void |
268 | | print_insn_normal (CGEN_CPU_DESC cd, |
269 | | void *dis_info, |
270 | | const CGEN_INSN *insn, |
271 | | CGEN_FIELDS *fields, |
272 | | bfd_vma pc, |
273 | | int length) |
274 | 87.2k | { |
275 | 87.2k | const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn); |
276 | 87.2k | disassemble_info *info = (disassemble_info *) dis_info; |
277 | 87.2k | const CGEN_SYNTAX_CHAR_TYPE *syn; |
278 | | |
279 | 87.2k | CGEN_INIT_PRINT (cd); |
280 | | |
281 | 475k | for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn) |
282 | 387k | { |
283 | 387k | if (CGEN_SYNTAX_MNEMONIC_P (*syn)) |
284 | 87.2k | { |
285 | 87.2k | (*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn)); |
286 | 87.2k | continue; |
287 | 87.2k | } |
288 | 300k | if (CGEN_SYNTAX_CHAR_P (*syn)) |
289 | 158k | { |
290 | 158k | (*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn)); |
291 | 158k | continue; |
292 | 158k | } |
293 | | |
294 | | /* We have an operand. */ |
295 | 142k | or1k_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info, |
296 | 142k | fields, CGEN_INSN_ATTRS (insn), pc, length); |
297 | 142k | } |
298 | 87.2k | } |
299 | | |
300 | | /* Subroutine of print_insn. Reads an insn into the given buffers and updates |
301 | | the extract info. |
302 | | Returns 0 if all is well, non-zero otherwise. */ |
303 | | |
304 | | static int |
305 | | read_insn (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED, |
306 | | bfd_vma pc, |
307 | | disassemble_info *info, |
308 | | bfd_byte *buf, |
309 | | int buflen, |
310 | | CGEN_EXTRACT_INFO *ex_info, |
311 | | unsigned long *insn_value) |
312 | 0 | { |
313 | 0 | int status = (*info->read_memory_func) (pc, buf, buflen, info); |
314 | |
|
315 | 0 | if (status != 0) |
316 | 0 | { |
317 | 0 | (*info->memory_error_func) (status, pc, info); |
318 | 0 | return -1; |
319 | 0 | } |
320 | | |
321 | 0 | ex_info->dis_info = info; |
322 | 0 | ex_info->valid = (1 << buflen) - 1; |
323 | 0 | ex_info->insn_bytes = buf; |
324 | |
|
325 | 0 | *insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG); |
326 | 0 | return 0; |
327 | 0 | } |
328 | | |
329 | | /* Utility to print an insn. |
330 | | BUF is the base part of the insn, target byte order, BUFLEN bytes long. |
331 | | The result is the size of the insn in bytes or zero for an unknown insn |
332 | | or -1 if an error occurs fetching data (memory_error_func will have |
333 | | been called). */ |
334 | | |
335 | | static int |
336 | | print_insn (CGEN_CPU_DESC cd, |
337 | | bfd_vma pc, |
338 | | disassemble_info *info, |
339 | | bfd_byte *buf, |
340 | | unsigned int buflen) |
341 | 147k | { |
342 | 147k | CGEN_INSN_INT insn_value; |
343 | 147k | const CGEN_INSN_LIST *insn_list; |
344 | 147k | CGEN_EXTRACT_INFO ex_info; |
345 | 147k | int basesize; |
346 | | |
347 | | /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */ |
348 | 147k | basesize = cd->base_insn_bitsize < buflen * 8 ? |
349 | 147k | cd->base_insn_bitsize : buflen * 8; |
350 | 147k | insn_value = cgen_get_insn_value (cd, buf, basesize, cd->insn_endian); |
351 | | |
352 | | |
353 | | /* Fill in ex_info fields like read_insn would. Don't actually call |
354 | | read_insn, since the incoming buffer is already read (and possibly |
355 | | modified a la m32r). */ |
356 | 147k | ex_info.valid = (1 << buflen) - 1; |
357 | 147k | ex_info.dis_info = info; |
358 | 147k | ex_info.insn_bytes = buf; |
359 | | |
360 | | /* The instructions are stored in hash lists. |
361 | | Pick the first one and keep trying until we find the right one. */ |
362 | | |
363 | 147k | insn_list = CGEN_DIS_LOOKUP_INSN (cd, (char *) buf, insn_value); |
364 | 334k | while (insn_list != NULL) |
365 | 273k | { |
366 | 273k | const CGEN_INSN *insn = insn_list->insn; |
367 | 273k | CGEN_FIELDS fields; |
368 | 273k | int length; |
369 | 273k | unsigned long insn_value_cropped; |
370 | | |
371 | 273k | #ifdef CGEN_VALIDATE_INSN_SUPPORTED |
372 | | /* Not needed as insn shouldn't be in hash lists if not supported. */ |
373 | | /* Supported by this cpu? */ |
374 | 273k | if (! or1k_cgen_insn_supported (cd, insn)) |
375 | 0 | { |
376 | 0 | insn_list = CGEN_DIS_NEXT_INSN (insn_list); |
377 | 0 | continue; |
378 | 0 | } |
379 | 273k | #endif |
380 | | |
381 | | /* Basic bit mask must be correct. */ |
382 | | /* ??? May wish to allow target to defer this check until the extract |
383 | | handler. */ |
384 | | |
385 | | /* Base size may exceed this instruction's size. Extract the |
386 | | relevant part from the buffer. */ |
387 | 273k | if ((unsigned) (CGEN_INSN_BITSIZE (insn) / 8) < buflen && |
388 | 273k | (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long)) |
389 | 0 | insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn), |
390 | 0 | info->endian == BFD_ENDIAN_BIG); |
391 | 273k | else |
392 | 273k | insn_value_cropped = insn_value; |
393 | | |
394 | 273k | if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn)) |
395 | 273k | == CGEN_INSN_BASE_VALUE (insn)) |
396 | 87.2k | { |
397 | | /* Printing is handled in two passes. The first pass parses the |
398 | | machine insn and extracts the fields. The second pass prints |
399 | | them. */ |
400 | | |
401 | | /* Make sure the entire insn is loaded into insn_value, if it |
402 | | can fit. */ |
403 | 87.2k | if (((unsigned) CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize) && |
404 | 87.2k | (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long)) |
405 | 0 | { |
406 | 0 | unsigned long full_insn_value; |
407 | 0 | int rc = read_insn (cd, pc, info, buf, |
408 | 0 | CGEN_INSN_BITSIZE (insn) / 8, |
409 | 0 | & ex_info, & full_insn_value); |
410 | 0 | if (rc != 0) |
411 | 0 | return rc; |
412 | 0 | length = CGEN_EXTRACT_FN (cd, insn) |
413 | 0 | (cd, insn, &ex_info, full_insn_value, &fields, pc); |
414 | 0 | } |
415 | 87.2k | else |
416 | 87.2k | length = CGEN_EXTRACT_FN (cd, insn) |
417 | 87.2k | (cd, insn, &ex_info, insn_value_cropped, &fields, pc); |
418 | | |
419 | | /* Length < 0 -> error. */ |
420 | 87.2k | if (length < 0) |
421 | 0 | return length; |
422 | 87.2k | if (length > 0) |
423 | 87.2k | { |
424 | 87.2k | CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length); |
425 | | /* Length is in bits, result is in bytes. */ |
426 | 87.2k | return length / 8; |
427 | 87.2k | } |
428 | 87.2k | } |
429 | | |
430 | 186k | insn_list = CGEN_DIS_NEXT_INSN (insn_list); |
431 | 186k | } |
432 | | |
433 | 60.3k | return 0; |
434 | 147k | } |
435 | | |
436 | | /* Default value for CGEN_PRINT_INSN. |
437 | | The result is the size of the insn in bytes or zero for an unknown insn |
438 | | or -1 if an error occured fetching bytes. */ |
439 | | |
440 | | #ifndef CGEN_PRINT_INSN |
441 | 147k | #define CGEN_PRINT_INSN default_print_insn |
442 | | #endif |
443 | | |
444 | | static int |
445 | | default_print_insn (CGEN_CPU_DESC cd, bfd_vma pc, disassemble_info *info) |
446 | 147k | { |
447 | 147k | bfd_byte buf[CGEN_MAX_INSN_SIZE]; |
448 | 147k | int buflen; |
449 | 147k | int status; |
450 | | |
451 | | /* Attempt to read the base part of the insn. */ |
452 | 147k | buflen = cd->base_insn_bitsize / 8; |
453 | 147k | status = (*info->read_memory_func) (pc, buf, buflen, info); |
454 | | |
455 | | /* Try again with the minimum part, if min < base. */ |
456 | 147k | if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize)) |
457 | 0 | { |
458 | 0 | buflen = cd->min_insn_bitsize / 8; |
459 | 0 | status = (*info->read_memory_func) (pc, buf, buflen, info); |
460 | 0 | } |
461 | | |
462 | 147k | if (status != 0) |
463 | 113 | { |
464 | 113 | (*info->memory_error_func) (status, pc, info); |
465 | 113 | return -1; |
466 | 113 | } |
467 | | |
468 | 147k | return print_insn (cd, pc, info, buf, buflen); |
469 | 147k | } |
470 | | |
471 | | /* Main entry point. |
472 | | Print one instruction from PC on INFO->STREAM. |
473 | | Return the size of the instruction (in bytes). */ |
474 | | |
475 | | typedef struct cpu_desc_list |
476 | | { |
477 | | struct cpu_desc_list *next; |
478 | | CGEN_BITSET *isa; |
479 | | int mach; |
480 | | int endian; |
481 | | int insn_endian; |
482 | | CGEN_CPU_DESC cd; |
483 | | } cpu_desc_list; |
484 | | |
485 | | int |
486 | | print_insn_or1k (bfd_vma pc, disassemble_info *info) |
487 | 147k | { |
488 | 147k | static cpu_desc_list *cd_list = 0; |
489 | 147k | cpu_desc_list *cl = 0; |
490 | 147k | static CGEN_CPU_DESC cd = 0; |
491 | 147k | static CGEN_BITSET *prev_isa; |
492 | 147k | static int prev_mach; |
493 | 147k | static int prev_endian; |
494 | 147k | static int prev_insn_endian; |
495 | 147k | int length; |
496 | 147k | CGEN_BITSET *isa; |
497 | 147k | int mach; |
498 | 147k | int endian = (info->endian == BFD_ENDIAN_BIG |
499 | 147k | ? CGEN_ENDIAN_BIG |
500 | 147k | : CGEN_ENDIAN_LITTLE); |
501 | 147k | int insn_endian = (info->endian_code == BFD_ENDIAN_BIG |
502 | 147k | ? CGEN_ENDIAN_BIG |
503 | 147k | : CGEN_ENDIAN_LITTLE); |
504 | 147k | enum bfd_architecture arch; |
505 | | |
506 | | /* ??? gdb will set mach but leave the architecture as "unknown" */ |
507 | 147k | #ifndef CGEN_BFD_ARCH |
508 | 147k | #define CGEN_BFD_ARCH bfd_arch_or1k |
509 | 147k | #endif |
510 | 147k | arch = info->arch; |
511 | 147k | if (arch == bfd_arch_unknown) |
512 | 0 | arch = CGEN_BFD_ARCH; |
513 | | |
514 | | /* There's no standard way to compute the machine or isa number |
515 | | so we leave it to the target. */ |
516 | | #ifdef CGEN_COMPUTE_MACH |
517 | | mach = CGEN_COMPUTE_MACH (info); |
518 | | #else |
519 | 147k | mach = info->mach; |
520 | 147k | #endif |
521 | | |
522 | | #ifdef CGEN_COMPUTE_ISA |
523 | | { |
524 | | static CGEN_BITSET *permanent_isa; |
525 | | |
526 | | if (!permanent_isa) |
527 | | permanent_isa = cgen_bitset_create (MAX_ISAS); |
528 | | isa = permanent_isa; |
529 | | cgen_bitset_clear (isa); |
530 | | cgen_bitset_add (isa, CGEN_COMPUTE_ISA (info)); |
531 | | } |
532 | | #else |
533 | 147k | isa = info->private_data; |
534 | 147k | #endif |
535 | | |
536 | | /* If we've switched cpu's, try to find a handle we've used before */ |
537 | 147k | if (cd |
538 | 147k | && (cgen_bitset_compare (isa, prev_isa) != 0 |
539 | 147k | || mach != prev_mach |
540 | 147k | || endian != prev_endian)) |
541 | 27.3k | { |
542 | 27.3k | cd = 0; |
543 | 81.0k | for (cl = cd_list; cl; cl = cl->next) |
544 | 81.0k | { |
545 | 81.0k | if (cgen_bitset_compare (cl->isa, isa) == 0 && |
546 | 81.0k | cl->mach == mach && |
547 | 81.0k | cl->endian == endian) |
548 | 27.2k | { |
549 | 27.2k | cd = cl->cd; |
550 | 27.2k | prev_isa = cd->isas; |
551 | 27.2k | break; |
552 | 27.2k | } |
553 | 81.0k | } |
554 | 27.3k | } |
555 | | |
556 | | /* If we haven't initialized yet, initialize the opcode table. */ |
557 | 147k | if (! cd) |
558 | 5 | { |
559 | 5 | const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach); |
560 | 5 | const char *mach_name; |
561 | | |
562 | 5 | if (!arch_type) |
563 | 0 | abort (); |
564 | 5 | mach_name = arch_type->printable_name; |
565 | | |
566 | 5 | prev_isa = cgen_bitset_copy (isa); |
567 | 5 | prev_mach = mach; |
568 | 5 | prev_endian = endian; |
569 | 5 | prev_insn_endian = insn_endian; |
570 | 5 | cd = or1k_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa, |
571 | 5 | CGEN_CPU_OPEN_BFDMACH, mach_name, |
572 | 5 | CGEN_CPU_OPEN_ENDIAN, prev_endian, |
573 | 5 | CGEN_CPU_OPEN_INSN_ENDIAN, prev_insn_endian, |
574 | 5 | CGEN_CPU_OPEN_END); |
575 | 5 | if (!cd) |
576 | 0 | abort (); |
577 | | |
578 | | /* Save this away for future reference. */ |
579 | 5 | cl = xmalloc (sizeof (struct cpu_desc_list)); |
580 | 5 | cl->cd = cd; |
581 | 5 | cl->isa = prev_isa; |
582 | 5 | cl->mach = mach; |
583 | 5 | cl->endian = endian; |
584 | 5 | cl->next = cd_list; |
585 | 5 | cd_list = cl; |
586 | | |
587 | 5 | or1k_cgen_init_dis (cd); |
588 | 5 | } |
589 | | |
590 | | /* We try to have as much common code as possible. |
591 | | But at this point some targets need to take over. */ |
592 | | /* ??? Some targets may need a hook elsewhere. Try to avoid this, |
593 | | but if not possible try to move this hook elsewhere rather than |
594 | | have two hooks. */ |
595 | 147k | length = CGEN_PRINT_INSN (cd, pc, info); |
596 | 147k | if (length > 0) |
597 | 87.2k | return length; |
598 | 60.4k | if (length < 0) |
599 | 113 | return -1; |
600 | | |
601 | 60.3k | (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG); |
602 | 60.3k | return cd->default_insn_bitsize / 8; |
603 | 60.4k | } |