Coverage Report

Created: 2025-07-08 11:15

/src/binutils-gdb/opcodes/lm32-dis.c
Line
Count
Source (jump to first uncovered line)
1
/* DO NOT EDIT!  -*- buffer-read-only: t -*- vi:set ro:  */
2
/* Disassembler interface for targets using CGEN. -*- C -*-
3
   CGEN: Cpu tools GENerator
4
5
   THIS FILE IS MACHINE GENERATED WITH CGEN.
6
   - the resultant file is machine generated, cgen-dis.in isn't
7
8
   Copyright (C) 1996-2025 Free Software Foundation, Inc.
9
10
   This file is part of libopcodes.
11
12
   This library is free software; you can redistribute it and/or modify
13
   it under the terms of the GNU General Public License as published by
14
   the Free Software Foundation; either version 3, or (at your option)
15
   any later version.
16
17
   It is distributed in the hope that it will be useful, but WITHOUT
18
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
19
   or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
20
   License for more details.
21
22
   You should have received a copy of the GNU General Public License
23
   along with this program; if not, write to the Free Software Foundation, Inc.,
24
   51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.  */
25
26
/* ??? Eventually more and more of this stuff can go to cpu-independent files.
27
   Keep that in mind.  */
28
29
#include "sysdep.h"
30
#include <stdio.h>
31
#include "ansidecl.h"
32
#include "disassemble.h"
33
#include "bfd.h"
34
#include "symcat.h"
35
#include "libiberty.h"
36
#include "lm32-desc.h"
37
#include "lm32-opc.h"
38
#include "opintl.h"
39
40
/* Default text to print if an instruction isn't recognized.  */
41
9.43k
#define UNKNOWN_INSN_MSG _("*unknown*")
42
43
static void print_normal
44
  (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
45
static void print_address
46
  (CGEN_CPU_DESC, void *, bfd_vma, unsigned int, bfd_vma, int) ATTRIBUTE_UNUSED;
47
static void print_keyword
48
  (CGEN_CPU_DESC, void *, CGEN_KEYWORD *, long, unsigned int) ATTRIBUTE_UNUSED;
49
static void print_insn_normal
50
  (CGEN_CPU_DESC, void *, const CGEN_INSN *, CGEN_FIELDS *, bfd_vma, int);
51
static int print_insn
52
  (CGEN_CPU_DESC, bfd_vma,  disassemble_info *, bfd_byte *, unsigned);
53
static int default_print_insn
54
  (CGEN_CPU_DESC, bfd_vma, disassemble_info *) ATTRIBUTE_UNUSED;
55
static int read_insn
56
  (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, int, CGEN_EXTRACT_INFO *,
57
   unsigned long *);
58

59
/* -- disassembler routines inserted here.  */
60
61
62
void lm32_cgen_print_operand
63
  (CGEN_CPU_DESC, int, void *, CGEN_FIELDS *, void const *, bfd_vma, int);
64
65
/* Main entry point for printing operands.
66
   XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
67
   of dis-asm.h on cgen.h.
68
69
   This function is basically just a big switch statement.  Earlier versions
70
   used tables to look up the function to use, but
71
   - if the table contains both assembler and disassembler functions then
72
     the disassembler contains much of the assembler and vice-versa,
73
   - there's a lot of inlining possibilities as things grow,
74
   - using a switch statement avoids the function call overhead.
75
76
   This function could be moved into `print_insn_normal', but keeping it
77
   separate makes clear the interface between `print_insn_normal' and each of
78
   the handlers.  */
79
80
void
81
lm32_cgen_print_operand (CGEN_CPU_DESC cd,
82
         int opindex,
83
         void * xinfo,
84
         CGEN_FIELDS *fields,
85
         void const *attrs ATTRIBUTE_UNUSED,
86
         bfd_vma pc,
87
         int length)
88
69.0k
{
89
69.0k
  disassemble_info *info = (disassemble_info *) xinfo;
90
91
69.0k
  switch (opindex)
92
69.0k
    {
93
2.19k
    case LM32_OPERAND_BRANCH :
94
2.19k
      print_address (cd, info, fields->f_branch, 0|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
95
2.19k
      break;
96
1.51k
    case LM32_OPERAND_CALL :
97
1.51k
      print_address (cd, info, fields->f_call, 0|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
98
1.51k
      break;
99
123
    case LM32_OPERAND_CSR :
100
123
      print_keyword (cd, info, & lm32_cgen_opval_h_csr, fields->f_csr, 0);
101
123
      break;
102
0
    case LM32_OPERAND_EXCEPTION :
103
0
      print_normal (cd, info, fields->f_exception, 0, pc, length);
104
0
      break;
105
0
    case LM32_OPERAND_GOT16 :
106
0
      print_normal (cd, info, fields->f_imm, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
107
0
      break;
108
0
    case LM32_OPERAND_GOTOFFHI16 :
109
0
      print_normal (cd, info, fields->f_imm, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
110
0
      break;
111
0
    case LM32_OPERAND_GOTOFFLO16 :
112
0
      print_normal (cd, info, fields->f_imm, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
113
0
      break;
114
186
    case LM32_OPERAND_GP16 :
115
186
      print_normal (cd, info, fields->f_imm, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
116
186
      break;
117
779
    case LM32_OPERAND_HI16 :
118
779
      print_normal (cd, info, fields->f_uimm, 0, pc, length);
119
779
      break;
120
14.1k
    case LM32_OPERAND_IMM :
121
14.1k
      print_normal (cd, info, fields->f_imm, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
122
14.1k
      break;
123
579
    case LM32_OPERAND_LO16 :
124
579
      print_normal (cd, info, fields->f_uimm, 0, pc, length);
125
579
      break;
126
22.0k
    case LM32_OPERAND_R0 :
127
22.0k
      print_keyword (cd, info, & lm32_cgen_opval_h_gr, fields->f_r0, 0);
128
22.0k
      break;
129
22.3k
    case LM32_OPERAND_R1 :
130
22.3k
      print_keyword (cd, info, & lm32_cgen_opval_h_gr, fields->f_r1, 0);
131
22.3k
      break;
132
1.50k
    case LM32_OPERAND_R2 :
133
1.50k
      print_keyword (cd, info, & lm32_cgen_opval_h_gr, fields->f_r2, 0);
134
1.50k
      break;
135
0
    case LM32_OPERAND_SHIFT :
136
0
      print_normal (cd, info, fields->f_shift, 0, pc, length);
137
0
      break;
138
2.92k
    case LM32_OPERAND_UIMM :
139
2.92k
      print_normal (cd, info, fields->f_uimm, 0, pc, length);
140
2.92k
      break;
141
681
    case LM32_OPERAND_USER :
142
681
      print_normal (cd, info, fields->f_user, 0, pc, length);
143
681
      break;
144
145
0
    default :
146
      /* xgettext:c-format */
147
0
      opcodes_error_handler
148
0
  (_("internal error: unrecognized field %d while printing insn"),
149
0
   opindex);
150
0
      abort ();
151
69.0k
  }
152
69.0k
}
153
154
cgen_print_fn * const lm32_cgen_print_handlers[] =
155
{
156
  print_insn_normal,
157
};
158
159
160
void
161
lm32_cgen_init_dis (CGEN_CPU_DESC cd)
162
3
{
163
3
  lm32_cgen_init_opcode_table (cd);
164
3
  lm32_cgen_init_ibld_table (cd);
165
3
  cd->print_handlers = & lm32_cgen_print_handlers[0];
166
3
  cd->print_operand = lm32_cgen_print_operand;
167
3
}
168
169

170
/* Default print handler.  */
171
172
static void
173
print_normal (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
174
        void *dis_info,
175
        long value,
176
        unsigned int attrs,
177
        bfd_vma pc ATTRIBUTE_UNUSED,
178
        int length ATTRIBUTE_UNUSED)
179
19.2k
{
180
19.2k
  disassemble_info *info = (disassemble_info *) dis_info;
181
182
  /* Print the operand as directed by the attributes.  */
183
19.2k
  if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
184
0
    ; /* nothing to do */
185
19.2k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
186
14.3k
    (*info->fprintf_func) (info->stream, "%ld", value);
187
4.96k
  else
188
4.96k
    (*info->fprintf_func) (info->stream, "0x%lx", value);
189
19.2k
}
190
191
/* Default address handler.  */
192
193
static void
194
print_address (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
195
         void *dis_info,
196
         bfd_vma value,
197
         unsigned int attrs,
198
         bfd_vma pc ATTRIBUTE_UNUSED,
199
         int length ATTRIBUTE_UNUSED)
200
3.70k
{
201
3.70k
  disassemble_info *info = (disassemble_info *) dis_info;
202
203
  /* Print the operand as directed by the attributes.  */
204
3.70k
  if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
205
0
    ; /* Nothing to do.  */
206
3.70k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR))
207
3.70k
    (*info->print_address_func) (value, info);
208
0
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR))
209
0
    (*info->print_address_func) (value, info);
210
0
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
211
0
    (*info->fprintf_func) (info->stream, "%ld", (long) value);
212
0
  else
213
0
    (*info->fprintf_func) (info->stream, "0x%lx", (long) value);
214
3.70k
}
215
216
/* Keyword print handler.  */
217
218
static void
219
print_keyword (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
220
         void *dis_info,
221
         CGEN_KEYWORD *keyword_table,
222
         long value,
223
         unsigned int attrs ATTRIBUTE_UNUSED)
224
46.0k
{
225
46.0k
  disassemble_info *info = (disassemble_info *) dis_info;
226
46.0k
  const CGEN_KEYWORD_ENTRY *ke;
227
228
46.0k
  ke = cgen_keyword_lookup_value (keyword_table, value);
229
46.0k
  if (ke != NULL)
230
46.0k
    (*info->fprintf_func) (info->stream, "%s", ke->name);
231
16
  else
232
16
    (*info->fprintf_func) (info->stream, "???");
233
46.0k
}
234

235
/* Default insn printer.
236
237
   DIS_INFO is defined as `void *' so the disassembler needn't know anything
238
   about disassemble_info.  */
239
240
static void
241
print_insn_normal (CGEN_CPU_DESC cd,
242
       void *dis_info,
243
       const CGEN_INSN *insn,
244
       CGEN_FIELDS *fields,
245
       bfd_vma pc,
246
       int length)
247
23.9k
{
248
23.9k
  const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
249
23.9k
  disassemble_info *info = (disassemble_info *) dis_info;
250
23.9k
  const CGEN_SYNTAX_CHAR_TYPE *syn;
251
252
23.9k
  CGEN_INIT_PRINT (cd);
253
254
191k
  for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
255
168k
    {
256
168k
      if (CGEN_SYNTAX_MNEMONIC_P (*syn))
257
23.9k
  {
258
23.9k
    (*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn));
259
23.9k
    continue;
260
23.9k
  }
261
144k
      if (CGEN_SYNTAX_CHAR_P (*syn))
262
75.0k
  {
263
75.0k
    (*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn));
264
75.0k
    continue;
265
75.0k
  }
266
267
      /* We have an operand.  */
268
69.0k
      lm32_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info,
269
69.0k
         fields, CGEN_INSN_ATTRS (insn), pc, length);
270
69.0k
    }
271
23.9k
}
272

273
/* Subroutine of print_insn. Reads an insn into the given buffers and updates
274
   the extract info.
275
   Returns 0 if all is well, non-zero otherwise.  */
276
277
static int
278
read_insn (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
279
     bfd_vma pc,
280
     disassemble_info *info,
281
     bfd_byte *buf,
282
     int buflen,
283
     CGEN_EXTRACT_INFO *ex_info,
284
     unsigned long *insn_value)
285
0
{
286
0
  int status = (*info->read_memory_func) (pc, buf, buflen, info);
287
288
0
  if (status != 0)
289
0
    {
290
0
      (*info->memory_error_func) (status, pc, info);
291
0
      return -1;
292
0
    }
293
294
0
  ex_info->dis_info = info;
295
0
  ex_info->valid = (1 << buflen) - 1;
296
0
  ex_info->insn_bytes = buf;
297
298
0
  *insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG);
299
0
  return 0;
300
0
}
301
302
/* Utility to print an insn.
303
   BUF is the base part of the insn, target byte order, BUFLEN bytes long.
304
   The result is the size of the insn in bytes or zero for an unknown insn
305
   or -1 if an error occurs fetching data (memory_error_func will have
306
   been called).  */
307
308
static int
309
print_insn (CGEN_CPU_DESC cd,
310
      bfd_vma pc,
311
      disassemble_info *info,
312
      bfd_byte *buf,
313
      unsigned int buflen)
314
33.3k
{
315
33.3k
  CGEN_INSN_INT insn_value;
316
33.3k
  const CGEN_INSN_LIST *insn_list;
317
33.3k
  CGEN_EXTRACT_INFO ex_info;
318
33.3k
  int basesize;
319
320
  /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
321
33.3k
  basesize = cd->base_insn_bitsize < buflen * 8 ?
322
33.3k
                                     cd->base_insn_bitsize : buflen * 8;
323
33.3k
  insn_value = cgen_get_insn_value (cd, buf, basesize, cd->insn_endian);
324
325
326
  /* Fill in ex_info fields like read_insn would.  Don't actually call
327
     read_insn, since the incoming buffer is already read (and possibly
328
     modified a la m32r).  */
329
33.3k
  ex_info.valid = (1 << buflen) - 1;
330
33.3k
  ex_info.dis_info = info;
331
33.3k
  ex_info.insn_bytes = buf;
332
333
  /* The instructions are stored in hash lists.
334
     Pick the first one and keep trying until we find the right one.  */
335
336
33.3k
  insn_list = CGEN_DIS_LOOKUP_INSN (cd, (char *) buf, insn_value);
337
49.5k
  while (insn_list != NULL)
338
40.0k
    {
339
40.0k
      const CGEN_INSN *insn = insn_list->insn;
340
40.0k
      CGEN_FIELDS fields;
341
40.0k
      int length;
342
40.0k
      unsigned long insn_value_cropped;
343
344
#ifdef CGEN_VALIDATE_INSN_SUPPORTED
345
      /* Not needed as insn shouldn't be in hash lists if not supported.  */
346
      /* Supported by this cpu?  */
347
      if (! lm32_cgen_insn_supported (cd, insn))
348
        {
349
          insn_list = CGEN_DIS_NEXT_INSN (insn_list);
350
    continue;
351
        }
352
#endif
353
354
      /* Basic bit mask must be correct.  */
355
      /* ??? May wish to allow target to defer this check until the extract
356
   handler.  */
357
358
      /* Base size may exceed this instruction's size.  Extract the
359
         relevant part from the buffer. */
360
40.0k
      if ((unsigned) (CGEN_INSN_BITSIZE (insn) / 8) < buflen &&
361
40.0k
    (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
362
0
  insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn),
363
0
             info->endian == BFD_ENDIAN_BIG);
364
40.0k
      else
365
40.0k
  insn_value_cropped = insn_value;
366
367
40.0k
      if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn))
368
40.0k
    == CGEN_INSN_BASE_VALUE (insn))
369
23.9k
  {
370
    /* Printing is handled in two passes.  The first pass parses the
371
       machine insn and extracts the fields.  The second pass prints
372
       them.  */
373
374
    /* Make sure the entire insn is loaded into insn_value, if it
375
       can fit.  */
376
23.9k
    if (((unsigned) CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize) &&
377
23.9k
        (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
378
0
      {
379
0
        unsigned long full_insn_value;
380
0
        int rc = read_insn (cd, pc, info, buf,
381
0
          CGEN_INSN_BITSIZE (insn) / 8,
382
0
          & ex_info, & full_insn_value);
383
0
        if (rc != 0)
384
0
    return rc;
385
0
        length = CGEN_EXTRACT_FN (cd, insn)
386
0
    (cd, insn, &ex_info, full_insn_value, &fields, pc);
387
0
      }
388
23.9k
    else
389
23.9k
      length = CGEN_EXTRACT_FN (cd, insn)
390
23.9k
        (cd, insn, &ex_info, insn_value_cropped, &fields, pc);
391
392
    /* Length < 0 -> error.  */
393
23.9k
    if (length < 0)
394
0
      return length;
395
23.9k
    if (length > 0)
396
23.9k
      {
397
23.9k
        CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length);
398
        /* Length is in bits, result is in bytes.  */
399
23.9k
        return length / 8;
400
23.9k
      }
401
23.9k
  }
402
403
16.1k
      insn_list = CGEN_DIS_NEXT_INSN (insn_list);
404
16.1k
    }
405
406
9.43k
  return 0;
407
33.3k
}
408
409
/* Default value for CGEN_PRINT_INSN.
410
   The result is the size of the insn in bytes or zero for an unknown insn
411
   or -1 if an error occured fetching bytes.  */
412
413
#ifndef CGEN_PRINT_INSN
414
33.4k
#define CGEN_PRINT_INSN default_print_insn
415
#endif
416
417
static int
418
default_print_insn (CGEN_CPU_DESC cd, bfd_vma pc, disassemble_info *info)
419
33.4k
{
420
33.4k
  bfd_byte buf[CGEN_MAX_INSN_SIZE];
421
33.4k
  int buflen;
422
33.4k
  int status;
423
424
  /* Attempt to read the base part of the insn.  */
425
33.4k
  buflen = cd->base_insn_bitsize / 8;
426
33.4k
  status = (*info->read_memory_func) (pc, buf, buflen, info);
427
428
  /* Try again with the minimum part, if min < base.  */
429
33.4k
  if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize))
430
0
    {
431
0
      buflen = cd->min_insn_bitsize / 8;
432
0
      status = (*info->read_memory_func) (pc, buf, buflen, info);
433
0
    }
434
435
33.4k
  if (status != 0)
436
98
    {
437
98
      (*info->memory_error_func) (status, pc, info);
438
98
      return -1;
439
98
    }
440
441
33.3k
  return print_insn (cd, pc, info, buf, buflen);
442
33.4k
}
443
444
/* Main entry point.
445
   Print one instruction from PC on INFO->STREAM.
446
   Return the size of the instruction (in bytes).  */
447
448
typedef struct cpu_desc_list
449
{
450
  struct cpu_desc_list *next;
451
  CGEN_BITSET *isa;
452
  int mach;
453
  int endian;
454
  int insn_endian;
455
  CGEN_CPU_DESC cd;
456
} cpu_desc_list;
457
458
int
459
print_insn_lm32 (bfd_vma pc, disassemble_info *info)
460
33.4k
{
461
33.4k
  static cpu_desc_list *cd_list = 0;
462
33.4k
  cpu_desc_list *cl = 0;
463
33.4k
  static CGEN_CPU_DESC cd = 0;
464
33.4k
  static CGEN_BITSET *prev_isa;
465
33.4k
  static int prev_mach;
466
33.4k
  static int prev_endian;
467
33.4k
  static int prev_insn_endian;
468
33.4k
  int length;
469
33.4k
  CGEN_BITSET *isa;
470
33.4k
  int mach;
471
33.4k
  int endian = (info->endian == BFD_ENDIAN_BIG
472
33.4k
    ? CGEN_ENDIAN_BIG
473
33.4k
    : CGEN_ENDIAN_LITTLE);
474
33.4k
  int insn_endian = (info->endian_code == BFD_ENDIAN_BIG
475
33.4k
                     ? CGEN_ENDIAN_BIG
476
33.4k
                     : CGEN_ENDIAN_LITTLE);
477
33.4k
  enum bfd_architecture arch;
478
479
  /* ??? gdb will set mach but leave the architecture as "unknown" */
480
33.4k
#ifndef CGEN_BFD_ARCH
481
33.4k
#define CGEN_BFD_ARCH bfd_arch_lm32
482
33.4k
#endif
483
33.4k
  arch = info->arch;
484
33.4k
  if (arch == bfd_arch_unknown)
485
0
    arch = CGEN_BFD_ARCH;
486
487
  /* There's no standard way to compute the machine or isa number
488
     so we leave it to the target.  */
489
#ifdef CGEN_COMPUTE_MACH
490
  mach = CGEN_COMPUTE_MACH (info);
491
#else
492
33.4k
  mach = info->mach;
493
33.4k
#endif
494
495
#ifdef CGEN_COMPUTE_ISA
496
  {
497
    static CGEN_BITSET *permanent_isa;
498
499
    if (!permanent_isa)
500
      permanent_isa = cgen_bitset_create (MAX_ISAS);
501
    isa = permanent_isa;
502
    cgen_bitset_clear (isa);
503
    cgen_bitset_add (isa, CGEN_COMPUTE_ISA (info));
504
  }
505
#else
506
33.4k
  isa = info->private_data;
507
33.4k
#endif
508
509
  /* If we've switched cpu's, try to find a handle we've used before */
510
33.4k
  if (cd
511
33.4k
      && (cgen_bitset_compare (isa, prev_isa) != 0
512
33.4k
    || mach != prev_mach
513
33.4k
    || endian != prev_endian))
514
20.5k
    {
515
20.5k
      cd = 0;
516
41.1k
      for (cl = cd_list; cl; cl = cl->next)
517
41.1k
  {
518
41.1k
    if (cgen_bitset_compare (cl->isa, isa) == 0 &&
519
41.1k
        cl->mach == mach &&
520
41.1k
        cl->endian == endian)
521
20.5k
      {
522
20.5k
        cd = cl->cd;
523
20.5k
        prev_isa = cd->isas;
524
20.5k
        break;
525
20.5k
      }
526
41.1k
  }
527
20.5k
    }
528
529
  /* If we haven't initialized yet, initialize the opcode table.  */
530
33.4k
  if (! cd)
531
3
    {
532
3
      const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach);
533
3
      const char *mach_name;
534
535
3
      if (!arch_type)
536
0
  abort ();
537
3
      mach_name = arch_type->printable_name;
538
539
3
      prev_isa = cgen_bitset_copy (isa);
540
3
      prev_mach = mach;
541
3
      prev_endian = endian;
542
3
      prev_insn_endian = insn_endian;
543
3
      cd = lm32_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa,
544
3
         CGEN_CPU_OPEN_BFDMACH, mach_name,
545
3
         CGEN_CPU_OPEN_ENDIAN, prev_endian,
546
3
                                 CGEN_CPU_OPEN_INSN_ENDIAN, prev_insn_endian,
547
3
         CGEN_CPU_OPEN_END);
548
3
      if (!cd)
549
0
  abort ();
550
551
      /* Save this away for future reference.  */
552
3
      cl = xmalloc (sizeof (struct cpu_desc_list));
553
3
      cl->cd = cd;
554
3
      cl->isa = prev_isa;
555
3
      cl->mach = mach;
556
3
      cl->endian = endian;
557
3
      cl->next = cd_list;
558
3
      cd_list = cl;
559
560
3
      lm32_cgen_init_dis (cd);
561
3
    }
562
563
  /* We try to have as much common code as possible.
564
     But at this point some targets need to take over.  */
565
  /* ??? Some targets may need a hook elsewhere.  Try to avoid this,
566
     but if not possible try to move this hook elsewhere rather than
567
     have two hooks.  */
568
33.4k
  length = CGEN_PRINT_INSN (cd, pc, info);
569
33.4k
  if (length > 0)
570
23.9k
    return length;
571
9.53k
  if (length < 0)
572
98
    return -1;
573
574
9.43k
  (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
575
9.43k
  return cd->default_insn_bitsize / 8;
576
9.53k
}