Coverage Report

Created: 2025-07-08 11:15

/src/binutils-gdb/opcodes/m32c-dis.c
Line
Count
Source (jump to first uncovered line)
1
/* DO NOT EDIT!  -*- buffer-read-only: t -*- vi:set ro:  */
2
/* Disassembler interface for targets using CGEN. -*- C -*-
3
   CGEN: Cpu tools GENerator
4
5
   THIS FILE IS MACHINE GENERATED WITH CGEN.
6
   - the resultant file is machine generated, cgen-dis.in isn't
7
8
   Copyright (C) 1996-2025 Free Software Foundation, Inc.
9
10
   This file is part of libopcodes.
11
12
   This library is free software; you can redistribute it and/or modify
13
   it under the terms of the GNU General Public License as published by
14
   the Free Software Foundation; either version 3, or (at your option)
15
   any later version.
16
17
   It is distributed in the hope that it will be useful, but WITHOUT
18
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
19
   or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
20
   License for more details.
21
22
   You should have received a copy of the GNU General Public License
23
   along with this program; if not, write to the Free Software Foundation, Inc.,
24
   51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.  */
25
26
/* ??? Eventually more and more of this stuff can go to cpu-independent files.
27
   Keep that in mind.  */
28
29
#include "sysdep.h"
30
#include <stdio.h>
31
#include "ansidecl.h"
32
#include "disassemble.h"
33
#include "bfd.h"
34
#include "symcat.h"
35
#include "libiberty.h"
36
#include "m32c-desc.h"
37
#include "m32c-opc.h"
38
#include "opintl.h"
39
40
/* Default text to print if an instruction isn't recognized.  */
41
31.2k
#define UNKNOWN_INSN_MSG _("*unknown*")
42
43
static void print_normal
44
  (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
45
static void print_address
46
  (CGEN_CPU_DESC, void *, bfd_vma, unsigned int, bfd_vma, int) ATTRIBUTE_UNUSED;
47
static void print_keyword
48
  (CGEN_CPU_DESC, void *, CGEN_KEYWORD *, long, unsigned int) ATTRIBUTE_UNUSED;
49
static void print_insn_normal
50
  (CGEN_CPU_DESC, void *, const CGEN_INSN *, CGEN_FIELDS *, bfd_vma, int);
51
static int print_insn
52
  (CGEN_CPU_DESC, bfd_vma,  disassemble_info *, bfd_byte *, unsigned);
53
static int default_print_insn
54
  (CGEN_CPU_DESC, bfd_vma, disassemble_info *) ATTRIBUTE_UNUSED;
55
static int read_insn
56
  (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, int, CGEN_EXTRACT_INFO *,
57
   unsigned long *);
58

59
/* -- disassembler routines inserted here.  */
60
61
/* -- dis.c */
62
63
#include "elf/m32c.h"
64
#include "elf-bfd.h"
65
66
/* Always print the short insn format suffix as ':<char>'.  */
67
68
static void
69
print_suffix (void * dis_info, char suffix)
70
143k
{
71
143k
  disassemble_info *info = dis_info;
72
73
143k
  (*info->fprintf_func) (info->stream, ":%c", suffix);
74
143k
}
75
76
static void
77
print_S (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
78
   void * dis_info,
79
   long value ATTRIBUTE_UNUSED,
80
   unsigned int attrs ATTRIBUTE_UNUSED,
81
   bfd_vma pc ATTRIBUTE_UNUSED,
82
   int length ATTRIBUTE_UNUSED)
83
89.4k
{
84
89.4k
  print_suffix (dis_info, 's');
85
89.4k
}
86
87
88
static void
89
print_G (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
90
   void * dis_info,
91
   long value ATTRIBUTE_UNUSED,
92
   unsigned int attrs ATTRIBUTE_UNUSED,
93
   bfd_vma pc ATTRIBUTE_UNUSED,
94
   int length ATTRIBUTE_UNUSED)
95
28.2k
{
96
28.2k
  print_suffix (dis_info, 'g');
97
28.2k
}
98
99
static void
100
print_Q (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
101
   void * dis_info,
102
   long value ATTRIBUTE_UNUSED,
103
   unsigned int attrs ATTRIBUTE_UNUSED,
104
   bfd_vma pc ATTRIBUTE_UNUSED,
105
   int length ATTRIBUTE_UNUSED)
106
18.9k
{
107
18.9k
  print_suffix (dis_info, 'q');
108
18.9k
}
109
110
static void
111
print_Z (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
112
   void * dis_info,
113
   long value ATTRIBUTE_UNUSED,
114
   unsigned int attrs ATTRIBUTE_UNUSED,
115
   bfd_vma pc ATTRIBUTE_UNUSED,
116
   int length ATTRIBUTE_UNUSED)
117
7.10k
{
118
7.10k
  print_suffix (dis_info, 'z');
119
7.10k
}
120
121
/* Print the empty suffix.  */
122
123
static void
124
print_X (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
125
   void * dis_info ATTRIBUTE_UNUSED,
126
   long value ATTRIBUTE_UNUSED,
127
   unsigned int attrs ATTRIBUTE_UNUSED,
128
   bfd_vma pc ATTRIBUTE_UNUSED,
129
   int length ATTRIBUTE_UNUSED)
130
9.43k
{
131
9.43k
  return;
132
9.43k
}
133
134
static void
135
print_r0l_r0h (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
136
         void * dis_info,
137
         long value,
138
         unsigned int attrs ATTRIBUTE_UNUSED,
139
         bfd_vma pc ATTRIBUTE_UNUSED,
140
         int length ATTRIBUTE_UNUSED)
141
4.16k
{
142
4.16k
  disassemble_info *info = dis_info;
143
144
4.16k
  if (value == 0)
145
2.79k
    (*info->fprintf_func) (info->stream, "r0h,r0l");
146
1.36k
  else
147
1.36k
    (*info->fprintf_func) (info->stream, "r0l,r0h");
148
4.16k
}
149
150
static void
151
print_unsigned_bitbase (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
152
      void * dis_info,
153
      unsigned long value,
154
      unsigned int attrs ATTRIBUTE_UNUSED,
155
      bfd_vma pc ATTRIBUTE_UNUSED,
156
      int length ATTRIBUTE_UNUSED)
157
7.36k
{
158
7.36k
  disassemble_info *info = dis_info;
159
160
7.36k
  (*info->fprintf_func) (info->stream, "%ld,0x%lx", value & 0x7, value >> 3);
161
7.36k
}
162
163
static void
164
print_signed_bitbase (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
165
          void * dis_info,
166
          signed long value,
167
          unsigned int attrs ATTRIBUTE_UNUSED,
168
          bfd_vma pc ATTRIBUTE_UNUSED,
169
          int length ATTRIBUTE_UNUSED)
170
733
{
171
733
  disassemble_info *info = dis_info;
172
173
733
  (*info->fprintf_func) (info->stream, "%ld,%ld", value & 0x7, value >> 3);
174
733
}
175
176
static void
177
print_size (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
178
      void * dis_info,
179
      long value ATTRIBUTE_UNUSED,
180
      unsigned int attrs ATTRIBUTE_UNUSED,
181
      bfd_vma pc ATTRIBUTE_UNUSED,
182
      int length ATTRIBUTE_UNUSED)
183
0
{
184
  /* Always print the size as '.w'.  */
185
0
  disassemble_info *info = dis_info;
186
187
0
  (*info->fprintf_func) (info->stream, ".w");
188
0
}
189
190
1.43k
#define POP  0
191
1.47k
#define PUSH 1
192
193
static void print_pop_regset  (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
194
static void print_push_regset (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
195
196
/* Print a set of registers, R0,R1,A0,A1,SB,FB.  */
197
198
static void
199
print_regset (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
200
        void * dis_info,
201
        long value,
202
        unsigned int attrs ATTRIBUTE_UNUSED,
203
        bfd_vma pc ATTRIBUTE_UNUSED,
204
        int length ATTRIBUTE_UNUSED,
205
        int push)
206
2.90k
{
207
2.90k
  static char * m16c_register_names [] =
208
2.90k
  {
209
2.90k
    "r0", "r1", "r2", "r3", "a0", "a1", "sb", "fb"
210
2.90k
  };
211
2.90k
  disassemble_info *info = dis_info;
212
2.90k
  int mask;
213
2.90k
  int reg_index = 0;
214
2.90k
  char* comma = "";
215
216
2.90k
  if (push)
217
1.47k
    mask = 0x80;
218
1.43k
  else
219
1.43k
    mask = 1;
220
221
2.90k
  if (value & mask)
222
1.93k
    {
223
1.93k
      (*info->fprintf_func) (info->stream, "%s", m16c_register_names [0]);
224
1.93k
      comma = ",";
225
1.93k
    }
226
227
23.2k
  for (reg_index = 1; reg_index <= 7; ++reg_index)
228
20.3k
    {
229
20.3k
      if (push)
230
10.2k
        mask >>= 1;
231
10.0k
      else
232
10.0k
        mask <<= 1;
233
234
20.3k
      if (value & mask)
235
11.8k
        {
236
11.8k
          (*info->fprintf_func) (info->stream, "%s%s", comma,
237
11.8k
         m16c_register_names [reg_index]);
238
11.8k
          comma = ",";
239
11.8k
        }
240
20.3k
    }
241
2.90k
}
242
243
static void
244
print_pop_regset (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
245
      void * dis_info,
246
      long value,
247
      unsigned int attrs ATTRIBUTE_UNUSED,
248
      bfd_vma pc ATTRIBUTE_UNUSED,
249
      int length ATTRIBUTE_UNUSED)
250
1.43k
{
251
1.43k
  print_regset (cd, dis_info, value, attrs, pc, length, POP);
252
1.43k
}
253
254
static void
255
print_push_regset (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
256
       void * dis_info,
257
       long value,
258
       unsigned int attrs ATTRIBUTE_UNUSED,
259
       bfd_vma pc ATTRIBUTE_UNUSED,
260
       int length ATTRIBUTE_UNUSED)
261
1.47k
{
262
1.47k
  print_regset (cd, dis_info, value, attrs, pc, length, PUSH);
263
1.47k
}
264
265
static void
266
print_signed4n (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
267
    void * dis_info,
268
    signed long value,
269
    unsigned int attrs ATTRIBUTE_UNUSED,
270
    bfd_vma pc ATTRIBUTE_UNUSED,
271
    int length ATTRIBUTE_UNUSED)
272
1.74k
{
273
1.74k
  disassemble_info *info = dis_info;
274
275
1.74k
  (*info->fprintf_func) (info->stream, "%ld", -value);
276
1.74k
}
277
278
void m32c_cgen_print_operand
279
  (CGEN_CPU_DESC, int, void *, CGEN_FIELDS *, void const *, bfd_vma, int);
280
281
/* Main entry point for printing operands.
282
   XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
283
   of dis-asm.h on cgen.h.
284
285
   This function is basically just a big switch statement.  Earlier versions
286
   used tables to look up the function to use, but
287
   - if the table contains both assembler and disassembler functions then
288
     the disassembler contains much of the assembler and vice-versa,
289
   - there's a lot of inlining possibilities as things grow,
290
   - using a switch statement avoids the function call overhead.
291
292
   This function could be moved into `print_insn_normal', but keeping it
293
   separate makes clear the interface between `print_insn_normal' and each of
294
   the handlers.  */
295
296
void
297
m32c_cgen_print_operand (CGEN_CPU_DESC cd,
298
         int opindex,
299
         void * xinfo,
300
         CGEN_FIELDS *fields,
301
         void const *attrs ATTRIBUTE_UNUSED,
302
         bfd_vma pc,
303
         int length)
304
478k
{
305
478k
  disassemble_info *info = (disassemble_info *) xinfo;
306
307
478k
  switch (opindex)
308
478k
    {
309
0
    case M32C_OPERAND_A0 :
310
0
      print_keyword (cd, info, & m32c_cgen_opval_h_a0, 0, 0);
311
0
      break;
312
0
    case M32C_OPERAND_A1 :
313
0
      print_keyword (cd, info, & m32c_cgen_opval_h_a1, 0, 0);
314
0
      break;
315
429
    case M32C_OPERAND_AN16_PUSH_S :
316
429
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_4_1, 0);
317
429
      break;
318
174
    case M32C_OPERAND_BIT16AN :
319
174
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst16_an, 0);
320
174
      break;
321
152
    case M32C_OPERAND_BIT16RN :
322
152
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst16_rn, 0);
323
152
      break;
324
5.95k
    case M32C_OPERAND_BIT3_S :
325
5.95k
      print_normal (cd, info, fields->f_imm3_S, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
326
5.95k
      break;
327
891
    case M32C_OPERAND_BIT32ANPREFIXED :
328
891
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_prefixed, 0);
329
891
      break;
330
1.27k
    case M32C_OPERAND_BIT32ANUNPREFIXED :
331
1.27k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
332
1.27k
      break;
333
28
    case M32C_OPERAND_BIT32RNPREFIXED :
334
28
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_prefixed_QI, 0);
335
28
      break;
336
1.35k
    case M32C_OPERAND_BIT32RNUNPREFIXED :
337
1.35k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_unprefixed_QI, 0);
338
1.35k
      break;
339
12
    case M32C_OPERAND_BITBASE16_16_S8 :
340
12
      print_signed_bitbase (cd, info, fields->f_dsp_16_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
341
12
      break;
342
213
    case M32C_OPERAND_BITBASE16_16_U16 :
343
213
      print_unsigned_bitbase (cd, info, fields->f_dsp_16_u16, 0, pc, length);
344
213
      break;
345
779
    case M32C_OPERAND_BITBASE16_16_U8 :
346
779
      print_unsigned_bitbase (cd, info, fields->f_dsp_16_u8, 0, pc, length);
347
779
      break;
348
3.92k
    case M32C_OPERAND_BITBASE16_8_U11_S :
349
3.92k
      print_unsigned_bitbase (cd, info, fields->f_bitbase16_u11_S, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
350
3.92k
      break;
351
401
    case M32C_OPERAND_BITBASE32_16_S11_UNPREFIXED :
352
401
      print_signed_bitbase (cd, info, fields->f_bitbase32_16_s11_unprefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
353
401
      break;
354
165
    case M32C_OPERAND_BITBASE32_16_S19_UNPREFIXED :
355
165
      print_signed_bitbase (cd, info, fields->f_bitbase32_16_s19_unprefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
356
165
      break;
357
377
    case M32C_OPERAND_BITBASE32_16_U11_UNPREFIXED :
358
377
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_16_u11_unprefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
359
377
      break;
360
664
    case M32C_OPERAND_BITBASE32_16_U19_UNPREFIXED :
361
664
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_16_u19_unprefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
362
664
      break;
363
639
    case M32C_OPERAND_BITBASE32_16_U27_UNPREFIXED :
364
639
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_16_u27_unprefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
365
639
      break;
366
121
    case M32C_OPERAND_BITBASE32_24_S11_PREFIXED :
367
121
      print_signed_bitbase (cd, info, fields->f_bitbase32_24_s11_prefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
368
121
      break;
369
34
    case M32C_OPERAND_BITBASE32_24_S19_PREFIXED :
370
34
      print_signed_bitbase (cd, info, fields->f_bitbase32_24_s19_prefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
371
34
      break;
372
288
    case M32C_OPERAND_BITBASE32_24_U11_PREFIXED :
373
288
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_24_u11_prefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
374
288
      break;
375
123
    case M32C_OPERAND_BITBASE32_24_U19_PREFIXED :
376
123
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_24_u19_prefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
377
123
      break;
378
363
    case M32C_OPERAND_BITBASE32_24_U27_PREFIXED :
379
363
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_24_u27_prefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
380
363
      break;
381
243
    case M32C_OPERAND_BITNO16R :
382
243
      print_normal (cd, info, fields->f_dsp_16_u8, 0, pc, length);
383
243
      break;
384
195
    case M32C_OPERAND_BITNO32PREFIXED :
385
195
      print_normal (cd, info, fields->f_bitno32_prefixed, 0, pc, length);
386
195
      break;
387
1.67k
    case M32C_OPERAND_BITNO32UNPREFIXED :
388
1.67k
      print_normal (cd, info, fields->f_bitno32_unprefixed, 0, pc, length);
389
1.67k
      break;
390
650
    case M32C_OPERAND_DSP_10_U6 :
391
650
      print_normal (cd, info, fields->f_dsp_10_u6, 0, pc, length);
392
650
      break;
393
2.69k
    case M32C_OPERAND_DSP_16_S16 :
394
2.69k
      print_normal (cd, info, fields->f_dsp_16_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
395
2.69k
      break;
396
6.70k
    case M32C_OPERAND_DSP_16_S8 :
397
6.70k
      print_normal (cd, info, fields->f_dsp_16_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
398
6.70k
      break;
399
13.8k
    case M32C_OPERAND_DSP_16_U16 :
400
13.8k
      print_normal (cd, info, fields->f_dsp_16_u16, 0, pc, length);
401
13.8k
      break;
402
121
    case M32C_OPERAND_DSP_16_U20 :
403
121
      print_normal (cd, info, fields->f_dsp_16_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
404
121
      break;
405
4.76k
    case M32C_OPERAND_DSP_16_U24 :
406
4.76k
      print_normal (cd, info, fields->f_dsp_16_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
407
4.76k
      break;
408
11.3k
    case M32C_OPERAND_DSP_16_U8 :
409
11.3k
      print_normal (cd, info, fields->f_dsp_16_u8, 0, pc, length);
410
11.3k
      break;
411
764
    case M32C_OPERAND_DSP_24_S16 :
412
764
      print_normal (cd, info, fields->f_dsp_24_s16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
413
764
      break;
414
166
    case M32C_OPERAND_DSP_24_S8 :
415
166
      print_normal (cd, info, fields->f_dsp_24_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
416
166
      break;
417
1.57k
    case M32C_OPERAND_DSP_24_U16 :
418
1.57k
      print_normal (cd, info, fields->f_dsp_24_u16, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
419
1.57k
      break;
420
414
    case M32C_OPERAND_DSP_24_U20 :
421
414
      print_normal (cd, info, fields->f_dsp_24_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
422
414
      break;
423
2.05k
    case M32C_OPERAND_DSP_24_U24 :
424
2.05k
      print_normal (cd, info, fields->f_dsp_24_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
425
2.05k
      break;
426
807
    case M32C_OPERAND_DSP_24_U8 :
427
807
      print_normal (cd, info, fields->f_dsp_24_u8, 0, pc, length);
428
807
      break;
429
396
    case M32C_OPERAND_DSP_32_S16 :
430
396
      print_normal (cd, info, fields->f_dsp_32_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
431
396
      break;
432
153
    case M32C_OPERAND_DSP_32_S8 :
433
153
      print_normal (cd, info, fields->f_dsp_32_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
434
153
      break;
435
1.02k
    case M32C_OPERAND_DSP_32_U16 :
436
1.02k
      print_normal (cd, info, fields->f_dsp_32_u16, 0, pc, length);
437
1.02k
      break;
438
208
    case M32C_OPERAND_DSP_32_U20 :
439
208
      print_normal (cd, info, fields->f_dsp_32_u24, 0, pc, length);
440
208
      break;
441
998
    case M32C_OPERAND_DSP_32_U24 :
442
998
      print_normal (cd, info, fields->f_dsp_32_u24, 0, pc, length);
443
998
      break;
444
2.48k
    case M32C_OPERAND_DSP_32_U8 :
445
2.48k
      print_normal (cd, info, fields->f_dsp_32_u8, 0, pc, length);
446
2.48k
      break;
447
231
    case M32C_OPERAND_DSP_40_S16 :
448
231
      print_normal (cd, info, fields->f_dsp_40_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
449
231
      break;
450
119
    case M32C_OPERAND_DSP_40_S8 :
451
119
      print_normal (cd, info, fields->f_dsp_40_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
452
119
      break;
453
329
    case M32C_OPERAND_DSP_40_U16 :
454
329
      print_normal (cd, info, fields->f_dsp_40_u16, 0, pc, length);
455
329
      break;
456
0
    case M32C_OPERAND_DSP_40_U20 :
457
0
      print_normal (cd, info, fields->f_dsp_40_u20, 0, pc, length);
458
0
      break;
459
362
    case M32C_OPERAND_DSP_40_U24 :
460
362
      print_normal (cd, info, fields->f_dsp_40_u24, 0, pc, length);
461
362
      break;
462
313
    case M32C_OPERAND_DSP_40_U8 :
463
313
      print_normal (cd, info, fields->f_dsp_40_u8, 0, pc, length);
464
313
      break;
465
448
    case M32C_OPERAND_DSP_48_S16 :
466
448
      print_normal (cd, info, fields->f_dsp_48_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
467
448
      break;
468
25
    case M32C_OPERAND_DSP_48_S8 :
469
25
      print_normal (cd, info, fields->f_dsp_48_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
470
25
      break;
471
67
    case M32C_OPERAND_DSP_48_U16 :
472
67
      print_normal (cd, info, fields->f_dsp_48_u16, 0, pc, length);
473
67
      break;
474
0
    case M32C_OPERAND_DSP_48_U20 :
475
0
      print_normal (cd, info, fields->f_dsp_48_u20, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
476
0
      break;
477
26
    case M32C_OPERAND_DSP_48_U24 :
478
26
      print_normal (cd, info, fields->f_dsp_48_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
479
26
      break;
480
45
    case M32C_OPERAND_DSP_48_U8 :
481
45
      print_normal (cd, info, fields->f_dsp_48_u8, 0, pc, length);
482
45
      break;
483
511
    case M32C_OPERAND_DSP_8_S24 :
484
511
      print_normal (cd, info, fields->f_dsp_8_s24, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
485
511
      break;
486
24.0k
    case M32C_OPERAND_DSP_8_S8 :
487
24.0k
      print_normal (cd, info, fields->f_dsp_8_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
488
24.0k
      break;
489
19.8k
    case M32C_OPERAND_DSP_8_U16 :
490
19.8k
      print_normal (cd, info, fields->f_dsp_8_u16, 0, pc, length);
491
19.8k
      break;
492
0
    case M32C_OPERAND_DSP_8_U24 :
493
0
      print_normal (cd, info, fields->f_dsp_8_u24, 0, pc, length);
494
0
      break;
495
131
    case M32C_OPERAND_DSP_8_U6 :
496
131
      print_normal (cd, info, fields->f_dsp_8_u6, 0, pc, length);
497
131
      break;
498
22.0k
    case M32C_OPERAND_DSP_8_U8 :
499
22.0k
      print_normal (cd, info, fields->f_dsp_8_u8, 0, pc, length);
500
22.0k
      break;
501
3.46k
    case M32C_OPERAND_DST16AN :
502
3.46k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst16_an, 0);
503
3.46k
      break;
504
784
    case M32C_OPERAND_DST16AN_S :
505
784
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst16_an_s, 0);
506
784
      break;
507
646
    case M32C_OPERAND_DST16ANHI :
508
646
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst16_an, 0);
509
646
      break;
510
359
    case M32C_OPERAND_DST16ANQI :
511
359
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst16_an, 0);
512
359
      break;
513
2.58k
    case M32C_OPERAND_DST16ANQI_S :
514
2.58k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst16_rn_QI_s, 0);
515
2.58k
      break;
516
184
    case M32C_OPERAND_DST16ANSI :
517
184
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_SI, fields->f_dst16_an, 0);
518
184
      break;
519
8
    case M32C_OPERAND_DST16RNEXTQI :
520
8
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_ext_QI, fields->f_dst16_rn_ext, 0);
521
8
      break;
522
1.97k
    case M32C_OPERAND_DST16RNHI :
523
1.97k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst16_rn, 0);
524
1.97k
      break;
525
2.32k
    case M32C_OPERAND_DST16RNQI :
526
2.32k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst16_rn, 0);
527
2.32k
      break;
528
8.72k
    case M32C_OPERAND_DST16RNQI_S :
529
8.72k
      print_keyword (cd, info, & m32c_cgen_opval_h_r0l_r0h, fields->f_dst16_rn_QI_s, 0);
530
8.72k
      break;
531
105
    case M32C_OPERAND_DST16RNSI :
532
105
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_dst16_rn, 0);
533
105
      break;
534
120
    case M32C_OPERAND_DST32ANEXTUNPREFIXED :
535
120
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
536
120
      break;
537
1.02k
    case M32C_OPERAND_DST32ANPREFIXED :
538
1.02k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_prefixed, 0);
539
1.02k
      break;
540
641
    case M32C_OPERAND_DST32ANPREFIXEDHI :
541
641
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst32_an_prefixed, 0);
542
641
      break;
543
670
    case M32C_OPERAND_DST32ANPREFIXEDQI :
544
670
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst32_an_prefixed, 0);
545
670
      break;
546
22
    case M32C_OPERAND_DST32ANPREFIXEDSI :
547
22
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_prefixed, 0);
548
22
      break;
549
13.6k
    case M32C_OPERAND_DST32ANUNPREFIXED :
550
13.6k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
551
13.6k
      break;
552
1.11k
    case M32C_OPERAND_DST32ANUNPREFIXEDHI :
553
1.11k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst32_an_unprefixed, 0);
554
1.11k
      break;
555
1.63k
    case M32C_OPERAND_DST32ANUNPREFIXEDQI :
556
1.63k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst32_an_unprefixed, 0);
557
1.63k
      break;
558
2.89k
    case M32C_OPERAND_DST32ANUNPREFIXEDSI :
559
2.89k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
560
2.89k
      break;
561
5.58k
    case M32C_OPERAND_DST32R0HI_S :
562
5.58k
      print_keyword (cd, info, & m32c_cgen_opval_h_r0, 0, 0);
563
5.58k
      break;
564
1.91k
    case M32C_OPERAND_DST32R0QI_S :
565
1.91k
      print_keyword (cd, info, & m32c_cgen_opval_h_r0l, 0, 0);
566
1.91k
      break;
567
14
    case M32C_OPERAND_DST32RNEXTUNPREFIXEDHI :
568
14
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_ext_HI, fields->f_dst32_rn_ext_unprefixed, 0);
569
14
      break;
570
22
    case M32C_OPERAND_DST32RNEXTUNPREFIXEDQI :
571
22
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_ext_QI, fields->f_dst32_rn_ext_unprefixed, 0);
572
22
      break;
573
161
    case M32C_OPERAND_DST32RNPREFIXEDHI :
574
161
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst32_rn_prefixed_HI, 0);
575
161
      break;
576
261
    case M32C_OPERAND_DST32RNPREFIXEDQI :
577
261
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_prefixed_QI, 0);
578
261
      break;
579
68
    case M32C_OPERAND_DST32RNPREFIXEDSI :
580
68
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_dst32_rn_prefixed_SI, 0);
581
68
      break;
582
2.01k
    case M32C_OPERAND_DST32RNUNPREFIXEDHI :
583
2.01k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst32_rn_unprefixed_HI, 0);
584
2.01k
      break;
585
2.59k
    case M32C_OPERAND_DST32RNUNPREFIXEDQI :
586
2.59k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_unprefixed_QI, 0);
587
2.59k
      break;
588
1.78k
    case M32C_OPERAND_DST32RNUNPREFIXEDSI :
589
1.78k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_dst32_rn_unprefixed_SI, 0);
590
1.78k
      break;
591
28.2k
    case M32C_OPERAND_G :
592
28.2k
      print_G (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
593
28.2k
      break;
594
6.00k
    case M32C_OPERAND_IMM_12_S4 :
595
6.00k
      print_normal (cd, info, fields->f_imm_12_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
596
6.00k
      break;
597
1.03k
    case M32C_OPERAND_IMM_12_S4N :
598
1.03k
      print_signed4n (cd, info, fields->f_imm_12_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
599
1.03k
      break;
600
18
    case M32C_OPERAND_IMM_13_U3 :
601
18
      print_normal (cd, info, fields->f_imm_13_u3, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
602
18
      break;
603
5.91k
    case M32C_OPERAND_IMM_16_HI :
604
5.91k
      print_normal (cd, info, fields->f_dsp_16_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
605
5.91k
      break;
606
8.09k
    case M32C_OPERAND_IMM_16_QI :
607
8.09k
      print_normal (cd, info, fields->f_dsp_16_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
608
8.09k
      break;
609
207
    case M32C_OPERAND_IMM_16_SI :
610
207
      print_normal (cd, info, fields->f_dsp_16_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
611
207
      break;
612
0
    case M32C_OPERAND_IMM_20_S4 :
613
0
      print_normal (cd, info, fields->f_imm_20_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
614
0
      break;
615
2.17k
    case M32C_OPERAND_IMM_24_HI :
616
2.17k
      print_normal (cd, info, fields->f_dsp_24_s16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
617
2.17k
      break;
618
2.52k
    case M32C_OPERAND_IMM_24_QI :
619
2.52k
      print_normal (cd, info, fields->f_dsp_24_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
620
2.52k
      break;
621
151
    case M32C_OPERAND_IMM_24_SI :
622
151
      print_normal (cd, info, fields->f_dsp_24_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
623
151
      break;
624
605
    case M32C_OPERAND_IMM_32_HI :
625
605
      print_normal (cd, info, fields->f_dsp_32_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
626
605
      break;
627
776
    case M32C_OPERAND_IMM_32_QI :
628
776
      print_normal (cd, info, fields->f_dsp_32_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
629
776
      break;
630
414
    case M32C_OPERAND_IMM_32_SI :
631
414
      print_normal (cd, info, fields->f_dsp_32_s32, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
632
414
      break;
633
108
    case M32C_OPERAND_IMM_40_HI :
634
108
      print_normal (cd, info, fields->f_dsp_40_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
635
108
      break;
636
470
    case M32C_OPERAND_IMM_40_QI :
637
470
      print_normal (cd, info, fields->f_dsp_40_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
638
470
      break;
639
48
    case M32C_OPERAND_IMM_40_SI :
640
48
      print_normal (cd, info, fields->f_dsp_40_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
641
48
      break;
642
579
    case M32C_OPERAND_IMM_48_HI :
643
579
      print_normal (cd, info, fields->f_dsp_48_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
644
579
      break;
645
56
    case M32C_OPERAND_IMM_48_QI :
646
56
      print_normal (cd, info, fields->f_dsp_48_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
647
56
      break;
648
0
    case M32C_OPERAND_IMM_48_SI :
649
0
      print_normal (cd, info, fields->f_dsp_48_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
650
0
      break;
651
15
    case M32C_OPERAND_IMM_56_HI :
652
15
      print_normal (cd, info, fields->f_dsp_56_s16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
653
15
      break;
654
13
    case M32C_OPERAND_IMM_56_QI :
655
13
      print_normal (cd, info, fields->f_dsp_56_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
656
13
      break;
657
79
    case M32C_OPERAND_IMM_64_HI :
658
79
      print_normal (cd, info, fields->f_dsp_64_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
659
79
      break;
660
4.01k
    case M32C_OPERAND_IMM_8_HI :
661
4.01k
      print_normal (cd, info, fields->f_dsp_8_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
662
4.01k
      break;
663
11.2k
    case M32C_OPERAND_IMM_8_QI :
664
11.2k
      print_normal (cd, info, fields->f_dsp_8_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
665
11.2k
      break;
666
1.29k
    case M32C_OPERAND_IMM_8_S4 :
667
1.29k
      print_normal (cd, info, fields->f_imm_8_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
668
1.29k
      break;
669
707
    case M32C_OPERAND_IMM_8_S4N :
670
707
      print_signed4n (cd, info, fields->f_imm_8_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
671
707
      break;
672
5.32k
    case M32C_OPERAND_IMM_SH_12_S4 :
673
5.32k
      print_keyword (cd, info, & m32c_cgen_opval_h_shimm, fields->f_imm_12_s4, 0);
674
5.32k
      break;
675
0
    case M32C_OPERAND_IMM_SH_20_S4 :
676
0
      print_keyword (cd, info, & m32c_cgen_opval_h_shimm, fields->f_imm_20_s4, 0);
677
0
      break;
678
1.10k
    case M32C_OPERAND_IMM_SH_8_S4 :
679
1.10k
      print_keyword (cd, info, & m32c_cgen_opval_h_shimm, fields->f_imm_8_s4, 0);
680
1.10k
      break;
681
5.05k
    case M32C_OPERAND_IMM1_S :
682
5.05k
      print_normal (cd, info, fields->f_imm1_S, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
683
5.05k
      break;
684
5.24k
    case M32C_OPERAND_IMM3_S :
685
5.24k
      print_normal (cd, info, fields->f_imm3_S, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
686
5.24k
      break;
687
945
    case M32C_OPERAND_LAB_16_8 :
688
945
      print_address (cd, info, fields->f_lab_16_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
689
945
      break;
690
750
    case M32C_OPERAND_LAB_24_8 :
691
750
      print_address (cd, info, fields->f_lab_24_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
692
750
      break;
693
475
    case M32C_OPERAND_LAB_32_8 :
694
475
      print_address (cd, info, fields->f_lab_32_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
695
475
      break;
696
122
    case M32C_OPERAND_LAB_40_8 :
697
122
      print_address (cd, info, fields->f_lab_40_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
698
122
      break;
699
2.39k
    case M32C_OPERAND_LAB_5_3 :
700
2.39k
      print_address (cd, info, fields->f_lab_5_3, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
701
2.39k
      break;
702
1.42k
    case M32C_OPERAND_LAB_8_16 :
703
1.42k
      print_address (cd, info, fields->f_lab_8_16, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_SIGN_OPT)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
704
1.42k
      break;
705
775
    case M32C_OPERAND_LAB_8_24 :
706
775
      print_address (cd, info, fields->f_lab_8_24, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_ABS_ADDR), pc, length);
707
775
      break;
708
7.57k
    case M32C_OPERAND_LAB_8_8 :
709
7.57k
      print_address (cd, info, fields->f_lab_8_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
710
7.57k
      break;
711
3.21k
    case M32C_OPERAND_LAB32_JMP_S :
712
3.21k
      print_address (cd, info, fields->f_lab32_jmp_s, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
713
3.21k
      break;
714
18.9k
    case M32C_OPERAND_Q :
715
18.9k
      print_Q (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
716
18.9k
      break;
717
0
    case M32C_OPERAND_R0 :
718
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r0, 0, 0);
719
0
      break;
720
0
    case M32C_OPERAND_R0H :
721
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r0h, 0, 0);
722
0
      break;
723
0
    case M32C_OPERAND_R0L :
724
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r0l, 0, 0);
725
0
      break;
726
0
    case M32C_OPERAND_R1 :
727
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r1, 0, 0);
728
0
      break;
729
0
    case M32C_OPERAND_R1R2R0 :
730
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r1r2r0, 0, 0);
731
0
      break;
732
0
    case M32C_OPERAND_R2 :
733
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r2, 0, 0);
734
0
      break;
735
0
    case M32C_OPERAND_R2R0 :
736
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r2r0, 0, 0);
737
0
      break;
738
19
    case M32C_OPERAND_R3 :
739
19
      print_keyword (cd, info, & m32c_cgen_opval_h_r3, 0, 0);
740
19
      break;
741
0
    case M32C_OPERAND_R3R1 :
742
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r3r1, 0, 0);
743
0
      break;
744
1.43k
    case M32C_OPERAND_REGSETPOP :
745
1.43k
      print_pop_regset (cd, info, fields->f_8_8, 0, pc, length);
746
1.43k
      break;
747
1.47k
    case M32C_OPERAND_REGSETPUSH :
748
1.47k
      print_push_regset (cd, info, fields->f_8_8, 0, pc, length);
749
1.47k
      break;
750
4.88k
    case M32C_OPERAND_RN16_PUSH_S :
751
4.88k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_4_1, 0);
752
4.88k
      break;
753
89.4k
    case M32C_OPERAND_S :
754
89.4k
      print_S (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
755
89.4k
      break;
756
2.42k
    case M32C_OPERAND_SRC16AN :
757
2.42k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src16_an, 0);
758
2.42k
      break;
759
228
    case M32C_OPERAND_SRC16ANHI :
760
228
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_src16_an, 0);
761
228
      break;
762
136
    case M32C_OPERAND_SRC16ANQI :
763
136
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_src16_an, 0);
764
136
      break;
765
690
    case M32C_OPERAND_SRC16RNHI :
766
690
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_src16_rn, 0);
767
690
      break;
768
671
    case M32C_OPERAND_SRC16RNQI :
769
671
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_src16_rn, 0);
770
671
      break;
771
864
    case M32C_OPERAND_SRC32ANPREFIXED :
772
864
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_prefixed, 0);
773
864
      break;
774
335
    case M32C_OPERAND_SRC32ANPREFIXEDHI :
775
335
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_src32_an_prefixed, 0);
776
335
      break;
777
68
    case M32C_OPERAND_SRC32ANPREFIXEDQI :
778
68
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_src32_an_prefixed, 0);
779
68
      break;
780
0
    case M32C_OPERAND_SRC32ANPREFIXEDSI :
781
0
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_prefixed, 0);
782
0
      break;
783
9.51k
    case M32C_OPERAND_SRC32ANUNPREFIXED :
784
9.51k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_unprefixed, 0);
785
9.51k
      break;
786
496
    case M32C_OPERAND_SRC32ANUNPREFIXEDHI :
787
496
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_src32_an_unprefixed, 0);
788
496
      break;
789
671
    case M32C_OPERAND_SRC32ANUNPREFIXEDQI :
790
671
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_src32_an_unprefixed, 0);
791
671
      break;
792
597
    case M32C_OPERAND_SRC32ANUNPREFIXEDSI :
793
597
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_unprefixed, 0);
794
597
      break;
795
62
    case M32C_OPERAND_SRC32RNPREFIXEDHI :
796
62
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_src32_rn_prefixed_HI, 0);
797
62
      break;
798
1.76k
    case M32C_OPERAND_SRC32RNPREFIXEDQI :
799
1.76k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_src32_rn_prefixed_QI, 0);
800
1.76k
      break;
801
0
    case M32C_OPERAND_SRC32RNPREFIXEDSI :
802
0
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_src32_rn_prefixed_SI, 0);
803
0
      break;
804
683
    case M32C_OPERAND_SRC32RNUNPREFIXEDHI :
805
683
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_src32_rn_unprefixed_HI, 0);
806
683
      break;
807
2.18k
    case M32C_OPERAND_SRC32RNUNPREFIXEDQI :
808
2.18k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_src32_rn_unprefixed_QI, 0);
809
2.18k
      break;
810
800
    case M32C_OPERAND_SRC32RNUNPREFIXEDSI :
811
800
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_src32_rn_unprefixed_SI, 0);
812
800
      break;
813
4.16k
    case M32C_OPERAND_SRCDST16_R0L_R0H_S_NORMAL :
814
4.16k
      print_r0l_r0h (cd, info, fields->f_5_1, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
815
4.16k
      break;
816
9.43k
    case M32C_OPERAND_X :
817
9.43k
      print_X (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
818
9.43k
      break;
819
7.10k
    case M32C_OPERAND_Z :
820
7.10k
      print_Z (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
821
7.10k
      break;
822
32
    case M32C_OPERAND_COND16_16 :
823
32
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16, fields->f_dsp_16_u8, 0);
824
32
      break;
825
864
    case M32C_OPERAND_COND16_24 :
826
864
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16, fields->f_dsp_24_u8, 0);
827
864
      break;
828
1
    case M32C_OPERAND_COND16_32 :
829
1
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16, fields->f_dsp_32_u8, 0);
830
1
      break;
831
11
    case M32C_OPERAND_COND16C :
832
11
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16c, fields->f_cond16, 0);
833
11
      break;
834
547
    case M32C_OPERAND_COND16J :
835
547
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16j, fields->f_cond16, 0);
836
547
      break;
837
1.56k
    case M32C_OPERAND_COND16J5 :
838
1.56k
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16j_5, fields->f_cond16j_5, 0);
839
1.56k
      break;
840
18
    case M32C_OPERAND_COND32 :
841
18
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_cond32, 0|(1<<CGEN_OPERAND_VIRTUAL));
842
18
      break;
843
265
    case M32C_OPERAND_COND32_16 :
844
265
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_16_u8, 0);
845
265
      break;
846
297
    case M32C_OPERAND_COND32_24 :
847
297
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_24_u8, 0);
848
297
      break;
849
433
    case M32C_OPERAND_COND32_32 :
850
433
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_32_u8, 0);
851
433
      break;
852
56
    case M32C_OPERAND_COND32_40 :
853
56
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_40_u8, 0);
854
56
      break;
855
5.50k
    case M32C_OPERAND_COND32J :
856
5.50k
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_cond32j, 0|(1<<CGEN_OPERAND_VIRTUAL));
857
5.50k
      break;
858
90
    case M32C_OPERAND_CR1_PREFIXED_32 :
859
90
      print_keyword (cd, info, & m32c_cgen_opval_h_cr1_32, fields->f_21_3, 0);
860
90
      break;
861
76
    case M32C_OPERAND_CR1_UNPREFIXED_32 :
862
76
      print_keyword (cd, info, & m32c_cgen_opval_h_cr1_32, fields->f_13_3, 0);
863
76
      break;
864
128
    case M32C_OPERAND_CR16 :
865
128
      print_keyword (cd, info, & m32c_cgen_opval_h_cr_16, fields->f_9_3, 0);
866
128
      break;
867
1.80k
    case M32C_OPERAND_CR2_32 :
868
1.80k
      print_keyword (cd, info, & m32c_cgen_opval_h_cr2_32, fields->f_13_3, 0);
869
1.80k
      break;
870
90
    case M32C_OPERAND_CR3_PREFIXED_32 :
871
90
      print_keyword (cd, info, & m32c_cgen_opval_h_cr3_32, fields->f_21_3, 0);
872
90
      break;
873
75
    case M32C_OPERAND_CR3_UNPREFIXED_32 :
874
75
      print_keyword (cd, info, & m32c_cgen_opval_h_cr3_32, fields->f_13_3, 0);
875
75
      break;
876
88
    case M32C_OPERAND_FLAGS16 :
877
88
      print_keyword (cd, info, & m32c_cgen_opval_h_flags, fields->f_9_3, 0);
878
88
      break;
879
12
    case M32C_OPERAND_FLAGS32 :
880
12
      print_keyword (cd, info, & m32c_cgen_opval_h_flags, fields->f_13_3, 0);
881
12
      break;
882
385
    case M32C_OPERAND_SCCOND32 :
883
385
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_cond16, 0);
884
385
      break;
885
0
    case M32C_OPERAND_SIZE :
886
0
      print_size (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
887
0
      break;
888
889
0
    default :
890
      /* xgettext:c-format */
891
0
      opcodes_error_handler
892
0
  (_("internal error: unrecognized field %d while printing insn"),
893
0
   opindex);
894
0
      abort ();
895
478k
  }
896
478k
}
897
898
cgen_print_fn * const m32c_cgen_print_handlers[] =
899
{
900
  print_insn_normal,
901
};
902
903
904
void
905
m32c_cgen_init_dis (CGEN_CPU_DESC cd)
906
3
{
907
3
  m32c_cgen_init_opcode_table (cd);
908
3
  m32c_cgen_init_ibld_table (cd);
909
3
  cd->print_handlers = & m32c_cgen_print_handlers[0];
910
3
  cd->print_operand = m32c_cgen_print_operand;
911
3
}
912
913

914
/* Default print handler.  */
915
916
static void
917
print_normal (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
918
        void *dis_info,
919
        long value,
920
        unsigned int attrs,
921
        bfd_vma pc ATTRIBUTE_UNUSED,
922
        int length ATTRIBUTE_UNUSED)
923
182k
{
924
182k
  disassemble_info *info = (disassemble_info *) dis_info;
925
926
  /* Print the operand as directed by the attributes.  */
927
182k
  if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
928
0
    ; /* nothing to do */
929
182k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
930
97.2k
    (*info->fprintf_func) (info->stream, "%ld", value);
931
85.4k
  else
932
85.4k
    (*info->fprintf_func) (info->stream, "0x%lx", value);
933
182k
}
934
935
/* Default address handler.  */
936
937
static void
938
print_address (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
939
         void *dis_info,
940
         bfd_vma value,
941
         unsigned int attrs,
942
         bfd_vma pc ATTRIBUTE_UNUSED,
943
         int length ATTRIBUTE_UNUSED)
944
17.6k
{
945
17.6k
  disassemble_info *info = (disassemble_info *) dis_info;
946
947
  /* Print the operand as directed by the attributes.  */
948
17.6k
  if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
949
0
    ; /* Nothing to do.  */
950
17.6k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR))
951
16.8k
    (*info->print_address_func) (value, info);
952
775
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR))
953
775
    (*info->print_address_func) (value, info);
954
0
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
955
0
    (*info->fprintf_func) (info->stream, "%ld", (long) value);
956
0
  else
957
0
    (*info->fprintf_func) (info->stream, "0x%lx", (long) value);
958
17.6k
}
959
960
/* Keyword print handler.  */
961
962
static void
963
print_keyword (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
964
         void *dis_info,
965
         CGEN_KEYWORD *keyword_table,
966
         long value,
967
         unsigned int attrs ATTRIBUTE_UNUSED)
968
107k
{
969
107k
  disassemble_info *info = (disassemble_info *) dis_info;
970
107k
  const CGEN_KEYWORD_ENTRY *ke;
971
972
107k
  ke = cgen_keyword_lookup_value (keyword_table, value);
973
107k
  if (ke != NULL)
974
103k
    (*info->fprintf_func) (info->stream, "%s", ke->name);
975
3.81k
  else
976
3.81k
    (*info->fprintf_func) (info->stream, "???");
977
107k
}
978

979
/* Default insn printer.
980
981
   DIS_INFO is defined as `void *' so the disassembler needn't know anything
982
   about disassemble_info.  */
983
984
static void
985
print_insn_normal (CGEN_CPU_DESC cd,
986
       void *dis_info,
987
       const CGEN_INSN *insn,
988
       CGEN_FIELDS *fields,
989
       bfd_vma pc,
990
       int length)
991
333k
{
992
333k
  const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
993
333k
  disassemble_info *info = (disassemble_info *) dis_info;
994
333k
  const CGEN_SYNTAX_CHAR_TYPE *syn;
995
996
333k
  CGEN_INIT_PRINT (cd);
997
998
2.05M
  for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
999
1.72M
    {
1000
1.72M
      if (CGEN_SYNTAX_MNEMONIC_P (*syn))
1001
333k
  {
1002
333k
    (*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn));
1003
333k
    continue;
1004
333k
  }
1005
1.39M
      if (CGEN_SYNTAX_CHAR_P (*syn))
1006
913k
  {
1007
913k
    (*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn));
1008
913k
    continue;
1009
913k
  }
1010
1011
      /* We have an operand.  */
1012
478k
      m32c_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info,
1013
478k
         fields, CGEN_INSN_ATTRS (insn), pc, length);
1014
478k
    }
1015
333k
}
1016

1017
/* Subroutine of print_insn. Reads an insn into the given buffers and updates
1018
   the extract info.
1019
   Returns 0 if all is well, non-zero otherwise.  */
1020
1021
static int
1022
read_insn (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
1023
     bfd_vma pc,
1024
     disassemble_info *info,
1025
     bfd_byte *buf,
1026
     int buflen,
1027
     CGEN_EXTRACT_INFO *ex_info,
1028
     unsigned long *insn_value)
1029
21.1k
{
1030
21.1k
  int status = (*info->read_memory_func) (pc, buf, buflen, info);
1031
1032
21.1k
  if (status != 0)
1033
9
    {
1034
9
      (*info->memory_error_func) (status, pc, info);
1035
9
      return -1;
1036
9
    }
1037
1038
21.1k
  ex_info->dis_info = info;
1039
21.1k
  ex_info->valid = (1 << buflen) - 1;
1040
21.1k
  ex_info->insn_bytes = buf;
1041
1042
21.1k
  *insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG);
1043
21.1k
  return 0;
1044
21.1k
}
1045
1046
/* Utility to print an insn.
1047
   BUF is the base part of the insn, target byte order, BUFLEN bytes long.
1048
   The result is the size of the insn in bytes or zero for an unknown insn
1049
   or -1 if an error occurs fetching data (memory_error_func will have
1050
   been called).  */
1051
1052
static int
1053
print_insn (CGEN_CPU_DESC cd,
1054
      bfd_vma pc,
1055
      disassemble_info *info,
1056
      bfd_byte *buf,
1057
      unsigned int buflen)
1058
364k
{
1059
364k
  CGEN_INSN_INT insn_value;
1060
364k
  const CGEN_INSN_LIST *insn_list;
1061
364k
  CGEN_EXTRACT_INFO ex_info;
1062
364k
  int basesize;
1063
1064
  /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
1065
364k
  basesize = cd->base_insn_bitsize < buflen * 8 ?
1066
364k
                                     cd->base_insn_bitsize : buflen * 8;
1067
364k
  insn_value = cgen_get_insn_value (cd, buf, basesize, cd->insn_endian);
1068
1069
1070
  /* Fill in ex_info fields like read_insn would.  Don't actually call
1071
     read_insn, since the incoming buffer is already read (and possibly
1072
     modified a la m32r).  */
1073
364k
  ex_info.valid = (1 << buflen) - 1;
1074
364k
  ex_info.dis_info = info;
1075
364k
  ex_info.insn_bytes = buf;
1076
1077
  /* The instructions are stored in hash lists.
1078
     Pick the first one and keep trying until we find the right one.  */
1079
1080
364k
  insn_list = CGEN_DIS_LOOKUP_INSN (cd, (char *) buf, insn_value);
1081
4.17G
  while (insn_list != NULL)
1082
4.17G
    {
1083
4.17G
      const CGEN_INSN *insn = insn_list->insn;
1084
4.17G
      CGEN_FIELDS fields;
1085
4.17G
      int length;
1086
4.17G
      unsigned long insn_value_cropped;
1087
1088
4.17G
#ifdef CGEN_VALIDATE_INSN_SUPPORTED
1089
      /* Not needed as insn shouldn't be in hash lists if not supported.  */
1090
      /* Supported by this cpu?  */
1091
4.17G
      if (! m32c_cgen_insn_supported (cd, insn))
1092
1.56G
        {
1093
1.56G
          insn_list = CGEN_DIS_NEXT_INSN (insn_list);
1094
1.56G
    continue;
1095
1.56G
        }
1096
2.60G
#endif
1097
1098
      /* Basic bit mask must be correct.  */
1099
      /* ??? May wish to allow target to defer this check until the extract
1100
   handler.  */
1101
1102
      /* Base size may exceed this instruction's size.  Extract the
1103
         relevant part from the buffer. */
1104
2.60G
      if ((unsigned) (CGEN_INSN_BITSIZE (insn) / 8) < buflen &&
1105
2.60G
    (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
1106
542M
  insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn),
1107
542M
             info->endian == BFD_ENDIAN_BIG);
1108
2.06G
      else
1109
2.06G
  insn_value_cropped = insn_value;
1110
1111
2.60G
      if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn))
1112
2.60G
    == CGEN_INSN_BASE_VALUE (insn))
1113
333k
  {
1114
    /* Printing is handled in two passes.  The first pass parses the
1115
       machine insn and extracts the fields.  The second pass prints
1116
       them.  */
1117
1118
    /* Make sure the entire insn is loaded into insn_value, if it
1119
       can fit.  */
1120
333k
    if (((unsigned) CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize) &&
1121
333k
        (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
1122
21.1k
      {
1123
21.1k
        unsigned long full_insn_value;
1124
21.1k
        int rc = read_insn (cd, pc, info, buf,
1125
21.1k
          CGEN_INSN_BITSIZE (insn) / 8,
1126
21.1k
          & ex_info, & full_insn_value);
1127
21.1k
        if (rc != 0)
1128
9
    return rc;
1129
21.1k
        length = CGEN_EXTRACT_FN (cd, insn)
1130
21.1k
    (cd, insn, &ex_info, full_insn_value, &fields, pc);
1131
21.1k
      }
1132
312k
    else
1133
312k
      length = CGEN_EXTRACT_FN (cd, insn)
1134
312k
        (cd, insn, &ex_info, insn_value_cropped, &fields, pc);
1135
1136
    /* Length < 0 -> error.  */
1137
333k
    if (length < 0)
1138
0
      return length;
1139
333k
    if (length > 0)
1140
333k
      {
1141
333k
        CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length);
1142
        /* Length is in bits, result is in bytes.  */
1143
333k
        return length / 8;
1144
333k
      }
1145
333k
  }
1146
1147
2.60G
      insn_list = CGEN_DIS_NEXT_INSN (insn_list);
1148
2.60G
    }
1149
1150
31.2k
  return 0;
1151
364k
}
1152
1153
/* Default value for CGEN_PRINT_INSN.
1154
   The result is the size of the insn in bytes or zero for an unknown insn
1155
   or -1 if an error occured fetching bytes.  */
1156
1157
#ifndef CGEN_PRINT_INSN
1158
364k
#define CGEN_PRINT_INSN default_print_insn
1159
#endif
1160
1161
static int
1162
default_print_insn (CGEN_CPU_DESC cd, bfd_vma pc, disassemble_info *info)
1163
364k
{
1164
364k
  bfd_byte buf[CGEN_MAX_INSN_SIZE];
1165
364k
  int buflen;
1166
364k
  int status;
1167
1168
  /* Attempt to read the base part of the insn.  */
1169
364k
  buflen = cd->base_insn_bitsize / 8;
1170
364k
  status = (*info->read_memory_func) (pc, buf, buflen, info);
1171
1172
  /* Try again with the minimum part, if min < base.  */
1173
364k
  if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize))
1174
967
    {
1175
967
      buflen = cd->min_insn_bitsize / 8;
1176
967
      status = (*info->read_memory_func) (pc, buf, buflen, info);
1177
967
    }
1178
1179
364k
  if (status != 0)
1180
1
    {
1181
1
      (*info->memory_error_func) (status, pc, info);
1182
1
      return -1;
1183
1
    }
1184
1185
364k
  return print_insn (cd, pc, info, buf, buflen);
1186
364k
}
1187
1188
/* Main entry point.
1189
   Print one instruction from PC on INFO->STREAM.
1190
   Return the size of the instruction (in bytes).  */
1191
1192
typedef struct cpu_desc_list
1193
{
1194
  struct cpu_desc_list *next;
1195
  CGEN_BITSET *isa;
1196
  int mach;
1197
  int endian;
1198
  int insn_endian;
1199
  CGEN_CPU_DESC cd;
1200
} cpu_desc_list;
1201
1202
int
1203
print_insn_m32c (bfd_vma pc, disassemble_info *info)
1204
364k
{
1205
364k
  static cpu_desc_list *cd_list = 0;
1206
364k
  cpu_desc_list *cl = 0;
1207
364k
  static CGEN_CPU_DESC cd = 0;
1208
364k
  static CGEN_BITSET *prev_isa;
1209
364k
  static int prev_mach;
1210
364k
  static int prev_endian;
1211
364k
  static int prev_insn_endian;
1212
364k
  int length;
1213
364k
  CGEN_BITSET *isa;
1214
364k
  int mach;
1215
364k
  int endian = (info->endian == BFD_ENDIAN_BIG
1216
364k
    ? CGEN_ENDIAN_BIG
1217
364k
    : CGEN_ENDIAN_LITTLE);
1218
364k
  int insn_endian = (info->endian_code == BFD_ENDIAN_BIG
1219
364k
                     ? CGEN_ENDIAN_BIG
1220
364k
                     : CGEN_ENDIAN_LITTLE);
1221
364k
  enum bfd_architecture arch;
1222
1223
  /* ??? gdb will set mach but leave the architecture as "unknown" */
1224
364k
#ifndef CGEN_BFD_ARCH
1225
364k
#define CGEN_BFD_ARCH bfd_arch_m32c
1226
364k
#endif
1227
364k
  arch = info->arch;
1228
364k
  if (arch == bfd_arch_unknown)
1229
0
    arch = CGEN_BFD_ARCH;
1230
1231
  /* There's no standard way to compute the machine or isa number
1232
     so we leave it to the target.  */
1233
#ifdef CGEN_COMPUTE_MACH
1234
  mach = CGEN_COMPUTE_MACH (info);
1235
#else
1236
364k
  mach = info->mach;
1237
364k
#endif
1238
1239
#ifdef CGEN_COMPUTE_ISA
1240
  {
1241
    static CGEN_BITSET *permanent_isa;
1242
1243
    if (!permanent_isa)
1244
      permanent_isa = cgen_bitset_create (MAX_ISAS);
1245
    isa = permanent_isa;
1246
    cgen_bitset_clear (isa);
1247
    cgen_bitset_add (isa, CGEN_COMPUTE_ISA (info));
1248
  }
1249
#else
1250
364k
  isa = info->private_data;
1251
364k
#endif
1252
1253
  /* If we've switched cpu's, try to find a handle we've used before */
1254
364k
  if (cd
1255
364k
      && (cgen_bitset_compare (isa, prev_isa) != 0
1256
364k
    || mach != prev_mach
1257
364k
    || endian != prev_endian))
1258
360k
    {
1259
360k
      cd = 0;
1260
994k
      for (cl = cd_list; cl; cl = cl->next)
1261
994k
  {
1262
994k
    if (cgen_bitset_compare (cl->isa, isa) == 0 &&
1263
994k
        cl->mach == mach &&
1264
994k
        cl->endian == endian)
1265
360k
      {
1266
360k
        cd = cl->cd;
1267
360k
        prev_isa = cd->isas;
1268
360k
        break;
1269
360k
      }
1270
994k
  }
1271
360k
    }
1272
1273
  /* If we haven't initialized yet, initialize the opcode table.  */
1274
364k
  if (! cd)
1275
3
    {
1276
3
      const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach);
1277
3
      const char *mach_name;
1278
1279
3
      if (!arch_type)
1280
0
  abort ();
1281
3
      mach_name = arch_type->printable_name;
1282
1283
3
      prev_isa = cgen_bitset_copy (isa);
1284
3
      prev_mach = mach;
1285
3
      prev_endian = endian;
1286
3
      prev_insn_endian = insn_endian;
1287
3
      cd = m32c_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa,
1288
3
         CGEN_CPU_OPEN_BFDMACH, mach_name,
1289
3
         CGEN_CPU_OPEN_ENDIAN, prev_endian,
1290
3
                                 CGEN_CPU_OPEN_INSN_ENDIAN, prev_insn_endian,
1291
3
         CGEN_CPU_OPEN_END);
1292
3
      if (!cd)
1293
0
  abort ();
1294
1295
      /* Save this away for future reference.  */
1296
3
      cl = xmalloc (sizeof (struct cpu_desc_list));
1297
3
      cl->cd = cd;
1298
3
      cl->isa = prev_isa;
1299
3
      cl->mach = mach;
1300
3
      cl->endian = endian;
1301
3
      cl->next = cd_list;
1302
3
      cd_list = cl;
1303
1304
3
      m32c_cgen_init_dis (cd);
1305
3
    }
1306
1307
  /* We try to have as much common code as possible.
1308
     But at this point some targets need to take over.  */
1309
  /* ??? Some targets may need a hook elsewhere.  Try to avoid this,
1310
     but if not possible try to move this hook elsewhere rather than
1311
     have two hooks.  */
1312
364k
  length = CGEN_PRINT_INSN (cd, pc, info);
1313
364k
  if (length > 0)
1314
333k
    return length;
1315
31.2k
  if (length < 0)
1316
10
    return -1;
1317
1318
31.2k
  (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
1319
31.2k
  return cd->default_insn_bitsize / 8;
1320
31.2k
}