Coverage Report

Created: 2025-07-08 11:15

/src/binutils-gdb/opcodes/tic30-dis.c
Line
Count
Source (jump to first uncovered line)
1
/* Disassembly routines for TMS320C30 architecture
2
   Copyright (C) 1998-2025 Free Software Foundation, Inc.
3
   Contributed by Steven Haworth (steve@pm.cse.rmit.edu.au)
4
5
   This file is part of the GNU opcodes library.
6
7
   This library is free software; you can redistribute it and/or modify
8
   it under the terms of the GNU General Public License as published by
9
   the Free Software Foundation; either version 3, or (at your option)
10
   any later version.
11
12
   It is distributed in the hope that it will be useful, but WITHOUT
13
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
14
   or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
15
   License for more details.
16
17
   You should have received a copy of the GNU General Public License
18
   along with this file; see the file COPYING.  If not, write to the
19
   Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
20
   MA 02110-1301, USA.  */
21
22
#include "sysdep.h"
23
#include <errno.h>
24
#include <math.h>
25
#include "disassemble.h"
26
#include "opcode/tic30.h"
27
28
81.3k
#define NORMAL_INSN   1
29
16.1k
#define PARALLEL_INSN 2
30
31
/* Gets the type of instruction based on the top 2 or 3 bits of the
32
   instruction word.  */
33
7.77M
#define GET_TYPE(insn) (insn & 0x80000000 ? insn & 0xC0000000 : insn & 0xE0000000)
34
35
/* Instruction types.  */
36
141k
#define TWO_OPERAND_1 0x00000000
37
144k
#define TWO_OPERAND_2 0x40000000
38
81.2k
#define THREE_OPERAND 0x20000000
39
24.6k
#define PAR_STORE     0xC0000000
40
19.9k
#define MUL_ADDS      0x80000000
41
9.02k
#define BRANCHES      0x60000000
42
43
/* Specific instruction id bits.  */
44
777k
#define NORMAL_IDEN    0x1F800000
45
400k
#define PAR_STORE_IDEN 0x3E000000
46
21.2k
#define MUL_ADD_IDEN   0x2C000000
47
14.3k
#define BR_IMM_IDEN    0x1F000000
48
779k
#define BR_COND_IDEN   0x1C3F0000
49
50
/* Addressing modes.  */
51
58.8k
#define AM_REGISTER 0x00000000
52
3.94k
#define AM_DIRECT   0x00200000
53
3.02k
#define AM_INDIRECT 0x00400000
54
6.68k
#define AM_IMM      0x00600000
55
56
3.60k
#define P_FIELD 0x03000000
57
58
671
#define REG_AR0 0x08
59
6.24k
#define LDP_INSN 0x08700000
60
61
/* TMS320C30 program counter for current instruction.  */
62
static unsigned int _pc;
63
64
struct instruction
65
{
66
  int type;
67
  insn_template *tm;
68
  partemplate *ptm;
69
};
70
71
static int
72
get_tic30_instruction (unsigned long insn_word, struct instruction *insn)
73
97.4k
{
74
97.4k
  switch (GET_TYPE (insn_word))
75
97.4k
    {
76
70.6k
    case TWO_OPERAND_1:
77
72.4k
    case TWO_OPERAND_2:
78
76.8k
    case THREE_OPERAND:
79
76.8k
      insn->type = NORMAL_INSN;
80
76.8k
      {
81
76.8k
  insn_template *current_optab = (insn_template *) tic30_optab;
82
83
2.92M
  for (; current_optab < tic30_optab_end; current_optab++)
84
2.92M
    {
85
2.92M
      if (GET_TYPE (current_optab->base_opcode) == GET_TYPE (insn_word))
86
413k
        {
87
413k
    if (current_optab->operands == 0)
88
24.8k
      {
89
24.8k
        if (current_optab->base_opcode == insn_word)
90
57
          {
91
57
      insn->tm = current_optab;
92
57
      break;
93
57
          }
94
24.8k
      }
95
388k
    else if ((current_optab->base_opcode & NORMAL_IDEN) == (insn_word & NORMAL_IDEN))
96
76.1k
      {
97
76.1k
        insn->tm = current_optab;
98
76.1k
        break;
99
76.1k
      }
100
413k
        }
101
2.92M
    }
102
76.8k
      }
103
76.8k
      break;
104
105
12.3k
    case PAR_STORE:
106
12.3k
      insn->type = PARALLEL_INSN;
107
12.3k
      {
108
12.3k
  partemplate *current_optab = (partemplate *) tic30_paroptab;
109
110
226k
  for (; current_optab < tic30_paroptab_end; current_optab++)
111
225k
    {
112
225k
      if (GET_TYPE (current_optab->base_opcode) == GET_TYPE (insn_word))
113
200k
        {
114
200k
    if ((current_optab->base_opcode & PAR_STORE_IDEN)
115
200k
        == (insn_word & PAR_STORE_IDEN))
116
11.6k
      {
117
11.6k
        insn->ptm = current_optab;
118
11.6k
        break;
119
11.6k
      }
120
200k
        }
121
225k
    }
122
12.3k
      }
123
12.3k
      break;
124
125
3.83k
    case MUL_ADDS:
126
3.83k
      insn->type = PARALLEL_INSN;
127
3.83k
      {
128
3.83k
  partemplate *current_optab = (partemplate *) tic30_paroptab;
129
130
67.0k
  for (; current_optab < tic30_paroptab_end; current_optab++)
131
66.8k
    {
132
66.8k
      if (GET_TYPE (current_optab->base_opcode) == GET_TYPE (insn_word))
133
10.6k
        {
134
10.6k
    if ((current_optab->base_opcode & MUL_ADD_IDEN)
135
10.6k
        == (insn_word & MUL_ADD_IDEN))
136
3.60k
      {
137
3.60k
        insn->ptm = current_optab;
138
3.60k
        break;
139
3.60k
      }
140
10.6k
        }
141
66.8k
    }
142
3.83k
      }
143
3.83k
      break;
144
145
4.51k
    case BRANCHES:
146
4.51k
      insn->type = NORMAL_INSN;
147
4.51k
      {
148
4.51k
  insn_template *current_optab = (insn_template *) tic30_optab;
149
150
567k
  for (; current_optab < tic30_optab_end; current_optab++)
151
567k
    {
152
567k
      if (GET_TYPE (current_optab->base_opcode) == GET_TYPE (insn_word))
153
396k
        {
154
396k
    if (current_optab->operand_types[0] & Imm24)
155
7.18k
      {
156
7.18k
        if ((current_optab->base_opcode & BR_IMM_IDEN)
157
7.18k
      == (insn_word & BR_IMM_IDEN))
158
907
          {
159
907
      insn->tm = current_optab;
160
907
      break;
161
907
          }
162
7.18k
      }
163
389k
    else if (current_optab->operands > 0)
164
337k
      {
165
337k
        if ((current_optab->base_opcode & BR_COND_IDEN)
166
337k
      == (insn_word & BR_COND_IDEN))
167
3.09k
          {
168
3.09k
      insn->tm = current_optab;
169
3.09k
      break;
170
3.09k
          }
171
337k
      }
172
52.2k
    else
173
52.2k
      {
174
52.2k
        if ((current_optab->base_opcode & (BR_COND_IDEN | 0x00800000))
175
52.2k
      == (insn_word & (BR_COND_IDEN | 0x00800000)))
176
89
          {
177
89
      insn->tm = current_optab;
178
89
      break;
179
89
          }
180
52.2k
      }
181
396k
        }
182
567k
    }
183
4.51k
      }
184
4.51k
      break;
185
0
    default:
186
0
      return 0;
187
97.4k
    }
188
97.4k
  return 1;
189
97.4k
}
190
191
649k
#define OPERAND_BUFFER_LEN 15
192
193
static int
194
get_register_operand (unsigned char fragment, char *buffer)
195
181k
{
196
181k
  const reg *current_reg = tic30_regtab;
197
198
181k
  if (buffer == NULL)
199
0
    return 0;
200
1.22M
  for (; current_reg < tic30_regtab_end; current_reg++)
201
1.22M
    {
202
1.22M
      if ((fragment & 0x1F) == current_reg->opcode)
203
176k
  {
204
176k
    strncpy (buffer, current_reg->name, OPERAND_BUFFER_LEN - 1);
205
176k
    buffer[OPERAND_BUFFER_LEN - 1] = 0;
206
176k
    return 1;
207
176k
  }
208
1.22M
    }
209
5.42k
  return 0;
210
181k
}
211
212
static int
213
get_indirect_operand (unsigned short fragment,
214
          int size,
215
          char *buffer)
216
36.9k
{
217
36.9k
  unsigned char mod;
218
36.9k
  unsigned arnum;
219
36.9k
  unsigned char disp;
220
221
36.9k
  if (buffer == NULL)
222
0
    return 0;
223
  /* Determine which bits identify the sections of the indirect
224
     operand based on the size in bytes.  */
225
36.9k
  switch (size)
226
36.9k
    {
227
34.6k
    case 1:
228
34.6k
      mod = (fragment & 0x00F8) >> 3;
229
34.6k
      arnum = (fragment & 0x0007);
230
34.6k
      disp = 0;
231
34.6k
      break;
232
2.38k
    case 2:
233
2.38k
      mod = (fragment & 0xF800) >> 11;
234
2.38k
      arnum = (fragment & 0x0700) >> 8;
235
2.38k
      disp = (fragment & 0x00FF);
236
2.38k
      break;
237
0
    default:
238
0
      return 0;
239
36.9k
    }
240
36.9k
  {
241
36.9k
    const ind_addr_type *current_ind = tic30_indaddr_tab;
242
243
910k
    for (; current_ind < tic30_indaddrtab_end; current_ind++)
244
900k
      {
245
900k
  if (current_ind->modfield == mod)
246
27.8k
    {
247
27.8k
      if (current_ind->displacement == IMPLIED_DISP && size == 2)
248
872
        continue;
249
250
26.9k
      else
251
26.9k
        {
252
26.9k
    size_t i, len;
253
26.9k
    int bufcnt;
254
255
26.9k
    len = strlen (current_ind->syntax);
256
257
188k
    for (i = 0, bufcnt = 0; i < len; i++, bufcnt++)
258
161k
      {
259
161k
        buffer[bufcnt] = current_ind->syntax[i];
260
261
161k
        if (bufcnt > 0
262
161k
      && bufcnt < OPERAND_BUFFER_LEN - 1
263
161k
      && buffer[bufcnt - 1] == 'a'
264
161k
      && buffer[bufcnt] == 'r')
265
26.9k
          buffer[++bufcnt] = arnum + '0';
266
        
267
161k
        if (bufcnt < OPERAND_BUFFER_LEN - 1
268
161k
      && buffer[bufcnt] == '('
269
161k
      && current_ind->displacement == DISP_REQUIRED)
270
872
          {
271
872
      snprintf (buffer + (bufcnt + 1),
272
872
         OPERAND_BUFFER_LEN - (bufcnt + 1),
273
872
         "%u", disp);
274
872
      bufcnt += strlen (buffer + (bufcnt + 1));
275
872
          }
276
161k
      }
277
26.9k
    buffer[bufcnt + 1] = '\0';
278
26.9k
    break;
279
26.9k
        }
280
27.8k
    }
281
900k
      }
282
36.9k
  }
283
36.9k
  return 1;
284
36.9k
}
285
286
static int
287
cnvt_tmsfloat_ieee (unsigned long tmsfloat, int size, float *ieeefloat)
288
5.44k
{
289
5.44k
  unsigned long exponent, sign, mant;
290
5.44k
  union
291
5.44k
  {
292
5.44k
    unsigned long l;
293
5.44k
    float f;
294
5.44k
  } val;
295
296
5.44k
  if (size == 2)
297
5.44k
    {
298
5.44k
      if ((tmsfloat & 0x0000F000) == 0x00008000)
299
15
  tmsfloat = 0x80000000;
300
5.42k
      else
301
5.42k
  {
302
5.42k
    tmsfloat <<= 16;
303
5.42k
    tmsfloat = (long) tmsfloat >> 4;
304
5.42k
  }
305
5.44k
    }
306
5.44k
  exponent = tmsfloat & 0xFF000000;
307
5.44k
  if (exponent == 0x80000000)
308
15
    {
309
15
      *ieeefloat = 0.0;
310
15
      return 1;
311
15
    }
312
5.42k
  exponent += 0x7F000000;
313
5.42k
  sign = (tmsfloat & 0x00800000) << 8;
314
5.42k
  mant = tmsfloat & 0x007FFFFF;
315
5.42k
  if (exponent == 0xFF000000)
316
0
    {
317
0
      if (mant == 0)
318
0
  *ieeefloat = ERANGE;
319
0
#ifdef HUGE_VALF
320
0
      if (sign == 0)
321
0
  *ieeefloat = HUGE_VALF;
322
0
      else
323
0
  *ieeefloat = -HUGE_VALF;
324
#else
325
      if (sign == 0)
326
  *ieeefloat = 1.0 / 0.0;
327
      else
328
  *ieeefloat = -1.0 / 0.0;
329
#endif
330
0
      return 1;
331
0
    }
332
5.42k
  exponent >>= 1;
333
5.42k
  if (sign)
334
234
    {
335
234
      mant = (~mant) & 0x007FFFFF;
336
234
      mant += 1;
337
234
      exponent += mant & 0x00800000;
338
234
      exponent &= 0x7F800000;
339
234
      mant &= 0x007FFFFF;
340
234
    }
341
5.42k
  if (tmsfloat == 0x80000000)
342
0
    sign = mant = exponent = 0;
343
5.42k
  tmsfloat = sign | exponent | mant;
344
5.42k
  val.l = tmsfloat;
345
5.42k
  *ieeefloat = val.f;
346
5.42k
  return 1;
347
5.42k
}
348
349
static int
350
print_two_operand (disassemble_info *info,
351
       unsigned long insn_word,
352
       struct instruction *insn)
353
72.4k
{
354
72.4k
  char name[12];
355
72.4k
  char operand[2][OPERAND_BUFFER_LEN] =
356
72.4k
  {
357
72.4k
    {0},
358
72.4k
    {0}
359
72.4k
  };
360
72.4k
  float f_number;
361
362
72.4k
  if (insn->tm == NULL)
363
236
    return 0;
364
72.1k
  strcpy (name, insn->tm->name);
365
72.1k
  if (insn->tm->opcode_modifier == AddressMode)
366
68.4k
    {
367
68.4k
      int src_op, dest_op;
368
      /* Determine whether instruction is a store or a normal instruction.  */
369
68.4k
      if ((insn->tm->operand_types[1] & (Direct | Indirect))
370
68.4k
    == (Direct | Indirect))
371
121
  {
372
121
    src_op = 1;
373
121
    dest_op = 0;
374
121
  }
375
68.3k
      else
376
68.3k
  {
377
68.3k
    src_op = 0;
378
68.3k
    dest_op = 1;
379
68.3k
  }
380
      /* Get the destination register.  */
381
68.4k
      if (insn->tm->operands == 2)
382
68.2k
  get_register_operand ((insn_word & 0x001F0000) >> 16, operand[dest_op]);
383
      /* Get the source operand based on addressing mode.  */
384
68.4k
      switch (insn_word & AddressMode)
385
68.4k
  {
386
58.4k
  case AM_REGISTER:
387
    /* Check for the NOP instruction before getting the operand.  */
388
58.4k
    if ((insn->tm->operand_types[0] & NotReq) == 0)
389
58.4k
      get_register_operand ((insn_word & 0x0000001F), operand[src_op]);
390
58.4k
    break;
391
1.39k
  case AM_DIRECT:
392
1.39k
    sprintf (operand[src_op], "@0x%lX", (insn_word & 0x0000FFFF));
393
1.39k
    break;
394
2.38k
  case AM_INDIRECT:
395
2.38k
    get_indirect_operand ((insn_word & 0x0000FFFF), 2, operand[src_op]);
396
2.38k
    break;
397
6.25k
  case AM_IMM:
398
    /* Get the value of the immediate operand based on variable type.  */
399
6.25k
    switch (insn->tm->imm_arg_type)
400
6.25k
      {
401
5.44k
      case Imm_Float:
402
5.44k
        cnvt_tmsfloat_ieee ((insn_word & 0x0000FFFF), 2, &f_number);
403
5.44k
        sprintf (operand[src_op], "%2.2f", f_number);
404
5.44k
        break;
405
713
      case Imm_SInt:
406
713
        sprintf (operand[src_op], "%d", (short) (insn_word & 0x0000FFFF));
407
713
        break;
408
87
      case Imm_UInt:
409
87
        sprintf (operand[src_op], "%lu", (insn_word & 0x0000FFFF));
410
87
        break;
411
17
      default:
412
17
        return 0;
413
6.25k
      }
414
    /* Handle special case for LDP instruction.  */
415
6.24k
    if ((insn_word & 0xFFFFFF00) == LDP_INSN)
416
0
      {
417
0
        strcpy (name, "ldp");
418
0
        sprintf (operand[0], "0x%06lX", (insn_word & 0x000000FF) << 16);
419
0
        operand[1][0] = '\0';
420
0
      }
421
68.4k
  }
422
68.4k
    }
423
  /* Handle case for stack and rotate instructions.  */
424
3.71k
  else if (insn->tm->operands == 1)
425
3.66k
    {
426
3.66k
      if (insn->tm->opcode_modifier == StackOp)
427
3.66k
  get_register_operand ((insn_word & 0x001F0000) >> 16, operand[0]);
428
3.66k
    }
429
  /* Output instruction to stream.  */
430
72.1k
  info->fprintf_func (info->stream, "   %s %s%c%s", name,
431
72.1k
          operand[0][0] ? operand[0] : "",
432
72.1k
          operand[1][0] ? ',' : ' ',
433
72.1k
          operand[1][0] ? operand[1] : "");
434
72.1k
  return 1;
435
72.1k
}
436
437
static int
438
print_three_operand (disassemble_info *info,
439
         unsigned long insn_word,
440
         struct instruction *insn)
441
4.41k
{
442
4.41k
  char operand[3][OPERAND_BUFFER_LEN] =
443
4.41k
  {
444
4.41k
    {0},
445
4.41k
    {0},
446
4.41k
    {0}
447
4.41k
  };
448
449
4.41k
  if (insn->tm == NULL)
450
426
    return 0;
451
3.99k
  switch (insn_word & AddressMode)
452
3.99k
    {
453
376
    case AM_REGISTER:
454
376
      get_register_operand ((insn_word & 0x000000FF), operand[0]);
455
376
      get_register_operand ((insn_word & 0x0000FF00) >> 8, operand[1]);
456
376
      break;
457
2.55k
    case AM_DIRECT:
458
2.55k
      get_register_operand ((insn_word & 0x000000FF), operand[0]);
459
2.55k
      get_indirect_operand ((insn_word & 0x0000FF00) >> 8, 1, operand[1]);
460
2.55k
      break;
461
641
    case AM_INDIRECT:
462
641
      get_indirect_operand ((insn_word & 0x000000FF), 1, operand[0]);
463
641
      get_register_operand ((insn_word & 0x0000FF00) >> 8, operand[1]);
464
641
      break;
465
423
    case AM_IMM:
466
423
      get_indirect_operand ((insn_word & 0x000000FF), 1, operand[0]);
467
423
      get_indirect_operand ((insn_word & 0x0000FF00) >> 8, 1, operand[1]);
468
423
      break;
469
0
    default:
470
0
      return 0;
471
3.99k
    }
472
3.99k
  if (insn->tm->operands == 3)
473
2.41k
    get_register_operand ((insn_word & 0x001F0000) >> 16, operand[2]);
474
3.99k
  info->fprintf_func (info->stream, "   %s %s,%s%c%s", insn->tm->name,
475
3.99k
          operand[0], operand[1],
476
3.99k
          operand[2][0] ? ',' : ' ',
477
3.99k
          operand[2][0] ? operand[2] : "");
478
3.99k
  return 1;
479
3.99k
}
480
481
static int
482
print_par_insn (disassemble_info *info,
483
    unsigned long insn_word,
484
    struct instruction *insn)
485
16.1k
{
486
16.1k
  size_t i, len;
487
16.1k
  char *name1, *name2;
488
16.1k
  char operand[2][3][OPERAND_BUFFER_LEN] =
489
16.1k
  {
490
16.1k
    {
491
16.1k
      {0},
492
16.1k
      {0},
493
16.1k
      {0}
494
16.1k
    },
495
16.1k
    {
496
16.1k
      {0},
497
16.1k
      {0},
498
16.1k
      {0}
499
16.1k
    }
500
16.1k
  };
501
502
16.1k
  if (insn->ptm == NULL)
503
854
    return 0;
504
  /* Parse out the names of each of the parallel instructions from the
505
     q_insn1_insn2 format.  */
506
15.2k
  name1 = (char *) strdup (insn->ptm->name + 2);
507
15.2k
  name2 = "";
508
15.2k
  len = strlen (name1);
509
74.7k
  for (i = 0; i < len; i++)
510
74.7k
    {
511
74.7k
      if (name1[i] == '_')
512
15.2k
  {
513
15.2k
    name2 = &name1[i + 1];
514
15.2k
    name1[i] = '\0';
515
15.2k
    break;
516
15.2k
  }
517
74.7k
    }
518
  /* Get the operands of the instruction based on the operand order.  */
519
15.2k
  switch (insn->ptm->oporder)
520
15.2k
    {
521
992
    case OO_4op1:
522
992
      get_indirect_operand ((insn_word & 0x000000FF), 1, operand[0][0]);
523
992
      get_indirect_operand ((insn_word & 0x0000FF00) >> 8, 1, operand[1][1]);
524
992
      get_register_operand ((insn_word >> 16) & 0x07, operand[1][0]);
525
992
      get_register_operand ((insn_word >> 22) & 0x07, operand[0][1]);
526
992
      break;
527
329
    case OO_4op2:
528
329
      get_indirect_operand ((insn_word & 0x000000FF), 1, operand[0][0]);
529
329
      get_indirect_operand ((insn_word & 0x0000FF00) >> 8, 1, operand[1][0]);
530
329
      get_register_operand ((insn_word >> 19) & 0x07, operand[1][1]);
531
329
      get_register_operand ((insn_word >> 22) & 0x07, operand[0][1]);
532
329
      break;
533
4.46k
    case OO_4op3:
534
4.46k
      get_indirect_operand ((insn_word & 0x000000FF), 1, operand[0][1]);
535
4.46k
      get_indirect_operand ((insn_word & 0x0000FF00) >> 8, 1, operand[1][1]);
536
4.46k
      get_register_operand ((insn_word >> 16) & 0x07, operand[1][0]);
537
4.46k
      get_register_operand ((insn_word >> 22) & 0x07, operand[0][0]);
538
4.46k
      break;
539
1.28k
    case OO_5op1:
540
1.28k
      get_indirect_operand ((insn_word & 0x000000FF), 1, operand[0][0]);
541
1.28k
      get_indirect_operand ((insn_word & 0x0000FF00) >> 8, 1, operand[1][1]);
542
1.28k
      get_register_operand ((insn_word >> 16) & 0x07, operand[1][0]);
543
1.28k
      get_register_operand ((insn_word >> 19) & 0x07, operand[0][1]);
544
1.28k
      get_register_operand ((insn_word >> 22) & 0x07, operand[0][2]);
545
1.28k
      break;
546
4.61k
    case OO_5op2:
547
4.61k
      get_indirect_operand ((insn_word & 0x000000FF), 1, operand[0][1]);
548
4.61k
      get_indirect_operand ((insn_word & 0x0000FF00) >> 8, 1, operand[1][1]);
549
4.61k
      get_register_operand ((insn_word >> 16) & 0x07, operand[1][0]);
550
4.61k
      get_register_operand ((insn_word >> 19) & 0x07, operand[0][0]);
551
4.61k
      get_register_operand ((insn_word >> 22) & 0x07, operand[0][2]);
552
4.61k
      break;
553
3.60k
    case OO_PField:
554
3.60k
      if (insn_word & 0x00800000)
555
2.96k
  get_register_operand (0x01, operand[0][2]);
556
634
      else
557
634
  get_register_operand (0x00, operand[0][2]);
558
3.60k
      if (insn_word & 0x00400000)
559
350
  get_register_operand (0x03, operand[1][2]);
560
3.25k
      else
561
3.25k
  get_register_operand (0x02, operand[1][2]);
562
3.60k
      switch (insn_word & P_FIELD)
563
3.60k
  {
564
598
  case 0x00000000:
565
598
    get_indirect_operand ((insn_word & 0x000000FF), 1, operand[0][1]);
566
598
    get_indirect_operand ((insn_word & 0x0000FF00) >> 8, 1, operand[0][0]);
567
598
    get_register_operand ((insn_word >> 16) & 0x07, operand[1][1]);
568
598
    get_register_operand ((insn_word >> 19) & 0x07, operand[1][0]);
569
598
    break;
570
1.43k
  case 0x01000000:
571
1.43k
    get_indirect_operand ((insn_word & 0x000000FF), 1, operand[1][0]);
572
1.43k
    get_indirect_operand ((insn_word & 0x0000FF00) >> 8, 1, operand[0][0]);
573
1.43k
    get_register_operand ((insn_word >> 16) & 0x07, operand[1][1]);
574
1.43k
    get_register_operand ((insn_word >> 19) & 0x07, operand[0][1]);
575
1.43k
    break;
576
691
  case 0x02000000:
577
691
    get_indirect_operand ((insn_word & 0x000000FF), 1, operand[1][1]);
578
691
    get_indirect_operand ((insn_word & 0x0000FF00) >> 8, 1, operand[1][0]);
579
691
    get_register_operand ((insn_word >> 16) & 0x07, operand[0][1]);
580
691
    get_register_operand ((insn_word >> 19) & 0x07, operand[0][0]);
581
691
    break;
582
873
  case 0x03000000:
583
873
    get_indirect_operand ((insn_word & 0x000000FF), 1, operand[1][1]);
584
873
    get_indirect_operand ((insn_word & 0x0000FF00) >> 8, 1, operand[0][0]);
585
873
    get_register_operand ((insn_word >> 16) & 0x07, operand[1][0]);
586
873
    get_register_operand ((insn_word >> 19) & 0x07, operand[0][1]);
587
873
    break;
588
3.60k
  }
589
3.60k
      break;
590
3.60k
    default:
591
0
      return 0;
592
15.2k
    }
593
15.2k
  info->fprintf_func (info->stream, "   %s %s,%s%c%s", name1,
594
15.2k
          operand[0][0], operand[0][1],
595
15.2k
          operand[0][2][0] ? ',' : ' ',
596
15.2k
          operand[0][2][0] ? operand[0][2] : "");
597
15.2k
  info->fprintf_func (info->stream, "\n\t\t\t|| %s %s,%s%c%s", name2,
598
15.2k
          operand[1][0], operand[1][1],
599
15.2k
          operand[1][2][0] ? ',' : ' ',
600
15.2k
          operand[1][2][0] ? operand[1][2] : "");
601
15.2k
  free (name1);
602
15.2k
  return 1;
603
15.2k
}
604
605
static int
606
print_branch (disassemble_info *info,
607
        unsigned long insn_word,
608
        struct instruction *insn)
609
4.51k
{
610
4.51k
  char operand[2][OPERAND_BUFFER_LEN] =
611
4.51k
  {
612
4.51k
    {0},
613
4.51k
    {0}
614
4.51k
  };
615
4.51k
  unsigned long address;
616
4.51k
  int print_label = 0;
617
618
4.51k
  if (insn->tm == NULL)
619
419
    return 0;
620
  /* Get the operands for 24-bit immediate jumps.  */
621
4.09k
  if (insn->tm->operand_types[0] & Imm24)
622
907
    {
623
907
      address = insn_word & 0x00FFFFFF;
624
907
      sprintf (operand[0], "0x%lX", address);
625
907
      print_label = 1;
626
907
    }
627
  /* Get the operand for the trap instruction.  */
628
3.18k
  else if (insn->tm->operand_types[0] & IVector)
629
114
    {
630
114
      address = insn_word & 0x0000001F;
631
114
      sprintf (operand[0], "0x%lX", address);
632
114
    }
633
3.07k
  else
634
3.07k
    {
635
3.07k
      address = insn_word & 0x0000FFFF;
636
      /* Get the operands for the DB instructions.  */
637
3.07k
      if (insn->tm->operands == 2)
638
671
  {
639
671
    get_register_operand (((insn_word & 0x01C00000) >> 22) + REG_AR0, operand[0]);
640
671
    if (insn_word & PCRel)
641
202
      {
642
202
        sprintf (operand[1], "%d", (short) address);
643
202
        print_label = 1;
644
202
      }
645
469
    else
646
469
      get_register_operand (insn_word & 0x0000001F, operand[1]);
647
671
  }
648
      /* Get the operands for the standard branches.  */
649
2.40k
      else if (insn->tm->operands == 1)
650
2.31k
  {
651
2.31k
    if (insn_word & PCRel)
652
1.90k
      {
653
1.90k
        address = (short) address;
654
1.90k
        sprintf (operand[0], "%ld", address);
655
1.90k
        print_label = 1;
656
1.90k
      }
657
411
    else
658
411
      get_register_operand (insn_word & 0x0000001F, operand[0]);
659
2.31k
  }
660
3.07k
    }
661
4.09k
  info->fprintf_func (info->stream, "   %s %s%c%s", insn->tm->name,
662
4.09k
          operand[0][0] ? operand[0] : "",
663
4.09k
          operand[1][0] ? ',' : ' ',
664
4.09k
          operand[1][0] ? operand[1] : "");
665
  /* Print destination of branch in relation to current symbol.  */
666
4.09k
  if (print_label && info->symbols)
667
0
    {
668
0
      asymbol *sym = *info->symbols;
669
670
0
      if ((insn->tm->opcode_modifier == PCRel) && (insn_word & PCRel))
671
0
  {
672
0
    address = (_pc + 1 + (short) address) - ((sym->section->vma + sym->value) / 4);
673
    /* Check for delayed instruction, if so adjust destination.  */
674
0
    if (insn_word & 0x00200000)
675
0
      address += 2;
676
0
  }
677
0
      else
678
0
  {
679
0
    address -= ((sym->section->vma + sym->value) / 4);
680
0
  }
681
0
      if (address == 0)
682
0
  info->fprintf_func (info->stream, " <%s>", sym->name);
683
0
      else
684
0
  info->fprintf_func (info->stream, " <%s %c %lu>", sym->name,
685
0
          ((short) address < 0) ? '-' : '+',
686
0
          address);
687
0
    }
688
4.09k
  return 1;
689
4.51k
}
690
691
int
692
print_insn_tic30 (bfd_vma pc, disassemble_info *info)
693
97.9k
{
694
97.9k
  unsigned long insn_word;
695
97.9k
  struct instruction insn = { 0, NULL, NULL };
696
97.9k
  bfd_vma bufaddr = pc - info->buffer_vma;
697
698
97.9k
  if (bufaddr + 3 >= info->buffer_length)
699
420
    return -1;
700
701
  /* Obtain the current instruction word from the buffer.  */
702
97.4k
  insn_word = (((unsigned) *(info->buffer + bufaddr) << 24)
703
97.4k
         | (*(info->buffer + bufaddr + 1) << 16)
704
97.4k
         | (*(info->buffer + bufaddr + 2) << 8)
705
97.4k
         | *(info->buffer + bufaddr + 3));
706
97.4k
  _pc = pc / 4;
707
  /* Get the instruction referred to by the current instruction word
708
     and print it out based on its type.  */
709
97.4k
  if (!get_tic30_instruction (insn_word, &insn))
710
0
    return -1;
711
97.4k
  switch (GET_TYPE (insn_word))
712
97.4k
    {
713
70.6k
    case TWO_OPERAND_1:
714
72.4k
    case TWO_OPERAND_2:
715
72.4k
      if (!print_two_operand (info, insn_word, &insn))
716
253
  return -1;
717
72.1k
      break;
718
72.1k
    case THREE_OPERAND:
719
4.41k
      if (!print_three_operand (info, insn_word, &insn))
720
426
  return -1;
721
3.99k
      break;
722
12.3k
    case PAR_STORE:
723
16.1k
    case MUL_ADDS:
724
16.1k
      if (!print_par_insn (info, insn_word, &insn))
725
854
  return -1;
726
15.2k
      break;
727
15.2k
    case BRANCHES:
728
4.51k
      if (!print_branch (info, insn_word, &insn))
729
419
  return -1;
730
4.09k
      break;
731
97.4k
    }
732
95.5k
  return 4;
733
97.4k
}