Coverage Report

Created: 2026-03-10 08:46

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/binutils-gdb/bfd/coff-sh.c
Line
Count
Source
1
/* BFD back-end for Renesas Super-H COFF binaries.
2
   Copyright (C) 1993-2026 Free Software Foundation, Inc.
3
   Contributed by Cygnus Support.
4
   Written by Steve Chamberlain, <sac@cygnus.com>.
5
   Relaxing code written by Ian Lance Taylor, <ian@cygnus.com>.
6
7
   This file is part of BFD, the Binary File Descriptor library.
8
9
   This program is free software; you can redistribute it and/or modify
10
   it under the terms of the GNU General Public License as published by
11
   the Free Software Foundation; either version 3 of the License, or
12
   (at your option) any later version.
13
14
   This program is distributed in the hope that it will be useful,
15
   but WITHOUT ANY WARRANTY; without even the implied warranty of
16
   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17
   GNU General Public License for more details.
18
19
   You should have received a copy of the GNU General Public License
20
   along with this program; if not, write to the Free Software
21
   Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
22
   MA 02110-1301, USA.  */
23
24
#include "sysdep.h"
25
#include "bfd.h"
26
#include "libiberty.h"
27
#include "libbfd.h"
28
#include "bfdlink.h"
29
#include "coff/sh.h"
30
#include "coff/internal.h"
31
32
#undef  bfd_pe_print_pdata
33
34
#ifdef COFF_WITH_PE
35
#include "coff/pe.h"
36
37
#ifndef COFF_IMAGE_WITH_PE
38
static bool sh_align_load_span
39
  (bfd *, asection *, bfd_byte *,
40
   bool (*) (bfd *, asection *, void *, bfd_byte *, bfd_vma),
41
   void *, bfd_vma **, bfd_vma *, bfd_vma, bfd_vma, bool *);
42
43
0
#define _bfd_sh_align_load_span sh_align_load_span
44
#endif
45
46
#define bfd_pe_print_pdata   _bfd_pe_print_ce_compressed_pdata
47
48
#else
49
50
#define bfd_pe_print_pdata   NULL
51
52
#endif /* COFF_WITH_PE.  */
53
54
#include "libcoff.h"
55
56
/* Internal functions.  */
57
58
#ifdef COFF_WITH_PE
59
/* Can't build import tables with 2**4 alignment.  */
60
169k
#define COFF_DEFAULT_SECTION_ALIGNMENT_POWER  2
61
#else
62
/* Default section alignment to 2**4.  */
63
265k
#define COFF_DEFAULT_SECTION_ALIGNMENT_POWER  4
64
#endif
65
66
#ifdef COFF_IMAGE_WITH_PE
67
/* Align PE executables.  */
68
128
#define COFF_PAGE_SIZE 0x1000
69
#endif
70
71
/* Generate long file names.  */
72
#define COFF_LONG_FILENAMES
73
74
#ifdef COFF_WITH_PE
75
/* Return TRUE if this relocation should
76
   appear in the output .reloc section.  */
77
78
static bool
79
in_reloc_p (bfd * abfd ATTRIBUTE_UNUSED,
80
      reloc_howto_type * howto)
81
0
{
82
0
  return ! howto->pc_relative && howto->type != R_SH_IMAGEBASE;
83
0
}
Unexecuted instantiation: pe-sh.c:in_reloc_p
Unexecuted instantiation: pei-sh.c:in_reloc_p
84
#endif
85
86
static bfd_reloc_status_type
87
sh_reloc (bfd *, arelent *, asymbol *, void *, asection *, bfd *, char **);
88
static bool
89
sh_relocate_section (bfd *, struct bfd_link_info *, bfd *, asection *,
90
         bfd_byte *, struct internal_reloc *,
91
         struct internal_syment *, asection **);
92
static bool
93
sh_align_loads (bfd *, asection *, struct internal_reloc *,
94
    bfd_byte *, bool *);
95
96
/* The supported relocations.  There are a lot of relocations defined
97
   in coff/internal.h which we do not expect to ever see.  */
98
static reloc_howto_type sh_coff_howtos[] =
99
{
100
  EMPTY_HOWTO (0),
101
  EMPTY_HOWTO (1),
102
#ifdef COFF_WITH_PE
103
  /* Windows CE */
104
  HOWTO (R_SH_IMM32CE,    /* type */
105
   0,     /* rightshift */
106
   4,     /* size */
107
   32,      /* bitsize */
108
   false,     /* pc_relative */
109
   0,     /* bitpos */
110
   complain_overflow_bitfield, /* complain_on_overflow */
111
   sh_reloc,    /* special_function */
112
   "r_imm32ce",   /* name */
113
   true,      /* partial_inplace */
114
   0xffffffff,    /* src_mask */
115
   0xffffffff,    /* dst_mask */
116
   false),    /* pcrel_offset */
117
#else
118
  EMPTY_HOWTO (2),
119
#endif
120
  EMPTY_HOWTO (3), /* R_SH_PCREL8 */
121
  EMPTY_HOWTO (4), /* R_SH_PCREL16 */
122
  EMPTY_HOWTO (5), /* R_SH_HIGH8 */
123
  EMPTY_HOWTO (6), /* R_SH_IMM24 */
124
  EMPTY_HOWTO (7), /* R_SH_LOW16 */
125
  EMPTY_HOWTO (8),
126
  EMPTY_HOWTO (9), /* R_SH_PCDISP8BY4 */
127
128
  HOWTO (R_SH_PCDISP8BY2, /* type */
129
   1,     /* rightshift */
130
   2,     /* size */
131
   8,     /* bitsize */
132
   true,      /* pc_relative */
133
   0,     /* bitpos */
134
   complain_overflow_signed, /* complain_on_overflow */
135
   sh_reloc,    /* special_function */
136
   "r_pcdisp8by2",  /* name */
137
   true,      /* partial_inplace */
138
   0xff,      /* src_mask */
139
   0xff,      /* dst_mask */
140
   true),     /* pcrel_offset */
141
142
  EMPTY_HOWTO (11), /* R_SH_PCDISP8 */
143
144
  HOWTO (R_SH_PCDISP,   /* type */
145
   1,     /* rightshift */
146
   2,     /* size */
147
   12,      /* bitsize */
148
   true,      /* pc_relative */
149
   0,     /* bitpos */
150
   complain_overflow_signed, /* complain_on_overflow */
151
   sh_reloc,    /* special_function */
152
   "r_pcdisp12by2", /* name */
153
   true,      /* partial_inplace */
154
   0xfff,     /* src_mask */
155
   0xfff,     /* dst_mask */
156
   true),     /* pcrel_offset */
157
158
  EMPTY_HOWTO (13),
159
160
  HOWTO (R_SH_IMM32,    /* type */
161
   0,     /* rightshift */
162
   4,     /* size */
163
   32,      /* bitsize */
164
   false,     /* pc_relative */
165
   0,     /* bitpos */
166
   complain_overflow_bitfield, /* complain_on_overflow */
167
   sh_reloc,    /* special_function */
168
   "r_imm32",   /* name */
169
   true,      /* partial_inplace */
170
   0xffffffff,    /* src_mask */
171
   0xffffffff,    /* dst_mask */
172
   false),    /* pcrel_offset */
173
174
  EMPTY_HOWTO (15),
175
#ifdef COFF_WITH_PE
176
  HOWTO (R_SH_IMAGEBASE,  /* type */
177
   0,     /* rightshift */
178
   4,     /* size */
179
   32,      /* bitsize */
180
   false,     /* pc_relative */
181
   0,     /* bitpos */
182
   complain_overflow_bitfield, /* complain_on_overflow */
183
   sh_reloc,    /* special_function */
184
   "rva32",   /* name */
185
   true,      /* partial_inplace */
186
   0xffffffff,    /* src_mask */
187
   0xffffffff,    /* dst_mask */
188
   false),    /* pcrel_offset */
189
#else
190
  EMPTY_HOWTO (16), /* R_SH_IMM8 */
191
#endif
192
  EMPTY_HOWTO (17), /* R_SH_IMM8BY2 */
193
  EMPTY_HOWTO (18), /* R_SH_IMM8BY4 */
194
  EMPTY_HOWTO (19), /* R_SH_IMM4 */
195
  EMPTY_HOWTO (20), /* R_SH_IMM4BY2 */
196
  EMPTY_HOWTO (21), /* R_SH_IMM4BY4 */
197
198
  HOWTO (R_SH_PCRELIMM8BY2, /* type */
199
   1,     /* rightshift */
200
   2,     /* size */
201
   8,     /* bitsize */
202
   true,      /* pc_relative */
203
   0,     /* bitpos */
204
   complain_overflow_unsigned, /* complain_on_overflow */
205
   sh_reloc,    /* special_function */
206
   "r_pcrelimm8by2",  /* name */
207
   true,      /* partial_inplace */
208
   0xff,      /* src_mask */
209
   0xff,      /* dst_mask */
210
   true),     /* pcrel_offset */
211
212
  HOWTO (R_SH_PCRELIMM8BY4, /* type */
213
   2,     /* rightshift */
214
   2,     /* size */
215
   8,     /* bitsize */
216
   true,      /* pc_relative */
217
   0,     /* bitpos */
218
   complain_overflow_unsigned, /* complain_on_overflow */
219
   sh_reloc,    /* special_function */
220
   "r_pcrelimm8by4",  /* name */
221
   true,      /* partial_inplace */
222
   0xff,      /* src_mask */
223
   0xff,      /* dst_mask */
224
   true),     /* pcrel_offset */
225
226
  HOWTO (R_SH_IMM16,    /* type */
227
   0,     /* rightshift */
228
   2,     /* size */
229
   16,      /* bitsize */
230
   false,     /* pc_relative */
231
   0,     /* bitpos */
232
   complain_overflow_bitfield, /* complain_on_overflow */
233
   sh_reloc,    /* special_function */
234
   "r_imm16",   /* name */
235
   true,      /* partial_inplace */
236
   0xffff,    /* src_mask */
237
   0xffff,    /* dst_mask */
238
   false),    /* pcrel_offset */
239
240
  HOWTO (R_SH_SWITCH16,   /* type */
241
   0,     /* rightshift */
242
   2,     /* size */
243
   16,      /* bitsize */
244
   false,     /* pc_relative */
245
   0,     /* bitpos */
246
   complain_overflow_bitfield, /* complain_on_overflow */
247
   sh_reloc,    /* special_function */
248
   "r_switch16",    /* name */
249
   true,      /* partial_inplace */
250
   0xffff,    /* src_mask */
251
   0xffff,    /* dst_mask */
252
   false),    /* pcrel_offset */
253
254
  HOWTO (R_SH_SWITCH32,   /* type */
255
   0,     /* rightshift */
256
   4,     /* size */
257
   32,      /* bitsize */
258
   false,     /* pc_relative */
259
   0,     /* bitpos */
260
   complain_overflow_bitfield, /* complain_on_overflow */
261
   sh_reloc,    /* special_function */
262
   "r_switch32",    /* name */
263
   true,      /* partial_inplace */
264
   0xffffffff,    /* src_mask */
265
   0xffffffff,    /* dst_mask */
266
   false),    /* pcrel_offset */
267
268
  HOWTO (R_SH_USES,   /* type */
269
   0,     /* rightshift */
270
   2,     /* size */
271
   16,      /* bitsize */
272
   false,     /* pc_relative */
273
   0,     /* bitpos */
274
   complain_overflow_bitfield, /* complain_on_overflow */
275
   sh_reloc,    /* special_function */
276
   "r_uses",    /* name */
277
   true,      /* partial_inplace */
278
   0xffff,    /* src_mask */
279
   0xffff,    /* dst_mask */
280
   false),    /* pcrel_offset */
281
282
  HOWTO (R_SH_COUNT,    /* type */
283
   0,     /* rightshift */
284
   4,     /* size */
285
   32,      /* bitsize */
286
   false,     /* pc_relative */
287
   0,     /* bitpos */
288
   complain_overflow_bitfield, /* complain_on_overflow */
289
   sh_reloc,    /* special_function */
290
   "r_count",   /* name */
291
   true,      /* partial_inplace */
292
   0xffffffff,    /* src_mask */
293
   0xffffffff,    /* dst_mask */
294
   false),    /* pcrel_offset */
295
296
  HOWTO (R_SH_ALIGN,    /* type */
297
   0,     /* rightshift */
298
   4,     /* size */
299
   32,      /* bitsize */
300
   false,     /* pc_relative */
301
   0,     /* bitpos */
302
   complain_overflow_bitfield, /* complain_on_overflow */
303
   sh_reloc,    /* special_function */
304
   "r_align",   /* name */
305
   true,      /* partial_inplace */
306
   0xffffffff,    /* src_mask */
307
   0xffffffff,    /* dst_mask */
308
   false),    /* pcrel_offset */
309
310
  HOWTO (R_SH_CODE,   /* type */
311
   0,     /* rightshift */
312
   4,     /* size */
313
   32,      /* bitsize */
314
   false,     /* pc_relative */
315
   0,     /* bitpos */
316
   complain_overflow_bitfield, /* complain_on_overflow */
317
   sh_reloc,    /* special_function */
318
   "r_code",    /* name */
319
   true,      /* partial_inplace */
320
   0xffffffff,    /* src_mask */
321
   0xffffffff,    /* dst_mask */
322
   false),    /* pcrel_offset */
323
324
  HOWTO (R_SH_DATA,   /* type */
325
   0,     /* rightshift */
326
   4,     /* size */
327
   32,      /* bitsize */
328
   false,     /* pc_relative */
329
   0,     /* bitpos */
330
   complain_overflow_bitfield, /* complain_on_overflow */
331
   sh_reloc,    /* special_function */
332
   "r_data",    /* name */
333
   true,      /* partial_inplace */
334
   0xffffffff,    /* src_mask */
335
   0xffffffff,    /* dst_mask */
336
   false),    /* pcrel_offset */
337
338
  HOWTO (R_SH_LABEL,    /* type */
339
   0,     /* rightshift */
340
   4,     /* size */
341
   32,      /* bitsize */
342
   false,     /* pc_relative */
343
   0,     /* bitpos */
344
   complain_overflow_bitfield, /* complain_on_overflow */
345
   sh_reloc,    /* special_function */
346
   "r_label",   /* name */
347
   true,      /* partial_inplace */
348
   0xffffffff,    /* src_mask */
349
   0xffffffff,    /* dst_mask */
350
   false),    /* pcrel_offset */
351
352
  HOWTO (R_SH_SWITCH8,    /* type */
353
   0,     /* rightshift */
354
   1,     /* size */
355
   8,     /* bitsize */
356
   false,     /* pc_relative */
357
   0,     /* bitpos */
358
   complain_overflow_bitfield, /* complain_on_overflow */
359
   sh_reloc,    /* special_function */
360
   "r_switch8",   /* name */
361
   true,      /* partial_inplace */
362
   0xff,      /* src_mask */
363
   0xff,      /* dst_mask */
364
   false)     /* pcrel_offset */
365
};
366
367
300
#define SH_COFF_HOWTO_COUNT (sizeof sh_coff_howtos / sizeof sh_coff_howtos[0])
368
369
/* Check for a bad magic number.  */
370
518k
#define BADMAG(x) SHBADMAG(x)
371
372
/* Customize coffcode.h (this is not currently used).  */
373
#define SH 1
374
375
/* FIXME: This should not be set here.  */
376
#define __A_MAGIC_SET__
377
378
#ifndef COFF_WITH_PE
379
/* Swap the r_offset field in and out.  */
380
123
#define SWAP_IN_RELOC_OFFSET  H_GET_32
381
0
#define SWAP_OUT_RELOC_OFFSET H_PUT_32
382
383
/* Swap out extra information in the reloc structure.  */
384
#define SWAP_OUT_RELOC_EXTRA(abfd, src, dst)  \
385
0
  do            \
386
0
    {           \
387
0
      dst->r_stuff[0] = 'S';      \
388
0
      dst->r_stuff[1] = 'C';      \
389
0
    }            \
390
0
  while (0)
391
#endif
392
393
/* Get the value of a symbol, when performing a relocation.  */
394
395
static long
396
get_symbol_value (asymbol *symbol)
397
0
{
398
0
  bfd_vma relocation;
399
400
0
  if (bfd_is_com_section (symbol->section))
401
0
    relocation = 0;
402
0
  else
403
0
    relocation = (symbol->value +
404
0
      symbol->section->output_section->vma +
405
0
      symbol->section->output_offset);
406
407
0
  return relocation;
408
0
}
Unexecuted instantiation: coff-sh.c:get_symbol_value
Unexecuted instantiation: pe-sh.c:get_symbol_value
Unexecuted instantiation: pei-sh.c:get_symbol_value
409
410
#ifdef COFF_WITH_PE
411
/* Convert an rtype to howto for the COFF backend linker.
412
   Copied from coff-i386.  */
413
#define coff_rtype_to_howto coff_sh_rtype_to_howto
414
415
416
static reloc_howto_type *
417
coff_sh_rtype_to_howto (bfd * abfd ATTRIBUTE_UNUSED,
418
      asection * sec,
419
      struct internal_reloc * rel,
420
      struct coff_link_hash_entry * h,
421
      struct internal_syment * sym,
422
      bfd_vma * addendp)
423
0
{
424
0
  reloc_howto_type * howto;
425
426
0
  howto = sh_coff_howtos + rel->r_type;
427
428
0
  *addendp = 0;
429
430
0
  if (howto->pc_relative)
431
0
    *addendp += sec->vma;
432
433
0
  if (sym != NULL && sym->n_scnum == 0 && sym->n_value != 0)
434
0
    {
435
      /* This is a common symbol.  The section contents include the
436
   size (sym->n_value) as an addend.  The relocate_section
437
   function will be adding in the final value of the symbol.  We
438
   need to subtract out the current size in order to get the
439
   correct result.  */
440
0
      BFD_ASSERT (h != NULL);
441
0
    }
442
443
0
  if (howto->pc_relative)
444
0
    {
445
0
      *addendp -= 4;
446
447
      /* If the symbol is defined, then the generic code is going to
448
   add back the symbol value in order to cancel out an
449
   adjustment it made to the addend.  However, we set the addend
450
   to 0 at the start of this function.  We need to adjust here,
451
   to avoid the adjustment the generic code will make.  FIXME:
452
   This is getting a bit hackish.  */
453
0
      if (sym != NULL && sym->n_scnum != 0)
454
0
  *addendp -= sym->n_value;
455
0
    }
456
457
0
  if (rel->r_type == R_SH_IMAGEBASE)
458
0
    *addendp -= pe_data (sec->output_section->owner)->pe_opthdr.ImageBase;
459
460
0
  return howto;
461
0
}
Unexecuted instantiation: pe-sh.c:coff_sh_rtype_to_howto
Unexecuted instantiation: pei-sh.c:coff_sh_rtype_to_howto
462
463
#endif /* COFF_WITH_PE */
464
465
/* This structure is used to map BFD reloc codes to SH PE relocs.  */
466
struct shcoff_reloc_map
467
{
468
  bfd_reloc_code_real_type bfd_reloc_val;
469
  unsigned char shcoff_reloc_val;
470
};
471
472
#ifdef COFF_WITH_PE
473
/* An array mapping BFD reloc codes to SH PE relocs.  */
474
static const struct shcoff_reloc_map sh_reloc_map[] =
475
{
476
  { BFD_RELOC_32, R_SH_IMM32CE },
477
  { BFD_RELOC_RVA, R_SH_IMAGEBASE },
478
  { BFD_RELOC_CTOR, R_SH_IMM32CE },
479
};
480
#else
481
/* An array mapping BFD reloc codes to SH PE relocs.  */
482
static const struct shcoff_reloc_map sh_reloc_map[] =
483
{
484
  { BFD_RELOC_32, R_SH_IMM32 },
485
  { BFD_RELOC_CTOR, R_SH_IMM32 },
486
};
487
#endif
488
489
/* Given a BFD reloc code, return the howto structure for the
490
   corresponding SH PE reloc.  */
491
#define coff_bfd_reloc_type_lookup  sh_coff_reloc_type_lookup
492
#define coff_bfd_reloc_name_lookup sh_coff_reloc_name_lookup
493
494
static reloc_howto_type *
495
sh_coff_reloc_type_lookup (bfd *abfd,
496
         bfd_reloc_code_real_type code)
497
154
{
498
154
  unsigned int i;
499
500
336
  for (i = ARRAY_SIZE (sh_reloc_map); i--;)
501
336
    if (sh_reloc_map[i].bfd_reloc_val == code)
502
154
      return &sh_coff_howtos[(int) sh_reloc_map[i].shcoff_reloc_val];
503
504
0
  _bfd_error_handler (_("%pB: unsupported relocation type %#x"),
505
0
          abfd, (unsigned int) code);
506
0
  return NULL;
507
154
}
Unexecuted instantiation: coff-sh.c:sh_coff_reloc_type_lookup
Unexecuted instantiation: pe-sh.c:sh_coff_reloc_type_lookup
pei-sh.c:sh_coff_reloc_type_lookup
Line
Count
Source
497
154
{
498
154
  unsigned int i;
499
500
336
  for (i = ARRAY_SIZE (sh_reloc_map); i--;)
501
336
    if (sh_reloc_map[i].bfd_reloc_val == code)
502
154
      return &sh_coff_howtos[(int) sh_reloc_map[i].shcoff_reloc_val];
503
504
0
  _bfd_error_handler (_("%pB: unsupported relocation type %#x"),
505
0
          abfd, (unsigned int) code);
506
  return NULL;
507
154
}
508
509
static reloc_howto_type *
510
sh_coff_reloc_name_lookup (bfd *abfd ATTRIBUTE_UNUSED,
511
         const char *r_name)
512
0
{
513
0
  unsigned int i;
514
515
0
  for (i = 0; i < sizeof (sh_coff_howtos) / sizeof (sh_coff_howtos[0]); i++)
516
0
    if (sh_coff_howtos[i].name != NULL
517
0
  && strcasecmp (sh_coff_howtos[i].name, r_name) == 0)
518
0
      return &sh_coff_howtos[i];
519
520
0
  return NULL;
521
0
}
Unexecuted instantiation: coff-sh.c:sh_coff_reloc_name_lookup
Unexecuted instantiation: pe-sh.c:sh_coff_reloc_name_lookup
Unexecuted instantiation: pei-sh.c:sh_coff_reloc_name_lookup
522
523
/* This macro is used in coffcode.h to get the howto corresponding to
524
   an internal reloc.  */
525
526
#define RTYPE2HOWTO(relent, internal)   \
527
300
  ((relent)->howto =        \
528
300
   ((internal)->r_type < SH_COFF_HOWTO_COUNT  \
529
300
    ? &sh_coff_howtos[(internal)->r_type]  \
530
300
    : (reloc_howto_type *) NULL))
531
532
/* This is the same as the macro in coffcode.h, except that it copies
533
   r_offset into reloc_entry->addend for some relocs.  */
534
#define CALC_ADDEND(abfd, ptr, reloc, cache_ptr)    \
535
300
  {               \
536
300
    coff_symbol_type *coffsym = (coff_symbol_type *) NULL;  \
537
300
    if (ptr && bfd_asymbol_bfd (ptr) != abfd)     \
538
300
      coffsym = (obj_symbols (abfd)       \
539
0
     + (cache_ptr->sym_ptr_ptr - symbols));   \
540
300
    else if (ptr)           \
541
300
      coffsym = coff_symbol_from (ptr);       \
542
300
    if (coffsym != (coff_symbol_type *) NULL      \
543
300
  && coffsym->native->u.syment.n_scnum == 0)   \
544
300
      cache_ptr->addend = 0;         \
545
300
    else if (ptr && bfd_asymbol_bfd (ptr) == abfd    \
546
285
       && ptr->section != (asection *) NULL)   \
547
285
      cache_ptr->addend = - (ptr->section->vma      \
548
16
           + COFF_PE_ADDEND_BIAS (ptr)); \
549
285
    else              \
550
285
      cache_ptr->addend = 0;         \
551
300
    if ((reloc).r_type == R_SH_SWITCH8        \
552
300
  || (reloc).r_type == R_SH_SWITCH16      \
553
300
  || (reloc).r_type == R_SH_SWITCH32      \
554
300
  || (reloc).r_type == R_SH_USES        \
555
300
  || (reloc).r_type == R_SH_COUNT        \
556
300
  || (reloc).r_type == R_SH_ALIGN)     \
557
300
      cache_ptr->addend = (reloc).r_offset;     \
558
300
  }
559
560
/* This is the howto function for the SH relocations.  */
561
562
static bfd_reloc_status_type
563
sh_reloc (bfd *      abfd,
564
    arelent *  reloc_entry,
565
    asymbol *  symbol_in,
566
    void *     data,
567
    asection * input_section,
568
    bfd *      output_bfd,
569
    char **    error_message ATTRIBUTE_UNUSED)
570
0
{
571
0
  bfd_vma insn;
572
0
  bfd_vma sym_value;
573
0
  unsigned short r_type;
574
0
  bfd_vma addr = reloc_entry->address;
575
0
  bfd_byte *hit_data = addr + (bfd_byte *) data;
576
577
0
  r_type = reloc_entry->howto->type;
578
579
0
  if (output_bfd != NULL)
580
0
    {
581
      /* Partial linking--do nothing.  */
582
0
      reloc_entry->address += input_section->output_offset;
583
0
      return bfd_reloc_ok;
584
0
    }
585
586
  /* Almost all relocs have to do with relaxing.  If any work must be
587
     done for them, it has been done in sh_relax_section.  */
588
0
  if (r_type != R_SH_IMM32
589
#ifdef COFF_WITH_PE
590
0
      && r_type != R_SH_IMM32CE
591
0
      && r_type != R_SH_IMAGEBASE
592
0
#endif
593
0
      && (r_type != R_SH_PCDISP
594
0
    || (symbol_in->flags & BSF_LOCAL) != 0))
595
0
    return bfd_reloc_ok;
596
597
0
  if (symbol_in != NULL
598
0
      && bfd_is_und_section (symbol_in->section))
599
0
    return bfd_reloc_undefined;
600
601
0
  if (!bfd_reloc_offset_in_range (reloc_entry->howto, abfd, input_section,
602
0
          addr))
603
0
    return bfd_reloc_outofrange;
604
605
0
  sym_value = get_symbol_value (symbol_in);
606
607
0
  switch (r_type)
608
0
    {
609
0
    case R_SH_IMM32:
610
#ifdef COFF_WITH_PE
611
0
    case R_SH_IMM32CE:
612
#endif
613
0
      insn = bfd_get_32 (abfd, hit_data);
614
0
      insn += sym_value + reloc_entry->addend;
615
0
      bfd_put_32 (abfd, insn, hit_data);
616
0
      break;
617
#ifdef COFF_WITH_PE
618
0
    case R_SH_IMAGEBASE:
619
0
      insn = bfd_get_32 (abfd, hit_data);
620
0
      insn += sym_value + reloc_entry->addend;
621
0
      insn -= pe_data (input_section->output_section->owner)->pe_opthdr.ImageBase;
622
0
      bfd_put_32 (abfd, insn, hit_data);
623
0
      break;
624
0
#endif
625
0
    case R_SH_PCDISP:
626
0
      insn = bfd_get_16 (abfd, hit_data);
627
0
      sym_value += reloc_entry->addend;
628
0
      sym_value -= (input_section->output_section->vma
629
0
        + input_section->output_offset
630
0
        + addr
631
0
        + 4);
632
0
      sym_value += (((insn & 0xfff) ^ 0x800) - 0x800) << 1;
633
0
      insn = (insn & 0xf000) | ((sym_value >> 1) & 0xfff);
634
0
      bfd_put_16 (abfd, insn, hit_data);
635
0
      if (sym_value + 0x1000 >= 0x2000 || (sym_value & 1) != 0)
636
0
  return bfd_reloc_overflow;
637
0
      break;
638
0
    default:
639
0
      abort ();
640
0
      break;
641
0
    }
642
643
0
  return bfd_reloc_ok;
644
0
}
Unexecuted instantiation: coff-sh.c:sh_reloc
Unexecuted instantiation: pe-sh.c:sh_reloc
Unexecuted instantiation: pei-sh.c:sh_reloc
645
646
#define coff_bfd_merge_private_bfd_data _bfd_generic_verify_endian_match
647
648
/* We can do relaxing.  */
649
#define coff_bfd_relax_section sh_relax_section
650
651
/* We use the special COFF backend linker.  */
652
#define coff_relocate_section sh_relocate_section
653
654
/* When relaxing, we need to use special code to get the relocated
655
   section contents.  */
656
#define coff_bfd_get_relocated_section_contents \
657
  sh_coff_get_relocated_section_contents
658
659
#include "coffcode.h"
660

661
static bool
662
sh_relax_delete_bytes (bfd *, asection *, bfd_vma, int);
663
664
/* This function handles relaxing on the SH.
665
666
   Function calls on the SH look like this:
667
668
       movl  L1,r0
669
       ...
670
       jsr   @r0
671
       ...
672
     L1:
673
       .long function
674
675
   The compiler and assembler will cooperate to create R_SH_USES
676
   relocs on the jsr instructions.  The r_offset field of the
677
   R_SH_USES reloc is the PC relative offset to the instruction which
678
   loads the register (the r_offset field is computed as though it
679
   were a jump instruction, so the offset value is actually from four
680
   bytes past the instruction).  The linker can use this reloc to
681
   determine just which function is being called, and thus decide
682
   whether it is possible to replace the jsr with a bsr.
683
684
   If multiple function calls are all based on a single register load
685
   (i.e., the same function is called multiple times), the compiler
686
   guarantees that each function call will have an R_SH_USES reloc.
687
   Therefore, if the linker is able to convert each R_SH_USES reloc
688
   which refers to that address, it can safely eliminate the register
689
   load.
690
691
   When the assembler creates an R_SH_USES reloc, it examines it to
692
   determine which address is being loaded (L1 in the above example).
693
   It then counts the number of references to that address, and
694
   creates an R_SH_COUNT reloc at that address.  The r_offset field of
695
   the R_SH_COUNT reloc will be the number of references.  If the
696
   linker is able to eliminate a register load, it can use the
697
   R_SH_COUNT reloc to see whether it can also eliminate the function
698
   address.
699
700
   SH relaxing also handles another, unrelated, matter.  On the SH, if
701
   a load or store instruction is not aligned on a four byte boundary,
702
   the memory cycle interferes with the 32 bit instruction fetch,
703
   causing a one cycle bubble in the pipeline.  Therefore, we try to
704
   align load and store instructions on four byte boundaries if we
705
   can, by swapping them with one of the adjacent instructions.  */
706
707
static bool
708
sh_relax_section (bfd *abfd,
709
      asection *sec,
710
      struct bfd_link_info *link_info,
711
      bool *again)
712
0
{
713
0
  struct internal_reloc *internal_relocs;
714
0
  bool have_code;
715
0
  struct internal_reloc *irel, *irelend;
716
0
  bfd_byte *contents = NULL;
717
718
0
  *again = false;
719
720
0
  if (bfd_link_relocatable (link_info)
721
0
      || (sec->flags & SEC_HAS_CONTENTS) == 0
722
0
      || (sec->flags & SEC_RELOC) == 0
723
0
      || sec->reloc_count == 0)
724
0
    return true;
725
726
0
  if (coff_section_data (abfd, sec) == NULL)
727
0
    {
728
0
      size_t amt = sizeof (struct coff_section_tdata);
729
0
      sec->used_by_bfd = bfd_zalloc (abfd, amt);
730
0
      if (sec->used_by_bfd == NULL)
731
0
  return false;
732
0
    }
733
734
0
  internal_relocs = (bfd_coff_read_internal_relocs
735
0
         (abfd, sec, link_info->keep_memory,
736
0
          NULL, false, NULL));
737
0
  if (internal_relocs == NULL)
738
0
    goto error_return;
739
740
0
  have_code = false;
741
742
0
  irelend = internal_relocs + sec->reloc_count;
743
0
  for (irel = internal_relocs; irel < irelend; irel++)
744
0
    {
745
0
      bfd_vma laddr, paddr, symval;
746
0
      unsigned short insn;
747
0
      struct internal_reloc *irelfn, *irelscan, *irelcount;
748
0
      struct internal_syment sym;
749
0
      bfd_signed_vma foff;
750
751
0
      if (irel->r_type == R_SH_CODE)
752
0
  have_code = true;
753
754
0
      if (irel->r_type != R_SH_USES)
755
0
  continue;
756
757
      /* Get the section contents.  */
758
0
      if (contents == NULL)
759
0
  {
760
0
    if (coff_section_data (abfd, sec)->contents != NULL)
761
0
      contents = coff_section_data (abfd, sec)->contents;
762
0
    else
763
0
      {
764
0
        if (!bfd_malloc_and_get_section (abfd, sec, &contents))
765
0
    goto error_return;
766
0
      }
767
0
  }
768
769
      /* The r_offset field of the R_SH_USES reloc will point us to
770
   the register load.  The 4 is because the r_offset field is
771
   computed as though it were a jump offset, which are based
772
   from 4 bytes after the jump instruction.  */
773
0
      laddr = irel->r_vaddr - sec->vma + 4;
774
      /* Careful to sign extend the 32-bit offset.  */
775
0
      laddr += ((irel->r_offset & 0xffffffff) ^ 0x80000000) - 0x80000000;
776
0
      if (laddr >= sec->size)
777
0
  {
778
    /* xgettext: c-format */
779
0
    _bfd_error_handler
780
0
      (_("%pB: %#" PRIx64 ": warning: bad R_SH_USES offset"),
781
0
       abfd, (uint64_t) irel->r_vaddr);
782
0
    continue;
783
0
  }
784
0
      insn = bfd_get_16 (abfd, contents + laddr);
785
786
      /* If the instruction is not mov.l NN,rN, we don't know what to do.  */
787
0
      if ((insn & 0xf000) != 0xd000)
788
0
  {
789
0
    _bfd_error_handler
790
      /* xgettext: c-format */
791
0
      (_("%pB: %#" PRIx64 ": warning: R_SH_USES points to unrecognized insn %#x"),
792
0
       abfd, (uint64_t) irel->r_vaddr, insn);
793
0
    continue;
794
0
  }
795
796
      /* Get the address from which the register is being loaded.  The
797
   displacement in the mov.l instruction is quadrupled.  It is a
798
   displacement from four bytes after the movl instruction, but,
799
   before adding in the PC address, two least significant bits
800
   of the PC are cleared.  We assume that the section is aligned
801
   on a four byte boundary.  */
802
0
      paddr = insn & 0xff;
803
0
      paddr *= 4;
804
0
      paddr += (laddr + 4) &~ (bfd_vma) 3;
805
0
      if (paddr >= sec->size)
806
0
  {
807
0
    _bfd_error_handler
808
      /* xgettext: c-format */
809
0
      (_("%pB: %#" PRIx64 ": warning: bad R_SH_USES load offset"),
810
0
       abfd, (uint64_t) irel->r_vaddr);
811
0
    continue;
812
0
  }
813
814
      /* Get the reloc for the address from which the register is
815
   being loaded.  This reloc will tell us which function is
816
   actually being called.  */
817
0
      paddr += sec->vma;
818
0
      for (irelfn = internal_relocs; irelfn < irelend; irelfn++)
819
0
  if (irelfn->r_vaddr == paddr
820
#ifdef COFF_WITH_PE
821
0
      && (irelfn->r_type == R_SH_IMM32
822
0
    || irelfn->r_type == R_SH_IMM32CE
823
0
    || irelfn->r_type == R_SH_IMAGEBASE)
824
825
#else
826
0
      && irelfn->r_type == R_SH_IMM32
827
#endif
828
0
      )
829
0
    break;
830
0
      if (irelfn >= irelend)
831
0
  {
832
0
    _bfd_error_handler
833
      /* xgettext: c-format */
834
0
      (_("%pB: %#" PRIx64 ": warning: could not find expected reloc"),
835
0
       abfd, (uint64_t) paddr);
836
0
    continue;
837
0
  }
838
839
      /* Get the value of the symbol referred to by the reloc.  */
840
0
      if (! _bfd_coff_get_external_symbols (abfd))
841
0
  goto error_return;
842
0
      bfd_coff_swap_sym_in (abfd,
843
0
          ((bfd_byte *) obj_coff_external_syms (abfd)
844
0
           + (irelfn->r_symndx
845
0
        * bfd_coff_symesz (abfd))),
846
0
          &sym);
847
0
      if (sym.n_scnum != 0 && sym.n_scnum != sec->target_index)
848
0
  {
849
0
    _bfd_error_handler
850
      /* xgettext: c-format */
851
0
      (_("%pB: %#" PRIx64 ": warning: symbol in unexpected section"),
852
0
       abfd, (uint64_t) paddr);
853
0
    continue;
854
0
  }
855
856
0
      if (sym.n_sclass != C_EXT)
857
0
  {
858
0
    symval = (sym.n_value
859
0
        - sec->vma
860
0
        + sec->output_section->vma
861
0
        + sec->output_offset);
862
0
  }
863
0
      else
864
0
  {
865
0
    struct coff_link_hash_entry *h;
866
867
0
    h = obj_coff_sym_hashes (abfd)[irelfn->r_symndx];
868
0
    BFD_ASSERT (h != NULL);
869
0
    if (h->root.type != bfd_link_hash_defined
870
0
        && h->root.type != bfd_link_hash_defweak)
871
0
      {
872
        /* This appears to be a reference to an undefined
873
     symbol.  Just ignore it--it will be caught by the
874
     regular reloc processing.  */
875
0
        continue;
876
0
      }
877
878
0
    symval = (h->root.u.def.value
879
0
        + h->root.u.def.section->output_section->vma
880
0
        + h->root.u.def.section->output_offset);
881
0
  }
882
883
0
      symval += bfd_get_32 (abfd, contents + paddr - sec->vma);
884
885
      /* See if this function call can be shortened.  */
886
0
      foff = (symval
887
0
        - (irel->r_vaddr
888
0
     - sec->vma
889
0
     + sec->output_section->vma
890
0
     + sec->output_offset
891
0
     + 4));
892
0
      if (foff < -0x1000 || foff >= 0x1000)
893
0
  {
894
    /* After all that work, we can't shorten this function call.  */
895
0
    continue;
896
0
  }
897
898
      /* Shorten the function call.  */
899
900
      /* For simplicity of coding, we are going to modify the section
901
   contents, the section relocs, and the BFD symbol table.  We
902
   must tell the rest of the code not to free up this
903
   information.  It would be possible to instead create a table
904
   of changes which have to be made, as is done in coff-mips.c;
905
   that would be more work, but would require less memory when
906
   the linker is run.  */
907
908
0
      coff_section_data (abfd, sec)->relocs = internal_relocs;
909
0
      coff_section_data (abfd, sec)->contents = contents;
910
911
      /* Replace the jsr with a bsr.  */
912
913
      /* Change the R_SH_USES reloc into an R_SH_PCDISP reloc, and
914
   replace the jsr with a bsr.  */
915
0
      irel->r_type = R_SH_PCDISP;
916
0
      irel->r_symndx = irelfn->r_symndx;
917
0
      if (sym.n_sclass != C_EXT)
918
0
  {
919
    /* If this needs to be changed because of future relaxing,
920
       it will be handled here like other internal PCDISP
921
       relocs.  */
922
0
    bfd_put_16 (abfd,
923
0
          (bfd_vma) 0xb000 | ((foff >> 1) & 0xfff),
924
0
          contents + irel->r_vaddr - sec->vma);
925
0
  }
926
0
      else
927
0
  {
928
    /* We can't fully resolve this yet, because the external
929
       symbol value may be changed by future relaxing.  We let
930
       the final link phase handle it.  */
931
0
    bfd_put_16 (abfd, (bfd_vma) 0xb000,
932
0
          contents + irel->r_vaddr - sec->vma);
933
0
  }
934
935
      /* See if there is another R_SH_USES reloc referring to the same
936
   register load.  */
937
0
      for (irelscan = internal_relocs; irelscan < irelend; irelscan++)
938
0
  if (irelscan->r_type == R_SH_USES
939
0
      && laddr == irelscan->r_vaddr - sec->vma + 4 + irelscan->r_offset)
940
0
    break;
941
0
      if (irelscan < irelend)
942
0
  {
943
    /* Some other function call depends upon this register load,
944
       and we have not yet converted that function call.
945
       Indeed, we may never be able to convert it.  There is
946
       nothing else we can do at this point.  */
947
0
    continue;
948
0
  }
949
950
      /* Look for a R_SH_COUNT reloc on the location where the
951
   function address is stored.  Do this before deleting any
952
   bytes, to avoid confusion about the address.  */
953
0
      for (irelcount = internal_relocs; irelcount < irelend; irelcount++)
954
0
  if (irelcount->r_vaddr == paddr
955
0
      && irelcount->r_type == R_SH_COUNT)
956
0
    break;
957
958
      /* Delete the register load.  */
959
0
      if (! sh_relax_delete_bytes (abfd, sec, laddr, 2))
960
0
  goto error_return;
961
962
      /* That will change things, so, just in case it permits some
963
   other function call to come within range, we should relax
964
   again.  Note that this is not required, and it may be slow.  */
965
0
      *again = true;
966
967
      /* Now check whether we got a COUNT reloc.  */
968
0
      if (irelcount >= irelend)
969
0
  {
970
0
    _bfd_error_handler
971
      /* xgettext: c-format */
972
0
      (_("%pB: %#" PRIx64 ": warning: could not find expected COUNT reloc"),
973
0
       abfd, (uint64_t) paddr);
974
0
    continue;
975
0
  }
976
977
      /* The number of uses is stored in the r_offset field.  We've
978
   just deleted one.  */
979
0
      if (irelcount->r_offset == 0)
980
0
  {
981
    /* xgettext: c-format */
982
0
    _bfd_error_handler (_("%pB: %#" PRIx64 ": warning: bad count"),
983
0
            abfd, (uint64_t) paddr);
984
0
    continue;
985
0
  }
986
987
0
      --irelcount->r_offset;
988
989
      /* If there are no more uses, we can delete the address.  Reload
990
   the address from irelfn, in case it was changed by the
991
   previous call to sh_relax_delete_bytes.  */
992
0
      if (irelcount->r_offset == 0)
993
0
  {
994
0
    if (! sh_relax_delete_bytes (abfd, sec,
995
0
               irelfn->r_vaddr - sec->vma, 4))
996
0
      goto error_return;
997
0
  }
998
999
      /* We've done all we can with that function call.  */
1000
0
    }
1001
1002
  /* Look for load and store instructions that we can align on four
1003
     byte boundaries.  */
1004
0
  if (have_code)
1005
0
    {
1006
0
      bool swapped;
1007
1008
      /* Get the section contents.  */
1009
0
      if (contents == NULL)
1010
0
  {
1011
0
    if (coff_section_data (abfd, sec)->contents != NULL)
1012
0
      contents = coff_section_data (abfd, sec)->contents;
1013
0
    else
1014
0
      {
1015
0
        if (!bfd_malloc_and_get_section (abfd, sec, &contents))
1016
0
    goto error_return;
1017
0
      }
1018
0
  }
1019
1020
0
      if (! sh_align_loads (abfd, sec, internal_relocs, contents, &swapped))
1021
0
  goto error_return;
1022
1023
0
      if (swapped)
1024
0
  {
1025
0
    coff_section_data (abfd, sec)->relocs = internal_relocs;
1026
0
    coff_section_data (abfd, sec)->contents = contents;
1027
0
  }
1028
0
    }
1029
1030
0
  if (internal_relocs != NULL
1031
0
      && internal_relocs != coff_section_data (abfd, sec)->relocs)
1032
0
    {
1033
0
      if (! link_info->keep_memory)
1034
0
  free (internal_relocs);
1035
0
      else
1036
0
  coff_section_data (abfd, sec)->relocs = internal_relocs;
1037
0
    }
1038
1039
0
  if (contents != NULL && contents != coff_section_data (abfd, sec)->contents)
1040
0
    {
1041
0
      if (! link_info->keep_memory)
1042
0
  free (contents);
1043
0
      else
1044
  /* Cache the section contents for coff_link_input_bfd.  */
1045
0
  coff_section_data (abfd, sec)->contents = contents;
1046
0
    }
1047
1048
0
  return true;
1049
1050
0
 error_return:
1051
0
  if (internal_relocs != coff_section_data (abfd, sec)->relocs)
1052
0
    free (internal_relocs);
1053
0
  if (contents != coff_section_data (abfd, sec)->contents)
1054
0
    free (contents);
1055
0
  return false;
1056
0
}
Unexecuted instantiation: coff-sh.c:sh_relax_section
Unexecuted instantiation: pe-sh.c:sh_relax_section
Unexecuted instantiation: pei-sh.c:sh_relax_section
1057
1058
/* Delete some bytes from a section while relaxing.  */
1059
1060
static bool
1061
sh_relax_delete_bytes (bfd *abfd,
1062
           asection *sec,
1063
           bfd_vma addr,
1064
           int count)
1065
0
{
1066
0
  bfd_byte *contents;
1067
0
  struct internal_reloc *irel, *irelend;
1068
0
  struct internal_reloc *irelalign;
1069
0
  bfd_vma toaddr;
1070
0
  bfd_byte *esym, *esymend;
1071
0
  bfd_size_type symesz;
1072
0
  struct coff_link_hash_entry **sym_hash;
1073
0
  asection *o;
1074
1075
0
  contents = coff_section_data (abfd, sec)->contents;
1076
1077
  /* The deletion must stop at the next ALIGN reloc for an alignment
1078
     power larger than the number of bytes we are deleting.  */
1079
1080
0
  irelalign = NULL;
1081
0
  toaddr = sec->size;
1082
1083
0
  irel = coff_section_data (abfd, sec)->relocs;
1084
0
  irelend = irel + sec->reloc_count;
1085
0
  for (; irel < irelend; irel++)
1086
0
    {
1087
0
      if (irel->r_type == R_SH_ALIGN
1088
0
    && irel->r_vaddr - sec->vma > addr
1089
0
    && count < (1 << irel->r_offset))
1090
0
  {
1091
0
    irelalign = irel;
1092
0
    toaddr = irel->r_vaddr - sec->vma;
1093
0
    break;
1094
0
  }
1095
0
    }
1096
1097
  /* Actually delete the bytes.  */
1098
0
  memmove (contents + addr, contents + addr + count,
1099
0
     (size_t) (toaddr - addr - count));
1100
0
  if (irelalign == NULL)
1101
0
    sec->size -= count;
1102
0
  else
1103
0
    {
1104
0
      int i;
1105
1106
0
#define NOP_OPCODE (0x0009)
1107
1108
0
      BFD_ASSERT ((count & 1) == 0);
1109
0
      for (i = 0; i < count; i += 2)
1110
0
  bfd_put_16 (abfd, (bfd_vma) NOP_OPCODE, contents + toaddr - count + i);
1111
0
    }
1112
1113
  /* Adjust all the relocs.  */
1114
0
  for (irel = coff_section_data (abfd, sec)->relocs; irel < irelend; irel++)
1115
0
    {
1116
0
      bfd_vma nraddr, stop;
1117
0
      bfd_vma start = 0;
1118
0
      int insn = 0;
1119
0
      struct internal_syment sym;
1120
0
      int off, adjust, oinsn;
1121
0
      bfd_signed_vma voff = 0;
1122
0
      bool overflow;
1123
1124
      /* Get the new reloc address.  */
1125
0
      nraddr = irel->r_vaddr - sec->vma;
1126
0
      if ((irel->r_vaddr - sec->vma > addr
1127
0
     && irel->r_vaddr - sec->vma < toaddr)
1128
0
    || (irel->r_type == R_SH_ALIGN
1129
0
        && irel->r_vaddr - sec->vma == toaddr))
1130
0
  nraddr -= count;
1131
1132
      /* See if this reloc was for the bytes we have deleted, in which
1133
   case we no longer care about it.  Don't delete relocs which
1134
   represent addresses, though.  */
1135
0
      if (irel->r_vaddr - sec->vma >= addr
1136
0
    && irel->r_vaddr - sec->vma < addr + count
1137
0
    && irel->r_type != R_SH_ALIGN
1138
0
    && irel->r_type != R_SH_CODE
1139
0
    && irel->r_type != R_SH_DATA
1140
0
    && irel->r_type != R_SH_LABEL)
1141
0
  irel->r_type = R_SH_UNUSED;
1142
1143
      /* If this is a PC relative reloc, see if the range it covers
1144
   includes the bytes we have deleted.  */
1145
0
      switch (irel->r_type)
1146
0
  {
1147
0
  default:
1148
0
    break;
1149
1150
0
  case R_SH_PCDISP8BY2:
1151
0
  case R_SH_PCDISP:
1152
0
  case R_SH_PCRELIMM8BY2:
1153
0
  case R_SH_PCRELIMM8BY4:
1154
0
    start = irel->r_vaddr - sec->vma;
1155
0
    insn = bfd_get_16 (abfd, contents + nraddr);
1156
0
    break;
1157
0
  }
1158
1159
0
      switch (irel->r_type)
1160
0
  {
1161
0
  default:
1162
0
    start = stop = addr;
1163
0
    break;
1164
1165
0
  case R_SH_IMM32:
1166
#ifdef COFF_WITH_PE
1167
0
  case R_SH_IMM32CE:
1168
0
  case R_SH_IMAGEBASE:
1169
0
#endif
1170
    /* If this reloc is against a symbol defined in this
1171
       section, and the symbol will not be adjusted below, we
1172
       must check the addend to see it will put the value in
1173
       range to be adjusted, and hence must be changed.  */
1174
0
    bfd_coff_swap_sym_in (abfd,
1175
0
        ((bfd_byte *) obj_coff_external_syms (abfd)
1176
0
         + (irel->r_symndx
1177
0
            * bfd_coff_symesz (abfd))),
1178
0
        &sym);
1179
0
    if (sym.n_sclass != C_EXT
1180
0
        && sym.n_scnum == sec->target_index
1181
0
        && ((bfd_vma) sym.n_value <= addr
1182
0
      || (bfd_vma) sym.n_value >= toaddr))
1183
0
      {
1184
0
        bfd_vma val;
1185
1186
0
        val = bfd_get_32 (abfd, contents + nraddr);
1187
0
        val += sym.n_value;
1188
0
        if (val > addr && val < toaddr)
1189
0
    bfd_put_32 (abfd, val - count, contents + nraddr);
1190
0
      }
1191
0
    start = stop = addr;
1192
0
    break;
1193
1194
0
  case R_SH_PCDISP8BY2:
1195
0
    off = insn & 0xff;
1196
0
    if (off & 0x80)
1197
0
      off -= 0x100;
1198
0
    stop = (bfd_vma) ((bfd_signed_vma) start + 4 + off * 2);
1199
0
    break;
1200
1201
0
  case R_SH_PCDISP:
1202
0
    bfd_coff_swap_sym_in (abfd,
1203
0
        ((bfd_byte *) obj_coff_external_syms (abfd)
1204
0
         + (irel->r_symndx
1205
0
            * bfd_coff_symesz (abfd))),
1206
0
        &sym);
1207
0
    if (sym.n_sclass == C_EXT)
1208
0
      start = stop = addr;
1209
0
    else
1210
0
      {
1211
0
        off = insn & 0xfff;
1212
0
        if (off & 0x800)
1213
0
    off -= 0x1000;
1214
0
        stop = (bfd_vma) ((bfd_signed_vma) start + 4 + off * 2);
1215
0
      }
1216
0
    break;
1217
1218
0
  case R_SH_PCRELIMM8BY2:
1219
0
    off = insn & 0xff;
1220
0
    stop = start + 4 + off * 2;
1221
0
    break;
1222
1223
0
  case R_SH_PCRELIMM8BY4:
1224
0
    off = insn & 0xff;
1225
0
    stop = (start &~ (bfd_vma) 3) + 4 + off * 4;
1226
0
    break;
1227
1228
0
  case R_SH_SWITCH8:
1229
0
  case R_SH_SWITCH16:
1230
0
  case R_SH_SWITCH32:
1231
    /* These relocs types represent
1232
         .word L2-L1
1233
       The r_offset field holds the difference between the reloc
1234
       address and L1.  That is the start of the reloc, and
1235
       adding in the contents gives us the top.  We must adjust
1236
       both the r_offset field and the section contents.  */
1237
1238
0
    start = irel->r_vaddr - sec->vma;
1239
0
    stop = (bfd_vma) ((bfd_signed_vma) start - (long) irel->r_offset);
1240
1241
0
    if (start > addr
1242
0
        && start < toaddr
1243
0
        && (stop <= addr || stop >= toaddr))
1244
0
      irel->r_offset += count;
1245
0
    else if (stop > addr
1246
0
       && stop < toaddr
1247
0
       && (start <= addr || start >= toaddr))
1248
0
      irel->r_offset -= count;
1249
1250
0
    start = stop;
1251
1252
0
    if (irel->r_type == R_SH_SWITCH16)
1253
0
      voff = bfd_get_signed_16 (abfd, contents + nraddr);
1254
0
    else if (irel->r_type == R_SH_SWITCH8)
1255
0
      voff = bfd_get_8 (abfd, contents + nraddr);
1256
0
    else
1257
0
      voff = bfd_get_signed_32 (abfd, contents + nraddr);
1258
0
    stop = (bfd_vma) ((bfd_signed_vma) start + voff);
1259
1260
0
    break;
1261
1262
0
  case R_SH_USES:
1263
0
    start = irel->r_vaddr - sec->vma;
1264
0
    stop = (bfd_vma) ((bfd_signed_vma) start
1265
0
          + (long) irel->r_offset
1266
0
          + 4);
1267
0
    break;
1268
0
  }
1269
1270
0
      if (start > addr
1271
0
    && start < toaddr
1272
0
    && (stop <= addr || stop >= toaddr))
1273
0
  adjust = count;
1274
0
      else if (stop > addr
1275
0
         && stop < toaddr
1276
0
         && (start <= addr || start >= toaddr))
1277
0
  adjust = - count;
1278
0
      else
1279
0
  adjust = 0;
1280
1281
0
      if (adjust != 0)
1282
0
  {
1283
0
    oinsn = insn;
1284
0
    overflow = false;
1285
0
    switch (irel->r_type)
1286
0
      {
1287
0
      default:
1288
0
        abort ();
1289
0
        break;
1290
1291
0
      case R_SH_PCDISP8BY2:
1292
0
      case R_SH_PCRELIMM8BY2:
1293
0
        insn += adjust / 2;
1294
0
        if ((oinsn & 0xff00) != (insn & 0xff00))
1295
0
    overflow = true;
1296
0
        bfd_put_16 (abfd, (bfd_vma) insn, contents + nraddr);
1297
0
        break;
1298
1299
0
      case R_SH_PCDISP:
1300
0
        insn += adjust / 2;
1301
0
        if ((oinsn & 0xf000) != (insn & 0xf000))
1302
0
    overflow = true;
1303
0
        bfd_put_16 (abfd, (bfd_vma) insn, contents + nraddr);
1304
0
        break;
1305
1306
0
      case R_SH_PCRELIMM8BY4:
1307
0
        BFD_ASSERT (adjust == count || count >= 4);
1308
0
        if (count >= 4)
1309
0
    insn += adjust / 4;
1310
0
        else
1311
0
    {
1312
0
      if ((irel->r_vaddr & 3) == 0)
1313
0
        ++insn;
1314
0
    }
1315
0
        if ((oinsn & 0xff00) != (insn & 0xff00))
1316
0
    overflow = true;
1317
0
        bfd_put_16 (abfd, (bfd_vma) insn, contents + nraddr);
1318
0
        break;
1319
1320
0
      case R_SH_SWITCH8:
1321
0
        voff += adjust;
1322
0
        if (voff < 0 || voff >= 0xff)
1323
0
    overflow = true;
1324
0
        bfd_put_8 (abfd, (bfd_vma) voff, contents + nraddr);
1325
0
        break;
1326
1327
0
      case R_SH_SWITCH16:
1328
0
        voff += adjust;
1329
0
        if (voff < - 0x8000 || voff >= 0x8000)
1330
0
    overflow = true;
1331
0
        bfd_put_signed_16 (abfd, (bfd_vma) voff, contents + nraddr);
1332
0
        break;
1333
1334
0
      case R_SH_SWITCH32:
1335
0
        voff += adjust;
1336
0
        bfd_put_signed_32 (abfd, (bfd_vma) voff, contents + nraddr);
1337
0
        break;
1338
1339
0
      case R_SH_USES:
1340
0
        irel->r_offset += adjust;
1341
0
        break;
1342
0
      }
1343
1344
0
    if (overflow)
1345
0
      {
1346
0
        _bfd_error_handler
1347
    /* xgettext: c-format */
1348
0
    (_("%pB: %#" PRIx64 ": fatal: reloc overflow while relaxing"),
1349
0
     abfd, (uint64_t) irel->r_vaddr);
1350
0
        bfd_set_error (bfd_error_bad_value);
1351
0
        return false;
1352
0
      }
1353
0
  }
1354
1355
0
      irel->r_vaddr = nraddr + sec->vma;
1356
0
    }
1357
1358
  /* Look through all the other sections.  If there contain any IMM32
1359
     relocs against internal symbols which we are not going to adjust
1360
     below, we may need to adjust the addends.  */
1361
0
  for (o = abfd->sections; o != NULL; o = o->next)
1362
0
    {
1363
0
      struct internal_reloc *internal_relocs;
1364
0
      struct internal_reloc *irelscan, *irelscanend;
1365
0
      bfd_byte *ocontents;
1366
1367
0
      if (o == sec
1368
0
    || (o->flags & SEC_HAS_CONTENTS) == 0
1369
0
    || (o->flags & SEC_RELOC) == 0
1370
0
    || o->reloc_count == 0)
1371
0
  continue;
1372
1373
      /* We always cache the relocs.  Perhaps, if info->keep_memory is
1374
   FALSE, we should free them, if we are permitted to, when we
1375
   leave sh_coff_relax_section.  */
1376
0
      internal_relocs = (bfd_coff_read_internal_relocs
1377
0
       (abfd, o, true, NULL, false, NULL));
1378
0
      if (internal_relocs == NULL)
1379
0
  return false;
1380
1381
0
      ocontents = NULL;
1382
0
      irelscanend = internal_relocs + o->reloc_count;
1383
0
      for (irelscan = internal_relocs; irelscan < irelscanend; irelscan++)
1384
0
  {
1385
0
    struct internal_syment sym;
1386
1387
#ifdef COFF_WITH_PE
1388
0
    if (irelscan->r_type != R_SH_IMM32
1389
0
        && irelscan->r_type != R_SH_IMAGEBASE
1390
0
        && irelscan->r_type != R_SH_IMM32CE)
1391
#else
1392
0
    if (irelscan->r_type != R_SH_IMM32)
1393
0
#endif
1394
0
      continue;
1395
1396
0
    bfd_coff_swap_sym_in (abfd,
1397
0
        ((bfd_byte *) obj_coff_external_syms (abfd)
1398
0
         + (irelscan->r_symndx
1399
0
            * bfd_coff_symesz (abfd))),
1400
0
        &sym);
1401
0
    if (sym.n_sclass != C_EXT
1402
0
        && sym.n_scnum == sec->target_index
1403
0
        && ((bfd_vma) sym.n_value <= addr
1404
0
      || (bfd_vma) sym.n_value >= toaddr))
1405
0
      {
1406
0
        bfd_vma val;
1407
1408
0
        if (ocontents == NULL)
1409
0
    {
1410
0
      if (coff_section_data (abfd, o)->contents != NULL)
1411
0
        ocontents = coff_section_data (abfd, o)->contents;
1412
0
      else
1413
0
        {
1414
0
          if (!bfd_malloc_and_get_section (abfd, o, &ocontents))
1415
0
      return false;
1416
          /* We always cache the section contents.
1417
       Perhaps, if info->keep_memory is FALSE, we
1418
       should free them, if we are permitted to,
1419
       when we leave sh_coff_relax_section.  */
1420
0
          coff_section_data (abfd, o)->contents = ocontents;
1421
0
        }
1422
0
    }
1423
1424
0
        val = bfd_get_32 (abfd, ocontents + irelscan->r_vaddr - o->vma);
1425
0
        val += sym.n_value;
1426
0
        if (val > addr && val < toaddr)
1427
0
    bfd_put_32 (abfd, val - count,
1428
0
          ocontents + irelscan->r_vaddr - o->vma);
1429
0
      }
1430
0
  }
1431
0
    }
1432
1433
  /* Adjusting the internal symbols will not work if something has
1434
     already retrieved the generic symbols.  It would be possible to
1435
     make this work by adjusting the generic symbols at the same time.
1436
     However, this case should not arise in normal usage.  */
1437
0
  if (obj_symbols (abfd) != NULL
1438
0
      || obj_raw_syments (abfd) != NULL)
1439
0
    {
1440
0
      _bfd_error_handler
1441
0
  (_("%pB: fatal: generic symbols retrieved before relaxing"), abfd);
1442
0
      bfd_set_error (bfd_error_invalid_operation);
1443
0
      return false;
1444
0
    }
1445
1446
  /* Adjust all the symbols.  */
1447
0
  sym_hash = obj_coff_sym_hashes (abfd);
1448
0
  symesz = bfd_coff_symesz (abfd);
1449
0
  esym = (bfd_byte *) obj_coff_external_syms (abfd);
1450
0
  esymend = esym + obj_raw_syment_count (abfd) * symesz;
1451
0
  while (esym < esymend)
1452
0
    {
1453
0
      struct internal_syment isym;
1454
1455
0
      bfd_coff_swap_sym_in (abfd, esym, &isym);
1456
1457
0
      if (isym.n_scnum == sec->target_index
1458
0
    && (bfd_vma) isym.n_value > addr
1459
0
    && (bfd_vma) isym.n_value < toaddr)
1460
0
  {
1461
0
    isym.n_value -= count;
1462
1463
0
    bfd_coff_swap_sym_out (abfd, &isym, esym);
1464
1465
0
    if (*sym_hash != NULL)
1466
0
      {
1467
0
        BFD_ASSERT ((*sym_hash)->root.type == bfd_link_hash_defined
1468
0
        || (*sym_hash)->root.type == bfd_link_hash_defweak);
1469
0
        BFD_ASSERT ((*sym_hash)->root.u.def.value >= addr
1470
0
        && (*sym_hash)->root.u.def.value < toaddr);
1471
0
        (*sym_hash)->root.u.def.value -= count;
1472
0
      }
1473
0
  }
1474
1475
0
      esym += (isym.n_numaux + 1) * symesz;
1476
0
      sym_hash += isym.n_numaux + 1;
1477
0
    }
1478
1479
  /* See if we can move the ALIGN reloc forward.  We have adjusted
1480
     r_vaddr for it already.  */
1481
0
  if (irelalign != NULL)
1482
0
    {
1483
0
      bfd_vma alignto, alignaddr;
1484
1485
0
      alignto = BFD_ALIGN (toaddr, 1 << irelalign->r_offset);
1486
0
      alignaddr = BFD_ALIGN (irelalign->r_vaddr - sec->vma,
1487
0
           1 << irelalign->r_offset);
1488
0
      if (alignto != alignaddr)
1489
0
  {
1490
    /* Tail recursion.  */
1491
0
    return sh_relax_delete_bytes (abfd, sec, alignaddr,
1492
0
          (int) (alignto - alignaddr));
1493
0
  }
1494
0
    }
1495
1496
0
  return true;
1497
0
}
Unexecuted instantiation: coff-sh.c:sh_relax_delete_bytes
Unexecuted instantiation: pe-sh.c:sh_relax_delete_bytes
Unexecuted instantiation: pei-sh.c:sh_relax_delete_bytes
1498

1499
/* This is yet another version of the SH opcode table, used to rapidly
1500
   get information about a particular instruction.  */
1501
1502
/* The opcode map is represented by an array of these structures.  The
1503
   array is indexed by the high order four bits in the instruction.  */
1504
1505
struct sh_major_opcode
1506
{
1507
  /* A pointer to the instruction list.  This is an array which
1508
     contains all the instructions with this major opcode.  */
1509
  const struct sh_minor_opcode *minor_opcodes;
1510
  /* The number of elements in minor_opcodes.  */
1511
  unsigned short count;
1512
};
1513
1514
/* This structure holds information for a set of SH opcodes.  The
1515
   instruction code is anded with the mask value, and the resulting
1516
   value is used to search the order opcode list.  */
1517
1518
struct sh_minor_opcode
1519
{
1520
  /* The sorted opcode list.  */
1521
  const struct sh_opcode *opcodes;
1522
  /* The number of elements in opcodes.  */
1523
  unsigned short count;
1524
  /* The mask value to use when searching the opcode list.  */
1525
  unsigned short mask;
1526
};
1527
1528
/* This structure holds information for an SH instruction.  An array
1529
   of these structures is sorted in order by opcode.  */
1530
1531
struct sh_opcode
1532
{
1533
  /* The code for this instruction, after it has been anded with the
1534
     mask value in the sh_major_opcode structure.  */
1535
  unsigned short opcode;
1536
  /* Flags for this instruction.  */
1537
  unsigned long flags;
1538
};
1539
1540
/* Flag which appear in the sh_opcode structure.  */
1541
1542
/* This instruction loads a value from memory.  */
1543
0
#define LOAD (0x1)
1544
1545
/* This instruction stores a value to memory.  */
1546
0
#define STORE (0x2)
1547
1548
/* This instruction is a branch.  */
1549
0
#define BRANCH (0x4)
1550
1551
/* This instruction has a delay slot.  */
1552
0
#define DELAY (0x8)
1553
1554
/* This instruction uses the value in the register in the field at
1555
   mask 0x0f00 of the instruction.  */
1556
0
#define USES1 (0x10)
1557
0
#define USES1_REG(x) ((x & 0x0f00) >> 8)
1558
1559
/* This instruction uses the value in the register in the field at
1560
   mask 0x00f0 of the instruction.  */
1561
0
#define USES2 (0x20)
1562
0
#define USES2_REG(x) ((x & 0x00f0) >> 4)
1563
1564
/* This instruction uses the value in register 0.  */
1565
0
#define USESR0 (0x40)
1566
1567
/* This instruction sets the value in the register in the field at
1568
   mask 0x0f00 of the instruction.  */
1569
0
#define SETS1 (0x80)
1570
0
#define SETS1_REG(x) ((x & 0x0f00) >> 8)
1571
1572
/* This instruction sets the value in the register in the field at
1573
   mask 0x00f0 of the instruction.  */
1574
0
#define SETS2 (0x100)
1575
0
#define SETS2_REG(x) ((x & 0x00f0) >> 4)
1576
1577
/* This instruction sets register 0.  */
1578
0
#define SETSR0 (0x200)
1579
1580
/* This instruction sets a special register.  */
1581
0
#define SETSSP (0x400)
1582
1583
/* This instruction uses a special register.  */
1584
0
#define USESSP (0x800)
1585
1586
/* This instruction uses the floating point register in the field at
1587
   mask 0x0f00 of the instruction.  */
1588
0
#define USESF1 (0x1000)
1589
0
#define USESF1_REG(x) ((x & 0x0f00) >> 8)
1590
1591
/* This instruction uses the floating point register in the field at
1592
   mask 0x00f0 of the instruction.  */
1593
0
#define USESF2 (0x2000)
1594
0
#define USESF2_REG(x) ((x & 0x00f0) >> 4)
1595
1596
/* This instruction uses floating point register 0.  */
1597
0
#define USESF0 (0x4000)
1598
1599
/* This instruction sets the floating point register in the field at
1600
   mask 0x0f00 of the instruction.  */
1601
0
#define SETSF1 (0x8000)
1602
0
#define SETSF1_REG(x) ((x & 0x0f00) >> 8)
1603
1604
0
#define USESAS (0x10000)
1605
0
#define USESAS_REG(x) (((((x) >> 8) - 2) & 3) + 2)
1606
0
#define USESR8 (0x20000)
1607
0
#define SETSAS (0x40000)
1608
0
#define SETSAS_REG(x) USESAS_REG (x)
1609
1610
#define MAP(a) a, sizeof a / sizeof a[0]
1611
1612
#ifndef COFF_IMAGE_WITH_PE
1613
1614
/* The opcode maps.  */
1615
1616
static const struct sh_opcode sh_opcode00[] =
1617
{
1618
  { 0x0008, SETSSP },     /* clrt */
1619
  { 0x0009, 0 },      /* nop */
1620
  { 0x000b, BRANCH | DELAY | USESSP },  /* rts */
1621
  { 0x0018, SETSSP },     /* sett */
1622
  { 0x0019, SETSSP },     /* div0u */
1623
  { 0x001b, 0 },      /* sleep */
1624
  { 0x0028, SETSSP },     /* clrmac */
1625
  { 0x002b, BRANCH | DELAY | SETSSP },  /* rte */
1626
  { 0x0038, USESSP | SETSSP },    /* ldtlb */
1627
  { 0x0048, SETSSP },     /* clrs */
1628
  { 0x0058, SETSSP }      /* sets */
1629
};
1630
1631
static const struct sh_opcode sh_opcode01[] =
1632
{
1633
  { 0x0003, BRANCH | DELAY | USES1 | SETSSP },  /* bsrf rn */
1634
  { 0x000a, SETS1 | USESSP },     /* sts mach,rn */
1635
  { 0x001a, SETS1 | USESSP },     /* sts macl,rn */
1636
  { 0x0023, BRANCH | DELAY | USES1 },   /* braf rn */
1637
  { 0x0029, SETS1 | USESSP },     /* movt rn */
1638
  { 0x002a, SETS1 | USESSP },     /* sts pr,rn */
1639
  { 0x005a, SETS1 | USESSP },     /* sts fpul,rn */
1640
  { 0x006a, SETS1 | USESSP },     /* sts fpscr,rn / sts dsr,rn */
1641
  { 0x0083, LOAD | USES1 },     /* pref @rn */
1642
  { 0x007a, SETS1 | USESSP },     /* sts a0,rn */
1643
  { 0x008a, SETS1 | USESSP },     /* sts x0,rn */
1644
  { 0x009a, SETS1 | USESSP },     /* sts x1,rn */
1645
  { 0x00aa, SETS1 | USESSP },     /* sts y0,rn */
1646
  { 0x00ba, SETS1 | USESSP }      /* sts y1,rn */
1647
};
1648
1649
static const struct sh_opcode sh_opcode02[] =
1650
{
1651
  { 0x0002, SETS1 | USESSP },     /* stc <special_reg>,rn */
1652
  { 0x0004, STORE | USES1 | USES2 | USESR0 }, /* mov.b rm,@(r0,rn) */
1653
  { 0x0005, STORE | USES1 | USES2 | USESR0 }, /* mov.w rm,@(r0,rn) */
1654
  { 0x0006, STORE | USES1 | USES2 | USESR0 }, /* mov.l rm,@(r0,rn) */
1655
  { 0x0007, SETSSP | USES1 | USES2 },   /* mul.l rm,rn */
1656
  { 0x000c, LOAD | SETS1 | USES2 | USESR0 },  /* mov.b @(r0,rm),rn */
1657
  { 0x000d, LOAD | SETS1 | USES2 | USESR0 },  /* mov.w @(r0,rm),rn */
1658
  { 0x000e, LOAD | SETS1 | USES2 | USESR0 },  /* mov.l @(r0,rm),rn */
1659
  { 0x000f, LOAD|SETS1|SETS2|SETSSP|USES1|USES2|USESSP }, /* mac.l @rm+,@rn+ */
1660
};
1661
1662
static const struct sh_minor_opcode sh_opcode0[] =
1663
{
1664
  { MAP (sh_opcode00), 0xffff },
1665
  { MAP (sh_opcode01), 0xf0ff },
1666
  { MAP (sh_opcode02), 0xf00f }
1667
};
1668
1669
static const struct sh_opcode sh_opcode10[] =
1670
{
1671
  { 0x1000, STORE | USES1 | USES2 } /* mov.l rm,@(disp,rn) */
1672
};
1673
1674
static const struct sh_minor_opcode sh_opcode1[] =
1675
{
1676
  { MAP (sh_opcode10), 0xf000 }
1677
};
1678
1679
static const struct sh_opcode sh_opcode20[] =
1680
{
1681
  { 0x2000, STORE | USES1 | USES2 },    /* mov.b rm,@rn */
1682
  { 0x2001, STORE | USES1 | USES2 },    /* mov.w rm,@rn */
1683
  { 0x2002, STORE | USES1 | USES2 },    /* mov.l rm,@rn */
1684
  { 0x2004, STORE | SETS1 | USES1 | USES2 },  /* mov.b rm,@-rn */
1685
  { 0x2005, STORE | SETS1 | USES1 | USES2 },  /* mov.w rm,@-rn */
1686
  { 0x2006, STORE | SETS1 | USES1 | USES2 },  /* mov.l rm,@-rn */
1687
  { 0x2007, SETSSP | USES1 | USES2 | USESSP },  /* div0s */
1688
  { 0x2008, SETSSP | USES1 | USES2 },   /* tst rm,rn */
1689
  { 0x2009, SETS1 | USES1 | USES2 },    /* and rm,rn */
1690
  { 0x200a, SETS1 | USES1 | USES2 },    /* xor rm,rn */
1691
  { 0x200b, SETS1 | USES1 | USES2 },    /* or rm,rn */
1692
  { 0x200c, SETSSP | USES1 | USES2 },   /* cmp/str rm,rn */
1693
  { 0x200d, SETS1 | USES1 | USES2 },    /* xtrct rm,rn */
1694
  { 0x200e, SETSSP | USES1 | USES2 },   /* mulu.w rm,rn */
1695
  { 0x200f, SETSSP | USES1 | USES2 }    /* muls.w rm,rn */
1696
};
1697
1698
static const struct sh_minor_opcode sh_opcode2[] =
1699
{
1700
  { MAP (sh_opcode20), 0xf00f }
1701
};
1702
1703
static const struct sh_opcode sh_opcode30[] =
1704
{
1705
  { 0x3000, SETSSP | USES1 | USES2 },   /* cmp/eq rm,rn */
1706
  { 0x3002, SETSSP | USES1 | USES2 },   /* cmp/hs rm,rn */
1707
  { 0x3003, SETSSP | USES1 | USES2 },   /* cmp/ge rm,rn */
1708
  { 0x3004, SETSSP | USESSP | USES1 | USES2 },  /* div1 rm,rn */
1709
  { 0x3005, SETSSP | USES1 | USES2 },   /* dmulu.l rm,rn */
1710
  { 0x3006, SETSSP | USES1 | USES2 },   /* cmp/hi rm,rn */
1711
  { 0x3007, SETSSP | USES1 | USES2 },   /* cmp/gt rm,rn */
1712
  { 0x3008, SETS1 | USES1 | USES2 },    /* sub rm,rn */
1713
  { 0x300a, SETS1 | SETSSP | USES1 | USES2 | USESSP }, /* subc rm,rn */
1714
  { 0x300b, SETS1 | SETSSP | USES1 | USES2 }, /* subv rm,rn */
1715
  { 0x300c, SETS1 | USES1 | USES2 },    /* add rm,rn */
1716
  { 0x300d, SETSSP | USES1 | USES2 },   /* dmuls.l rm,rn */
1717
  { 0x300e, SETS1 | SETSSP | USES1 | USES2 | USESSP }, /* addc rm,rn */
1718
  { 0x300f, SETS1 | SETSSP | USES1 | USES2 }  /* addv rm,rn */
1719
};
1720
1721
static const struct sh_minor_opcode sh_opcode3[] =
1722
{
1723
  { MAP (sh_opcode30), 0xf00f }
1724
};
1725
1726
static const struct sh_opcode sh_opcode40[] =
1727
{
1728
  { 0x4000, SETS1 | SETSSP | USES1 },   /* shll rn */
1729
  { 0x4001, SETS1 | SETSSP | USES1 },   /* shlr rn */
1730
  { 0x4002, STORE | SETS1 | USES1 | USESSP }, /* sts.l mach,@-rn */
1731
  { 0x4004, SETS1 | SETSSP | USES1 },   /* rotl rn */
1732
  { 0x4005, SETS1 | SETSSP | USES1 },   /* rotr rn */
1733
  { 0x4006, LOAD | SETS1 | SETSSP | USES1 },  /* lds.l @rm+,mach */
1734
  { 0x4008, SETS1 | USES1 },      /* shll2 rn */
1735
  { 0x4009, SETS1 | USES1 },      /* shlr2 rn */
1736
  { 0x400a, SETSSP | USES1 },     /* lds rm,mach */
1737
  { 0x400b, BRANCH | DELAY | USES1 },   /* jsr @rn */
1738
  { 0x4010, SETS1 | SETSSP | USES1 },   /* dt rn */
1739
  { 0x4011, SETSSP | USES1 },     /* cmp/pz rn */
1740
  { 0x4012, STORE | SETS1 | USES1 | USESSP }, /* sts.l macl,@-rn */
1741
  { 0x4014, SETSSP | USES1 },     /* setrc rm */
1742
  { 0x4015, SETSSP | USES1 },     /* cmp/pl rn */
1743
  { 0x4016, LOAD | SETS1 | SETSSP | USES1 },  /* lds.l @rm+,macl */
1744
  { 0x4018, SETS1 | USES1 },      /* shll8 rn */
1745
  { 0x4019, SETS1 | USES1 },      /* shlr8 rn */
1746
  { 0x401a, SETSSP | USES1 },     /* lds rm,macl */
1747
  { 0x401b, LOAD | SETSSP | USES1 },    /* tas.b @rn */
1748
  { 0x4020, SETS1 | SETSSP | USES1 },   /* shal rn */
1749
  { 0x4021, SETS1 | SETSSP | USES1 },   /* shar rn */
1750
  { 0x4022, STORE | SETS1 | USES1 | USESSP }, /* sts.l pr,@-rn */
1751
  { 0x4024, SETS1 | SETSSP | USES1 | USESSP },  /* rotcl rn */
1752
  { 0x4025, SETS1 | SETSSP | USES1 | USESSP },  /* rotcr rn */
1753
  { 0x4026, LOAD | SETS1 | SETSSP | USES1 },  /* lds.l @rm+,pr */
1754
  { 0x4028, SETS1 | USES1 },      /* shll16 rn */
1755
  { 0x4029, SETS1 | USES1 },      /* shlr16 rn */
1756
  { 0x402a, SETSSP | USES1 },     /* lds rm,pr */
1757
  { 0x402b, BRANCH | DELAY | USES1 },   /* jmp @rn */
1758
  { 0x4052, STORE | SETS1 | USES1 | USESSP }, /* sts.l fpul,@-rn */
1759
  { 0x4056, LOAD | SETS1 | SETSSP | USES1 },  /* lds.l @rm+,fpul */
1760
  { 0x405a, SETSSP | USES1 },     /* lds.l rm,fpul */
1761
  { 0x4062, STORE | SETS1 | USES1 | USESSP }, /* sts.l fpscr / dsr,@-rn */
1762
  { 0x4066, LOAD | SETS1 | SETSSP | USES1 },  /* lds.l @rm+,fpscr / dsr */
1763
  { 0x406a, SETSSP | USES1 },     /* lds rm,fpscr / lds rm,dsr */
1764
  { 0x4072, STORE | SETS1 | USES1 | USESSP }, /* sts.l a0,@-rn */
1765
  { 0x4076, LOAD | SETS1 | SETSSP | USES1 },  /* lds.l @rm+,a0 */
1766
  { 0x407a, SETSSP | USES1 },     /* lds.l rm,a0 */
1767
  { 0x4082, STORE | SETS1 | USES1 | USESSP }, /* sts.l x0,@-rn */
1768
  { 0x4086, LOAD | SETS1 | SETSSP | USES1 },  /* lds.l @rm+,x0 */
1769
  { 0x408a, SETSSP | USES1 },     /* lds.l rm,x0 */
1770
  { 0x4092, STORE | SETS1 | USES1 | USESSP }, /* sts.l x1,@-rn */
1771
  { 0x4096, LOAD | SETS1 | SETSSP | USES1 },  /* lds.l @rm+,x1 */
1772
  { 0x409a, SETSSP | USES1 },     /* lds.l rm,x1 */
1773
  { 0x40a2, STORE | SETS1 | USES1 | USESSP }, /* sts.l y0,@-rn */
1774
  { 0x40a6, LOAD | SETS1 | SETSSP | USES1 },  /* lds.l @rm+,y0 */
1775
  { 0x40aa, SETSSP | USES1 },     /* lds.l rm,y0 */
1776
  { 0x40b2, STORE | SETS1 | USES1 | USESSP }, /* sts.l y1,@-rn */
1777
  { 0x40b6, LOAD | SETS1 | SETSSP | USES1 },  /* lds.l @rm+,y1 */
1778
  { 0x40ba, SETSSP | USES1 }      /* lds.l rm,y1 */
1779
};
1780
1781
static const struct sh_opcode sh_opcode41[] =
1782
{
1783
  { 0x4003, STORE | SETS1 | USES1 | USESSP }, /* stc.l <special_reg>,@-rn */
1784
  { 0x4007, LOAD | SETS1 | SETSSP | USES1 },  /* ldc.l @rm+,<special_reg> */
1785
  { 0x400c, SETS1 | USES1 | USES2 },    /* shad rm,rn */
1786
  { 0x400d, SETS1 | USES1 | USES2 },    /* shld rm,rn */
1787
  { 0x400e, SETSSP | USES1 },     /* ldc rm,<special_reg> */
1788
  { 0x400f, LOAD|SETS1|SETS2|SETSSP|USES1|USES2|USESSP }, /* mac.w @rm+,@rn+ */
1789
};
1790
1791
static const struct sh_minor_opcode sh_opcode4[] =
1792
{
1793
  { MAP (sh_opcode40), 0xf0ff },
1794
  { MAP (sh_opcode41), 0xf00f }
1795
};
1796
1797
static const struct sh_opcode sh_opcode50[] =
1798
{
1799
  { 0x5000, LOAD | SETS1 | USES2 }  /* mov.l @(disp,rm),rn */
1800
};
1801
1802
static const struct sh_minor_opcode sh_opcode5[] =
1803
{
1804
  { MAP (sh_opcode50), 0xf000 }
1805
};
1806
1807
static const struct sh_opcode sh_opcode60[] =
1808
{
1809
  { 0x6000, LOAD | SETS1 | USES2 },   /* mov.b @rm,rn */
1810
  { 0x6001, LOAD | SETS1 | USES2 },   /* mov.w @rm,rn */
1811
  { 0x6002, LOAD | SETS1 | USES2 },   /* mov.l @rm,rn */
1812
  { 0x6003, SETS1 | USES2 },      /* mov rm,rn */
1813
  { 0x6004, LOAD | SETS1 | SETS2 | USES2 }, /* mov.b @rm+,rn */
1814
  { 0x6005, LOAD | SETS1 | SETS2 | USES2 }, /* mov.w @rm+,rn */
1815
  { 0x6006, LOAD | SETS1 | SETS2 | USES2 }, /* mov.l @rm+,rn */
1816
  { 0x6007, SETS1 | USES2 },      /* not rm,rn */
1817
  { 0x6008, SETS1 | USES2 },      /* swap.b rm,rn */
1818
  { 0x6009, SETS1 | USES2 },      /* swap.w rm,rn */
1819
  { 0x600a, SETS1 | SETSSP | USES2 | USESSP },  /* negc rm,rn */
1820
  { 0x600b, SETS1 | USES2 },      /* neg rm,rn */
1821
  { 0x600c, SETS1 | USES2 },      /* extu.b rm,rn */
1822
  { 0x600d, SETS1 | USES2 },      /* extu.w rm,rn */
1823
  { 0x600e, SETS1 | USES2 },      /* exts.b rm,rn */
1824
  { 0x600f, SETS1 | USES2 }     /* exts.w rm,rn */
1825
};
1826
1827
static const struct sh_minor_opcode sh_opcode6[] =
1828
{
1829
  { MAP (sh_opcode60), 0xf00f }
1830
};
1831
1832
static const struct sh_opcode sh_opcode70[] =
1833
{
1834
  { 0x7000, SETS1 | USES1 }   /* add #imm,rn */
1835
};
1836
1837
static const struct sh_minor_opcode sh_opcode7[] =
1838
{
1839
  { MAP (sh_opcode70), 0xf000 }
1840
};
1841
1842
static const struct sh_opcode sh_opcode80[] =
1843
{
1844
  { 0x8000, STORE | USES2 | USESR0 }, /* mov.b r0,@(disp,rn) */
1845
  { 0x8100, STORE | USES2 | USESR0 }, /* mov.w r0,@(disp,rn) */
1846
  { 0x8200, SETSSP },     /* setrc #imm */
1847
  { 0x8400, LOAD | SETSR0 | USES2 },  /* mov.b @(disp,rm),r0 */
1848
  { 0x8500, LOAD | SETSR0 | USES2 },  /* mov.w @(disp,rn),r0 */
1849
  { 0x8800, SETSSP | USESR0 },    /* cmp/eq #imm,r0 */
1850
  { 0x8900, BRANCH | USESSP },    /* bt label */
1851
  { 0x8b00, BRANCH | USESSP },    /* bf label */
1852
  { 0x8c00, SETSSP },     /* ldrs @(disp,pc) */
1853
  { 0x8d00, BRANCH | DELAY | USESSP },  /* bt/s label */
1854
  { 0x8e00, SETSSP },     /* ldre @(disp,pc) */
1855
  { 0x8f00, BRANCH | DELAY | USESSP } /* bf/s label */
1856
};
1857
1858
static const struct sh_minor_opcode sh_opcode8[] =
1859
{
1860
  { MAP (sh_opcode80), 0xff00 }
1861
};
1862
1863
static const struct sh_opcode sh_opcode90[] =
1864
{
1865
  { 0x9000, LOAD | SETS1 }  /* mov.w @(disp,pc),rn */
1866
};
1867
1868
static const struct sh_minor_opcode sh_opcode9[] =
1869
{
1870
  { MAP (sh_opcode90), 0xf000 }
1871
};
1872
1873
static const struct sh_opcode sh_opcodea0[] =
1874
{
1875
  { 0xa000, BRANCH | DELAY }  /* bra label */
1876
};
1877
1878
static const struct sh_minor_opcode sh_opcodea[] =
1879
{
1880
  { MAP (sh_opcodea0), 0xf000 }
1881
};
1882
1883
static const struct sh_opcode sh_opcodeb0[] =
1884
{
1885
  { 0xb000, BRANCH | DELAY }  /* bsr label */
1886
};
1887
1888
static const struct sh_minor_opcode sh_opcodeb[] =
1889
{
1890
  { MAP (sh_opcodeb0), 0xf000 }
1891
};
1892
1893
static const struct sh_opcode sh_opcodec0[] =
1894
{
1895
  { 0xc000, STORE | USESR0 | USESSP },    /* mov.b r0,@(disp,gbr) */
1896
  { 0xc100, STORE | USESR0 | USESSP },    /* mov.w r0,@(disp,gbr) */
1897
  { 0xc200, STORE | USESR0 | USESSP },    /* mov.l r0,@(disp,gbr) */
1898
  { 0xc300, BRANCH | USESSP },      /* trapa #imm */
1899
  { 0xc400, LOAD | SETSR0 | USESSP },   /* mov.b @(disp,gbr),r0 */
1900
  { 0xc500, LOAD | SETSR0 | USESSP },   /* mov.w @(disp,gbr),r0 */
1901
  { 0xc600, LOAD | SETSR0 | USESSP },   /* mov.l @(disp,gbr),r0 */
1902
  { 0xc700, SETSR0 },       /* mova @(disp,pc),r0 */
1903
  { 0xc800, SETSSP | USESR0 },      /* tst #imm,r0 */
1904
  { 0xc900, SETSR0 | USESR0 },      /* and #imm,r0 */
1905
  { 0xca00, SETSR0 | USESR0 },      /* xor #imm,r0 */
1906
  { 0xcb00, SETSR0 | USESR0 },      /* or #imm,r0 */
1907
  { 0xcc00, LOAD | SETSSP | USESR0 | USESSP },  /* tst.b #imm,@(r0,gbr) */
1908
  { 0xcd00, LOAD | STORE | USESR0 | USESSP }, /* and.b #imm,@(r0,gbr) */
1909
  { 0xce00, LOAD | STORE | USESR0 | USESSP }, /* xor.b #imm,@(r0,gbr) */
1910
  { 0xcf00, LOAD | STORE | USESR0 | USESSP }  /* or.b #imm,@(r0,gbr) */
1911
};
1912
1913
static const struct sh_minor_opcode sh_opcodec[] =
1914
{
1915
  { MAP (sh_opcodec0), 0xff00 }
1916
};
1917
1918
static const struct sh_opcode sh_opcoded0[] =
1919
{
1920
  { 0xd000, LOAD | SETS1 }    /* mov.l @(disp,pc),rn */
1921
};
1922
1923
static const struct sh_minor_opcode sh_opcoded[] =
1924
{
1925
  { MAP (sh_opcoded0), 0xf000 }
1926
};
1927
1928
static const struct sh_opcode sh_opcodee0[] =
1929
{
1930
  { 0xe000, SETS1 }   /* mov #imm,rn */
1931
};
1932
1933
static const struct sh_minor_opcode sh_opcodee[] =
1934
{
1935
  { MAP (sh_opcodee0), 0xf000 }
1936
};
1937
1938
static const struct sh_opcode sh_opcodef0[] =
1939
{
1940
  { 0xf000, SETSF1 | USESF1 | USESF2 },   /* fadd fm,fn */
1941
  { 0xf001, SETSF1 | USESF1 | USESF2 },   /* fsub fm,fn */
1942
  { 0xf002, SETSF1 | USESF1 | USESF2 },   /* fmul fm,fn */
1943
  { 0xf003, SETSF1 | USESF1 | USESF2 },   /* fdiv fm,fn */
1944
  { 0xf004, SETSSP | USESF1 | USESF2 },   /* fcmp/eq fm,fn */
1945
  { 0xf005, SETSSP | USESF1 | USESF2 },   /* fcmp/gt fm,fn */
1946
  { 0xf006, LOAD | SETSF1 | USES2 | USESR0 }, /* fmov.s @(r0,rm),fn */
1947
  { 0xf007, STORE | USES1 | USESF2 | USESR0 },  /* fmov.s fm,@(r0,rn) */
1948
  { 0xf008, LOAD | SETSF1 | USES2 },    /* fmov.s @rm,fn */
1949
  { 0xf009, LOAD | SETS2 | SETSF1 | USES2 },  /* fmov.s @rm+,fn */
1950
  { 0xf00a, STORE | USES1 | USESF2 },   /* fmov.s fm,@rn */
1951
  { 0xf00b, STORE | SETS1 | USES1 | USESF2 }, /* fmov.s fm,@-rn */
1952
  { 0xf00c, SETSF1 | USESF2 },      /* fmov fm,fn */
1953
  { 0xf00e, SETSF1 | USESF1 | USESF2 | USESF0 } /* fmac f0,fm,fn */
1954
};
1955
1956
static const struct sh_opcode sh_opcodef1[] =
1957
{
1958
  { 0xf00d, SETSF1 | USESSP },  /* fsts fpul,fn */
1959
  { 0xf01d, SETSSP | USESF1 },  /* flds fn,fpul */
1960
  { 0xf02d, SETSF1 | USESSP },  /* float fpul,fn */
1961
  { 0xf03d, SETSSP | USESF1 },  /* ftrc fn,fpul */
1962
  { 0xf04d, SETSF1 | USESF1 },  /* fneg fn */
1963
  { 0xf05d, SETSF1 | USESF1 },  /* fabs fn */
1964
  { 0xf06d, SETSF1 | USESF1 },  /* fsqrt fn */
1965
  { 0xf07d, SETSSP | USESF1 },  /* ftst/nan fn */
1966
  { 0xf08d, SETSF1 },   /* fldi0 fn */
1967
  { 0xf09d, SETSF1 }    /* fldi1 fn */
1968
};
1969
1970
static const struct sh_minor_opcode sh_opcodef[] =
1971
{
1972
  { MAP (sh_opcodef0), 0xf00f },
1973
  { MAP (sh_opcodef1), 0xf0ff }
1974
};
1975
1976
static struct sh_major_opcode sh_opcodes[] =
1977
{
1978
  { MAP (sh_opcode0) },
1979
  { MAP (sh_opcode1) },
1980
  { MAP (sh_opcode2) },
1981
  { MAP (sh_opcode3) },
1982
  { MAP (sh_opcode4) },
1983
  { MAP (sh_opcode5) },
1984
  { MAP (sh_opcode6) },
1985
  { MAP (sh_opcode7) },
1986
  { MAP (sh_opcode8) },
1987
  { MAP (sh_opcode9) },
1988
  { MAP (sh_opcodea) },
1989
  { MAP (sh_opcodeb) },
1990
  { MAP (sh_opcodec) },
1991
  { MAP (sh_opcoded) },
1992
  { MAP (sh_opcodee) },
1993
  { MAP (sh_opcodef) }
1994
};
1995
1996
/* The double data transfer / parallel processing insns are not
1997
   described here.  This will cause sh_align_load_span to leave them alone.  */
1998
1999
static const struct sh_opcode sh_dsp_opcodef0[] =
2000
{
2001
  { 0xf400, USESAS | SETSAS | LOAD | SETSSP },  /* movs.x @-as,ds */
2002
  { 0xf401, USESAS | SETSAS | STORE | USESSP }, /* movs.x ds,@-as */
2003
  { 0xf404, USESAS | LOAD | SETSSP },   /* movs.x @as,ds */
2004
  { 0xf405, USESAS | STORE | USESSP },    /* movs.x ds,@as */
2005
  { 0xf408, USESAS | SETSAS | LOAD | SETSSP },  /* movs.x @as+,ds */
2006
  { 0xf409, USESAS | SETSAS | STORE | USESSP }, /* movs.x ds,@as+ */
2007
  { 0xf40c, USESAS | SETSAS | LOAD | SETSSP | USESR8 }, /* movs.x @as+r8,ds */
2008
  { 0xf40d, USESAS | SETSAS | STORE | USESSP | USESR8 } /* movs.x ds,@as+r8 */
2009
};
2010
2011
static const struct sh_minor_opcode sh_dsp_opcodef[] =
2012
{
2013
  { MAP (sh_dsp_opcodef0), 0xfc0d }
2014
};
2015
2016
/* Given an instruction, return a pointer to the corresponding
2017
   sh_opcode structure.  Return NULL if the instruction is not
2018
   recognized.  */
2019
2020
static const struct sh_opcode *
2021
sh_insn_info (unsigned int insn)
2022
0
{
2023
0
  const struct sh_major_opcode *maj;
2024
0
  const struct sh_minor_opcode *min, *minend;
2025
2026
0
  maj = &sh_opcodes[(insn & 0xf000) >> 12];
2027
0
  min = maj->minor_opcodes;
2028
0
  minend = min + maj->count;
2029
0
  for (; min < minend; min++)
2030
0
    {
2031
0
      unsigned int l;
2032
0
      const struct sh_opcode *op, *opend;
2033
2034
0
      l = insn & min->mask;
2035
0
      op = min->opcodes;
2036
0
      opend = op + min->count;
2037
2038
      /* Since the opcodes tables are sorted, we could use a binary
2039
   search here if the count were above some cutoff value.  */
2040
0
      for (; op < opend; op++)
2041
0
  if (op->opcode == l)
2042
0
    return op;
2043
0
    }
2044
2045
0
  return NULL;
2046
0
}
Unexecuted instantiation: coff-sh.c:sh_insn_info
Unexecuted instantiation: pe-sh.c:sh_insn_info
2047
2048
/* See whether an instruction uses a general purpose register.  */
2049
2050
static bool
2051
sh_insn_uses_reg (unsigned int insn,
2052
      const struct sh_opcode *op,
2053
      unsigned int reg)
2054
0
{
2055
0
  unsigned int f;
2056
2057
0
  f = op->flags;
2058
2059
0
  if ((f & USES1) != 0
2060
0
      && USES1_REG (insn) == reg)
2061
0
    return true;
2062
0
  if ((f & USES2) != 0
2063
0
      && USES2_REG (insn) == reg)
2064
0
    return true;
2065
0
  if ((f & USESR0) != 0
2066
0
      && reg == 0)
2067
0
    return true;
2068
0
  if ((f & USESAS) && reg == USESAS_REG (insn))
2069
0
    return true;
2070
0
  if ((f & USESR8) && reg == 8)
2071
0
    return true;
2072
2073
0
  return false;
2074
0
}
Unexecuted instantiation: coff-sh.c:sh_insn_uses_reg
Unexecuted instantiation: pe-sh.c:sh_insn_uses_reg
2075
2076
/* See whether an instruction sets a general purpose register.  */
2077
2078
static bool
2079
sh_insn_sets_reg (unsigned int insn,
2080
      const struct sh_opcode *op,
2081
      unsigned int reg)
2082
0
{
2083
0
  unsigned int f;
2084
2085
0
  f = op->flags;
2086
2087
0
  if ((f & SETS1) != 0
2088
0
      && SETS1_REG (insn) == reg)
2089
0
    return true;
2090
0
  if ((f & SETS2) != 0
2091
0
      && SETS2_REG (insn) == reg)
2092
0
    return true;
2093
0
  if ((f & SETSR0) != 0
2094
0
      && reg == 0)
2095
0
    return true;
2096
0
  if ((f & SETSAS) && reg == SETSAS_REG (insn))
2097
0
    return true;
2098
2099
0
  return false;
2100
0
}
Unexecuted instantiation: coff-sh.c:sh_insn_sets_reg
Unexecuted instantiation: pe-sh.c:sh_insn_sets_reg
2101
2102
/* See whether an instruction uses or sets a general purpose register */
2103
2104
static bool
2105
sh_insn_uses_or_sets_reg (unsigned int insn,
2106
        const struct sh_opcode *op,
2107
        unsigned int reg)
2108
0
{
2109
0
  if (sh_insn_uses_reg (insn, op, reg))
2110
0
    return true;
2111
2112
0
  return sh_insn_sets_reg (insn, op, reg);
2113
0
}
Unexecuted instantiation: coff-sh.c:sh_insn_uses_or_sets_reg
Unexecuted instantiation: pe-sh.c:sh_insn_uses_or_sets_reg
2114
2115
/* See whether an instruction uses a floating point register.  */
2116
2117
static bool
2118
sh_insn_uses_freg (unsigned int insn,
2119
       const struct sh_opcode *op,
2120
       unsigned int freg)
2121
0
{
2122
0
  unsigned int f;
2123
2124
0
  f = op->flags;
2125
2126
  /* We can't tell if this is a double-precision insn, so just play safe
2127
     and assume that it might be.  So not only have we test FREG against
2128
     itself, but also even FREG against FREG+1 - if the using insn uses
2129
     just the low part of a double precision value - but also an odd
2130
     FREG against FREG-1 -  if the setting insn sets just the low part
2131
     of a double precision value.
2132
     So what this all boils down to is that we have to ignore the lowest
2133
     bit of the register number.  */
2134
2135
0
  if ((f & USESF1) != 0
2136
0
      && (USESF1_REG (insn) & 0xe) == (freg & 0xe))
2137
0
    return true;
2138
0
  if ((f & USESF2) != 0
2139
0
      && (USESF2_REG (insn) & 0xe) == (freg & 0xe))
2140
0
    return true;
2141
0
  if ((f & USESF0) != 0
2142
0
      && freg == 0)
2143
0
    return true;
2144
2145
0
  return false;
2146
0
}
Unexecuted instantiation: coff-sh.c:sh_insn_uses_freg
Unexecuted instantiation: pe-sh.c:sh_insn_uses_freg
2147
2148
/* See whether an instruction sets a floating point register.  */
2149
2150
static bool
2151
sh_insn_sets_freg (unsigned int insn,
2152
       const struct sh_opcode *op,
2153
       unsigned int freg)
2154
0
{
2155
0
  unsigned int f;
2156
2157
0
  f = op->flags;
2158
2159
  /* We can't tell if this is a double-precision insn, so just play safe
2160
     and assume that it might be.  So not only have we test FREG against
2161
     itself, but also even FREG against FREG+1 - if the using insn uses
2162
     just the low part of a double precision value - but also an odd
2163
     FREG against FREG-1 -  if the setting insn sets just the low part
2164
     of a double precision value.
2165
     So what this all boils down to is that we have to ignore the lowest
2166
     bit of the register number.  */
2167
2168
0
  if ((f & SETSF1) != 0
2169
0
      && (SETSF1_REG (insn) & 0xe) == (freg & 0xe))
2170
0
    return true;
2171
2172
0
  return false;
2173
0
}
Unexecuted instantiation: coff-sh.c:sh_insn_sets_freg
Unexecuted instantiation: pe-sh.c:sh_insn_sets_freg
2174
2175
/* See whether an instruction uses or sets a floating point register */
2176
2177
static bool
2178
sh_insn_uses_or_sets_freg (unsigned int insn,
2179
         const struct sh_opcode *op,
2180
         unsigned int reg)
2181
0
{
2182
0
  if (sh_insn_uses_freg (insn, op, reg))
2183
0
    return true;
2184
2185
0
  return sh_insn_sets_freg (insn, op, reg);
2186
0
}
Unexecuted instantiation: coff-sh.c:sh_insn_uses_or_sets_freg
Unexecuted instantiation: pe-sh.c:sh_insn_uses_or_sets_freg
2187
2188
/* See whether instructions I1 and I2 conflict, assuming I1 comes
2189
   before I2.  OP1 and OP2 are the corresponding sh_opcode structures.
2190
   This should return TRUE if there is a conflict, or FALSE if the
2191
   instructions can be swapped safely.  */
2192
2193
static bool
2194
sh_insns_conflict (unsigned int i1,
2195
       const struct sh_opcode *op1,
2196
       unsigned int i2,
2197
       const struct sh_opcode *op2)
2198
0
{
2199
0
  unsigned int f1, f2;
2200
2201
0
  f1 = op1->flags;
2202
0
  f2 = op2->flags;
2203
2204
  /* Load of fpscr conflicts with floating point operations.
2205
     FIXME: shouldn't test raw opcodes here.  */
2206
0
  if (((i1 & 0xf0ff) == 0x4066 && (i2 & 0xf000) == 0xf000)
2207
0
      || ((i2 & 0xf0ff) == 0x4066 && (i1 & 0xf000) == 0xf000))
2208
0
    return true;
2209
2210
0
  if ((f1 & (BRANCH | DELAY)) != 0
2211
0
      || (f2 & (BRANCH | DELAY)) != 0)
2212
0
    return true;
2213
2214
0
  if (((f1 | f2) & SETSSP)
2215
0
      && (f1 & (SETSSP | USESSP))
2216
0
      && (f2 & (SETSSP | USESSP)))
2217
0
    return true;
2218
2219
0
  if ((f1 & SETS1) != 0
2220
0
      && sh_insn_uses_or_sets_reg (i2, op2, SETS1_REG (i1)))
2221
0
    return true;
2222
0
  if ((f1 & SETS2) != 0
2223
0
      && sh_insn_uses_or_sets_reg (i2, op2, SETS2_REG (i1)))
2224
0
    return true;
2225
0
  if ((f1 & SETSR0) != 0
2226
0
      && sh_insn_uses_or_sets_reg (i2, op2, 0))
2227
0
    return true;
2228
0
  if ((f1 & SETSAS)
2229
0
      && sh_insn_uses_or_sets_reg (i2, op2, SETSAS_REG (i1)))
2230
0
    return true;
2231
0
  if ((f1 & SETSF1) != 0
2232
0
      && sh_insn_uses_or_sets_freg (i2, op2, SETSF1_REG (i1)))
2233
0
    return true;
2234
2235
0
  if ((f2 & SETS1) != 0
2236
0
      && sh_insn_uses_or_sets_reg (i1, op1, SETS1_REG (i2)))
2237
0
    return true;
2238
0
  if ((f2 & SETS2) != 0
2239
0
      && sh_insn_uses_or_sets_reg (i1, op1, SETS2_REG (i2)))
2240
0
    return true;
2241
0
  if ((f2 & SETSR0) != 0
2242
0
      && sh_insn_uses_or_sets_reg (i1, op1, 0))
2243
0
    return true;
2244
0
  if ((f2 & SETSAS)
2245
0
      && sh_insn_uses_or_sets_reg (i1, op1, SETSAS_REG (i2)))
2246
0
    return true;
2247
0
  if ((f2 & SETSF1) != 0
2248
0
      && sh_insn_uses_or_sets_freg (i1, op1, SETSF1_REG (i2)))
2249
0
    return true;
2250
2251
  /* The instructions do not conflict.  */
2252
0
  return false;
2253
0
}
Unexecuted instantiation: coff-sh.c:sh_insns_conflict
Unexecuted instantiation: pe-sh.c:sh_insns_conflict
2254
2255
/* I1 is a load instruction, and I2 is some other instruction.  Return
2256
   TRUE if I1 loads a register which I2 uses.  */
2257
2258
static bool
2259
sh_load_use (unsigned int i1,
2260
       const struct sh_opcode *op1,
2261
       unsigned int i2,
2262
       const struct sh_opcode *op2)
2263
0
{
2264
0
  unsigned int f1;
2265
2266
0
  f1 = op1->flags;
2267
2268
0
  if ((f1 & LOAD) == 0)
2269
0
    return false;
2270
2271
  /* If both SETS1 and SETSSP are set, that means a load to a special
2272
     register using postincrement addressing mode, which we don't care
2273
     about here.  */
2274
0
  if ((f1 & SETS1) != 0
2275
0
      && (f1 & SETSSP) == 0
2276
0
      && sh_insn_uses_reg (i2, op2, (i1 & 0x0f00) >> 8))
2277
0
    return true;
2278
2279
0
  if ((f1 & SETSR0) != 0
2280
0
      && sh_insn_uses_reg (i2, op2, 0))
2281
0
    return true;
2282
2283
0
  if ((f1 & SETSF1) != 0
2284
0
      && sh_insn_uses_freg (i2, op2, (i1 & 0x0f00) >> 8))
2285
0
    return true;
2286
2287
0
  return false;
2288
0
}
Unexecuted instantiation: coff-sh.c:sh_load_use
Unexecuted instantiation: pe-sh.c:sh_load_use
2289
2290
/* Try to align loads and stores within a span of memory.  This is
2291
   called by both the ELF and the COFF sh targets.  ABFD and SEC are
2292
   the BFD and section we are examining.  CONTENTS is the contents of
2293
   the section.  SWAP is the routine to call to swap two instructions.
2294
   RELOCS is a pointer to the internal relocation information, to be
2295
   passed to SWAP.  PLABEL is a pointer to the current label in a
2296
   sorted list of labels; LABEL_END is the end of the list.  START and
2297
   STOP are the range of memory to examine.  If a swap is made,
2298
   *PSWAPPED is set to TRUE.  */
2299
2300
#ifdef COFF_WITH_PE
2301
static
2302
#endif
2303
bool
2304
_bfd_sh_align_load_span (bfd *abfd,
2305
       asection *sec,
2306
       bfd_byte *contents,
2307
       bool (*swap) (bfd *, asection *, void *, bfd_byte *, bfd_vma),
2308
       void * relocs,
2309
       bfd_vma **plabel,
2310
       bfd_vma *label_end,
2311
       bfd_vma start,
2312
       bfd_vma stop,
2313
       bool *pswapped)
2314
0
{
2315
0
  int dsp = (abfd->arch_info->mach == bfd_mach_sh_dsp
2316
0
       || abfd->arch_info->mach == bfd_mach_sh3_dsp);
2317
0
  bfd_vma i;
2318
2319
  /* The SH4 has a Harvard architecture, hence aligning loads is not
2320
     desirable.  In fact, it is counter-productive, since it interferes
2321
     with the schedules generated by the compiler.  */
2322
0
  if (abfd->arch_info->mach == bfd_mach_sh4)
2323
0
    return true;
2324
2325
  /* If we are linking sh[3]-dsp code, swap the FPU instructions for DSP
2326
     instructions.  */
2327
0
  if (dsp)
2328
0
    {
2329
0
      sh_opcodes[0xf].minor_opcodes = sh_dsp_opcodef;
2330
0
      sh_opcodes[0xf].count = sizeof sh_dsp_opcodef / sizeof sh_dsp_opcodef [0];
2331
0
    }
2332
2333
  /* Instructions should be aligned on 2 byte boundaries.  */
2334
0
  if ((start & 1) == 1)
2335
0
    ++start;
2336
2337
  /* Now look through the unaligned addresses.  */
2338
0
  i = start;
2339
0
  if ((i & 2) == 0)
2340
0
    i += 2;
2341
0
  for (; i < stop; i += 4)
2342
0
    {
2343
0
      unsigned int insn;
2344
0
      const struct sh_opcode *op;
2345
0
      unsigned int prev_insn = 0;
2346
0
      const struct sh_opcode *prev_op = NULL;
2347
2348
0
      insn = bfd_get_16 (abfd, contents + i);
2349
0
      op = sh_insn_info (insn);
2350
0
      if (op == NULL
2351
0
    || (op->flags & (LOAD | STORE)) == 0)
2352
0
  continue;
2353
2354
      /* This is a load or store which is not on a four byte boundary.  */
2355
2356
0
      while (*plabel < label_end && **plabel < i)
2357
0
  ++*plabel;
2358
2359
0
      if (i > start)
2360
0
  {
2361
0
    prev_insn = bfd_get_16 (abfd, contents + i - 2);
2362
    /* If INSN is the field b of a parallel processing insn, it is not
2363
       a load / store after all.  Note that the test here might mistake
2364
       the field_b of a pcopy insn for the starting code of a parallel
2365
       processing insn; this might miss a swapping opportunity, but at
2366
       least we're on the safe side.  */
2367
0
    if (dsp && (prev_insn & 0xfc00) == 0xf800)
2368
0
      continue;
2369
2370
    /* Check if prev_insn is actually the field b of a parallel
2371
       processing insn.  Again, this can give a spurious match
2372
       after a pcopy.  */
2373
0
    if (dsp && i - 2 > start)
2374
0
      {
2375
0
        unsigned pprev_insn = bfd_get_16 (abfd, contents + i - 4);
2376
2377
0
        if ((pprev_insn & 0xfc00) == 0xf800)
2378
0
    prev_op = NULL;
2379
0
        else
2380
0
    prev_op = sh_insn_info (prev_insn);
2381
0
      }
2382
0
    else
2383
0
      prev_op = sh_insn_info (prev_insn);
2384
2385
    /* If the load/store instruction is in a delay slot, we
2386
       can't swap.  */
2387
0
    if (prev_op == NULL
2388
0
        || (prev_op->flags & DELAY) != 0)
2389
0
      continue;
2390
0
  }
2391
0
      if (i > start
2392
0
    && (*plabel >= label_end || **plabel != i)
2393
0
    && prev_op != NULL
2394
0
    && (prev_op->flags & (LOAD | STORE)) == 0
2395
0
    && ! sh_insns_conflict (prev_insn, prev_op, insn, op))
2396
0
  {
2397
0
    bool ok;
2398
2399
    /* The load/store instruction does not have a label, and
2400
       there is a previous instruction; PREV_INSN is not
2401
       itself a load/store instruction, and PREV_INSN and
2402
       INSN do not conflict.  */
2403
2404
0
    ok = true;
2405
2406
0
    if (i >= start + 4)
2407
0
      {
2408
0
        unsigned int prev2_insn;
2409
0
        const struct sh_opcode *prev2_op;
2410
2411
0
        prev2_insn = bfd_get_16 (abfd, contents + i - 4);
2412
0
        prev2_op = sh_insn_info (prev2_insn);
2413
2414
        /* If the instruction before PREV_INSN has a delay
2415
     slot--that is, PREV_INSN is in a delay slot--we
2416
     can not swap.  */
2417
0
        if (prev2_op == NULL
2418
0
      || (prev2_op->flags & DELAY) != 0)
2419
0
    ok = false;
2420
2421
        /* If the instruction before PREV_INSN is a load,
2422
     and it sets a register which INSN uses, then
2423
     putting INSN immediately after PREV_INSN will
2424
     cause a pipeline bubble, so there is no point to
2425
     making the swap.  */
2426
0
        if (ok
2427
0
      && (prev2_op->flags & LOAD) != 0
2428
0
      && sh_load_use (prev2_insn, prev2_op, insn, op))
2429
0
    ok = false;
2430
0
      }
2431
2432
0
    if (ok)
2433
0
      {
2434
0
        if (! (*swap) (abfd, sec, relocs, contents, i - 2))
2435
0
    return false;
2436
0
        *pswapped = true;
2437
0
        continue;
2438
0
      }
2439
0
  }
2440
2441
0
      while (*plabel < label_end && **plabel < i + 2)
2442
0
  ++*plabel;
2443
2444
0
      if (i + 2 < stop
2445
0
    && (*plabel >= label_end || **plabel != i + 2))
2446
0
  {
2447
0
    unsigned int next_insn;
2448
0
    const struct sh_opcode *next_op;
2449
2450
    /* There is an instruction after the load/store
2451
       instruction, and it does not have a label.  */
2452
0
    next_insn = bfd_get_16 (abfd, contents + i + 2);
2453
0
    next_op = sh_insn_info (next_insn);
2454
0
    if (next_op != NULL
2455
0
        && (next_op->flags & (LOAD | STORE)) == 0
2456
0
        && ! sh_insns_conflict (insn, op, next_insn, next_op))
2457
0
      {
2458
0
        bool ok;
2459
2460
        /* NEXT_INSN is not itself a load/store instruction,
2461
     and it does not conflict with INSN.  */
2462
2463
0
        ok = true;
2464
2465
        /* If PREV_INSN is a load, and it sets a register
2466
     which NEXT_INSN uses, then putting NEXT_INSN
2467
     immediately after PREV_INSN will cause a pipeline
2468
     bubble, so there is no reason to make this swap.  */
2469
0
        if (prev_op != NULL
2470
0
      && (prev_op->flags & LOAD) != 0
2471
0
      && sh_load_use (prev_insn, prev_op, next_insn, next_op))
2472
0
    ok = false;
2473
2474
        /* If INSN is a load, and it sets a register which
2475
     the insn after NEXT_INSN uses, then doing the
2476
     swap will cause a pipeline bubble, so there is no
2477
     reason to make the swap.  However, if the insn
2478
     after NEXT_INSN is itself a load or store
2479
     instruction, then it is misaligned, so
2480
     optimistically hope that it will be swapped
2481
     itself, and just live with the pipeline bubble if
2482
     it isn't.  */
2483
0
        if (ok
2484
0
      && i + 4 < stop
2485
0
      && (op->flags & LOAD) != 0)
2486
0
    {
2487
0
      unsigned int next2_insn;
2488
0
      const struct sh_opcode *next2_op;
2489
2490
0
      next2_insn = bfd_get_16 (abfd, contents + i + 4);
2491
0
      next2_op = sh_insn_info (next2_insn);
2492
0
      if (next2_op == NULL
2493
0
          || ((next2_op->flags & (LOAD | STORE)) == 0
2494
0
        && sh_load_use (insn, op, next2_insn, next2_op)))
2495
0
        ok = false;
2496
0
    }
2497
2498
0
        if (ok)
2499
0
    {
2500
0
      if (! (*swap) (abfd, sec, relocs, contents, i))
2501
0
        return false;
2502
0
      *pswapped = true;
2503
0
      continue;
2504
0
    }
2505
0
      }
2506
0
  }
2507
0
    }
2508
2509
0
  return true;
2510
0
}
Unexecuted instantiation: _bfd_sh_align_load_span
Unexecuted instantiation: pe-sh.c:sh_align_load_span
2511
#endif /* not COFF_IMAGE_WITH_PE */
2512
2513
/* Swap two SH instructions.  */
2514
2515
static bool
2516
sh_swap_insns (bfd *      abfd,
2517
         asection * sec,
2518
         void *     relocs,
2519
         bfd_byte * contents,
2520
         bfd_vma    addr)
2521
0
{
2522
0
  struct internal_reloc *internal_relocs = (struct internal_reloc *) relocs;
2523
0
  unsigned short i1, i2;
2524
0
  struct internal_reloc *irel, *irelend;
2525
2526
  /* Swap the instructions themselves.  */
2527
0
  i1 = bfd_get_16 (abfd, contents + addr);
2528
0
  i2 = bfd_get_16 (abfd, contents + addr + 2);
2529
0
  bfd_put_16 (abfd, (bfd_vma) i2, contents + addr);
2530
0
  bfd_put_16 (abfd, (bfd_vma) i1, contents + addr + 2);
2531
2532
  /* Adjust all reloc addresses.  */
2533
0
  irelend = internal_relocs + sec->reloc_count;
2534
0
  for (irel = internal_relocs; irel < irelend; irel++)
2535
0
    {
2536
0
      int type, add;
2537
2538
      /* There are a few special types of relocs that we don't want to
2539
   adjust.  These relocs do not apply to the instruction itself,
2540
   but are only associated with the address.  */
2541
0
      type = irel->r_type;
2542
0
      if (type == R_SH_ALIGN
2543
0
    || type == R_SH_CODE
2544
0
    || type == R_SH_DATA
2545
0
    || type == R_SH_LABEL)
2546
0
  continue;
2547
2548
      /* If an R_SH_USES reloc points to one of the addresses being
2549
   swapped, we must adjust it.  It would be incorrect to do this
2550
   for a jump, though, since we want to execute both
2551
   instructions after the jump.  (We have avoided swapping
2552
   around a label, so the jump will not wind up executing an
2553
   instruction it shouldn't).  */
2554
0
      if (type == R_SH_USES)
2555
0
  {
2556
0
    bfd_vma off;
2557
2558
0
    off = irel->r_vaddr - sec->vma + 4 + irel->r_offset;
2559
0
    if (off == addr)
2560
0
      irel->r_offset += 2;
2561
0
    else if (off == addr + 2)
2562
0
      irel->r_offset -= 2;
2563
0
  }
2564
2565
0
      if (irel->r_vaddr - sec->vma == addr)
2566
0
  {
2567
0
    irel->r_vaddr += 2;
2568
0
    add = -2;
2569
0
  }
2570
0
      else if (irel->r_vaddr - sec->vma == addr + 2)
2571
0
  {
2572
0
    irel->r_vaddr -= 2;
2573
0
    add = 2;
2574
0
  }
2575
0
      else
2576
0
  add = 0;
2577
2578
0
      if (add != 0)
2579
0
  {
2580
0
    bfd_byte *loc;
2581
0
    unsigned short insn, oinsn;
2582
0
    bool overflow;
2583
2584
0
    loc = contents + irel->r_vaddr - sec->vma;
2585
0
    overflow = false;
2586
0
    switch (type)
2587
0
      {
2588
0
      default:
2589
0
        break;
2590
2591
0
      case R_SH_PCDISP8BY2:
2592
0
      case R_SH_PCRELIMM8BY2:
2593
0
        insn = bfd_get_16 (abfd, loc);
2594
0
        oinsn = insn;
2595
0
        insn += add / 2;
2596
0
        if ((oinsn & 0xff00) != (insn & 0xff00))
2597
0
    overflow = true;
2598
0
        bfd_put_16 (abfd, (bfd_vma) insn, loc);
2599
0
        break;
2600
2601
0
      case R_SH_PCDISP:
2602
0
        insn = bfd_get_16 (abfd, loc);
2603
0
        oinsn = insn;
2604
0
        insn += add / 2;
2605
0
        if ((oinsn & 0xf000) != (insn & 0xf000))
2606
0
    overflow = true;
2607
0
        bfd_put_16 (abfd, (bfd_vma) insn, loc);
2608
0
        break;
2609
2610
0
      case R_SH_PCRELIMM8BY4:
2611
        /* This reloc ignores the least significant 3 bits of
2612
     the program counter before adding in the offset.
2613
     This means that if ADDR is at an even address, the
2614
     swap will not affect the offset.  If ADDR is an at an
2615
     odd address, then the instruction will be crossing a
2616
     four byte boundary, and must be adjusted.  */
2617
0
        if ((addr & 3) != 0)
2618
0
    {
2619
0
      insn = bfd_get_16 (abfd, loc);
2620
0
      oinsn = insn;
2621
0
      insn += add / 2;
2622
0
      if ((oinsn & 0xff00) != (insn & 0xff00))
2623
0
        overflow = true;
2624
0
      bfd_put_16 (abfd, (bfd_vma) insn, loc);
2625
0
    }
2626
2627
0
        break;
2628
0
      }
2629
2630
0
    if (overflow)
2631
0
      {
2632
0
        _bfd_error_handler
2633
    /* xgettext: c-format */
2634
0
    (_("%pB: %#" PRIx64 ": fatal: reloc overflow while relaxing"),
2635
0
     abfd, (uint64_t) irel->r_vaddr);
2636
0
        bfd_set_error (bfd_error_bad_value);
2637
0
        return false;
2638
0
      }
2639
0
  }
2640
0
    }
2641
2642
0
  return true;
2643
0
}
Unexecuted instantiation: coff-sh.c:sh_swap_insns
Unexecuted instantiation: pe-sh.c:sh_swap_insns
Unexecuted instantiation: pei-sh.c:sh_swap_insns
2644
2645
/* Look for loads and stores which we can align to four byte
2646
   boundaries.  See the longer comment above sh_relax_section for why
2647
   this is desirable.  This sets *PSWAPPED if some instruction was
2648
   swapped.  */
2649
2650
static bool
2651
sh_align_loads (bfd *abfd,
2652
    asection *sec,
2653
    struct internal_reloc *internal_relocs,
2654
    bfd_byte *contents,
2655
    bool *pswapped)
2656
0
{
2657
0
  struct internal_reloc *irel, *irelend;
2658
0
  bfd_vma *labels = NULL;
2659
0
  bfd_vma *label, *label_end;
2660
0
  bfd_size_type amt;
2661
2662
0
  *pswapped = false;
2663
2664
0
  irelend = internal_relocs + sec->reloc_count;
2665
2666
  /* Get all the addresses with labels on them.  */
2667
0
  amt = (bfd_size_type) sec->reloc_count * sizeof (bfd_vma);
2668
0
  labels = (bfd_vma *) bfd_malloc (amt);
2669
0
  if (labels == NULL)
2670
0
    goto error_return;
2671
0
  label_end = labels;
2672
0
  for (irel = internal_relocs; irel < irelend; irel++)
2673
0
    {
2674
0
      if (irel->r_type == R_SH_LABEL)
2675
0
  {
2676
0
    *label_end = irel->r_vaddr - sec->vma;
2677
0
    ++label_end;
2678
0
  }
2679
0
    }
2680
2681
  /* Note that the assembler currently always outputs relocs in
2682
     address order.  If that ever changes, this code will need to sort
2683
     the label values and the relocs.  */
2684
2685
0
  label = labels;
2686
2687
0
  for (irel = internal_relocs; irel < irelend; irel++)
2688
0
    {
2689
0
      bfd_vma start, stop;
2690
2691
0
      if (irel->r_type != R_SH_CODE)
2692
0
  continue;
2693
2694
0
      start = irel->r_vaddr - sec->vma;
2695
2696
0
      for (irel++; irel < irelend; irel++)
2697
0
  if (irel->r_type == R_SH_DATA)
2698
0
    break;
2699
0
      if (irel < irelend)
2700
0
  stop = irel->r_vaddr - sec->vma;
2701
0
      else
2702
0
  stop = sec->size;
2703
2704
0
      if (! _bfd_sh_align_load_span (abfd, sec, contents, sh_swap_insns,
2705
0
             internal_relocs, &label,
2706
0
             label_end, start, stop, pswapped))
2707
0
  goto error_return;
2708
0
    }
2709
2710
0
  free (labels);
2711
2712
0
  return true;
2713
2714
0
 error_return:
2715
0
  free (labels);
2716
0
  return false;
2717
0
}
Unexecuted instantiation: coff-sh.c:sh_align_loads
Unexecuted instantiation: pe-sh.c:sh_align_loads
Unexecuted instantiation: pei-sh.c:sh_align_loads
2718

2719
/* This is a modification of _bfd_coff_generic_relocate_section, which
2720
   will handle SH relaxing.  */
2721
2722
static bool
2723
sh_relocate_section (bfd *output_bfd ATTRIBUTE_UNUSED,
2724
         struct bfd_link_info *info,
2725
         bfd *input_bfd,
2726
         asection *input_section,
2727
         bfd_byte *contents,
2728
         struct internal_reloc *relocs,
2729
         struct internal_syment *syms,
2730
         asection **sections)
2731
0
{
2732
0
  struct internal_reloc *rel;
2733
0
  struct internal_reloc *relend;
2734
2735
0
  rel = relocs;
2736
0
  relend = rel + input_section->reloc_count;
2737
0
  for (; rel < relend; rel++)
2738
0
    {
2739
0
      long symndx;
2740
0
      struct coff_link_hash_entry *h;
2741
0
      struct internal_syment *sym;
2742
0
      bfd_vma addend;
2743
0
      bfd_vma val;
2744
0
      reloc_howto_type *howto;
2745
0
      bfd_reloc_status_type rstat;
2746
2747
      /* Almost all relocs have to do with relaxing.  If any work must
2748
   be done for them, it has been done in sh_relax_section.  */
2749
0
      if (rel->r_type != R_SH_IMM32
2750
#ifdef COFF_WITH_PE
2751
0
    && rel->r_type != R_SH_IMM32CE
2752
0
    && rel->r_type != R_SH_IMAGEBASE
2753
0
#endif
2754
0
    && rel->r_type != R_SH_PCDISP)
2755
0
  continue;
2756
2757
0
      symndx = rel->r_symndx;
2758
2759
0
      if (symndx == -1)
2760
0
  {
2761
0
    h = NULL;
2762
0
    sym = NULL;
2763
0
  }
2764
0
      else
2765
0
  {
2766
0
    if (symndx < 0
2767
0
        || (unsigned long) symndx >= obj_raw_syment_count (input_bfd))
2768
0
      {
2769
0
        _bfd_error_handler
2770
    /* xgettext: c-format */
2771
0
    (_("%pB: illegal symbol index %ld in relocs"),
2772
0
     input_bfd, symndx);
2773
0
        bfd_set_error (bfd_error_bad_value);
2774
0
        return false;
2775
0
      }
2776
0
    h = obj_coff_sym_hashes (input_bfd)[symndx];
2777
0
    sym = syms + symndx;
2778
0
  }
2779
2780
0
      if (sym != NULL && sym->n_scnum != 0)
2781
0
  addend = - sym->n_value;
2782
0
      else
2783
0
  addend = 0;
2784
2785
0
      if (rel->r_type == R_SH_PCDISP)
2786
0
  addend -= 4;
2787
2788
0
      if (rel->r_type >= SH_COFF_HOWTO_COUNT)
2789
0
  howto = NULL;
2790
0
      else
2791
0
  howto = &sh_coff_howtos[rel->r_type];
2792
2793
0
      if (howto == NULL)
2794
0
  {
2795
0
    bfd_set_error (bfd_error_bad_value);
2796
0
    return false;
2797
0
  }
2798
2799
#ifdef COFF_WITH_PE
2800
0
      if (rel->r_type == R_SH_IMAGEBASE)
2801
0
  addend -= pe_data (input_section->output_section->owner)->pe_opthdr.ImageBase;
2802
#endif
2803
2804
0
      val = 0;
2805
2806
0
      if (h == NULL)
2807
0
  {
2808
0
    asection *sec;
2809
2810
    /* There is nothing to do for an internal PCDISP reloc.  */
2811
0
    if (rel->r_type == R_SH_PCDISP)
2812
0
      continue;
2813
2814
0
    if (symndx == -1)
2815
0
      {
2816
0
        sec = bfd_abs_section_ptr;
2817
0
        val = 0;
2818
0
      }
2819
0
    else
2820
0
      {
2821
0
        sec = sections[symndx];
2822
0
        val = (sec->output_section->vma
2823
0
         + sec->output_offset
2824
0
         + sym->n_value
2825
0
         - sec->vma);
2826
0
      }
2827
0
  }
2828
0
      else
2829
0
  {
2830
0
    if (h->root.type == bfd_link_hash_defined
2831
0
        || h->root.type == bfd_link_hash_defweak)
2832
0
      {
2833
0
        asection *sec;
2834
2835
0
        sec = h->root.u.def.section;
2836
0
        val = (h->root.u.def.value
2837
0
         + sec->output_section->vma
2838
0
         + sec->output_offset);
2839
0
      }
2840
0
    else if (! bfd_link_relocatable (info))
2841
0
      (*info->callbacks->undefined_symbol)
2842
0
        (info, h->root.root.string, input_bfd, input_section,
2843
0
         rel->r_vaddr - input_section->vma, true);
2844
0
  }
2845
2846
0
      rstat = _bfd_final_link_relocate (howto, input_bfd, input_section,
2847
0
          contents,
2848
0
          rel->r_vaddr - input_section->vma,
2849
0
          val, addend);
2850
2851
0
      switch (rstat)
2852
0
  {
2853
0
  default:
2854
0
    abort ();
2855
0
  case bfd_reloc_ok:
2856
0
    break;
2857
0
  case bfd_reloc_overflow:
2858
0
    {
2859
0
      const char *name;
2860
0
      char buf[SYMNMLEN + 1];
2861
2862
0
      if (symndx == -1)
2863
0
        name = "*ABS*";
2864
0
      else if (h != NULL)
2865
0
        name = NULL;
2866
0
      else if (sym->_n._n_n._n_zeroes == 0
2867
0
         && sym->_n._n_n._n_offset != 0)
2868
0
        {
2869
0
    if (sym->_n._n_n._n_offset < obj_coff_strings_len (input_bfd))
2870
0
      name = obj_coff_strings (input_bfd) + sym->_n._n_n._n_offset;
2871
0
    else
2872
0
      name = "?";
2873
0
        }
2874
0
      else
2875
0
        {
2876
0
    strncpy (buf, sym->_n._n_name, SYMNMLEN);
2877
0
    buf[SYMNMLEN] = '\0';
2878
0
    name = buf;
2879
0
        }
2880
2881
0
      (*info->callbacks->reloc_overflow)
2882
0
        (info, (h ? &h->root : NULL), name, howto->name,
2883
0
         (bfd_vma) 0, input_bfd, input_section,
2884
0
         rel->r_vaddr - input_section->vma);
2885
0
    }
2886
0
  }
2887
0
    }
2888
2889
0
  return true;
2890
0
}
Unexecuted instantiation: coff-sh.c:sh_relocate_section
Unexecuted instantiation: pe-sh.c:sh_relocate_section
Unexecuted instantiation: pei-sh.c:sh_relocate_section
2891
2892
/* This is a version of bfd_generic_get_relocated_section_contents
2893
   which uses sh_relocate_section.  */
2894
2895
static bfd_byte *
2896
sh_coff_get_relocated_section_contents (bfd *output_bfd,
2897
          struct bfd_link_info *link_info,
2898
          struct bfd_link_order *link_order,
2899
          bfd_byte *data,
2900
          bool relocatable,
2901
          asymbol **symbols)
2902
11
{
2903
11
  asection *input_section = link_order->u.indirect.section;
2904
11
  bfd *input_bfd = input_section->owner;
2905
11
  asection **sections = NULL;
2906
11
  struct internal_reloc *internal_relocs = NULL;
2907
11
  struct internal_syment *internal_syms = NULL;
2908
2909
  /* We only need to handle the case of relaxing, or of having a
2910
     particular set of section contents, specially.  */
2911
11
  if (relocatable
2912
11
      || coff_section_data (input_bfd, input_section) == NULL
2913
0
      || coff_section_data (input_bfd, input_section)->contents == NULL)
2914
11
    return bfd_generic_get_relocated_section_contents (output_bfd, link_info,
2915
11
                   link_order, data,
2916
11
                   relocatable,
2917
11
                   symbols);
2918
2919
0
  bfd_byte *orig_data = data;
2920
0
  if (data == NULL)
2921
0
    {
2922
0
      data = bfd_malloc (input_section->size);
2923
0
      if (data == NULL)
2924
0
  return NULL;
2925
0
    }
2926
0
  memcpy (data, coff_section_data (input_bfd, input_section)->contents,
2927
0
    (size_t) input_section->size);
2928
2929
0
  if ((input_section->flags & SEC_RELOC) != 0
2930
0
      && input_section->reloc_count > 0)
2931
0
    {
2932
0
      bfd_size_type symesz = bfd_coff_symesz (input_bfd);
2933
0
      bfd_byte *esym, *esymend;
2934
0
      struct internal_syment *isymp;
2935
0
      asection **secpp;
2936
0
      bfd_size_type amt;
2937
2938
0
      if (! _bfd_coff_get_external_symbols (input_bfd))
2939
0
  goto error_return;
2940
2941
0
      internal_relocs = (bfd_coff_read_internal_relocs
2942
0
       (input_bfd, input_section, false, NULL, false, NULL));
2943
0
      if (internal_relocs == NULL)
2944
0
  goto error_return;
2945
2946
0
      amt = obj_raw_syment_count (input_bfd);
2947
0
      amt *= sizeof (struct internal_syment);
2948
0
      internal_syms = (struct internal_syment *) bfd_malloc (amt);
2949
0
      if (internal_syms == NULL)
2950
0
  goto error_return;
2951
2952
0
      amt = obj_raw_syment_count (input_bfd);
2953
0
      amt *= sizeof (asection *);
2954
0
      sections = (asection **) bfd_malloc (amt);
2955
0
      if (sections == NULL)
2956
0
  goto error_return;
2957
2958
0
      isymp = internal_syms;
2959
0
      secpp = sections;
2960
0
      esym = (bfd_byte *) obj_coff_external_syms (input_bfd);
2961
0
      esymend = esym + obj_raw_syment_count (input_bfd) * symesz;
2962
0
      while (esym < esymend)
2963
0
  {
2964
0
    bfd_coff_swap_sym_in (input_bfd, esym, isymp);
2965
2966
0
    if (isymp->n_scnum != 0)
2967
0
      *secpp = coff_section_from_bfd_index (input_bfd, isymp->n_scnum);
2968
0
    else
2969
0
      {
2970
0
        if (isymp->n_value == 0)
2971
0
    *secpp = bfd_und_section_ptr;
2972
0
        else
2973
0
    *secpp = bfd_com_section_ptr;
2974
0
      }
2975
2976
0
    esym += (isymp->n_numaux + 1) * symesz;
2977
0
    secpp += isymp->n_numaux + 1;
2978
0
    isymp += isymp->n_numaux + 1;
2979
0
  }
2980
2981
0
      if (! sh_relocate_section (output_bfd, link_info, input_bfd,
2982
0
         input_section, data, internal_relocs,
2983
0
         internal_syms, sections))
2984
0
  goto error_return;
2985
2986
0
      free (sections);
2987
0
      sections = NULL;
2988
0
      free (internal_syms);
2989
0
      internal_syms = NULL;
2990
0
      free (internal_relocs);
2991
0
      internal_relocs = NULL;
2992
0
    }
2993
2994
0
  return data;
2995
2996
0
 error_return:
2997
0
  free (internal_relocs);
2998
0
  free (internal_syms);
2999
0
  free (sections);
3000
0
  if (orig_data == NULL)
3001
0
    free (data);
3002
0
  return NULL;
3003
0
}
coff-sh.c:sh_coff_get_relocated_section_contents
Line
Count
Source
2902
11
{
2903
11
  asection *input_section = link_order->u.indirect.section;
2904
11
  bfd *input_bfd = input_section->owner;
2905
11
  asection **sections = NULL;
2906
11
  struct internal_reloc *internal_relocs = NULL;
2907
11
  struct internal_syment *internal_syms = NULL;
2908
2909
  /* We only need to handle the case of relaxing, or of having a
2910
     particular set of section contents, specially.  */
2911
11
  if (relocatable
2912
11
      || coff_section_data (input_bfd, input_section) == NULL
2913
0
      || coff_section_data (input_bfd, input_section)->contents == NULL)
2914
11
    return bfd_generic_get_relocated_section_contents (output_bfd, link_info,
2915
11
                   link_order, data,
2916
11
                   relocatable,
2917
11
                   symbols);
2918
2919
0
  bfd_byte *orig_data = data;
2920
0
  if (data == NULL)
2921
0
    {
2922
0
      data = bfd_malloc (input_section->size);
2923
0
      if (data == NULL)
2924
0
  return NULL;
2925
0
    }
2926
0
  memcpy (data, coff_section_data (input_bfd, input_section)->contents,
2927
0
    (size_t) input_section->size);
2928
2929
0
  if ((input_section->flags & SEC_RELOC) != 0
2930
0
      && input_section->reloc_count > 0)
2931
0
    {
2932
0
      bfd_size_type symesz = bfd_coff_symesz (input_bfd);
2933
0
      bfd_byte *esym, *esymend;
2934
0
      struct internal_syment *isymp;
2935
0
      asection **secpp;
2936
0
      bfd_size_type amt;
2937
2938
0
      if (! _bfd_coff_get_external_symbols (input_bfd))
2939
0
  goto error_return;
2940
2941
0
      internal_relocs = (bfd_coff_read_internal_relocs
2942
0
       (input_bfd, input_section, false, NULL, false, NULL));
2943
0
      if (internal_relocs == NULL)
2944
0
  goto error_return;
2945
2946
0
      amt = obj_raw_syment_count (input_bfd);
2947
0
      amt *= sizeof (struct internal_syment);
2948
0
      internal_syms = (struct internal_syment *) bfd_malloc (amt);
2949
0
      if (internal_syms == NULL)
2950
0
  goto error_return;
2951
2952
0
      amt = obj_raw_syment_count (input_bfd);
2953
0
      amt *= sizeof (asection *);
2954
0
      sections = (asection **) bfd_malloc (amt);
2955
0
      if (sections == NULL)
2956
0
  goto error_return;
2957
2958
0
      isymp = internal_syms;
2959
0
      secpp = sections;
2960
0
      esym = (bfd_byte *) obj_coff_external_syms (input_bfd);
2961
0
      esymend = esym + obj_raw_syment_count (input_bfd) * symesz;
2962
0
      while (esym < esymend)
2963
0
  {
2964
0
    bfd_coff_swap_sym_in (input_bfd, esym, isymp);
2965
2966
0
    if (isymp->n_scnum != 0)
2967
0
      *secpp = coff_section_from_bfd_index (input_bfd, isymp->n_scnum);
2968
0
    else
2969
0
      {
2970
0
        if (isymp->n_value == 0)
2971
0
    *secpp = bfd_und_section_ptr;
2972
0
        else
2973
0
    *secpp = bfd_com_section_ptr;
2974
0
      }
2975
2976
0
    esym += (isymp->n_numaux + 1) * symesz;
2977
0
    secpp += isymp->n_numaux + 1;
2978
0
    isymp += isymp->n_numaux + 1;
2979
0
  }
2980
2981
0
      if (! sh_relocate_section (output_bfd, link_info, input_bfd,
2982
0
         input_section, data, internal_relocs,
2983
0
         internal_syms, sections))
2984
0
  goto error_return;
2985
2986
0
      free (sections);
2987
0
      sections = NULL;
2988
0
      free (internal_syms);
2989
0
      internal_syms = NULL;
2990
0
      free (internal_relocs);
2991
0
      internal_relocs = NULL;
2992
0
    }
2993
2994
0
  return data;
2995
2996
0
 error_return:
2997
0
  free (internal_relocs);
2998
0
  free (internal_syms);
2999
0
  free (sections);
3000
0
  if (orig_data == NULL)
3001
0
    free (data);
3002
  return NULL;
3003
0
}
Unexecuted instantiation: pe-sh.c:sh_coff_get_relocated_section_contents
Unexecuted instantiation: pei-sh.c:sh_coff_get_relocated_section_contents
3004
3005
/* The target vectors.  */
3006
3007
#ifndef TARGET_SHL_SYM
3008
CREATE_BIG_COFF_TARGET_VEC (sh_coff_vec, "coff-sh", BFD_IS_RELAXABLE, 0, '_', NULL, COFF_SWAP_TABLE)
3009
#endif
3010
3011
#ifdef TARGET_SHL_SYM
3012
#define TARGET_SYM TARGET_SHL_SYM
3013
#else
3014
#define TARGET_SYM sh_coff_le_vec
3015
#endif
3016
3017
#ifndef TARGET_SHL_NAME
3018
#define TARGET_SHL_NAME "coff-shl"
3019
#endif
3020
3021
#ifdef COFF_WITH_PE
3022
CREATE_LITTLE_COFF_TARGET_VEC (TARGET_SYM, TARGET_SHL_NAME, BFD_IS_RELAXABLE,
3023
             0, '_', NULL, COFF_SWAP_TABLE);
3024
#else
3025
CREATE_LITTLE_COFF_TARGET_VEC (TARGET_SYM, TARGET_SHL_NAME, BFD_IS_RELAXABLE,
3026
             0, '_', NULL, COFF_SWAP_TABLE)
3027
#endif
3028
3029
#ifndef TARGET_SHL_SYM
3030
3031
/* Some people want versions of the SH COFF target which do not align
3032
   to 16 byte boundaries.  We implement that by adding a couple of new
3033
   target vectors.  These are just like the ones above, but they
3034
   change the default section alignment.  To generate them in the
3035
   assembler, use -small.  To use them in the linker, use -b
3036
   coff-sh{l}-small and -oformat coff-sh{l}-small.
3037
3038
   Yes, this is a horrible hack.  A general solution for setting
3039
   section alignment in COFF is rather complex.  ELF handles this
3040
   correctly.  */
3041
3042
/* Only recognize the small versions if the target was not defaulted.
3043
   Otherwise we won't recognize the non default endianness.  */
3044
3045
static bfd_cleanup
3046
coff_small_object_p (bfd *abfd)
3047
269k
{
3048
269k
  if (abfd->target_defaulted)
3049
193k
    {
3050
193k
      bfd_set_error (bfd_error_wrong_format);
3051
193k
      return NULL;
3052
193k
    }
3053
76.3k
  return coff_object_p (abfd);
3054
269k
}
3055
3056
/* Set the section alignment for the small versions.  */
3057
3058
static bool
3059
coff_small_new_section_hook (bfd *abfd, asection *section)
3060
14.3k
{
3061
14.3k
  if (! coff_new_section_hook (abfd, section))
3062
0
    return false;
3063
3064
  /* We must align to at least a four byte boundary, because longword
3065
     accesses must be on a four byte boundary.  */
3066
14.3k
  if (section->alignment_power == COFF_DEFAULT_SECTION_ALIGNMENT_POWER)
3067
14.0k
    section->alignment_power = 2;
3068
3069
  return true;
3070
14.3k
}
3071
3072
/* This is copied from bfd_coff_std_swap_table so that we can change
3073
   the default section alignment power.  */
3074
3075
static const bfd_coff_backend_data bfd_coff_small_swap_table =
3076
{
3077
  coff_swap_aux_in, coff_swap_sym_in, coff_swap_lineno_in,
3078
  coff_swap_aux_out, coff_swap_sym_out,
3079
  coff_swap_lineno_out, coff_swap_reloc_out,
3080
  coff_swap_filehdr_out, coff_swap_aouthdr_out,
3081
  coff_swap_scnhdr_out,
3082
  FILHSZ, AOUTSZ, SCNHSZ, SYMESZ, AUXESZ, RELSZ, LINESZ, FILNMLEN,
3083
#ifdef COFF_LONG_FILENAMES
3084
  true,
3085
#else
3086
  false,
3087
#endif
3088
  COFF_DEFAULT_LONG_SECTION_NAMES,
3089
  2,
3090
#ifdef COFF_FORCE_SYMBOLS_IN_STRINGS
3091
  true,
3092
#else
3093
  false,
3094
#endif
3095
#ifdef COFF_DEBUG_STRING_WIDE_PREFIX
3096
  4,
3097
#else
3098
  2,
3099
#endif
3100
  32768,
3101
  coff_swap_filehdr_in, coff_swap_aouthdr_in, coff_swap_scnhdr_in,
3102
  coff_swap_reloc_in, coff_bad_format_hook, coff_set_arch_mach_hook,
3103
  coff_mkobject_hook, styp_to_sec_flags, coff_set_alignment_hook,
3104
  coff_slurp_symbol_table, symname_in_debug_hook, coff_pointerize_aux_hook,
3105
  coff_print_aux, coff_reloc16_extra_cases, coff_reloc16_estimate,
3106
  coff_classify_symbol, coff_compute_section_file_positions,
3107
  coff_start_final_link, coff_relocate_section, coff_rtype_to_howto,
3108
  coff_adjust_symndx,
3109
  coff_link_output_has_begun, coff_final_link_postscript,
3110
  bfd_pe_print_pdata
3111
};
3112
3113
#define coff_small_close_and_cleanup \
3114
  coff_close_and_cleanup
3115
#define coff_small_bfd_free_cached_info \
3116
  coff_bfd_free_cached_info
3117
#define coff_small_get_section_contents \
3118
  coff_get_section_contents
3119
3120
extern const bfd_target sh_coff_small_le_vec;
3121
3122
const bfd_target sh_coff_small_vec =
3123
{
3124
  "coff-sh-small",    /* name */
3125
  bfd_target_coff_flavour,
3126
  BFD_ENDIAN_BIG,   /* data byte order is big */
3127
  BFD_ENDIAN_BIG,   /* header byte order is big */
3128
3129
  (HAS_RELOC | EXEC_P   /* object flags */
3130
   | HAS_LINENO | HAS_DEBUG
3131
   | HAS_SYMS | HAS_LOCALS | WP_TEXT | BFD_IS_RELAXABLE),
3132
3133
  (SEC_HAS_CONTENTS | SEC_ALLOC | SEC_LOAD | SEC_RELOC),
3134
  '_',        /* leading symbol underscore */
3135
  '/',        /* ar_pad_char */
3136
  15,       /* ar_max_namelen */
3137
  0,        /* match priority.  */
3138
  TARGET_KEEP_UNUSED_SECTION_SYMBOLS, /* keep unused section symbols.  */
3139
  TARGET_MERGE_SECTIONS,
3140
  bfd_getb64, bfd_getb_signed_64, bfd_putb64,
3141
  bfd_getb32, bfd_getb_signed_32, bfd_putb32,
3142
  bfd_getb16, bfd_getb_signed_16, bfd_putb16, /* data */
3143
  bfd_getb64, bfd_getb_signed_64, bfd_putb64,
3144
  bfd_getb32, bfd_getb_signed_32, bfd_putb32,
3145
  bfd_getb16, bfd_getb_signed_16, bfd_putb16, /* hdrs */
3146
3147
  {       /* bfd_check_format */
3148
    _bfd_dummy_target,
3149
    coff_small_object_p,
3150
    bfd_generic_archive_p,
3151
    _bfd_dummy_target
3152
  },
3153
  {       /* bfd_set_format */
3154
    _bfd_bool_bfd_false_error,
3155
    coff_mkobject,
3156
    _bfd_generic_mkarchive,
3157
    _bfd_bool_bfd_false_error
3158
  },
3159
  {       /* bfd_write_contents */
3160
    _bfd_bool_bfd_false_error,
3161
    coff_write_object_contents,
3162
    _bfd_write_archive_contents,
3163
    _bfd_bool_bfd_false_error
3164
  },
3165
3166
  BFD_JUMP_TABLE_GENERIC (coff_small),
3167
  BFD_JUMP_TABLE_COPY (coff),
3168
  BFD_JUMP_TABLE_CORE (_bfd_nocore),
3169
  BFD_JUMP_TABLE_ARCHIVE (_bfd_archive_coff),
3170
  BFD_JUMP_TABLE_SYMBOLS (coff),
3171
  BFD_JUMP_TABLE_RELOCS (coff),
3172
  BFD_JUMP_TABLE_WRITE (coff),
3173
  BFD_JUMP_TABLE_LINK (coff),
3174
  BFD_JUMP_TABLE_DYNAMIC (_bfd_nodynamic),
3175
3176
  &sh_coff_small_le_vec,
3177
3178
  &bfd_coff_small_swap_table
3179
};
3180
3181
const bfd_target sh_coff_small_le_vec =
3182
{
3183
  "coff-shl-small",   /* name */
3184
  bfd_target_coff_flavour,
3185
  BFD_ENDIAN_LITTLE,    /* data byte order is little */
3186
  BFD_ENDIAN_LITTLE,    /* header byte order is little endian too*/
3187
3188
  (HAS_RELOC | EXEC_P   /* object flags */
3189
   | HAS_LINENO | HAS_DEBUG
3190
   | HAS_SYMS | HAS_LOCALS | WP_TEXT | BFD_IS_RELAXABLE),
3191
3192
  (SEC_HAS_CONTENTS | SEC_ALLOC | SEC_LOAD | SEC_RELOC),
3193
  '_',        /* leading symbol underscore */
3194
  '/',        /* ar_pad_char */
3195
  15,       /* ar_max_namelen */
3196
  0,        /* match priority.  */
3197
  TARGET_KEEP_UNUSED_SECTION_SYMBOLS, /* keep unused section symbols.  */
3198
  TARGET_MERGE_SECTIONS,
3199
  bfd_getl64, bfd_getl_signed_64, bfd_putl64,
3200
  bfd_getl32, bfd_getl_signed_32, bfd_putl32,
3201
  bfd_getl16, bfd_getl_signed_16, bfd_putl16, /* data */
3202
  bfd_getl64, bfd_getl_signed_64, bfd_putl64,
3203
  bfd_getl32, bfd_getl_signed_32, bfd_putl32,
3204
  bfd_getl16, bfd_getl_signed_16, bfd_putl16, /* hdrs */
3205
3206
  {       /* bfd_check_format */
3207
    _bfd_dummy_target,
3208
    coff_small_object_p,
3209
    bfd_generic_archive_p,
3210
    _bfd_dummy_target
3211
  },
3212
  {       /* bfd_set_format */
3213
    _bfd_bool_bfd_false_error,
3214
    coff_mkobject,
3215
    _bfd_generic_mkarchive,
3216
    _bfd_bool_bfd_false_error
3217
  },
3218
  {       /* bfd_write_contents */
3219
    _bfd_bool_bfd_false_error,
3220
    coff_write_object_contents,
3221
    _bfd_write_archive_contents,
3222
    _bfd_bool_bfd_false_error
3223
  },
3224
3225
  BFD_JUMP_TABLE_GENERIC (coff_small),
3226
  BFD_JUMP_TABLE_COPY (coff),
3227
  BFD_JUMP_TABLE_CORE (_bfd_nocore),
3228
  BFD_JUMP_TABLE_ARCHIVE (_bfd_archive_coff),
3229
  BFD_JUMP_TABLE_SYMBOLS (coff),
3230
  BFD_JUMP_TABLE_RELOCS (coff),
3231
  BFD_JUMP_TABLE_WRITE (coff),
3232
  BFD_JUMP_TABLE_LINK (coff),
3233
  BFD_JUMP_TABLE_DYNAMIC (_bfd_nodynamic),
3234
3235
  &sh_coff_small_vec,
3236
3237
  &bfd_coff_small_swap_table
3238
};
3239
#endif