Coverage Report

Created: 2026-03-10 08:46

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/binutils-gdb/bfd/elf32-msp430.c
Line
Count
Source
1
/*  MSP430-specific support for 32-bit ELF
2
    Copyright (C) 2002-2026 Free Software Foundation, Inc.
3
    Contributed by Dmitry Diky <diwil@mail.ru>
4
5
    This file is part of BFD, the Binary File Descriptor library.
6
7
    This program is free software; you can redistribute it and/or modify
8
    it under the terms of the GNU General Public License as published by
9
    the Free Software Foundation; either version 3 of the License, or
10
    (at your option) any later version.
11
12
    This program is distributed in the hope that it will be useful,
13
    but WITHOUT ANY WARRANTY; without even the implied warranty of
14
    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15
    GNU General Public License for more details.
16
17
    You should have received a copy of the GNU General Public License
18
    along with this program; if not, write to the Free Software
19
    Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
20
    MA 02110-1301, USA.  */
21
22
#include "sysdep.h"
23
#include "bfd.h"
24
#include "libiberty.h"
25
#include "libbfd.h"
26
#include "elf-bfd.h"
27
#include "elf/msp430.h"
28
29
static bool debug_relocs = 0;
30
31
/* All users of this file have bfd_octets_per_byte (abfd, sec) == 1.  */
32
0
#define OCTETS_PER_BYTE(ABFD, SEC) 1
33
34
static bfd_reloc_status_type
35
rl78_sym_diff_handler (bfd * abfd,
36
           arelent * reloc,
37
           asymbol * sym ATTRIBUTE_UNUSED,
38
           void * addr ATTRIBUTE_UNUSED,
39
           asection * input_sec,
40
           bfd * out_bfd ATTRIBUTE_UNUSED,
41
           char ** error_message ATTRIBUTE_UNUSED)
42
0
{
43
0
  bfd_size_type octets;
44
0
  octets = reloc->address * OCTETS_PER_BYTE (abfd, input_sec);
45
46
  /* Catch the case where bfd_install_relocation would return
47
     bfd_reloc_outofrange because the SYM_DIFF reloc is being used in a very
48
     small section.  It does not actually matter if this happens because all
49
     that SYM_DIFF does is compute a (4-byte) value.  A second reloc then uses
50
     this value, and it is that reloc that must fit into the section.
51
52
     This happens in eg, gcc/testsuite/gcc.c-torture/compile/labels-3.c.  */
53
0
  if ((octets + bfd_get_reloc_size (reloc->howto))
54
0
      > bfd_get_section_limit_octets (abfd, input_sec))
55
0
    return bfd_reloc_ok;
56
0
  return bfd_reloc_continue;
57
0
}
58
59
/* Special handler for relocations which don't have to be relocated.
60
   This function just simply returns bfd_reloc_ok.  */
61
static bfd_reloc_status_type
62
msp430_elf_ignore_reloc (bfd *abfd ATTRIBUTE_UNUSED, arelent *reloc_entry,
63
      asymbol *symbol ATTRIBUTE_UNUSED,
64
      void *data ATTRIBUTE_UNUSED, asection *input_section,
65
      bfd *output_bfd, char **error_message ATTRIBUTE_UNUSED)
66
0
{
67
0
  if (output_bfd != NULL)
68
0
    reloc_entry->address += input_section->output_offset;
69
70
0
  return bfd_reloc_ok;
71
0
}
72
73
static reloc_howto_type elf_msp430_howto_table[] =
74
{
75
  HOWTO (R_MSP430_NONE,   /* type */
76
   0,     /* rightshift */
77
   0,     /* size */
78
   0,     /* bitsize */
79
   false,     /* pc_relative */
80
   0,     /* bitpos */
81
   complain_overflow_dont,/* complain_on_overflow */
82
   bfd_elf_generic_reloc, /* special_function */
83
   "R_MSP430_NONE", /* name */
84
   false,     /* partial_inplace */
85
   0,     /* src_mask */
86
   0,     /* dst_mask */
87
   false),    /* pcrel_offset */
88
89
  HOWTO (R_MSP430_32,   /* type */
90
   0,     /* rightshift */
91
   4,     /* size */
92
   32,      /* bitsize */
93
   false,     /* pc_relative */
94
   0,     /* bitpos */
95
   complain_overflow_bitfield,/* complain_on_overflow */
96
   bfd_elf_generic_reloc, /* special_function */
97
   "R_MSP430_32",   /* name */
98
   false,     /* partial_inplace */
99
   0xffffffff,    /* src_mask */
100
   0xffffffff,    /* dst_mask */
101
   false),    /* pcrel_offset */
102
103
  /* A 10 bit PC relative relocation.  */
104
  HOWTO (R_MSP430_10_PCREL, /* type */
105
   1,     /* rightshift */
106
   2,     /* size */
107
   10,      /* bitsize */
108
   true,      /* pc_relative */
109
   0,     /* bitpos */
110
   complain_overflow_bitfield,/* complain_on_overflow */
111
   bfd_elf_generic_reloc, /* special_function */
112
   "R_MSP430_10_PCREL", /* name */
113
   false,     /* partial_inplace */
114
   0x3ff,     /* src_mask */
115
   0x3ff,     /* dst_mask */
116
   true),     /* pcrel_offset */
117
118
  /* A 16 bit absolute relocation.  */
119
  HOWTO (R_MSP430_16,   /* type */
120
   0,     /* rightshift */
121
   2,     /* size */
122
   16,      /* bitsize */
123
   false,     /* pc_relative */
124
   0,     /* bitpos */
125
   complain_overflow_dont,/* complain_on_overflow */
126
   bfd_elf_generic_reloc, /* special_function */
127
   "R_MSP430_16",   /* name */
128
   false,     /* partial_inplace */
129
   0,     /* src_mask */
130
   0xffff,    /* dst_mask */
131
   false),    /* pcrel_offset */
132
133
  /* A 16 bit PC relative relocation for command address.  */
134
  HOWTO (R_MSP430_16_PCREL, /* type */
135
   1,     /* rightshift */
136
   2,     /* size */
137
   16,      /* bitsize */
138
   true,      /* pc_relative */
139
   0,     /* bitpos */
140
   complain_overflow_dont,/* complain_on_overflow */
141
   bfd_elf_generic_reloc, /* special_function */
142
   "R_MSP430_16_PCREL", /* name */
143
   false,     /* partial_inplace */
144
   0,     /* src_mask */
145
   0xffff,    /* dst_mask */
146
   true),     /* pcrel_offset */
147
148
  /* A 16 bit absolute relocation, byte operations.  */
149
  HOWTO (R_MSP430_16_BYTE,  /* type */
150
   0,     /* rightshift */
151
   2,     /* size */
152
   16,      /* bitsize */
153
   false,     /* pc_relative */
154
   0,     /* bitpos */
155
   complain_overflow_dont,/* complain_on_overflow */
156
   bfd_elf_generic_reloc, /* special_function */
157
   "R_MSP430_16_BYTE",  /* name */
158
   false,     /* partial_inplace */
159
   0xffff,    /* src_mask */
160
   0xffff,    /* dst_mask */
161
   false),    /* pcrel_offset */
162
163
  /* A 16 bit absolute relocation for command address.  */
164
  HOWTO (R_MSP430_16_PCREL_BYTE,/* type */
165
   1,     /* rightshift */
166
   2,     /* size */
167
   16,      /* bitsize */
168
   true,      /* pc_relative */
169
   0,     /* bitpos */
170
   complain_overflow_dont,/* complain_on_overflow */
171
   bfd_elf_generic_reloc, /* special_function */
172
   "R_MSP430_16_PCREL_BYTE",/* name */
173
   false,     /* partial_inplace */
174
   0xffff,    /* src_mask */
175
   0xffff,    /* dst_mask */
176
   true),     /* pcrel_offset */
177
178
  /* A 10 bit PC relative relocation for complicated polymorphs.  */
179
  HOWTO (R_MSP430_2X_PCREL, /* type */
180
   1,     /* rightshift */
181
   4,     /* size */
182
   10,      /* bitsize */
183
   true,      /* pc_relative */
184
   0,     /* bitpos */
185
   complain_overflow_bitfield,/* complain_on_overflow */
186
   bfd_elf_generic_reloc, /* special_function */
187
   "R_MSP430_2X_PCREL", /* name */
188
   false,     /* partial_inplace */
189
   0x3ff,     /* src_mask */
190
   0x3ff,     /* dst_mask */
191
   true),     /* pcrel_offset */
192
193
  /* A 16 bit relaxable relocation for command address.  */
194
  HOWTO (R_MSP430_RL_PCREL, /* type */
195
   1,     /* rightshift */
196
   2,     /* size */
197
   16,      /* bitsize */
198
   true,      /* pc_relative */
199
   0,     /* bitpos */
200
   complain_overflow_dont,/* complain_on_overflow */
201
   bfd_elf_generic_reloc, /* special_function */
202
   "R_MSP430_RL_PCREL", /* name */
203
   false,     /* partial_inplace */
204
   0,     /* src_mask */
205
   0xffff,    /* dst_mask */
206
   true)      /* pcrel_offset */
207
208
  /* A 8-bit absolute relocation.  */
209
  , HOWTO (R_MSP430_8,    /* type */
210
   0,     /* rightshift */
211
   1,     /* size */
212
   8,     /* bitsize */
213
   false,     /* pc_relative */
214
   0,     /* bitpos */
215
   complain_overflow_dont,/* complain_on_overflow */
216
   bfd_elf_generic_reloc, /* special_function */
217
   "R_MSP430_8",    /* name */
218
   false,     /* partial_inplace */
219
   0,     /* src_mask */
220
   0xffff,    /* dst_mask */
221
   false),    /* pcrel_offset */
222
223
  /* Together with a following reloc, allows for the difference
224
     between two symbols to be the real addend of the second reloc.  */
225
  HOWTO (R_MSP430_SYM_DIFF, /* type */
226
   0,     /* rightshift */
227
   4,     /* size */
228
   32,      /* bitsize */
229
   false,     /* pc_relative */
230
   0,     /* bitpos */
231
   complain_overflow_dont,/* complain_on_overflow */
232
   rl78_sym_diff_handler, /* special handler.  */
233
   "R_MSP430_SYM_DIFF", /* name */
234
   false,     /* partial_inplace */
235
   0xffffffff,    /* src_mask */
236
   0xffffffff,    /* dst_mask */
237
   false),    /* pcrel_offset */
238
239
  /* The length of unsigned-leb128 is variable, just assume the
240
     size is one byte here.  */
241
  HOWTO (R_MSP430_GNU_SET_ULEB128,  /* type */
242
   0,       /* rightshift */
243
   1,       /* size */
244
   0,       /* bitsize */
245
   false,       /* pc_relative */
246
   0,       /* bitpos */
247
   complain_overflow_dont,  /* complain_on_overflow */
248
   msp430_elf_ignore_reloc, /* special handler.  */
249
   "R_MSP430_GNU_SET_ULEB128",  /* name */
250
   false,       /* partial_inplace */
251
   0,       /* src_mask */
252
   0,       /* dst_mask */
253
   false),      /* pcrel_offset */
254
255
  /* The length of unsigned-leb128 is variable, just assume the
256
     size is one byte here.  */
257
  HOWTO (R_MSP430_GNU_SUB_ULEB128,  /* type */
258
   0,       /* rightshift */
259
   1,       /* size */
260
   0,       /* bitsize */
261
   false,       /* pc_relative */
262
   0,       /* bitpos */
263
   complain_overflow_dont,  /* complain_on_overflow */
264
   msp430_elf_ignore_reloc, /* special handler.  */
265
   "R_MSP430_GNU_SUB_ULEB128",  /* name */
266
   false,       /* partial_inplace */
267
   0,       /* src_mask */
268
   0,       /* dst_mask */
269
   false),      /* pcrel_offset */
270
271
};
272
273
static reloc_howto_type elf_msp430x_howto_table[] =
274
{
275
  HOWTO (R_MSP430_NONE,   /* type */
276
   0,     /* rightshift */
277
   0,     /* size */
278
   0,     /* bitsize */
279
   false,     /* pc_relative */
280
   0,     /* bitpos */
281
   complain_overflow_dont,/* complain_on_overflow */
282
   bfd_elf_generic_reloc, /* special_function */
283
   "R_MSP430_NONE", /* name */
284
   false,     /* partial_inplace */
285
   0,     /* src_mask */
286
   0,     /* dst_mask */
287
   false),    /* pcrel_offset */
288
289
  HOWTO (R_MSP430_ABS32,  /* type */
290
   0,     /* rightshift */
291
   4,     /* size */
292
   32,      /* bitsize */
293
   false,     /* pc_relative */
294
   0,     /* bitpos */
295
   complain_overflow_bitfield,/* complain_on_overflow */
296
   bfd_elf_generic_reloc, /* special_function */
297
   "R_MSP430_ABS32",  /* name */
298
   false,     /* partial_inplace */
299
   0xffffffff,    /* src_mask */
300
   0xffffffff,    /* dst_mask */
301
   false),    /* pcrel_offset */
302
303
  HOWTO (R_MSP430_ABS16,  /* type */
304
   0,     /* rightshift */
305
   2,     /* size */
306
   16,      /* bitsize */
307
   false,     /* pc_relative */
308
   0,     /* bitpos */
309
   complain_overflow_dont,/* complain_on_overflow */
310
   bfd_elf_generic_reloc, /* special_function */
311
   "R_MSP430_ABS16",  /* name */
312
   false,     /* partial_inplace */
313
   0,     /* src_mask */
314
   0xffff,    /* dst_mask */
315
   false),    /* pcrel_offset */
316
317
  HOWTO (R_MSP430_ABS8,   /* type */
318
   0,     /* rightshift */
319
   1,     /* size */
320
   8,     /* bitsize */
321
   false,     /* pc_relative */
322
   0,     /* bitpos */
323
   complain_overflow_bitfield,/* complain_on_overflow */
324
   bfd_elf_generic_reloc, /* special_function */
325
   "R_MSP430_ABS8", /* name */
326
   false,     /* partial_inplace */
327
   0xff,      /* src_mask */
328
   0xff,      /* dst_mask */
329
   false),    /* pcrel_offset */
330
331
  HOWTO (R_MSP430_PCR16,  /* type */
332
   1,     /* rightshift */
333
   2,     /* size */
334
   16,      /* bitsize */
335
   true,      /* pc_relative */
336
   0,     /* bitpos */
337
   complain_overflow_dont,/* complain_on_overflow */
338
   bfd_elf_generic_reloc, /* special_function */
339
   "R_MSP430_PCR16",  /* name */
340
   false,     /* partial_inplace */
341
   0,     /* src_mask */
342
   0xffff,    /* dst_mask */
343
   true),     /* pcrel_offset */
344
345
  HOWTO (R_MSP430X_PCR20_EXT_SRC,/* type */
346
   0,     /* rightshift */
347
   4,     /* size */
348
   32,      /* bitsize */
349
   true,      /* pc_relative */
350
   0,     /* bitpos */
351
   complain_overflow_dont,/* complain_on_overflow */
352
   bfd_elf_generic_reloc, /* special_function */
353
   "R_MSP430X_PCR20_EXT_SRC",/* name */
354
   false,     /* partial_inplace */
355
   0,     /* src_mask */
356
   0xffff,    /* dst_mask */
357
   true),     /* pcrel_offset */
358
359
  HOWTO (R_MSP430X_PCR20_EXT_DST,/* type */
360
   0,     /* rightshift */
361
   4,     /* size */
362
   32,      /* bitsize */
363
   true,      /* pc_relative */
364
   0,     /* bitpos */
365
   complain_overflow_dont,/* complain_on_overflow */
366
   bfd_elf_generic_reloc, /* special_function */
367
   "R_MSP430X_PCR20_EXT_DST",/* name */
368
   false,     /* partial_inplace */
369
   0,     /* src_mask */
370
   0xffff,    /* dst_mask */
371
   true),     /* pcrel_offset */
372
373
  HOWTO (R_MSP430X_PCR20_EXT_ODST,/* type */
374
   0,     /* rightshift */
375
   4,     /* size */
376
   32,      /* bitsize */
377
   true,      /* pc_relative */
378
   0,     /* bitpos */
379
   complain_overflow_dont,/* complain_on_overflow */
380
   bfd_elf_generic_reloc, /* special_function */
381
   "R_MSP430X_PCR20_EXT_ODST",/* name */
382
   false,     /* partial_inplace */
383
   0,     /* src_mask */
384
   0xffff,    /* dst_mask */
385
   true),     /* pcrel_offset */
386
387
  HOWTO (R_MSP430X_ABS20_EXT_SRC,/* type */
388
   0,     /* rightshift */
389
   4,     /* size */
390
   32,      /* bitsize */
391
   true,      /* pc_relative */
392
   0,     /* bitpos */
393
   complain_overflow_dont,/* complain_on_overflow */
394
   bfd_elf_generic_reloc, /* special_function */
395
   "R_MSP430X_ABS20_EXT_SRC",/* name */
396
   false,     /* partial_inplace */
397
   0,     /* src_mask */
398
   0xffff,    /* dst_mask */
399
   true),     /* pcrel_offset */
400
401
  HOWTO (R_MSP430X_ABS20_EXT_DST,/* type */
402
   0,     /* rightshift */
403
   4,     /* size */
404
   32,      /* bitsize */
405
   true,      /* pc_relative */
406
   0,     /* bitpos */
407
   complain_overflow_dont,/* complain_on_overflow */
408
   bfd_elf_generic_reloc, /* special_function */
409
   "R_MSP430X_ABS20_EXT_DST",/* name */
410
   false,     /* partial_inplace */
411
   0,     /* src_mask */
412
   0xffff,    /* dst_mask */
413
   true),     /* pcrel_offset */
414
415
  HOWTO (R_MSP430X_ABS20_EXT_ODST,/* type */
416
   0,     /* rightshift */
417
   4,     /* size */
418
   32,      /* bitsize */
419
   true,      /* pc_relative */
420
   0,     /* bitpos */
421
   complain_overflow_dont,/* complain_on_overflow */
422
   bfd_elf_generic_reloc, /* special_function */
423
   "R_MSP430X_ABS20_EXT_ODST",/* name */
424
   false,     /* partial_inplace */
425
   0,     /* src_mask */
426
   0xffff,    /* dst_mask */
427
   true),     /* pcrel_offset */
428
429
  HOWTO (R_MSP430X_ABS20_ADR_SRC,/* type */
430
   0,     /* rightshift */
431
   4,     /* size */
432
   32,      /* bitsize */
433
   true,      /* pc_relative */
434
   0,     /* bitpos */
435
   complain_overflow_dont,/* complain_on_overflow */
436
   bfd_elf_generic_reloc, /* special_function */
437
   "R_MSP430X_ABS20_ADR_SRC",/* name */
438
   false,     /* partial_inplace */
439
   0,     /* src_mask */
440
   0xffff,    /* dst_mask */
441
   true),     /* pcrel_offset */
442
443
  HOWTO (R_MSP430X_ABS20_ADR_DST,/* type */
444
   0,     /* rightshift */
445
   4,     /* size */
446
   32,      /* bitsize */
447
   true,      /* pc_relative */
448
   0,     /* bitpos */
449
   complain_overflow_dont,/* complain_on_overflow */
450
   bfd_elf_generic_reloc, /* special_function */
451
   "R_MSP430X_ABS20_ADR_DST",/* name */
452
   false,     /* partial_inplace */
453
   0,     /* src_mask */
454
   0xffff,    /* dst_mask */
455
   true),     /* pcrel_offset */
456
457
  HOWTO (R_MSP430X_PCR16, /* type */
458
   0,     /* rightshift */
459
   4,     /* size */
460
   32,      /* bitsize */
461
   true,      /* pc_relative */
462
   0,     /* bitpos */
463
   complain_overflow_dont,/* complain_on_overflow */
464
   bfd_elf_generic_reloc, /* special_function */
465
   "R_MSP430X_PCR16", /* name */
466
   false,     /* partial_inplace */
467
   0,     /* src_mask */
468
   0xffff,    /* dst_mask */
469
   true),     /* pcrel_offset */
470
471
  HOWTO (R_MSP430X_PCR20_CALL,  /* type */
472
   0,     /* rightshift */
473
   4,     /* size */
474
   32,      /* bitsize */
475
   true,      /* pc_relative */
476
   0,     /* bitpos */
477
   complain_overflow_dont,/* complain_on_overflow */
478
   bfd_elf_generic_reloc, /* special_function */
479
   "R_MSP430X_PCR20_CALL",/* name */
480
   false,     /* partial_inplace */
481
   0,     /* src_mask */
482
   0xffff,    /* dst_mask */
483
   true),     /* pcrel_offset */
484
485
  HOWTO (R_MSP430X_ABS16, /* type */
486
   0,     /* rightshift */
487
   4,     /* size */
488
   32,      /* bitsize */
489
   true,      /* pc_relative */
490
   0,     /* bitpos */
491
   complain_overflow_dont,/* complain_on_overflow */
492
   bfd_elf_generic_reloc, /* special_function */
493
   "R_MSP430X_ABS16", /* name */
494
   false,     /* partial_inplace */
495
   0,     /* src_mask */
496
   0xffff,    /* dst_mask */
497
   true),     /* pcrel_offset */
498
499
  HOWTO (R_MSP430_ABS_HI16, /* type */
500
   0,     /* rightshift */
501
   4,     /* size */
502
   32,      /* bitsize */
503
   true,      /* pc_relative */
504
   0,     /* bitpos */
505
   complain_overflow_dont,/* complain_on_overflow */
506
   bfd_elf_generic_reloc, /* special_function */
507
   "R_MSP430_ABS_HI16", /* name */
508
   false,     /* partial_inplace */
509
   0,     /* src_mask */
510
   0xffff,    /* dst_mask */
511
   true),     /* pcrel_offset */
512
513
  HOWTO (R_MSP430_PREL31, /* type */
514
   0,     /* rightshift */
515
   4,     /* size */
516
   32,      /* bitsize */
517
   true,      /* pc_relative */
518
   0,     /* bitpos */
519
   complain_overflow_dont,/* complain_on_overflow */
520
   bfd_elf_generic_reloc, /* special_function */
521
   "R_MSP430_PREL31", /* name */
522
   false,     /* partial_inplace */
523
   0,     /* src_mask */
524
   0xffff,    /* dst_mask */
525
   true),     /* pcrel_offset */
526
527
  EMPTY_HOWTO (R_MSP430_EHTYPE),
528
529
  /* A 10 bit PC relative relocation.  */
530
  HOWTO (R_MSP430X_10_PCREL,  /* type */
531
   1,     /* rightshift */
532
   2,     /* size */
533
   10,      /* bitsize */
534
   true,      /* pc_relative */
535
   0,     /* bitpos */
536
   complain_overflow_bitfield,/* complain_on_overflow */
537
   bfd_elf_generic_reloc, /* special_function */
538
   "R_MSP430X_10_PCREL",  /* name */
539
   false,     /* partial_inplace */
540
   0x3ff,     /* src_mask */
541
   0x3ff,     /* dst_mask */
542
   true),     /* pcrel_offset */
543
544
  /* A 10 bit PC relative relocation for complicated polymorphs.  */
545
  HOWTO (R_MSP430X_2X_PCREL,  /* type */
546
   1,     /* rightshift */
547
   4,     /* size */
548
   10,      /* bitsize */
549
   true,      /* pc_relative */
550
   0,     /* bitpos */
551
   complain_overflow_bitfield,/* complain_on_overflow */
552
   bfd_elf_generic_reloc, /* special_function */
553
   "R_MSP430X_2X_PCREL",  /* name */
554
   false,     /* partial_inplace */
555
   0x3ff,     /* src_mask */
556
   0x3ff,     /* dst_mask */
557
   true),     /* pcrel_offset */
558
559
  /* Together with a following reloc, allows for the difference
560
     between two symbols to be the real addend of the second reloc.  */
561
  HOWTO (R_MSP430X_SYM_DIFF,  /* type */
562
   0,     /* rightshift */
563
   4,     /* size */
564
   32,      /* bitsize */
565
   false,     /* pc_relative */
566
   0,     /* bitpos */
567
   complain_overflow_dont,/* complain_on_overflow */
568
   rl78_sym_diff_handler, /* special handler.  */
569
   "R_MSP430X_SYM_DIFF",  /* name */
570
   false,     /* partial_inplace */
571
   0xffffffff,    /* src_mask */
572
   0xffffffff,    /* dst_mask */
573
   false),    /* pcrel_offset */
574
575
  /* The length of unsigned-leb128 is variable, just assume the
576
     size is one byte here.  */
577
  HOWTO (R_MSP430X_GNU_SET_ULEB128, /* type */
578
   0,       /* rightshift */
579
   1,       /* size */
580
   0,       /* bitsize */
581
   false,       /* pc_relative */
582
   0,       /* bitpos */
583
   complain_overflow_dont,  /* complain_on_overflow */
584
   msp430_elf_ignore_reloc, /* special handler.  */
585
   "R_MSP430X_GNU_SET_ULEB128", /* name */
586
   false,       /* partial_inplace */
587
   0,       /* src_mask */
588
   0,       /* dst_mask */
589
   false),      /* pcrel_offset */
590
591
  /* The length of unsigned-leb128 is variable, just assume the
592
     size is one byte here.  */
593
  HOWTO (R_MSP430X_GNU_SUB_ULEB128, /* type */
594
   0,       /* rightshift */
595
   1,       /* size */
596
   0,       /* bitsize */
597
   false,       /* pc_relative */
598
   0,       /* bitpos */
599
   complain_overflow_dont,  /* complain_on_overflow */
600
   msp430_elf_ignore_reloc, /* special handler.  */
601
   "R_MSP430X_GNU_SUB_ULEB128", /* name */
602
   false,       /* partial_inplace */
603
   0,       /* src_mask */
604
   0,       /* dst_mask */
605
   false),      /* pcrel_offset */
606
607
};
608
609
/* Map BFD reloc types to MSP430 ELF reloc types.  */
610
611
struct msp430_reloc_map
612
{
613
  bfd_reloc_code_real_type bfd_reloc_val;
614
  unsigned int elf_reloc_val;
615
};
616
617
static const struct msp430_reloc_map msp430_reloc_map[] =
618
{
619
  {BFD_RELOC_NONE,       R_MSP430_NONE},
620
  {BFD_RELOC_32,       R_MSP430_32},
621
  {BFD_RELOC_MSP430_10_PCREL,    R_MSP430_10_PCREL},
622
  {BFD_RELOC_16,       R_MSP430_16_BYTE},
623
  {BFD_RELOC_MSP430_16_PCREL,    R_MSP430_16_PCREL},
624
  {BFD_RELOC_MSP430_16,      R_MSP430_16},
625
  {BFD_RELOC_MSP430_16_PCREL_BYTE, R_MSP430_16_PCREL_BYTE},
626
  {BFD_RELOC_MSP430_16_BYTE,     R_MSP430_16_BYTE},
627
  {BFD_RELOC_MSP430_2X_PCREL,    R_MSP430_2X_PCREL},
628
  {BFD_RELOC_MSP430_RL_PCREL,    R_MSP430_RL_PCREL},
629
  {BFD_RELOC_8,        R_MSP430_8},
630
  {BFD_RELOC_MSP430_SYM_DIFF,    R_MSP430_SYM_DIFF},
631
  {BFD_RELOC_MSP430_SET_ULEB128,   R_MSP430_GNU_SET_ULEB128 },
632
  {BFD_RELOC_MSP430_SUB_ULEB128,   R_MSP430_GNU_SUB_ULEB128 }
633
};
634
635
static const struct msp430_reloc_map msp430x_reloc_map[] =
636
{
637
  {BFD_RELOC_NONE,          R_MSP430_NONE},
638
  {BFD_RELOC_32,          R_MSP430_ABS32},
639
  {BFD_RELOC_16,          R_MSP430_ABS16},
640
  {BFD_RELOC_8,           R_MSP430_ABS8},
641
  {BFD_RELOC_MSP430_ABS8,       R_MSP430_ABS8},
642
  {BFD_RELOC_MSP430X_PCR20_EXT_SRC,   R_MSP430X_PCR20_EXT_SRC},
643
  {BFD_RELOC_MSP430X_PCR20_EXT_DST,   R_MSP430X_PCR20_EXT_DST},
644
  {BFD_RELOC_MSP430X_PCR20_EXT_ODST,  R_MSP430X_PCR20_EXT_ODST},
645
  {BFD_RELOC_MSP430X_ABS20_EXT_SRC,   R_MSP430X_ABS20_EXT_SRC},
646
  {BFD_RELOC_MSP430X_ABS20_EXT_DST,   R_MSP430X_ABS20_EXT_DST},
647
  {BFD_RELOC_MSP430X_ABS20_EXT_ODST,  R_MSP430X_ABS20_EXT_ODST},
648
  {BFD_RELOC_MSP430X_ABS20_ADR_SRC,   R_MSP430X_ABS20_ADR_SRC},
649
  {BFD_RELOC_MSP430X_ABS20_ADR_DST,   R_MSP430X_ABS20_ADR_DST},
650
  {BFD_RELOC_MSP430X_PCR16,       R_MSP430X_PCR16},
651
  {BFD_RELOC_MSP430X_PCR20_CALL,      R_MSP430X_PCR20_CALL},
652
  {BFD_RELOC_MSP430X_ABS16,       R_MSP430X_ABS16},
653
  {BFD_RELOC_MSP430_ABS_HI16,       R_MSP430_ABS_HI16},
654
  {BFD_RELOC_MSP430_PREL31,       R_MSP430_PREL31},
655
  {BFD_RELOC_MSP430_10_PCREL,       R_MSP430X_10_PCREL},
656
  {BFD_RELOC_MSP430_2X_PCREL,       R_MSP430X_2X_PCREL},
657
  {BFD_RELOC_MSP430_RL_PCREL,       R_MSP430X_PCR16},
658
  {BFD_RELOC_MSP430_SYM_DIFF,       R_MSP430X_SYM_DIFF},
659
  {BFD_RELOC_MSP430_SET_ULEB128,      R_MSP430X_GNU_SET_ULEB128 },
660
  {BFD_RELOC_MSP430_SUB_ULEB128,      R_MSP430X_GNU_SUB_ULEB128 }
661
};
662
663
static inline bool
664
uses_msp430x_relocs (bfd * abfd)
665
0
{
666
0
  extern const bfd_target msp430_elf32_ti_vec;
667
668
0
  return bfd_get_mach (abfd) == bfd_mach_msp430x
669
0
    || abfd->xvec == & msp430_elf32_ti_vec;
670
0
}
671
672
static reloc_howto_type *
673
bfd_elf32_bfd_reloc_type_lookup (bfd * abfd ATTRIBUTE_UNUSED,
674
         bfd_reloc_code_real_type code)
675
0
{
676
0
  unsigned int i;
677
678
0
  if (uses_msp430x_relocs (abfd))
679
0
    {
680
0
      for (i = ARRAY_SIZE (msp430x_reloc_map); i--;)
681
0
  if (msp430x_reloc_map[i].bfd_reloc_val == code)
682
0
    return elf_msp430x_howto_table + msp430x_reloc_map[i].elf_reloc_val;
683
0
    }
684
0
  else
685
0
    {
686
0
      for (i = 0; i < ARRAY_SIZE (msp430_reloc_map); i++)
687
0
  if (msp430_reloc_map[i].bfd_reloc_val == code)
688
0
    return &elf_msp430_howto_table[msp430_reloc_map[i].elf_reloc_val];
689
0
    }
690
691
0
  return NULL;
692
0
}
693
694
static reloc_howto_type *
695
bfd_elf32_bfd_reloc_name_lookup (bfd *abfd ATTRIBUTE_UNUSED,
696
         const char *r_name)
697
0
{
698
0
  unsigned int i;
699
700
0
  if (uses_msp430x_relocs (abfd))
701
0
    {
702
0
      for (i = ARRAY_SIZE (elf_msp430x_howto_table); i--;)
703
0
  if (elf_msp430x_howto_table[i].name != NULL
704
0
      && strcasecmp (elf_msp430x_howto_table[i].name, r_name) == 0)
705
0
    return elf_msp430x_howto_table + i;
706
0
    }
707
0
  else
708
0
    {
709
0
      for (i = 0;
710
0
     i < (sizeof (elf_msp430_howto_table)
711
0
    / sizeof (elf_msp430_howto_table[0]));
712
0
     i++)
713
0
  if (elf_msp430_howto_table[i].name != NULL
714
0
      && strcasecmp (elf_msp430_howto_table[i].name, r_name) == 0)
715
0
    return &elf_msp430_howto_table[i];
716
0
    }
717
718
0
  return NULL;
719
0
}
720
721
/* Set the howto pointer for an MSP430 ELF reloc.  */
722
723
static bool
724
msp430_info_to_howto_rela (bfd * abfd,
725
         arelent * cache_ptr,
726
         Elf_Internal_Rela * dst)
727
0
{
728
0
  unsigned int r_type;
729
730
0
  r_type = ELF32_R_TYPE (dst->r_info);
731
732
0
  if (uses_msp430x_relocs (abfd))
733
0
    {
734
0
      if (r_type >= (unsigned int) R_MSP430x_max)
735
0
  {
736
    /* xgettext:c-format */
737
0
    _bfd_error_handler (_("%pB: unsupported relocation type %#x"),
738
0
            abfd, r_type);
739
0
    bfd_set_error (bfd_error_bad_value);
740
0
    return false;
741
0
  }
742
0
      cache_ptr->howto = elf_msp430x_howto_table + r_type;
743
0
    }
744
0
  else if (r_type >= (unsigned int) R_MSP430_max)
745
0
    {
746
      /* xgettext:c-format */
747
0
      _bfd_error_handler (_("%pB: unsupported relocation type %#x"),
748
0
        abfd, r_type);
749
0
      bfd_set_error (bfd_error_bad_value);
750
0
      return false;
751
0
    }
752
0
  else
753
0
    cache_ptr->howto = &elf_msp430_howto_table[r_type];
754
755
0
  return true;
756
0
}
757
758
/* Look through the relocs for a section during the first phase.
759
   Since we don't do .gots or .plts, we just need to consider the
760
   virtual table relocs for gc.  */
761
762
static bool
763
elf32_msp430_check_relocs (bfd * abfd, struct bfd_link_info * info,
764
         asection * sec, const Elf_Internal_Rela * relocs)
765
0
{
766
0
  Elf_Internal_Shdr *symtab_hdr;
767
0
  struct elf_link_hash_entry **sym_hashes;
768
0
  const Elf_Internal_Rela *rel;
769
0
  const Elf_Internal_Rela *rel_end;
770
771
0
  if (bfd_link_relocatable (info))
772
0
    return true;
773
774
0
  symtab_hdr = &elf_tdata (abfd)->symtab_hdr;
775
0
  sym_hashes = elf_sym_hashes (abfd);
776
777
0
  rel_end = relocs + sec->reloc_count;
778
0
  for (rel = relocs; rel < rel_end; rel++)
779
0
    {
780
0
      struct elf_link_hash_entry *h;
781
0
      unsigned long r_symndx;
782
783
0
      r_symndx = ELF32_R_SYM (rel->r_info);
784
0
      if (r_symndx < symtab_hdr->sh_info)
785
0
  h = NULL;
786
0
      else
787
0
  {
788
0
    h = sym_hashes[r_symndx - symtab_hdr->sh_info];
789
0
    while (h->root.type == bfd_link_hash_indirect
790
0
     || h->root.type == bfd_link_hash_warning)
791
0
      h = (struct elf_link_hash_entry *) h->root.u.i.link;
792
0
  }
793
0
    }
794
795
0
  return true;
796
0
}
797
798
/* Perform a single relocation.  By default we use the standard BFD
799
   routines, but a few relocs, we have to do them ourselves.  */
800
801
static bfd_reloc_status_type
802
msp430_final_link_relocate (reloc_howto_type *     howto,
803
          bfd *      input_bfd,
804
          asection *       input_section,
805
          bfd_byte *       contents,
806
          Elf_Internal_Rela *    rel,
807
          bfd_vma      relocation,
808
          struct bfd_link_info * info)
809
0
{
810
0
  static asection *  sym_diff_section;
811
0
  static bfd_vma     sym_diff_value;
812
813
0
  struct bfd_elf_section_data * esd = elf_section_data (input_section);
814
0
  bfd_reloc_status_type r = bfd_reloc_ok;
815
0
  bfd_vma x;
816
0
  bfd_signed_vma srel;
817
0
  bool is_rel_reloc = false;
818
819
0
  if (uses_msp430x_relocs (input_bfd))
820
0
    {
821
      /* See if we have a REL type relocation.  */
822
0
      is_rel_reloc = (esd->rel.hdr != NULL);
823
      /* Sanity check - only one type of relocation per section.
824
   FIXME: Theoretically it is possible to have both types,
825
   but if that happens how can we distinguish between the two ?  */
826
0
      BFD_ASSERT (! is_rel_reloc || ! esd->rela.hdr);
827
      /* If we are using a REL relocation then the addend should be empty.  */
828
0
      BFD_ASSERT (! is_rel_reloc || rel->r_addend == 0);
829
0
    }
830
831
0
  if (debug_relocs)
832
0
    printf ("writing relocation (%p) at 0x%lx type: %d\n", rel,
833
0
      (long) (input_section->output_section->vma + input_section->output_offset
834
0
        + rel->r_offset), howto->type);
835
0
  if (sym_diff_section != NULL)
836
0
    {
837
0
      BFD_ASSERT (sym_diff_section == input_section);
838
839
0
     if (uses_msp430x_relocs (input_bfd))
840
0
       switch (howto->type)
841
0
   {
842
0
   case R_MSP430X_GNU_SET_ULEB128:
843
0
     relocation += (!is_rel_reloc ? rel->r_addend : 0);
844
     /* Fall through.  */
845
0
   case R_MSP430_ABS32:
846
    /* If we are computing a 32-bit value for the location lists
847
       and the result is 0 then we add one to the value.  A zero
848
       value can result because of linker relaxation deleteing
849
       prologue instructions and using a value of 1 (for the begin
850
       and end offsets in the location list entry) results in a
851
       nul entry which does not prevent the following entries from
852
       being parsed.  */
853
0
     if (relocation == sym_diff_value
854
0
         && strcmp (input_section->name, ".debug_loc") == 0)
855
0
       ++ relocation;
856
     /* Fall through.  */
857
0
   case R_MSP430_ABS16:
858
0
   case R_MSP430X_ABS16:
859
0
   case R_MSP430_ABS8:
860
0
     BFD_ASSERT (! is_rel_reloc);
861
0
     relocation -= sym_diff_value;
862
0
    break;
863
864
0
   default:
865
0
     return bfd_reloc_dangerous;
866
0
   }
867
0
     else
868
0
       switch (howto->type)
869
0
   {
870
0
   case R_MSP430_GNU_SET_ULEB128:
871
0
     relocation += (!is_rel_reloc ? rel->r_addend : 0);
872
     /* Fall through.  */
873
0
   case R_MSP430_32:
874
0
   case R_MSP430_16:
875
0
   case R_MSP430_16_BYTE:
876
0
   case R_MSP430_8:
877
0
     relocation -= sym_diff_value;
878
0
    break;
879
880
0
   default:
881
0
     return bfd_reloc_dangerous;
882
0
   }
883
884
0
      sym_diff_section = NULL;
885
0
    }
886
887
0
  if ((uses_msp430x_relocs (input_bfd)
888
0
       && howto->type == R_MSP430X_GNU_SET_ULEB128)
889
0
      || (!uses_msp430x_relocs (input_bfd)
890
0
    && howto->type == R_MSP430_GNU_SET_ULEB128))
891
0
    {
892
0
      unsigned int len, new_len = 0;
893
0
      bfd_byte *endp, *p;
894
0
      unsigned int val = relocation;
895
896
0
      _bfd_read_unsigned_leb128 (input_bfd, contents + rel->r_offset, &len);
897
898
      /* Clean the contents value to zero.  Do not reduce the length.  */
899
0
      p = contents + rel->r_offset;
900
0
      endp = (p + len) - 1;
901
0
      memset (p, 0x80, len - 1);
902
0
      *(endp) = 0;
903
904
      /* Get the length of the new uleb128 value.  */
905
0
      do
906
0
  {
907
0
    new_len++;
908
0
    val >>= 7;
909
0
  } while (val);
910
911
0
      if (new_len > len)
912
0
  {
913
0
    _bfd_error_handler
914
0
      (_("error: final size of uleb128 value at offset 0x%lx in %pA "
915
0
         "from %pB exceeds available space"),
916
0
       (long) rel->r_offset, input_section, input_bfd);
917
0
  }
918
0
      else
919
0
  {
920
    /* If the number of bytes required to store the new value has
921
       decreased, "right align" the new value within the available space,
922
       so the MSB side is padded with uleb128 zeros (0x80).  */
923
0
    p = _bfd_write_unsigned_leb128 (p + (len - new_len), endp,
924
0
            relocation);
925
    /* We checked there is enough space for the new value above, so this
926
       should never be NULL.  */
927
0
    BFD_ASSERT (p);
928
0
  }
929
930
0
      return bfd_reloc_ok;
931
0
    }
932
0
  else if (uses_msp430x_relocs (input_bfd))
933
0
    switch (howto->type)
934
0
      {
935
0
      case R_MSP430X_SYM_DIFF:
936
0
      case R_MSP430X_GNU_SUB_ULEB128:
937
  /* Cache the input section and value.
938
     The offset is unreliable, since relaxation may
939
     have reduced the following reloc's offset.  */
940
0
  BFD_ASSERT (! is_rel_reloc);
941
0
  sym_diff_section = input_section;
942
0
  sym_diff_value = relocation + (howto->type == R_MSP430X_GNU_SUB_ULEB128
943
0
               ? rel->r_addend : 0);
944
0
  return bfd_reloc_ok;
945
946
0
      case R_MSP430_ABS16:
947
0
  contents += rel->r_offset;
948
0
  srel = (bfd_signed_vma) relocation;
949
0
  if (is_rel_reloc)
950
0
    srel += bfd_get_16 (input_bfd, contents);
951
0
  else
952
0
    srel += rel->r_addend;
953
0
  bfd_put_16 (input_bfd, srel & 0xffff, contents);
954
0
  break;
955
956
0
      case R_MSP430X_10_PCREL:
957
0
  contents += rel->r_offset;
958
0
  srel = (bfd_signed_vma) relocation;
959
0
  if (is_rel_reloc)
960
0
    srel += bfd_get_16 (input_bfd, contents) & 0x3ff;
961
0
  else
962
0
    srel += rel->r_addend;
963
0
  srel -= rel->r_offset;
964
0
  srel -= 2;    /* Branch instructions add 2 to the PC...  */
965
0
  srel -= (input_section->output_section->vma +
966
0
     input_section->output_offset);
967
0
  if (srel & 1)
968
0
    return bfd_reloc_outofrange;
969
970
  /* MSP430 addresses commands as words.  */
971
0
  srel >>= 1;
972
973
  /* Check for an overflow.  */
974
0
  if (srel < -512 || srel > 511)
975
0
    {
976
0
      if (info->disable_target_specific_optimizations < 0)
977
0
        {
978
0
    static bool warned = false;
979
0
    if (! warned)
980
0
      {
981
0
        info->callbacks->warning
982
0
          (info,
983
0
           _("try enabling relaxation to avoid relocation truncations"),
984
0
           NULL, input_bfd, input_section, relocation);
985
0
        warned = true;
986
0
      }
987
0
        }
988
0
      return bfd_reloc_overflow;
989
0
    }
990
991
0
  x = bfd_get_16 (input_bfd, contents);
992
0
  x = (x & 0xfc00) | (srel & 0x3ff);
993
0
  bfd_put_16 (input_bfd, x, contents);
994
0
  break;
995
996
0
      case R_MSP430X_PCR20_EXT_ODST:
997
  /* [0,4]+[48,16] = ---F ---- ---- FFFF */
998
0
  contents += rel->r_offset;
999
0
  srel = (bfd_signed_vma) relocation;
1000
0
  if (is_rel_reloc)
1001
0
    {
1002
0
      bfd_vma addend;
1003
0
      addend = (bfd_get_16 (input_bfd, contents) & 0xf) << 16;
1004
0
      addend |= bfd_get_16 (input_bfd, contents + 6);
1005
0
      srel += addend;
1006
1007
0
    }
1008
0
  else
1009
0
    srel += rel->r_addend;
1010
0
  srel -= rel->r_offset;
1011
0
  srel -= (input_section->output_section->vma +
1012
0
     input_section->output_offset);
1013
0
  bfd_put_16 (input_bfd, (srel & 0xffff), contents + 6);
1014
0
  x = bfd_get_16 (input_bfd, contents);
1015
0
  x = (x & 0xfff0) | ((srel >> 16) & 0xf);
1016
0
  bfd_put_16 (input_bfd, x, contents);
1017
0
  break;
1018
1019
0
      case R_MSP430X_ABS20_EXT_SRC:
1020
  /* [7,4]+[32,16] = -78- ---- FFFF */
1021
0
  contents += rel->r_offset;
1022
0
  srel = (bfd_signed_vma) relocation;
1023
0
  if (is_rel_reloc)
1024
0
    {
1025
0
      bfd_vma addend;
1026
0
      addend = (bfd_get_16 (input_bfd, contents) & 0x0780) << 9;
1027
0
      addend |= bfd_get_16 (input_bfd, contents + 4);
1028
0
      srel += addend;
1029
0
    }
1030
0
  else
1031
0
    srel += rel->r_addend;
1032
0
  bfd_put_16 (input_bfd, (srel & 0xffff), contents + 4);
1033
0
  srel >>= 16;
1034
0
  x = bfd_get_16 (input_bfd, contents);
1035
0
  x = (x & 0xf87f) | ((srel << 7) & 0x0780);
1036
0
  bfd_put_16 (input_bfd, x, contents);
1037
0
  break;
1038
1039
0
      case R_MSP430_16_PCREL:
1040
0
  contents += rel->r_offset;
1041
0
  srel = (bfd_signed_vma) relocation;
1042
0
  if (is_rel_reloc)
1043
0
    srel += bfd_get_16 (input_bfd, contents);
1044
0
  else
1045
0
    srel += rel->r_addend;
1046
0
  srel -= rel->r_offset;
1047
  /* Only branch instructions add 2 to the PC...  */
1048
0
  srel -= (input_section->output_section->vma +
1049
0
     input_section->output_offset);
1050
0
  if (srel & 1)
1051
0
    return bfd_reloc_outofrange;
1052
0
  bfd_put_16 (input_bfd, srel & 0xffff, contents);
1053
0
  break;
1054
1055
0
      case R_MSP430X_PCR20_EXT_DST:
1056
  /* [0,4]+[32,16] = ---F ---- FFFF */
1057
0
  contents += rel->r_offset;
1058
0
  srel = (bfd_signed_vma) relocation;
1059
0
  if (is_rel_reloc)
1060
0
    {
1061
0
      bfd_vma addend;
1062
0
      addend = (bfd_get_16 (input_bfd, contents) & 0xf) << 16;
1063
0
      addend |= bfd_get_16 (input_bfd, contents + 4);
1064
0
      srel += addend;
1065
0
    }
1066
0
  else
1067
0
    srel += rel->r_addend;
1068
0
  srel -= rel->r_offset;
1069
0
  srel -= (input_section->output_section->vma +
1070
0
     input_section->output_offset);
1071
0
  bfd_put_16 (input_bfd, (srel & 0xffff), contents + 4);
1072
0
  srel >>= 16;
1073
0
  x = bfd_get_16 (input_bfd, contents);
1074
0
  x = (x & 0xfff0) | (srel & 0xf);
1075
0
  bfd_put_16 (input_bfd, x, contents);
1076
0
  break;
1077
1078
0
      case R_MSP430X_PCR20_EXT_SRC:
1079
  /* [7,4]+[32,16] = -78- ---- FFFF */
1080
0
  contents += rel->r_offset;
1081
0
  srel = (bfd_signed_vma) relocation;
1082
0
  if (is_rel_reloc)
1083
0
    {
1084
0
      bfd_vma addend;
1085
0
      addend = ((bfd_get_16 (input_bfd, contents) & 0x0780) << 9);
1086
0
      addend |= bfd_get_16 (input_bfd, contents + 4);
1087
0
      srel += addend;;
1088
0
    }
1089
0
  else
1090
0
    srel += rel->r_addend;
1091
0
  srel -= rel->r_offset;
1092
  /* Only branch instructions add 2 to the PC...  */
1093
0
  srel -= (input_section->output_section->vma +
1094
0
     input_section->output_offset);
1095
0
  bfd_put_16 (input_bfd, (srel & 0xffff), contents + 4);
1096
0
  srel >>= 16;
1097
0
  x = bfd_get_16 (input_bfd, contents);
1098
0
  x = (x & 0xf87f) | ((srel << 7) & 0x0780);
1099
0
  bfd_put_16 (input_bfd, x, contents);
1100
0
  break;
1101
1102
0
      case R_MSP430_ABS8:
1103
0
  contents += rel->r_offset;
1104
0
  srel = (bfd_signed_vma) relocation;
1105
0
  if (is_rel_reloc)
1106
0
    srel += bfd_get_8 (input_bfd, contents);
1107
0
  else
1108
0
    srel += rel->r_addend;
1109
0
  bfd_put_8 (input_bfd, srel & 0xff, contents);
1110
0
  break;
1111
1112
0
      case R_MSP430X_ABS20_EXT_DST:
1113
  /* [0,4]+[32,16] = ---F ---- FFFF */
1114
0
  contents += rel->r_offset;
1115
0
  srel = (bfd_signed_vma) relocation;
1116
0
  if (is_rel_reloc)
1117
0
    {
1118
0
      bfd_vma addend;
1119
0
      addend = (bfd_get_16 (input_bfd, contents) & 0xf) << 16;
1120
0
      addend |= bfd_get_16 (input_bfd, contents + 4);
1121
0
      srel += addend;
1122
0
    }
1123
0
  else
1124
0
    srel += rel->r_addend;
1125
0
  bfd_put_16 (input_bfd, (srel & 0xffff), contents + 4);
1126
0
  srel >>= 16;
1127
0
  x = bfd_get_16 (input_bfd, contents);
1128
0
  x = (x & 0xfff0) | (srel & 0xf);
1129
0
  bfd_put_16 (input_bfd, x, contents);
1130
0
  break;
1131
1132
0
      case R_MSP430X_ABS20_EXT_ODST:
1133
  /* [0,4]+[48,16] = ---F ---- ---- FFFF */
1134
0
  contents += rel->r_offset;
1135
0
  srel = (bfd_signed_vma) relocation;
1136
0
  if (is_rel_reloc)
1137
0
    {
1138
0
      bfd_vma addend;
1139
0
      addend = (bfd_get_16 (input_bfd, contents) & 0xf) << 16;
1140
0
      addend |= bfd_get_16 (input_bfd, contents + 6);
1141
0
      srel += addend;
1142
0
    }
1143
0
  else
1144
0
    srel += rel->r_addend;
1145
0
  bfd_put_16 (input_bfd, (srel & 0xffff), contents + 6);
1146
0
  srel >>= 16;
1147
0
  x = bfd_get_16 (input_bfd, contents);
1148
0
  x = (x & 0xfff0) | (srel & 0xf);
1149
0
  bfd_put_16 (input_bfd, x, contents);
1150
0
  break;
1151
1152
0
      case R_MSP430X_ABS20_ADR_SRC:
1153
  /* [8,4]+[16,16] = -F-- FFFF */
1154
0
  contents += rel->r_offset;
1155
0
  srel = (bfd_signed_vma) relocation;
1156
0
  if (is_rel_reloc)
1157
0
    {
1158
0
      bfd_vma addend;
1159
1160
0
      addend = ((bfd_get_16 (input_bfd, contents) & 0xf00) << 8);
1161
0
      addend |= bfd_get_16 (input_bfd, contents + 2);
1162
0
      srel += addend;
1163
0
    }
1164
0
  else
1165
0
    srel += rel->r_addend;
1166
0
  bfd_put_16 (input_bfd, (srel & 0xffff), contents + 2);
1167
0
  srel >>= 16;
1168
0
  x = bfd_get_16 (input_bfd, contents);
1169
0
  x = (x & 0xf0ff) | ((srel << 8) & 0x0f00);
1170
0
  bfd_put_16 (input_bfd, x, contents);
1171
0
  break;
1172
1173
0
      case R_MSP430X_ABS20_ADR_DST:
1174
  /* [0,4]+[16,16] = ---F FFFF */
1175
0
  contents += rel->r_offset;
1176
0
  srel = (bfd_signed_vma) relocation;
1177
0
  if (is_rel_reloc)
1178
0
    {
1179
0
      bfd_vma addend;
1180
0
      addend = ((bfd_get_16 (input_bfd, contents) & 0xf) << 16);
1181
0
      addend |= bfd_get_16 (input_bfd, contents + 2);
1182
0
      srel += addend;
1183
0
    }
1184
0
  else
1185
0
    srel += rel->r_addend;
1186
0
  bfd_put_16 (input_bfd, (srel & 0xffff), contents + 2);
1187
0
  srel >>= 16;
1188
0
  x = bfd_get_16 (input_bfd, contents);
1189
0
  x = (x & 0xfff0) | (srel & 0xf);
1190
0
  bfd_put_16 (input_bfd, x, contents);
1191
0
  break;
1192
1193
0
      case R_MSP430X_ABS16:
1194
0
  contents += rel->r_offset;
1195
0
  srel = (bfd_signed_vma) relocation;
1196
0
  if (is_rel_reloc)
1197
0
    srel += bfd_get_16 (input_bfd, contents);
1198
0
  else
1199
0
    srel += rel->r_addend;
1200
0
  x = srel;
1201
0
  if (x > 0xffff)
1202
0
    return bfd_reloc_overflow;
1203
0
  bfd_put_16 (input_bfd, srel & 0xffff, contents);
1204
0
  break;
1205
1206
0
      case R_MSP430_ABS_HI16:
1207
  /* The EABI specifies that this must be a RELA reloc.  */
1208
0
  BFD_ASSERT (! is_rel_reloc);
1209
0
  contents += rel->r_offset;
1210
0
  srel = (bfd_signed_vma) relocation;
1211
0
  srel += rel->r_addend;
1212
0
  bfd_put_16 (input_bfd, (srel >> 16) & 0xffff, contents);
1213
0
  break;
1214
1215
0
      case R_MSP430X_PCR20_CALL:
1216
  /* [0,4]+[16,16] = ---F FFFF*/
1217
0
  contents += rel->r_offset;
1218
0
  srel = (bfd_signed_vma) relocation;
1219
0
  if (is_rel_reloc)
1220
0
    {
1221
0
      bfd_vma addend;
1222
0
      addend = (bfd_get_16 (input_bfd, contents) & 0xf) << 16;
1223
0
      addend |= bfd_get_16 (input_bfd, contents + 2);
1224
0
      srel += addend;
1225
0
    }
1226
0
  else
1227
0
    srel += rel->r_addend;
1228
0
  srel -= rel->r_offset;
1229
0
  srel -= (input_section->output_section->vma +
1230
0
     input_section->output_offset);
1231
0
  bfd_put_16 (input_bfd, srel & 0xffff, contents + 2);
1232
0
  srel >>= 16;
1233
0
  x = bfd_get_16 (input_bfd, contents);
1234
0
  x = (x & 0xfff0) | (srel & 0xf);
1235
0
  bfd_put_16 (input_bfd, x, contents);
1236
0
  break;
1237
1238
0
      case R_MSP430X_PCR16:
1239
0
  contents += rel->r_offset;
1240
0
  srel = (bfd_signed_vma) relocation;
1241
0
  if (is_rel_reloc)
1242
0
    srel += bfd_get_16 (input_bfd, contents);
1243
0
  else
1244
0
    srel += rel->r_addend;
1245
0
  srel -= rel->r_offset;
1246
0
  srel -= (input_section->output_section->vma +
1247
0
     input_section->output_offset);
1248
0
  bfd_put_16 (input_bfd, srel & 0xffff, contents);
1249
0
  break;
1250
1251
0
      case R_MSP430_PREL31:
1252
0
  contents += rel->r_offset;
1253
0
  srel = (bfd_signed_vma) relocation;
1254
0
  if (is_rel_reloc)
1255
0
    srel += (bfd_get_32 (input_bfd, contents) & 0x7fffffff);
1256
0
  else
1257
0
    srel += rel->r_addend;
1258
0
  srel += rel->r_addend;
1259
0
  x = bfd_get_32 (input_bfd, contents);
1260
0
  x = (x & 0x80000000) | ((srel >> 31) & 0x7fffffff);
1261
0
  bfd_put_32 (input_bfd, x, contents);
1262
0
  break;
1263
1264
0
      default:
1265
0
  r = _bfd_final_link_relocate (howto, input_bfd, input_section,
1266
0
              contents, rel->r_offset,
1267
0
              relocation, rel->r_addend);
1268
0
      }
1269
0
  else
1270
0
    switch (howto->type)
1271
0
      {
1272
0
    case R_MSP430_10_PCREL:
1273
0
      contents += rel->r_offset;
1274
0
      srel = (bfd_signed_vma) relocation;
1275
0
      srel += rel->r_addend;
1276
0
      srel -= rel->r_offset;
1277
0
      srel -= 2;    /* Branch instructions add 2 to the PC...  */
1278
0
      srel -= (input_section->output_section->vma +
1279
0
         input_section->output_offset);
1280
1281
0
      if (srel & 1)
1282
0
  return bfd_reloc_outofrange;
1283
1284
      /* MSP430 addresses commands as words.  */
1285
0
      srel >>= 1;
1286
1287
      /* Check for an overflow.  */
1288
0
      if (srel < -512 || srel > 511)
1289
0
  {
1290
0
    if (info->disable_target_specific_optimizations < 0)
1291
0
      {
1292
0
        static bool warned = false;
1293
0
        if (! warned)
1294
0
    {
1295
0
      info->callbacks->warning
1296
0
        (info,
1297
0
         _("try enabling relaxation to avoid relocation truncations"),
1298
0
         NULL, input_bfd, input_section, relocation);
1299
0
      warned = true;
1300
0
    }
1301
0
      }
1302
0
    return bfd_reloc_overflow;
1303
0
  }
1304
1305
0
      x = bfd_get_16 (input_bfd, contents);
1306
0
      x = (x & 0xfc00) | (srel & 0x3ff);
1307
0
      bfd_put_16 (input_bfd, x, contents);
1308
0
      break;
1309
1310
0
    case R_MSP430_2X_PCREL:
1311
0
      contents += rel->r_offset;
1312
0
      srel = (bfd_signed_vma) relocation;
1313
0
      srel += rel->r_addend;
1314
0
      srel -= rel->r_offset;
1315
0
      srel -= 2;    /* Branch instructions add 2 to the PC...  */
1316
0
      srel -= (input_section->output_section->vma +
1317
0
         input_section->output_offset);
1318
1319
0
      if (srel & 1)
1320
0
  return bfd_reloc_outofrange;
1321
1322
      /* MSP430 addresses commands as words.  */
1323
0
      srel >>= 1;
1324
1325
      /* Check for an overflow.  */
1326
0
      if (srel < -512 || srel > 511)
1327
0
  return bfd_reloc_overflow;
1328
1329
0
      x = bfd_get_16 (input_bfd, contents);
1330
0
      x = (x & 0xfc00) | (srel & 0x3ff);
1331
0
      bfd_put_16 (input_bfd, x, contents);
1332
      /* Handle second jump instruction.  */
1333
0
      x = bfd_get_16 (input_bfd, contents - 2);
1334
0
      srel += 1;
1335
0
      x = (x & 0xfc00) | (srel & 0x3ff);
1336
0
      bfd_put_16 (input_bfd, x, contents - 2);
1337
0
      break;
1338
1339
0
    case R_MSP430_RL_PCREL:
1340
0
    case R_MSP430_16_PCREL:
1341
0
      contents += rel->r_offset;
1342
0
      srel = (bfd_signed_vma) relocation;
1343
0
      srel += rel->r_addend;
1344
0
      srel -= rel->r_offset;
1345
      /* Only branch instructions add 2 to the PC...  */
1346
0
      srel -= (input_section->output_section->vma +
1347
0
         input_section->output_offset);
1348
1349
0
      if (srel & 1)
1350
0
  return bfd_reloc_outofrange;
1351
1352
0
      bfd_put_16 (input_bfd, srel & 0xffff, contents);
1353
0
      break;
1354
1355
0
    case R_MSP430_16_PCREL_BYTE:
1356
0
      contents += rel->r_offset;
1357
0
      srel = (bfd_signed_vma) relocation;
1358
0
      srel += rel->r_addend;
1359
0
      srel -= rel->r_offset;
1360
      /* Only branch instructions add 2 to the PC...  */
1361
0
      srel -= (input_section->output_section->vma +
1362
0
         input_section->output_offset);
1363
1364
0
      bfd_put_16 (input_bfd, srel & 0xffff, contents);
1365
0
      break;
1366
1367
0
    case R_MSP430_16_BYTE:
1368
0
      contents += rel->r_offset;
1369
0
      srel = (bfd_signed_vma) relocation;
1370
0
      srel += rel->r_addend;
1371
0
      bfd_put_16 (input_bfd, srel & 0xffff, contents);
1372
0
      break;
1373
1374
0
    case R_MSP430_16:
1375
0
      contents += rel->r_offset;
1376
0
      srel = (bfd_signed_vma) relocation;
1377
0
      srel += rel->r_addend;
1378
1379
0
      if (srel & 1)
1380
0
  return bfd_reloc_notsupported;
1381
1382
0
      bfd_put_16 (input_bfd, srel & 0xffff, contents);
1383
0
      break;
1384
1385
0
    case R_MSP430_8:
1386
0
      contents += rel->r_offset;
1387
0
      srel = (bfd_signed_vma) relocation;
1388
0
      srel += rel->r_addend;
1389
1390
0
      bfd_put_8 (input_bfd, srel & 0xff, contents);
1391
0
      break;
1392
1393
0
    case R_MSP430_SYM_DIFF:
1394
0
    case R_MSP430_GNU_SUB_ULEB128:
1395
      /* Cache the input section and value.
1396
   The offset is unreliable, since relaxation may
1397
   have reduced the following reloc's offset.  */
1398
0
      sym_diff_section = input_section;
1399
0
      sym_diff_value = relocation + (howto->type == R_MSP430_GNU_SUB_ULEB128
1400
0
             ? rel->r_addend : 0);
1401
0
      return bfd_reloc_ok;
1402
1403
0
      default:
1404
0
  r = _bfd_final_link_relocate (howto, input_bfd, input_section,
1405
0
              contents, rel->r_offset,
1406
0
              relocation, rel->r_addend);
1407
0
      }
1408
1409
0
  return r;
1410
0
}
1411
1412
/* Relocate an MSP430 ELF section.  */
1413
1414
static int
1415
elf32_msp430_relocate_section (bfd * output_bfd ATTRIBUTE_UNUSED,
1416
             struct bfd_link_info * info,
1417
             bfd * input_bfd,
1418
             asection * input_section,
1419
             bfd_byte * contents,
1420
             Elf_Internal_Rela * relocs,
1421
             Elf_Internal_Sym * local_syms,
1422
             asection ** local_sections)
1423
0
{
1424
0
  Elf_Internal_Shdr *symtab_hdr;
1425
0
  struct elf_link_hash_entry **sym_hashes;
1426
0
  Elf_Internal_Rela *rel;
1427
0
  Elf_Internal_Rela *relend;
1428
1429
0
  symtab_hdr = &elf_tdata (input_bfd)->symtab_hdr;
1430
0
  sym_hashes = elf_sym_hashes (input_bfd);
1431
0
  relend = relocs + input_section->reloc_count;
1432
1433
0
  for (rel = relocs; rel < relend; rel++)
1434
0
    {
1435
0
      reloc_howto_type *howto;
1436
0
      unsigned long r_symndx;
1437
0
      Elf_Internal_Sym *sym;
1438
0
      asection *sec;
1439
0
      struct elf_link_hash_entry *h;
1440
0
      bfd_vma relocation;
1441
0
      bfd_reloc_status_type r;
1442
0
      const char *name = NULL;
1443
0
      int r_type;
1444
1445
0
      r_type = ELF32_R_TYPE (rel->r_info);
1446
0
      r_symndx = ELF32_R_SYM (rel->r_info);
1447
1448
0
      if (uses_msp430x_relocs (input_bfd))
1449
0
  howto = elf_msp430x_howto_table + r_type;
1450
0
      else
1451
0
  howto = elf_msp430_howto_table + r_type;
1452
1453
0
      h = NULL;
1454
0
      sym = NULL;
1455
0
      sec = NULL;
1456
1457
0
      if (r_symndx < symtab_hdr->sh_info)
1458
0
  {
1459
0
    sym = local_syms + r_symndx;
1460
0
    sec = local_sections[r_symndx];
1461
0
    relocation = _bfd_elf_rela_local_sym (output_bfd, sym, &sec, rel);
1462
1463
0
    name = bfd_elf_string_from_elf_section
1464
0
        (input_bfd, symtab_hdr->sh_link, sym->st_name);
1465
0
    name = name == NULL || *name == 0 ? bfd_section_name (sec) : name;
1466
0
  }
1467
0
      else
1468
0
  {
1469
0
    bool unresolved_reloc, warned, ignored;
1470
1471
0
    RELOC_FOR_GLOBAL_SYMBOL (info, input_bfd, input_section, rel,
1472
0
           r_symndx, symtab_hdr, sym_hashes,
1473
0
           h, sec, relocation,
1474
0
           unresolved_reloc, warned, ignored);
1475
0
    name = h->root.root.string;
1476
0
  }
1477
1478
0
      if (sec != NULL && discarded_section (sec))
1479
0
  RELOC_AGAINST_DISCARDED_SECTION (info, input_bfd, input_section,
1480
0
           rel, 1, relend, R_MSP430_NONE,
1481
0
           howto, 0, contents);
1482
1483
0
      if (bfd_link_relocatable (info))
1484
0
  continue;
1485
1486
0
      r = msp430_final_link_relocate (howto, input_bfd, input_section,
1487
0
              contents, rel, relocation, info);
1488
1489
0
      if (r != bfd_reloc_ok)
1490
0
  {
1491
0
    const char *msg = (const char *) NULL;
1492
1493
0
    switch (r)
1494
0
      {
1495
0
      case bfd_reloc_overflow:
1496
0
        (*info->callbacks->reloc_overflow)
1497
0
    (info, (h ? &h->root : NULL), name, howto->name,
1498
0
     (bfd_vma) 0, input_bfd, input_section, rel->r_offset);
1499
0
        break;
1500
1501
0
      case bfd_reloc_undefined:
1502
0
        (*info->callbacks->undefined_symbol)
1503
0
    (info, name, input_bfd, input_section, rel->r_offset, true);
1504
0
        break;
1505
1506
0
      case bfd_reloc_outofrange:
1507
0
        msg = _("internal error: branch/jump to an odd address detected");
1508
0
        break;
1509
1510
0
      case bfd_reloc_notsupported:
1511
0
        msg = _("internal error: unsupported relocation error");
1512
0
        break;
1513
1514
0
      case bfd_reloc_dangerous:
1515
0
        msg = _("internal error: dangerous relocation");
1516
0
        break;
1517
1518
0
      default:
1519
0
        msg = _("internal error: unknown error");
1520
0
        break;
1521
0
      }
1522
1523
0
    if (msg)
1524
0
      (*info->callbacks->warning) (info, msg, name, input_bfd,
1525
0
           input_section, rel->r_offset);
1526
0
  }
1527
1528
0
    }
1529
1530
0
  return true;
1531
0
}
1532
1533
/* The final processing done just before writing out a MSP430 ELF object
1534
   file.  This gets the MSP430 architecture right based on the machine
1535
   number.  */
1536
1537
static bool
1538
bfd_elf_msp430_final_write_processing (bfd *abfd)
1539
23
{
1540
23
  unsigned long val;
1541
1542
23
  switch (bfd_get_mach (abfd))
1543
23
    {
1544
0
    default:
1545
1
    case bfd_mach_msp110: val = E_MSP430_MACH_MSP430x11x1; break;
1546
1
    case bfd_mach_msp11: val = E_MSP430_MACH_MSP430x11; break;
1547
0
    case bfd_mach_msp12: val = E_MSP430_MACH_MSP430x12; break;
1548
0
    case bfd_mach_msp13: val = E_MSP430_MACH_MSP430x13; break;
1549
1
    case bfd_mach_msp14: val = E_MSP430_MACH_MSP430x14; break;
1550
0
    case bfd_mach_msp15: val = E_MSP430_MACH_MSP430x15; break;
1551
1
    case bfd_mach_msp16: val = E_MSP430_MACH_MSP430x16; break;
1552
0
    case bfd_mach_msp31: val = E_MSP430_MACH_MSP430x31; break;
1553
0
    case bfd_mach_msp32: val = E_MSP430_MACH_MSP430x32; break;
1554
2
    case bfd_mach_msp33: val = E_MSP430_MACH_MSP430x33; break;
1555
0
    case bfd_mach_msp41: val = E_MSP430_MACH_MSP430x41; break;
1556
2
    case bfd_mach_msp42: val = E_MSP430_MACH_MSP430x42; break;
1557
7
    case bfd_mach_msp43: val = E_MSP430_MACH_MSP430x43; break;
1558
0
    case bfd_mach_msp44: val = E_MSP430_MACH_MSP430x44; break;
1559
2
    case bfd_mach_msp20: val = E_MSP430_MACH_MSP430x20; break;
1560
2
    case bfd_mach_msp22: val = E_MSP430_MACH_MSP430x22; break;
1561
0
    case bfd_mach_msp23: val = E_MSP430_MACH_MSP430x23; break;
1562
1
    case bfd_mach_msp24: val = E_MSP430_MACH_MSP430x24; break;
1563
1
    case bfd_mach_msp26: val = E_MSP430_MACH_MSP430x26; break;
1564
1
    case bfd_mach_msp46: val = E_MSP430_MACH_MSP430x46; break;
1565
0
    case bfd_mach_msp47: val = E_MSP430_MACH_MSP430x47; break;
1566
1
    case bfd_mach_msp54: val = E_MSP430_MACH_MSP430x54; break;
1567
0
    case bfd_mach_msp430x: val = E_MSP430_MACH_MSP430X; break;
1568
23
    }
1569
1570
23
  elf_elfheader (abfd)->e_machine = EM_MSP430;
1571
23
  elf_elfheader (abfd)->e_flags &= ~EF_MSP430_MACH;
1572
23
  elf_elfheader (abfd)->e_flags |= val;
1573
23
  return _bfd_elf_final_write_processing (abfd);
1574
23
}
1575
1576
/* Set the right machine number.  */
1577
1578
static bool
1579
elf32_msp430_object_p (bfd * abfd)
1580
572
{
1581
572
  int e_set = bfd_mach_msp14;
1582
1583
572
  if (elf_elfheader (abfd)->e_machine == EM_MSP430
1584
169
      || elf_elfheader (abfd)->e_machine == EM_MSP430_OLD)
1585
572
    {
1586
572
      int e_mach = elf_elfheader (abfd)->e_flags & EF_MSP430_MACH;
1587
1588
572
      switch (e_mach)
1589
572
  {
1590
86
  default:
1591
86
  case E_MSP430_MACH_MSP430x11: e_set = bfd_mach_msp11; break;
1592
13
  case E_MSP430_MACH_MSP430x11x1: e_set = bfd_mach_msp110; break;
1593
20
  case E_MSP430_MACH_MSP430x12: e_set = bfd_mach_msp12; break;
1594
16
  case E_MSP430_MACH_MSP430x13: e_set = bfd_mach_msp13; break;
1595
16
  case E_MSP430_MACH_MSP430x14: e_set = bfd_mach_msp14; break;
1596
22
  case E_MSP430_MACH_MSP430x15: e_set = bfd_mach_msp15; break;
1597
20
  case E_MSP430_MACH_MSP430x16: e_set = bfd_mach_msp16; break;
1598
20
  case E_MSP430_MACH_MSP430x31: e_set = bfd_mach_msp31; break;
1599
20
  case E_MSP430_MACH_MSP430x32: e_set = bfd_mach_msp32; break;
1600
25
  case E_MSP430_MACH_MSP430x33: e_set = bfd_mach_msp33; break;
1601
19
  case E_MSP430_MACH_MSP430x41: e_set = bfd_mach_msp41; break;
1602
22
  case E_MSP430_MACH_MSP430x42: e_set = bfd_mach_msp42; break;
1603
68
  case E_MSP430_MACH_MSP430x43: e_set = bfd_mach_msp43; break;
1604
12
  case E_MSP430_MACH_MSP430x44: e_set = bfd_mach_msp44; break;
1605
24
  case E_MSP430_MACH_MSP430x20: e_set = bfd_mach_msp20; break;
1606
22
  case E_MSP430_MACH_MSP430x22: e_set = bfd_mach_msp22; break;
1607
26
  case E_MSP430_MACH_MSP430x23: e_set = bfd_mach_msp23; break;
1608
22
  case E_MSP430_MACH_MSP430x24: e_set = bfd_mach_msp24; break;
1609
22
  case E_MSP430_MACH_MSP430x26: e_set = bfd_mach_msp26; break;
1610
19
  case E_MSP430_MACH_MSP430x46: e_set = bfd_mach_msp46; break;
1611
19
  case E_MSP430_MACH_MSP430x47: e_set = bfd_mach_msp47; break;
1612
20
  case E_MSP430_MACH_MSP430x54: e_set = bfd_mach_msp54; break;
1613
19
  case E_MSP430_MACH_MSP430X: e_set = bfd_mach_msp430x; break;
1614
572
  }
1615
572
    }
1616
1617
572
  return bfd_default_set_arch_mach (abfd, bfd_arch_msp430, e_set);
1618
572
}
1619
1620
/* These functions handle relaxing for the msp430.
1621
   Relaxation required only in two cases:
1622
    - Bad hand coding like jumps from one section to another or
1623
      from file to file.
1624
    - Sibling calls. This will affect only 'jump label' polymorph. Without
1625
      relaxing this enlarges code by 2 bytes. Sibcalls implemented but
1626
      do not work in gcc's port by the reason I do not know.
1627
    - To convert out of range conditional jump instructions (found inside
1628
      a function) into inverted jumps over an unconditional branch instruction.
1629
   Anyway, if a relaxation required, user should pass -relax option to the
1630
   linker.
1631
1632
   There are quite a few relaxing opportunities available on the msp430:
1633
1634
   ================================================================
1635
1636
   1. 3 words -> 1 word
1637
1638
   eq    ==    jeq label      jne +4; br lab
1639
   ne    !=    jne label      jeq +4; br lab
1640
   lt    <     jl  label      jge +4; br lab
1641
   ltu     <     jlo label      lhs +4; br lab
1642
   ge    >=    jge label      jl  +4; br lab
1643
   geu     >=    jhs label      jlo +4; br lab
1644
1645
   2. 4 words -> 1 word
1646
1647
   ltn     <     jn        jn  +2; jmp +4; br lab
1648
1649
   3. 4 words -> 2 words
1650
1651
   gt    >     jeq +2; jge label     jeq +6; jl  +4; br label
1652
   gtu     >     jeq +2; jhs label     jeq +6; jlo +4; br label
1653
1654
   4. 4 words -> 2 words and 2 labels
1655
1656
   leu     <=    jeq label; jlo label    jeq +2; jhs +4; br label
1657
   le    <=    jeq label; jl  label    jeq +2; jge +4; br label
1658
   =================================================================
1659
1660
   codemap for first cases is (labels masked ):
1661
        eq: 0x2002,0x4010,0x0000 -> 0x2400
1662
        ne: 0x2402,0x4010,0x0000 -> 0x2000
1663
        lt: 0x3402,0x4010,0x0000 -> 0x3800
1664
        ltu:  0x2c02,0x4010,0x0000 -> 0x2800
1665
        ge: 0x3802,0x4010,0x0000 -> 0x3400
1666
        geu:  0x2802,0x4010,0x0000 -> 0x2c00
1667
1668
  second case:
1669
        ltn:  0x3001,0x3c02,0x4010,0x0000 -> 0x3000
1670
1671
  third case:
1672
        gt: 0x2403,0x3802,0x4010,0x0000 -> 0x2401,0x3400
1673
        gtu:  0x2403,0x2802,0x4010,0x0000 -> 0x2401,0x2c00
1674
1675
  fourth case:
1676
        leu:  0x2401,0x2c02,0x4010,0x0000 -> 0x2400,0x2800
1677
        le: 0x2401,0x3402,0x4010,0x0000 -> 0x2400,0x3800
1678
1679
  Unspecified case :)
1680
        jump: 0x4010,0x0000 -> 0x3c00.  */
1681
1682
0
#define NUMB_RELAX_CODES  12
1683
static struct rcodes_s
1684
{
1685
  int f0, f1;     /* From code.  */
1686
  int t0, t1;     /* To code.  */
1687
  int labels;     /* Position of labels: 1 - one label at first
1688
           word, 2 - one at second word, 3 - two
1689
           labels at both.  */
1690
  int cdx;      /* Words to match.  */
1691
  int bs;     /* Shrink bytes.  */
1692
  int off;      /* Offset from old label for new code.  */
1693
  int ncl;      /* New code length.  */
1694
} rcode[] =
1695
{/*         lab,cdx,bs,off,ncl */
1696
  { 0x0000, 0x0000, 0x3c00, 0x0000, 1, 0, 2, 2,  2},  /* jump */
1697
  { 0x0000, 0x2002, 0x2400, 0x0000, 1, 1, 4, 4,  2},  /* eq */
1698
  { 0x0000, 0x2402, 0x2000, 0x0000, 1, 1, 4, 4,  2},  /* ne */
1699
  { 0x0000, 0x3402, 0x3800, 0x0000, 1, 1, 4, 4,  2},  /* lt */
1700
  { 0x0000, 0x2c02, 0x2800, 0x0000, 1, 1, 4, 4,  2},  /* ltu */
1701
  { 0x0000, 0x3802, 0x3400, 0x0000, 1, 1, 4, 4,  2},  /* ge */
1702
  { 0x0000, 0x2802, 0x2c00, 0x0000, 1, 1, 4, 4,  2},  /* geu */
1703
  { 0x3001, 0x3c02, 0x3000, 0x0000, 1, 2, 6, 6,  2},  /* ltn */
1704
  { 0x2403, 0x3802, 0x2401, 0x3400, 2, 2, 4, 6,  4},  /* gt */
1705
  { 0x2403, 0x2802, 0x2401, 0x2c00, 2, 2, 4, 6,  4},  /* gtu */
1706
  { 0x2401, 0x2c02, 0x2400, 0x2800, 3, 2, 4, 6,  4},  /* leu , 2 labels */
1707
  { 0x2401, 0x2c02, 0x2400, 0x2800, 3, 2, 4, 6,  4},  /* le  , 2 labels */
1708
  { 0,      0,      0,      0,      0, 0, 0, 0,  0}
1709
};
1710
1711
/* Return TRUE if a symbol exists at the given address.  */
1712
1713
static bool
1714
msp430_elf_symbol_address_p (bfd * abfd,
1715
           asection * sec,
1716
           Elf_Internal_Sym * isym,
1717
           bfd_vma addr)
1718
0
{
1719
0
  Elf_Internal_Shdr *symtab_hdr;
1720
0
  unsigned int sec_shndx;
1721
0
  Elf_Internal_Sym *isymend;
1722
0
  struct elf_link_hash_entry **sym_hashes;
1723
0
  struct elf_link_hash_entry **end_hashes;
1724
0
  unsigned int symcount;
1725
1726
0
  sec_shndx = _bfd_elf_section_from_bfd_section (abfd, sec);
1727
1728
  /* Examine all the local symbols.  */
1729
0
  symtab_hdr = &elf_tdata (abfd)->symtab_hdr;
1730
0
  for (isymend = isym + symtab_hdr->sh_info; isym < isymend; isym++)
1731
0
    if (isym->st_shndx == sec_shndx && isym->st_value == addr)
1732
0
      return true;
1733
1734
0
  symcount = (symtab_hdr->sh_size / sizeof (Elf32_External_Sym)
1735
0
        - symtab_hdr->sh_info);
1736
0
  sym_hashes = elf_sym_hashes (abfd);
1737
0
  end_hashes = sym_hashes + symcount;
1738
0
  for (; sym_hashes < end_hashes; sym_hashes++)
1739
0
    {
1740
0
      struct elf_link_hash_entry *sym_hash = *sym_hashes;
1741
1742
0
      if ((sym_hash->root.type == bfd_link_hash_defined
1743
0
     || sym_hash->root.type == bfd_link_hash_defweak)
1744
0
    && sym_hash->root.u.def.section == sec
1745
0
    && sym_hash->root.u.def.value == addr)
1746
0
  return true;
1747
0
    }
1748
1749
0
  return false;
1750
0
}
1751
1752
/* Adjust all local symbols defined as '.section + 0xXXXX' (.section has
1753
   sec_shndx) referenced from current and other sections.  */
1754
1755
static bool
1756
msp430_elf_relax_adjust_locals (bfd * abfd, asection * sec, bfd_vma addr,
1757
        int count, unsigned int sec_shndx,
1758
        bfd_vma toaddr)
1759
0
{
1760
0
  Elf_Internal_Shdr *symtab_hdr;
1761
0
  Elf_Internal_Rela *irel;
1762
0
  Elf_Internal_Rela *irelend;
1763
0
  Elf_Internal_Sym *isym;
1764
1765
0
  irel = elf_section_data (sec)->relocs;
1766
0
  if (irel == NULL)
1767
0
    return true;
1768
1769
0
  irelend = irel + sec->reloc_count;
1770
0
  symtab_hdr = & elf_tdata (abfd)->symtab_hdr;
1771
0
  isym = (Elf_Internal_Sym *) symtab_hdr->contents;
1772
1773
0
  for (;irel < irelend; irel++)
1774
0
    {
1775
0
      unsigned int sidx = ELF32_R_SYM(irel->r_info);
1776
0
      Elf_Internal_Sym *lsym = isym + sidx;
1777
1778
      /* Adjust symbols referenced by .sec+0xXX.  */
1779
0
      if (irel->r_addend > addr && irel->r_addend < toaddr
1780
0
    && sidx < symtab_hdr->sh_info
1781
0
    && lsym->st_shndx == sec_shndx)
1782
0
  irel->r_addend -= count;
1783
0
    }
1784
1785
0
  return true;
1786
0
}
1787
1788
/* Delete some bytes from a section while relaxing.  */
1789
1790
static bool
1791
msp430_elf_relax_delete_bytes (bfd * abfd, asection * sec, bfd_vma addr,
1792
             int count)
1793
0
{
1794
0
  Elf_Internal_Shdr *symtab_hdr;
1795
0
  unsigned int sec_shndx;
1796
0
  bfd_byte *contents;
1797
0
  Elf_Internal_Rela *irel;
1798
0
  Elf_Internal_Rela *irelend;
1799
0
  bfd_vma toaddr;
1800
0
  Elf_Internal_Sym *isym;
1801
0
  Elf_Internal_Sym *isymend;
1802
0
  struct elf_link_hash_entry **sym_hashes;
1803
0
  struct elf_link_hash_entry **end_hashes;
1804
0
  unsigned int symcount;
1805
0
  asection *p;
1806
1807
0
  sec_shndx = _bfd_elf_section_from_bfd_section (abfd, sec);
1808
1809
0
  contents = elf_section_data (sec)->this_hdr.contents;
1810
1811
0
  toaddr = sec->size;
1812
0
  if (debug_relocs)
1813
0
    printf ("      deleting %d bytes between 0x%lx to 0x%lx\n",
1814
0
      count, (long) addr, (long) toaddr);
1815
1816
0
  irel = elf_section_data (sec)->relocs;
1817
0
  irelend = irel + sec->reloc_count;
1818
1819
  /* Actually delete the bytes.  */
1820
0
  memmove (contents + addr, contents + addr + count,
1821
0
     (size_t) (toaddr - addr - count));
1822
0
  sec->size -= count;
1823
1824
  /* Adjust all the relocs.  */
1825
0
  symtab_hdr = & elf_tdata (abfd)->symtab_hdr;
1826
0
  isym = (Elf_Internal_Sym *) symtab_hdr->contents;
1827
0
  for (; irel < irelend; irel++)
1828
0
    {
1829
      /* Get the new reloc address.  */
1830
0
      if ((irel->r_offset > addr && irel->r_offset < toaddr))
1831
0
  irel->r_offset -= count;
1832
0
    }
1833
1834
0
  for (p = abfd->sections; p != NULL; p = p->next)
1835
0
    msp430_elf_relax_adjust_locals (abfd,p,addr,count,sec_shndx,toaddr);
1836
1837
  /* Adjust the local symbols defined in this section.  */
1838
0
  symtab_hdr = & elf_tdata (abfd)->symtab_hdr;
1839
0
  isym = (Elf_Internal_Sym *) symtab_hdr->contents;
1840
0
  for (isymend = isym + symtab_hdr->sh_info; isym < isymend; isym++)
1841
0
    {
1842
0
      const char * name;
1843
1844
0
      name = bfd_elf_string_from_elf_section
1845
0
  (abfd, symtab_hdr->sh_link, isym->st_name);
1846
0
      name = name == NULL || *name == 0 ? bfd_section_name (sec) : name;
1847
1848
0
      if (isym->st_shndx != sec_shndx)
1849
0
  continue;
1850
1851
0
      if (isym->st_value > addr
1852
0
    && (isym->st_value < toaddr
1853
        /* We also adjust a symbol at the end of the section if its name is
1854
     on the list below.  These symbols are used for debug info
1855
     generation and they refer to the end of the current section, not
1856
     the start of the next section.  */
1857
0
        || (isym->st_value == toaddr
1858
0
      && name != NULL
1859
0
      && (startswith (name, ".Letext")
1860
0
          || startswith (name, ".LFE")))))
1861
0
  {
1862
0
    if (debug_relocs)
1863
0
      printf ("      adjusting value of local symbol %s from 0x%lx ",
1864
0
        name, (long) isym->st_value);
1865
0
    if (isym->st_value < addr + count)
1866
0
      isym->st_value = addr;
1867
0
    else
1868
0
      isym->st_value -= count;
1869
0
    if (debug_relocs)
1870
0
      printf ("to 0x%lx\n", (long) isym->st_value);
1871
0
  }
1872
      /* Adjust the function symbol's size as well.  */
1873
0
      else if (ELF_ST_TYPE (isym->st_info) == STT_FUNC
1874
0
         && isym->st_value + isym->st_size > addr
1875
0
         && isym->st_value + isym->st_size < toaddr)
1876
0
  isym->st_size -= count;
1877
0
    }
1878
1879
  /* Now adjust the global symbols defined in this section.  */
1880
0
  symcount = (symtab_hdr->sh_size / sizeof (Elf32_External_Sym)
1881
0
        - symtab_hdr->sh_info);
1882
0
  sym_hashes = elf_sym_hashes (abfd);
1883
0
  end_hashes = sym_hashes + symcount;
1884
0
  for (; sym_hashes < end_hashes; sym_hashes++)
1885
0
    {
1886
0
      struct elf_link_hash_entry *sym_hash = *sym_hashes;
1887
1888
0
      if ((sym_hash->root.type == bfd_link_hash_defined
1889
0
     || sym_hash->root.type == bfd_link_hash_defweak)
1890
0
    && sym_hash->root.u.def.section == sec
1891
0
    && sym_hash->root.u.def.value > addr
1892
0
    && sym_hash->root.u.def.value < toaddr)
1893
0
  {
1894
0
    if (sym_hash->root.u.def.value < addr + count)
1895
0
      sym_hash->root.u.def.value = addr;
1896
0
    else
1897
0
      sym_hash->root.u.def.value -= count;
1898
0
  }
1899
      /* Adjust the function symbol's size as well.  */
1900
0
      else if (sym_hash->root.type == bfd_link_hash_defined
1901
0
         && sym_hash->root.u.def.section == sec
1902
0
         && sym_hash->type == STT_FUNC
1903
0
         && sym_hash->root.u.def.value + sym_hash->size > addr
1904
0
         && sym_hash->root.u.def.value + sym_hash->size < toaddr)
1905
0
  sym_hash->size -= count;
1906
0
    }
1907
1908
0
  return true;
1909
0
}
1910
1911
/* Insert one or two words into a section whilst relaxing.  */
1912
1913
static bfd_byte *
1914
msp430_elf_relax_add_words (bfd * abfd, asection * sec, bfd_vma addr,
1915
          int num_words, int word1, int word2)
1916
0
{
1917
0
  Elf_Internal_Shdr *symtab_hdr;
1918
0
  unsigned int sec_shndx;
1919
0
  bfd_byte *contents;
1920
0
  Elf_Internal_Rela *irel;
1921
0
  Elf_Internal_Rela *irelend;
1922
0
  Elf_Internal_Sym *isym;
1923
0
  Elf_Internal_Sym *isymend;
1924
0
  struct elf_link_hash_entry **sym_hashes;
1925
0
  struct elf_link_hash_entry **end_hashes;
1926
0
  unsigned int symcount;
1927
0
  bfd_vma sec_end;
1928
0
  asection *p;
1929
0
  if (debug_relocs)
1930
0
    printf ("      adding %d words at 0x%lx\n", num_words,
1931
0
      (long) (sec->output_section->vma + sec->output_offset + addr));
1932
1933
0
  contents = elf_section_data (sec)->this_hdr.contents;
1934
0
  sec_end = sec->size;
1935
0
  int num_bytes = num_words * 2;
1936
1937
  /* Make space for the new words.  */
1938
0
  contents = bfd_realloc (contents, sec_end + num_bytes);
1939
0
  memmove (contents + addr + num_bytes, contents + addr, sec_end - addr);
1940
1941
  /* Insert the new words.  */
1942
0
  bfd_put_16 (abfd, word1, contents + addr);
1943
0
  if (num_words == 2)
1944
0
    bfd_put_16 (abfd, word2, contents + addr + 2);
1945
1946
  /* Update the section information.  */
1947
0
  sec->size += num_bytes;
1948
0
  elf_section_data (sec)->this_hdr.contents = contents;
1949
1950
  /* Adjust all the relocs.  */
1951
0
  irel = elf_section_data (sec)->relocs;
1952
0
  irelend = irel + sec->reloc_count;
1953
1954
0
  for (; irel < irelend; irel++)
1955
0
    if ((irel->r_offset >= addr && irel->r_offset < sec_end))
1956
0
      irel->r_offset += num_bytes;
1957
1958
  /* Adjust the local symbols defined in this section.  */
1959
0
  sec_shndx = _bfd_elf_section_from_bfd_section (abfd, sec);
1960
0
  for (p = abfd->sections; p != NULL; p = p->next)
1961
0
    msp430_elf_relax_adjust_locals (abfd, p, addr, -num_bytes,
1962
0
            sec_shndx, sec_end);
1963
1964
  /* Adjust the global symbols affected by the move.  */
1965
0
  symtab_hdr = & elf_tdata (abfd)->symtab_hdr;
1966
0
  isym = (Elf_Internal_Sym *) symtab_hdr->contents;
1967
0
  for (isymend = isym + symtab_hdr->sh_info; isym < isymend; isym++)
1968
0
    if (isym->st_shndx == sec_shndx
1969
0
  && isym->st_value >= addr && isym->st_value < sec_end)
1970
0
      {
1971
0
  if (debug_relocs)
1972
0
    printf ("      adjusting value of local symbol %s from 0x%lx to "
1973
0
      "0x%lx\n", bfd_elf_string_from_elf_section
1974
0
      (abfd, symtab_hdr->sh_link, isym->st_name),
1975
0
      (long) isym->st_value, (long)(isym->st_value + num_bytes));
1976
0
  isym->st_value += num_bytes;
1977
0
      }
1978
1979
  /* Now adjust the global symbols defined in this section.  */
1980
0
  symcount = (symtab_hdr->sh_size / sizeof (Elf32_External_Sym)
1981
0
        - symtab_hdr->sh_info);
1982
0
  sym_hashes = elf_sym_hashes (abfd);
1983
0
  end_hashes = sym_hashes + symcount;
1984
0
  for (; sym_hashes < end_hashes; sym_hashes++)
1985
0
    {
1986
0
      struct elf_link_hash_entry *sym_hash = *sym_hashes;
1987
1988
0
      if ((sym_hash->root.type == bfd_link_hash_defined
1989
0
     || sym_hash->root.type == bfd_link_hash_defweak)
1990
0
    && sym_hash->root.u.def.section == sec
1991
0
    && sym_hash->root.u.def.value >= addr
1992
0
    && sym_hash->root.u.def.value < sec_end)
1993
0
  sym_hash->root.u.def.value += num_bytes;
1994
0
    }
1995
1996
0
  return contents;
1997
0
}
1998
1999
static bool
2000
msp430_elf_relax_section (bfd * abfd, asection * sec,
2001
        struct bfd_link_info * link_info,
2002
        bool * again)
2003
0
{
2004
0
  Elf_Internal_Shdr * symtab_hdr;
2005
0
  Elf_Internal_Rela * internal_relocs;
2006
0
  Elf_Internal_Rela * irel;
2007
0
  Elf_Internal_Rela * irelend;
2008
0
  bfd_byte *        contents = NULL;
2009
0
  Elf_Internal_Sym *  isymbuf = NULL;
2010
2011
  /* Assume nothing changes.  */
2012
0
  *again = false;
2013
2014
  /* We don't have to do anything for a relocatable link, if
2015
     this section does not have relocs, or if this is not a
2016
     code section.  */
2017
0
  if (bfd_link_relocatable (link_info)
2018
0
      || sec->reloc_count == 0
2019
0
      || (sec->flags & SEC_RELOC) == 0
2020
0
      || (sec->flags & SEC_HAS_CONTENTS) == 0
2021
0
      || (sec->flags & SEC_CODE) == 0)
2022
0
    return true;
2023
2024
0
  if (debug_relocs)
2025
0
    printf ("Relaxing %s (%p), output_offset: 0x%lx sec size: 0x%lx\n",
2026
0
      sec->name, sec, (long) sec->output_offset, (long) sec->size);
2027
2028
0
  symtab_hdr = & elf_tdata (abfd)->symtab_hdr;
2029
2030
  /* Get a copy of the native relocations.  */
2031
0
  internal_relocs =
2032
0
    _bfd_elf_link_read_relocs (abfd, sec, NULL, NULL, link_info->keep_memory);
2033
0
  if (internal_relocs == NULL)
2034
0
    goto error_return;
2035
2036
  /* Walk through them looking for relaxing opportunities.  */
2037
0
  irelend = internal_relocs + sec->reloc_count;
2038
2039
0
  if (debug_relocs)
2040
0
    printf ("  trying code size growing relocs\n");
2041
  /* Do code size growing relocs first.  */
2042
0
  for (irel = internal_relocs; irel < irelend; irel++)
2043
0
    {
2044
0
      bfd_vma symval;
2045
2046
      /* If this isn't something that can be relaxed, then ignore
2047
   this reloc.  */
2048
0
      if (uses_msp430x_relocs (abfd)
2049
0
    && ELF32_R_TYPE (irel->r_info) == (int) R_MSP430X_10_PCREL)
2050
0
  ;
2051
0
      else if (! uses_msp430x_relocs (abfd)
2052
0
         && ELF32_R_TYPE (irel->r_info) == (int) R_MSP430_10_PCREL)
2053
0
  ;
2054
0
      else
2055
0
  continue;
2056
2057
      /* Get the section contents if we haven't done so already.  */
2058
0
      if (contents == NULL)
2059
0
  {
2060
    /* Get cached copy if it exists.  */
2061
0
    if (elf_section_data (sec)->this_hdr.contents != NULL)
2062
0
      contents = elf_section_data (sec)->this_hdr.contents;
2063
0
    else if (! bfd_malloc_and_get_section (abfd, sec, &contents))
2064
0
      goto error_return;
2065
0
  }
2066
2067
      /* Read this BFD's local symbols if we haven't done so already.  */
2068
0
      if (isymbuf == NULL && symtab_hdr->sh_info != 0)
2069
0
  {
2070
0
    isymbuf = (Elf_Internal_Sym *) symtab_hdr->contents;
2071
0
    if (isymbuf == NULL)
2072
0
      isymbuf = bfd_elf_get_elf_syms (abfd, symtab_hdr,
2073
0
              symtab_hdr->sh_info, 0,
2074
0
              NULL, NULL, NULL);
2075
0
    if (isymbuf == NULL)
2076
0
      goto error_return;
2077
0
  }
2078
2079
      /* Get the value of the symbol referred to by the reloc.  */
2080
0
      if (ELF32_R_SYM (irel->r_info) < symtab_hdr->sh_info)
2081
0
  {
2082
    /* A local symbol.  */
2083
0
    Elf_Internal_Sym *isym;
2084
0
    asection *sym_sec;
2085
2086
0
    isym = isymbuf + ELF32_R_SYM (irel->r_info);
2087
0
    if (isym->st_shndx == SHN_UNDEF)
2088
0
      sym_sec = bfd_und_section_ptr;
2089
0
    else if (isym->st_shndx == SHN_ABS)
2090
0
      sym_sec = bfd_abs_section_ptr;
2091
0
    else if (isym->st_shndx == SHN_COMMON)
2092
0
      sym_sec = bfd_com_section_ptr;
2093
0
    else
2094
0
      sym_sec = bfd_section_from_elf_index (abfd, isym->st_shndx);
2095
0
    symval = (isym->st_value
2096
0
        + sym_sec->output_section->vma + sym_sec->output_offset);
2097
2098
0
    if (debug_relocs)
2099
0
      printf ("    processing reloc at 0x%lx for local sym: %s "
2100
0
        "st_value: 0x%lx adj value: 0x%lx\n",
2101
0
        (long) (sec->output_offset + sec->output_section->vma
2102
0
          + irel->r_offset),
2103
0
        bfd_elf_string_from_elf_section (abfd, symtab_hdr->sh_link,
2104
0
                 isym->st_name),
2105
0
        (long) isym->st_value, (long) symval);
2106
0
  }
2107
0
      else
2108
0
  {
2109
0
    unsigned long indx;
2110
0
    struct elf_link_hash_entry *h;
2111
2112
    /* An external symbol.  */
2113
0
    indx = ELF32_R_SYM (irel->r_info) - symtab_hdr->sh_info;
2114
0
    h = elf_sym_hashes (abfd)[indx];
2115
0
    BFD_ASSERT (h != NULL);
2116
2117
0
    if (h->root.type != bfd_link_hash_defined
2118
0
        && h->root.type != bfd_link_hash_defweak)
2119
      /* This appears to be a reference to an undefined
2120
         symbol.  Just ignore it--it will be caught by the
2121
         regular reloc processing.  */
2122
0
      continue;
2123
2124
0
    symval = (h->root.u.def.value
2125
0
        + h->root.u.def.section->output_section->vma
2126
0
        + h->root.u.def.section->output_offset);
2127
0
    if (debug_relocs)
2128
0
      printf ("    processing reloc at 0x%lx for global sym: %s "
2129
0
        "st_value: 0x%lx adj value: 0x%lx\n",
2130
0
        (long) (sec->output_offset + sec->output_section->vma
2131
0
        + irel->r_offset),
2132
0
        h->root.root.string, (long) h->root.u.def.value,
2133
0
        (long) symval);
2134
0
  }
2135
2136
      /* For simplicity of coding, we are going to modify the section
2137
   contents, the section relocs, and the BFD symbol table.  We
2138
   must tell the rest of the code not to free up this
2139
   information.  It would be possible to instead create a table
2140
   of changes which have to be made, as is done in coff-mips.c;
2141
   that would be more work, but would require less memory when
2142
   the linker is run.  */
2143
2144
0
      bfd_signed_vma value = symval;
2145
0
      int opcode;
2146
2147
      /* Compute the value that will be relocated.  */
2148
0
      value += irel->r_addend;
2149
      /* Convert to PC relative.  */
2150
0
      value -= (sec->output_section->vma + sec->output_offset);
2151
0
      value -= irel->r_offset;
2152
0
      value -= 2;
2153
2154
      /* Scale.  */
2155
0
      value >>= 1;
2156
2157
      /* If it is in range then no modifications are needed.  */
2158
0
      if (value >= -512 && value <= 511)
2159
0
  continue;
2160
2161
      /* Get the opcode.  */
2162
0
      opcode = bfd_get_16 (abfd, contents + irel->r_offset);
2163
2164
      /* Compute the new opcode.  We are going to convert:
2165
   JMP label
2166
     into:
2167
   BR[A] label
2168
     or
2169
   J<cond> label
2170
     into:
2171
   J<inv-cond> 1f
2172
   BR[A] #label
2173
   1:     */
2174
0
      switch (opcode & 0xfc00)
2175
0
  {
2176
0
  case 0x3800: opcode = 0x3402; break; /* Jl  -> Jge +2 */
2177
0
  case 0x3400: opcode = 0x3802; break; /* Jge -> Jl  +2 */
2178
0
  case 0x2c00: opcode = 0x2802; break; /* Jhs -> Jlo +2 */
2179
0
  case 0x2800: opcode = 0x2c02; break; /* Jlo -> Jhs +2 */
2180
0
  case 0x2400: opcode = 0x2002; break; /* Jeq -> Jne +2 */
2181
0
  case 0x2000: opcode = 0x2402; break; /* jne -> Jeq +2 */
2182
0
  case 0x3000: /* jn    */
2183
    /* There is no direct inverse of the Jn insn.
2184
       FIXME: we could do this as:
2185
    Jn 1f
2186
    br 2f
2187
       1: br label
2188
       2:          */
2189
0
    continue;
2190
0
  case 0x3c00:
2191
0
    if (uses_msp430x_relocs (abfd))
2192
0
      opcode = 0x0080; /* JMP -> BRA  */
2193
0
    else
2194
0
      opcode = 0x4030; /* JMP -> BR  */
2195
0
    break;
2196
0
  default:
2197
    /* Unhandled branch instruction.  */
2198
    /* fprintf (stderr, "unrecog: %x\n", opcode); */
2199
0
    continue;
2200
0
  }
2201
2202
      /* Note that we've changed the relocs, section contents, etc.  */
2203
0
      elf_section_data (sec)->relocs = internal_relocs;
2204
0
      elf_section_data (sec)->this_hdr.contents = contents;
2205
0
      symtab_hdr->contents = (unsigned char *) isymbuf;
2206
2207
      /* Install the new opcode.  */
2208
0
      bfd_put_16 (abfd, opcode, contents + irel->r_offset);
2209
2210
      /* Insert the new branch instruction.  */
2211
0
      if (uses_msp430x_relocs (abfd))
2212
0
  {
2213
0
    if (debug_relocs)
2214
0
      printf ("      R_MSP430X_10_PCREL -> R_MSP430X_ABS20_ADR_SRC "
2215
0
        "(growing with new opcode 0x%x)\n", opcode);
2216
2217
    /* Insert an absolute branch (aka MOVA) instruction.
2218
       Note that bits 19:16 of the address are stored in the first word
2219
       of the insn, so this is where r_offset will point to.  */
2220
0
    if (opcode == 0x0080)
2221
0
      {
2222
        /* If we're inserting a BRA because we are converting from a JMP,
2223
     then only add one word for destination address; the BRA opcode
2224
     has already been written.  */
2225
0
        contents = msp430_elf_relax_add_words
2226
0
    (abfd, sec, irel->r_offset + 2, 1, 0x0000, 0);
2227
0
      }
2228
0
    else
2229
0
      {
2230
0
        contents = msp430_elf_relax_add_words
2231
0
    (abfd, sec, irel->r_offset + 2, 2, 0x0080, 0x0000);
2232
        /* Update the relocation to point to the inserted branch
2233
     instruction.  Note - we are changing a PC-relative reloc
2234
     into an absolute reloc, but this is OK because we have
2235
     arranged with the assembler to have the reloc's value be
2236
     a (local) symbol, not a section+offset value.  */
2237
0
        irel->r_offset += 2;
2238
0
      }
2239
2240
0
    irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info),
2241
0
               R_MSP430X_ABS20_ADR_SRC);
2242
0
  }
2243
0
      else
2244
0
  {
2245
0
    if (debug_relocs)
2246
0
      printf ("      R_MSP430_10_PCREL -> R_MSP430_16 "
2247
0
        "(growing with new opcode 0x%x)\n", opcode);
2248
0
    if (opcode == 0x4030)
2249
0
      {
2250
        /* If we're inserting a BR because we are converting from a JMP,
2251
     then only add one word for destination address; the BR opcode
2252
     has already been written.  */
2253
0
        contents = msp430_elf_relax_add_words
2254
0
    (abfd, sec, irel->r_offset + 2, 1, 0x0000, 0);
2255
0
        irel->r_offset += 2;
2256
0
      }
2257
0
    else
2258
0
      {
2259
0
        contents = msp430_elf_relax_add_words
2260
0
    (abfd, sec, irel->r_offset + 2, 2, 0x4030, 0x0000);
2261
        /* See comment above about converting a 10-bit PC-rel
2262
     relocation into a 16-bit absolute relocation.  */
2263
0
        irel->r_offset += 4;
2264
0
      }
2265
0
    irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info),
2266
0
               R_MSP430_16);
2267
0
  }
2268
2269
      /* Growing the section may mean that other
2270
   conditional branches need to be fixed.  */
2271
0
      *again = true;
2272
0
    }
2273
2274
0
    if (debug_relocs)
2275
0
      printf ("  trying code size shrinking relocs\n");
2276
2277
0
    for (irel = internal_relocs; irel < irelend; irel++)
2278
0
      {
2279
0
  bfd_vma symval;
2280
2281
  /* Get the section contents if we haven't done so already.  */
2282
0
  if (contents == NULL)
2283
0
    {
2284
      /* Get cached copy if it exists.  */
2285
0
      if (elf_section_data (sec)->this_hdr.contents != NULL)
2286
0
        contents = elf_section_data (sec)->this_hdr.contents;
2287
0
      else if (! bfd_malloc_and_get_section (abfd, sec, &contents))
2288
0
        goto error_return;
2289
0
    }
2290
2291
  /* Read this BFD's local symbols if we haven't done so already.  */
2292
0
  if (isymbuf == NULL && symtab_hdr->sh_info != 0)
2293
0
    {
2294
0
      isymbuf = (Elf_Internal_Sym *) symtab_hdr->contents;
2295
0
      if (isymbuf == NULL)
2296
0
        isymbuf = bfd_elf_get_elf_syms (abfd, symtab_hdr,
2297
0
                symtab_hdr->sh_info, 0,
2298
0
                NULL, NULL, NULL);
2299
0
      if (isymbuf == NULL)
2300
0
        goto error_return;
2301
0
    }
2302
2303
  /* Get the value of the symbol referred to by the reloc.  */
2304
0
  if (ELF32_R_SYM (irel->r_info) < symtab_hdr->sh_info)
2305
0
    {
2306
      /* A local symbol.  */
2307
0
      Elf_Internal_Sym *isym;
2308
0
      asection *sym_sec;
2309
2310
0
      isym = isymbuf + ELF32_R_SYM (irel->r_info);
2311
0
      if (isym->st_shndx == SHN_UNDEF)
2312
0
        sym_sec = bfd_und_section_ptr;
2313
0
      else if (isym->st_shndx == SHN_ABS)
2314
0
        sym_sec = bfd_abs_section_ptr;
2315
0
      else if (isym->st_shndx == SHN_COMMON)
2316
0
        sym_sec = bfd_com_section_ptr;
2317
0
      else
2318
0
        sym_sec = bfd_section_from_elf_index (abfd, isym->st_shndx);
2319
0
      symval = (isym->st_value
2320
0
          + sym_sec->output_section->vma + sym_sec->output_offset);
2321
2322
0
      if (debug_relocs)
2323
0
        printf ("    processing reloc at 0x%lx for local sym: %s "
2324
0
          "st_value: 0x%lx adj value: 0x%lx\n",
2325
0
          (long) (sec->output_offset + sec->output_section->vma
2326
0
            + irel->r_offset),
2327
0
          bfd_elf_string_from_elf_section
2328
0
          (abfd, symtab_hdr->sh_link, isym->st_name),
2329
0
          (long) isym->st_value, (long) symval);
2330
0
    }
2331
0
  else
2332
0
    {
2333
0
      unsigned long indx;
2334
0
      struct elf_link_hash_entry *h;
2335
2336
      /* An external symbol.  */
2337
0
      indx = ELF32_R_SYM (irel->r_info) - symtab_hdr->sh_info;
2338
0
      h = elf_sym_hashes (abfd)[indx];
2339
0
      BFD_ASSERT (h != NULL);
2340
2341
0
      if (h->root.type != bfd_link_hash_defined
2342
0
    && h->root.type != bfd_link_hash_defweak)
2343
        /* This appears to be a reference to an undefined
2344
     symbol.  Just ignore it--it will be caught by the
2345
     regular reloc processing.  */
2346
0
        continue;
2347
2348
0
      symval = (h->root.u.def.value
2349
0
          + h->root.u.def.section->output_section->vma
2350
0
          + h->root.u.def.section->output_offset);
2351
0
      if (debug_relocs)
2352
0
        printf ("    processing reloc at 0x%lx for global sym: %s "
2353
0
          "st_value: 0x%lx adj value: 0x%lx\n", (long)
2354
0
          (sec->output_offset + sec->output_section->vma
2355
0
           + irel->r_offset),
2356
0
          h->root.root.string, (long) h->root.u.def.value,
2357
0
          (long) symval);
2358
0
    }
2359
2360
  /* For simplicity of coding, we are going to modify the section
2361
     contents, the section relocs, and the BFD symbol table.  We
2362
     must tell the rest of the code not to free up this
2363
     information.  It would be possible to instead create a table
2364
     of changes which have to be made, as is done in coff-mips.c;
2365
     that would be more work, but would require less memory when
2366
     the linker is run.  */
2367
2368
  /* Try to turn a 16bit pc-relative branch into a 10bit pc-relative
2369
     branch.  */
2370
  /* Paranoia? paranoia...  */
2371
0
  if (! uses_msp430x_relocs (abfd)
2372
0
      && ELF32_R_TYPE (irel->r_info) == (int) R_MSP430_RL_PCREL)
2373
0
    {
2374
0
      bfd_vma value = symval;
2375
2376
      /* Deal with pc-relative gunk.  */
2377
0
      value -= (sec->output_section->vma + sec->output_offset);
2378
0
      value -= irel->r_offset;
2379
0
      value += irel->r_addend;
2380
2381
      /* See if the value will fit in 10 bits, note the high value is
2382
         1016 as the target will be two bytes closer if we are
2383
         able to relax.  */
2384
0
      if ((long) value < 1016 && (long) value > -1016)
2385
0
        {
2386
0
    int code0 = 0, code1 = 0, code2 = 0;
2387
0
    int i;
2388
0
    struct rcodes_s *rx;
2389
2390
    /* Get the opcode.  */
2391
0
    if (irel->r_offset >= 6)
2392
0
      code0 = bfd_get_16 (abfd, contents + irel->r_offset - 6);
2393
2394
0
    if (irel->r_offset >= 4)
2395
0
      code1 = bfd_get_16 (abfd, contents + irel->r_offset - 4);
2396
2397
0
    code2 = bfd_get_16 (abfd, contents + irel->r_offset - 2);
2398
2399
0
    if (code2 != 0x4010)
2400
0
      continue;
2401
2402
    /* Check r4 and r3.  */
2403
0
    for (i = NUMB_RELAX_CODES - 1; i >= 0; i--)
2404
0
      {
2405
0
        rx = &rcode[i];
2406
0
        if (rx->cdx == 2 && rx->f0 == code0 && rx->f1 == code1)
2407
0
          break;
2408
0
        else if (rx->cdx == 1 && rx->f1 == code1)
2409
0
          break;
2410
0
        else if (rx->cdx == 0) /* This is an unconditional jump.  */
2411
0
          break;
2412
0
      }
2413
2414
    /* Check labels:
2415
       .Label0:       ; we do not care about this label
2416
       jeq    +6
2417
       .Label1:       ; make sure there is no label here
2418
       jl     +4
2419
       .Label2:       ; make sure there is no label here
2420
       br .Label_dst
2421
2422
       So, if there is .Label1 or .Label2 we cannot relax this code.
2423
       This actually should not happen, cause for relaxable
2424
       instructions we use RL_PCREL reloc instead of 16_PCREL.
2425
       Will change this in the future. */
2426
2427
0
    if (rx->cdx > 0
2428
0
        && msp430_elf_symbol_address_p (abfd, sec, isymbuf,
2429
0
                irel->r_offset - 2))
2430
0
      continue;
2431
0
    if (rx->cdx > 1
2432
0
        && msp430_elf_symbol_address_p (abfd, sec, isymbuf,
2433
0
                irel->r_offset - 4))
2434
0
      continue;
2435
2436
    /* Note that we've changed the relocs, section contents, etc.  */
2437
0
    elf_section_data (sec)->relocs = internal_relocs;
2438
0
    elf_section_data (sec)->this_hdr.contents = contents;
2439
0
    symtab_hdr->contents = (unsigned char *) isymbuf;
2440
2441
0
    if (debug_relocs)
2442
0
      printf ("      R_MSP430_RL_PCREL -> ");
2443
    /* Fix the relocation's type.  */
2444
0
    if (uses_msp430x_relocs (abfd))
2445
0
      {
2446
0
        if (rx->labels == 3) /* Handle special cases.  */
2447
0
          irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info),
2448
0
               R_MSP430X_2X_PCREL);
2449
0
        else
2450
0
          irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info),
2451
0
               R_MSP430X_10_PCREL);
2452
0
      }
2453
0
    else
2454
0
      {
2455
0
        if (rx->labels == 3) /* Handle special cases.  */
2456
0
          {
2457
0
      irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info),
2458
0
                 R_MSP430_2X_PCREL);
2459
0
      if (debug_relocs)
2460
0
        printf ("R_MSP430_2X_PCREL (shrinking with new opcode"
2461
0
          " 0x%x)\n", rx->t0);
2462
0
          }
2463
0
        else
2464
0
          {
2465
0
      irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info),
2466
0
                 R_MSP430_10_PCREL);
2467
0
      if (debug_relocs)
2468
0
        printf ("R_MSP430_10_PCREL (shrinking with new opcode"
2469
0
          " 0x%x)\n", rx->t0);
2470
0
          }
2471
0
      }
2472
2473
    /* Fix the opcode right way.  */
2474
0
    bfd_put_16 (abfd, rx->t0, contents + irel->r_offset - rx->off);
2475
0
    if (rx->t1)
2476
0
      bfd_put_16 (abfd, rx->t1,
2477
0
            contents + irel->r_offset - rx->off + 2);
2478
2479
    /* Delete bytes. */
2480
0
    if (!msp430_elf_relax_delete_bytes (abfd, sec,
2481
0
                irel->r_offset - rx->off +
2482
0
                rx->ncl, rx->bs))
2483
0
      goto error_return;
2484
2485
    /* Handle unconditional jumps.  */
2486
0
    if (rx->cdx == 0)
2487
0
      irel->r_offset -= 2;
2488
2489
    /* That will change things, so, we should relax again.
2490
       Note that this is not required, and it may be slow.  */
2491
0
    *again = true;
2492
0
        }
2493
0
    }
2494
2495
  /* Try to turn a 16-bit absolute branch into a 10-bit pc-relative
2496
     branch.  */
2497
0
  if ((uses_msp430x_relocs (abfd)
2498
0
       && ELF32_R_TYPE (irel->r_info) == R_MSP430X_ABS16)
2499
0
      || (! uses_msp430x_relocs (abfd)
2500
0
    && ELF32_R_TYPE (irel->r_info) == R_MSP430_16))
2501
0
    {
2502
0
      bfd_vma value = symval;
2503
2504
0
      value -= (sec->output_section->vma + sec->output_offset);
2505
0
      value -= irel->r_offset;
2506
0
      value += irel->r_addend;
2507
2508
      /* See if the value will fit in 10 bits, note the high value is
2509
         1016 as the target will be two bytes closer if we are
2510
         able to relax.  */
2511
0
      if ((long) value < 1016 && (long) value > -1016)
2512
0
        {
2513
0
    int code1, code2, opcode;
2514
2515
    /* Get the opcode.  */
2516
0
    code2 = bfd_get_16 (abfd, contents + irel->r_offset - 2);
2517
0
    if (code2 != 0x4030) /* BR -> JMP */
2518
0
      continue;
2519
    /* FIXME: check r4 and r3 ? */
2520
    /* FIXME: Handle 0x4010 as well ?  */
2521
2522
    /* Note that we've changed the relocs, section contents, etc.  */
2523
0
    elf_section_data (sec)->relocs = internal_relocs;
2524
0
    elf_section_data (sec)->this_hdr.contents = contents;
2525
0
    symtab_hdr->contents = (unsigned char *) isymbuf;
2526
2527
    /* Fix the relocation's type.  */
2528
0
    if (uses_msp430x_relocs (abfd))
2529
0
      {
2530
0
        irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info),
2531
0
             R_MSP430X_10_PCREL);
2532
0
        if (debug_relocs)
2533
0
          printf ("      R_MSP430X_16 -> R_MSP430X_10_PCREL ");
2534
0
      }
2535
0
    else
2536
0
      {
2537
0
        irel->r_info = ELF32_R_INFO (ELF32_R_SYM (irel->r_info),
2538
0
             R_MSP430_10_PCREL);
2539
0
        if (debug_relocs)
2540
0
          printf ("      R_MSP430_16 -> R_MSP430_10_PCREL ");
2541
0
      }
2542
    /* If we're trying to shrink a BR[A] after previously having
2543
       grown a JMP for this reloc, then we have a sequence like
2544
       this:
2545
         J<cond> 1f
2546
         BR[A]
2547
         1:
2548
       The opcode for J<cond> has the target hard-coded as 2 words
2549
       ahead of the insn, instead of using a reloc.
2550
       This means we cannot rely on any of the helper functions to
2551
       update this hard-coded jump destination if we remove the
2552
       BR[A] insn, so we must explicitly update it here.
2553
       This does mean that we can remove the entire branch
2554
       instruction, and invert the conditional jump, saving us 4
2555
       bytes rather than only 2 if we detected this in the normal
2556
       way.  */
2557
0
    code1 = bfd_get_16 (abfd, contents + irel->r_offset - 4);
2558
0
    switch (code1)
2559
0
      {
2560
0
        case 0x3802: opcode = 0x3401; break; /* Jl  +2 -> Jge +1 */
2561
0
        case 0x3402: opcode = 0x3801; break; /* Jge +2 -> Jl  +1 */
2562
0
        case 0x2c02: opcode = 0x2801; break; /* Jhs +2 -> Jlo +1 */
2563
0
        case 0x2802: opcode = 0x2c01; break; /* Jlo +2 -> Jhs +1 */
2564
0
        case 0x2402: opcode = 0x2001; break; /* Jeq +2 -> Jne +1 */
2565
0
        case 0x2002: opcode = 0x2401; break; /* jne +2 -> Jeq +1 */
2566
0
        case 0x3002: /* jn +2   */
2567
          /* FIXME: There is no direct inverse of the Jn insn.  */
2568
0
          continue;
2569
0
        default:
2570
          /* The previous opcode does not have a hard-coded jump
2571
       that we added when previously relaxing, so relax the
2572
       current branch as normal.  */
2573
0
          opcode = 0x3c00;
2574
0
          break;
2575
0
        }
2576
0
    if (debug_relocs)
2577
0
      printf ("(shrinking with new opcode 0x%x)\n", opcode);
2578
2579
0
    if (opcode != 0x3c00)
2580
0
      {
2581
        /* Invert the opcode of the conditional jump.  */
2582
0
        bfd_put_16 (abfd, opcode, contents + irel->r_offset - 4);
2583
0
        irel->r_offset -= 4;
2584
2585
        /* Delete 4 bytes - the full BR insn.  */
2586
0
        if (!msp430_elf_relax_delete_bytes (abfd, sec,
2587
0
              irel->r_offset + 2, 4))
2588
0
          goto error_return;
2589
0
      }
2590
0
    else
2591
0
      {
2592
        /* Fix the opcode right way.  */
2593
0
        bfd_put_16 (abfd, opcode, contents + irel->r_offset - 2);
2594
0
        irel->r_offset -= 2;
2595
2596
        /* Delete bytes.  */
2597
0
        if (!msp430_elf_relax_delete_bytes (abfd, sec,
2598
0
              irel->r_offset + 2, 2))
2599
0
          goto error_return;
2600
0
      }
2601
2602
    /* That will change things, so, we should relax again.
2603
       Note that this is not required, and it may be slow.  */
2604
0
    *again = true;
2605
0
        }
2606
0
    }
2607
0
      }
2608
2609
0
  if (isymbuf != NULL && symtab_hdr->contents != (unsigned char *) isymbuf)
2610
0
    {
2611
0
      if (!link_info->keep_memory)
2612
0
  free (isymbuf);
2613
0
      else
2614
0
  {
2615
    /* Cache the symbols for elf_link_input_bfd.  */
2616
0
    symtab_hdr->contents = (unsigned char *) isymbuf;
2617
0
  }
2618
0
    }
2619
2620
0
  if (contents != NULL
2621
0
      && elf_section_data (sec)->this_hdr.contents != contents)
2622
0
    {
2623
0
      if (!link_info->keep_memory)
2624
0
  free (contents);
2625
0
      else
2626
0
  {
2627
    /* Cache the section contents for elf_link_input_bfd.  */
2628
0
    elf_section_data (sec)->this_hdr.contents = contents;
2629
0
  }
2630
0
    }
2631
2632
0
  if (elf_section_data (sec)->relocs != internal_relocs)
2633
0
    free (internal_relocs);
2634
2635
0
  return true;
2636
2637
0
 error_return:
2638
0
  if (symtab_hdr->contents != (unsigned char *) isymbuf)
2639
0
    free (isymbuf);
2640
0
  if (elf_section_data (sec)->this_hdr.contents != contents)
2641
0
    free (contents);
2642
0
  if (elf_section_data (sec)->relocs != internal_relocs)
2643
0
    free (internal_relocs);
2644
2645
0
  return false;
2646
0
}
2647
2648
/* Handle an MSP430 specific section when reading an object file.
2649
   This is called when bfd_section_from_shdr finds a section with
2650
   an unknown type.  */
2651
2652
static bool
2653
elf32_msp430_section_from_shdr (bfd *abfd,
2654
        Elf_Internal_Shdr * hdr,
2655
        const char *name,
2656
        int shindex)
2657
107
{
2658
107
  switch (hdr->sh_type)
2659
107
    {
2660
3
    case SHT_MSP430_SEC_FLAGS:
2661
3
    case SHT_MSP430_SYM_ALIASES:
2662
3
    case SHT_MSP430_ATTRIBUTES:
2663
3
      return _bfd_elf_make_section_from_shdr (abfd, hdr, name, shindex);
2664
104
    default:
2665
104
      return false;
2666
107
    }
2667
107
}
2668
2669
static bool
2670
elf32_msp430_obj_attrs_handle_unknown (bfd *abfd, int tag)
2671
0
{
2672
0
  _bfd_error_handler
2673
    /* xgettext:c-format */
2674
0
    (_("warning: %pB: unknown MSPABI object attribute %d"),
2675
0
     abfd, tag);
2676
0
  return true;
2677
0
}
2678
2679
/* Determine whether an object attribute tag takes an integer, a
2680
   string or both.  */
2681
2682
static int
2683
elf32_msp430_obj_attrs_arg_type (obj_attr_tag_t tag)
2684
0
{
2685
0
  if (tag == Tag_compatibility)
2686
0
    return ATTR_TYPE_FLAG_INT_VAL | ATTR_TYPE_FLAG_STR_VAL;
2687
2688
0
  if (tag < 32)
2689
0
    return ATTR_TYPE_FLAG_INT_VAL;
2690
2691
0
  return (tag & 1) != 0 ? ATTR_TYPE_FLAG_STR_VAL : ATTR_TYPE_FLAG_INT_VAL;
2692
0
}
2693
2694
static inline const char *
2695
isa_type (int isa)
2696
0
{
2697
0
  switch (isa)
2698
0
    {
2699
0
    case 1: return "MSP430";
2700
0
    case 2: return "MSP430X";
2701
0
    default: return "unknown";
2702
0
    }
2703
0
}
2704
2705
static inline const char *
2706
code_model (int model)
2707
0
{
2708
0
  switch (model)
2709
0
    {
2710
0
    case 1: return "small";
2711
0
    case 2: return "large";
2712
0
    default: return "unknown";
2713
0
    }
2714
0
}
2715
2716
static inline const char *
2717
data_model (int model)
2718
0
{
2719
0
  switch (model)
2720
0
    {
2721
0
    case 1: return "small";
2722
0
    case 2: return "large";
2723
0
    case 3: return "restricted large";
2724
0
    default: return "unknown";
2725
0
    }
2726
0
}
2727
2728
/* Merge MSPABI and GNU object attributes from IBFD into OBFD.
2729
   Raise an error if there are conflicting attributes.  */
2730
2731
static bool
2732
elf32_msp430_merge_msp430_attributes (bfd *ibfd, struct bfd_link_info *info)
2733
0
{
2734
0
  bfd *obfd = info->output_bfd;
2735
0
  obj_attribute *in_msp_attr, *in_gnu_attr;
2736
0
  obj_attribute *out_msp_attr, *out_gnu_attr;
2737
0
  bool result = true;
2738
0
  static bfd * first_input_bfd = NULL;
2739
2740
  /* Skip linker created files.  */
2741
0
  if (ibfd->flags & BFD_LINKER_CREATED)
2742
0
    return true;
2743
2744
  /* LTO can create temporary files for linking which may not have an attribute
2745
     section.  */
2746
0
  if (ibfd->lto_output
2747
0
      && bfd_get_section_by_name (ibfd, ".MSP430.attributes") == NULL)
2748
0
    return true;
2749
2750
  /* If this is the first real object just copy the attributes.  */
2751
0
  if (!elf_known_obj_attributes_proc (obfd)[0].i)
2752
0
    {
2753
0
      _bfd_elf_copy_obj_attributes (ibfd, obfd);
2754
2755
0
      out_msp_attr = elf_known_obj_attributes_proc (obfd);
2756
2757
      /* Use the Tag_null value to indicate that
2758
   the attributes have been initialized.  */
2759
0
      out_msp_attr[0].i = 1;
2760
2761
0
      first_input_bfd = ibfd;
2762
0
      return true;
2763
0
    }
2764
2765
0
  in_msp_attr = elf_known_obj_attributes_proc (ibfd);
2766
0
  out_msp_attr = elf_known_obj_attributes_proc (obfd);
2767
0
  in_gnu_attr = elf_known_obj_attributes (ibfd) [OBJ_ATTR_GNU];
2768
0
  out_gnu_attr = elf_known_obj_attributes (obfd) [OBJ_ATTR_GNU];
2769
2770
  /* The ISAs must be the same.  */
2771
0
  if (in_msp_attr[OFBA_MSPABI_Tag_ISA].i != out_msp_attr[OFBA_MSPABI_Tag_ISA].i)
2772
0
    {
2773
0
      _bfd_error_handler
2774
  /* xgettext:c-format */
2775
0
  (_("error: %pB uses %s instructions but %pB uses %s"),
2776
0
   ibfd, isa_type (in_msp_attr[OFBA_MSPABI_Tag_ISA].i),
2777
0
   first_input_bfd, isa_type (out_msp_attr[OFBA_MSPABI_Tag_ISA].i));
2778
0
      result = false;
2779
0
    }
2780
2781
  /* The code models must be the same.  */
2782
0
  if (in_msp_attr[OFBA_MSPABI_Tag_Code_Model].i
2783
0
      != out_msp_attr[OFBA_MSPABI_Tag_Code_Model].i)
2784
0
    {
2785
0
      _bfd_error_handler
2786
  /* xgettext:c-format */
2787
0
  (_("error: %pB uses the %s code model whereas %pB uses the %s code model"),
2788
0
   ibfd, code_model (in_msp_attr[OFBA_MSPABI_Tag_Code_Model].i),
2789
0
   first_input_bfd,
2790
0
   code_model (out_msp_attr[OFBA_MSPABI_Tag_Code_Model].i));
2791
0
      result = false;
2792
0
    }
2793
2794
  /* The large code model is only supported by the MSP430X.  */
2795
0
  if (in_msp_attr[OFBA_MSPABI_Tag_Code_Model].i == 2
2796
0
      && out_msp_attr[OFBA_MSPABI_Tag_ISA].i != 2)
2797
0
    {
2798
0
      _bfd_error_handler
2799
  /* xgettext:c-format */
2800
0
  (_("error: %pB uses the large code model but %pB uses MSP430 instructions"),
2801
0
   ibfd, first_input_bfd);
2802
0
      result = false;
2803
0
    }
2804
2805
  /* The data models must be the same.  */
2806
0
  if (in_msp_attr[OFBA_MSPABI_Tag_Data_Model].i
2807
0
      != out_msp_attr[OFBA_MSPABI_Tag_Data_Model].i)
2808
0
    {
2809
0
      _bfd_error_handler
2810
  /* xgettext:c-format */
2811
0
  (_("error: %pB uses the %s data model whereas %pB uses the %s data model"),
2812
0
   ibfd, data_model (in_msp_attr[OFBA_MSPABI_Tag_Data_Model].i),
2813
0
   first_input_bfd,
2814
0
   data_model (out_msp_attr[OFBA_MSPABI_Tag_Data_Model].i));
2815
0
      result = false;
2816
0
    }
2817
2818
  /* The small code model requires the use of the small data model.  */
2819
0
  if (in_msp_attr[OFBA_MSPABI_Tag_Code_Model].i == 1
2820
0
      && out_msp_attr[OFBA_MSPABI_Tag_Data_Model].i != 1)
2821
0
    {
2822
0
      _bfd_error_handler
2823
  /* xgettext:c-format */
2824
0
  (_("error: %pB uses the small code model but %pB uses the %s data model"),
2825
0
   ibfd, first_input_bfd,
2826
0
   data_model (out_msp_attr[OFBA_MSPABI_Tag_Data_Model].i));
2827
0
      result = false;
2828
0
    }
2829
2830
  /* The large data models are only supported by the MSP430X.  */
2831
0
  if (in_msp_attr[OFBA_MSPABI_Tag_Data_Model].i > 1
2832
0
      && out_msp_attr[OFBA_MSPABI_Tag_ISA].i != 2)
2833
0
    {
2834
0
      _bfd_error_handler
2835
  /* xgettext:c-format */
2836
0
  (_("error: %pB uses the %s data model but %pB only uses MSP430 instructions"),
2837
0
   ibfd, data_model (in_msp_attr[OFBA_MSPABI_Tag_Data_Model].i),
2838
0
   first_input_bfd);
2839
0
      result = false;
2840
0
    }
2841
2842
  /* Just ignore the data region unless the large memory model is in use.
2843
     We have already checked that ibfd and obfd use the same memory model.  */
2844
0
  if ((in_msp_attr[OFBA_MSPABI_Tag_Code_Model].i
2845
0
       == OFBA_MSPABI_Val_Code_Model_LARGE)
2846
0
      && (in_msp_attr[OFBA_MSPABI_Tag_Data_Model].i
2847
0
    == OFBA_MSPABI_Val_Data_Model_LARGE))
2848
0
    {
2849
      /* We cannot allow "lower region only" to be linked with any other
2850
   values (i.e. ANY or NONE).
2851
   Before this attribute existed, "ANY" region was the default.  */
2852
0
      bool ibfd_lower_region_used
2853
0
  = (in_gnu_attr[Tag_GNU_MSP430_Data_Region].i
2854
0
     == Val_GNU_MSP430_Data_Region_Lower);
2855
0
      bool obfd_lower_region_used
2856
0
  = (out_gnu_attr[Tag_GNU_MSP430_Data_Region].i
2857
0
     == Val_GNU_MSP430_Data_Region_Lower);
2858
0
      if (ibfd_lower_region_used != obfd_lower_region_used)
2859
0
  {
2860
0
    _bfd_error_handler
2861
0
      (_("error: %pB can use the upper region for data, "
2862
0
         "but %pB assumes data is exclusively in lower memory"),
2863
0
       ibfd_lower_region_used ? obfd : ibfd,
2864
0
       ibfd_lower_region_used ? ibfd : obfd);
2865
0
    result = false;
2866
0
  }
2867
0
    }
2868
2869
0
  return result;
2870
0
}
2871
2872
/* Merge backend specific data from an object file to the output
2873
   object file when linking.  */
2874
2875
static bool
2876
elf32_msp430_merge_private_bfd_data (bfd *ibfd, struct bfd_link_info *info)
2877
0
{
2878
0
  bfd *obfd = info->output_bfd;
2879
  /* Make sure that the machine number reflects the most
2880
     advanced version of the MSP architecture required.  */
2881
0
#define max(a,b) ((a) > (b) ? (a) : (b))
2882
0
  if (bfd_get_mach (ibfd) != bfd_get_mach (obfd))
2883
0
    bfd_default_set_arch_mach (obfd, bfd_get_arch (obfd),
2884
0
             max (bfd_get_mach (ibfd), bfd_get_mach (obfd)));
2885
0
#undef max
2886
2887
0
  return elf32_msp430_merge_msp430_attributes (ibfd, info);
2888
0
}
2889
2890
static bool
2891
msp430_elf_is_target_special_symbol (bfd *abfd, asymbol *sym)
2892
0
{
2893
0
  return _bfd_elf_is_local_label_name (abfd, sym->name);
2894
0
}
2895
2896
static bool
2897
uses_large_model (bfd *abfd)
2898
0
{
2899
0
  obj_attribute * attr;
2900
2901
0
  if (abfd->flags & BFD_LINKER_CREATED)
2902
0
    return false;
2903
2904
0
  attr = elf_known_obj_attributes_proc (abfd);
2905
0
  if (attr == NULL)
2906
0
    return false;
2907
2908
0
  return attr[OFBA_MSPABI_Tag_Code_Model].i == 2;
2909
0
}
2910
2911
static unsigned int
2912
elf32_msp430_eh_frame_address_size (bfd *abfd,
2913
            const asection *sec ATTRIBUTE_UNUSED)
2914
0
{
2915
0
  return uses_large_model (abfd) ? 4 : 2;
2916
0
}
2917
2918
/* This is gross.  The MSP430 EABI says that (sec 11.5):
2919
2920
     "An implementation may choose to use Rel or Rela
2921
      type relocations for other relocations."
2922
2923
   But it also says that:
2924
2925
     "Certain relocations are identified as Rela only. [snip]
2926
      Where Rela is specified, an implementation must honor
2927
      this requirement."
2928
2929
  There is one relocation marked as requiring RELA - R_MSP430_ABS_HI16 - but
2930
  to keep things simple we choose to use RELA relocations throughout.  The
2931
  problem is that the TI compiler generates REL relocations, so we have to
2932
  be able to accept those as well.  */
2933
2934
#define elf_backend_may_use_rel_p  1
2935
#define elf_backend_may_use_rela_p 1
2936
#define elf_backend_default_use_rela_p 1
2937
2938
#undef  elf_backend_obj_attrs_vendor
2939
#define elf_backend_obj_attrs_vendor    "mspabi"
2940
#undef  elf_backend_obj_attrs_section
2941
#define elf_backend_obj_attrs_section   ".MSP430.attributes"
2942
#undef  elf_backend_obj_attrs_section_type
2943
#define elf_backend_obj_attrs_section_type  SHT_MSP430_ATTRIBUTES
2944
#define elf_backend_section_from_shdr   elf32_msp430_section_from_shdr
2945
#define elf_backend_obj_attrs_handle_unknown  elf32_msp430_obj_attrs_handle_unknown
2946
#undef  elf_backend_obj_attrs_arg_type
2947
#define elf_backend_obj_attrs_arg_type    elf32_msp430_obj_attrs_arg_type
2948
#define bfd_elf32_bfd_merge_private_bfd_data  elf32_msp430_merge_private_bfd_data
2949
#define elf_backend_eh_frame_address_size elf32_msp430_eh_frame_address_size
2950
2951
#define ELF_ARCH    bfd_arch_msp430
2952
#define ELF_MACHINE_CODE  EM_MSP430
2953
#define ELF_MACHINE_ALT1  EM_MSP430_OLD
2954
#define ELF_MAXPAGESIZE   4
2955
#define ELF_OSABI   ELFOSABI_STANDALONE
2956
#define ELF_OSABI_EXACT   1
2957
2958
#define TARGET_LITTLE_SYM msp430_elf32_vec
2959
#define TARGET_LITTLE_NAME  "elf32-msp430"
2960
2961
#define elf_info_to_howto        msp430_info_to_howto_rela
2962
#define elf_info_to_howto_rel        NULL
2963
#define elf_backend_relocate_section       elf32_msp430_relocate_section
2964
#define elf_backend_check_relocs       elf32_msp430_check_relocs
2965
#define elf_backend_can_gc_sections      1
2966
#define elf_backend_final_write_processing   bfd_elf_msp430_final_write_processing
2967
#define elf_backend_object_p         elf32_msp430_object_p
2968
#define bfd_elf32_bfd_relax_section      msp430_elf_relax_section
2969
#define bfd_elf32_bfd_is_target_special_symbol  msp430_elf_is_target_special_symbol
2970
2971
#undef  elf32_bed
2972
#define elf32_bed   elf32_msp430_bed
2973
2974
#include "elf32-target.h"
2975
2976
/* The TI compiler sets the OSABI field to ELFOSABI_NONE.  */
2977
#undef  TARGET_LITTLE_SYM
2978
#define TARGET_LITTLE_SYM msp430_elf32_ti_vec
2979
2980
#undef  elf32_bed
2981
#define elf32_bed   elf32_msp430_ti_bed
2982
2983
#undef  ELF_OSABI
2984
#undef  ELF_OSABI_EXACT
2985
2986
static const struct bfd_elf_special_section msp430_ti_elf_special_sections[] =
2987
{
2988
  /* prefix, prefix_length,    suffix_len, type,       attributes.  */
2989
  { STRING_COMMA_LEN (".TI.symbol.alias"),  0, SHT_MSP430_SYM_ALIASES, 0 },
2990
  { STRING_COMMA_LEN (".TI.section.flags"), 0, SHT_MSP430_SEC_FLAGS,   0 },
2991
  { STRING_COMMA_LEN ("_TI_build_attrib"),  0, SHT_MSP430_ATTRIBUTES,  0 },
2992
  { NULL, 0,            0, 0,          0 }
2993
};
2994
2995
#undef  elf_backend_special_sections
2996
#define elf_backend_special_sections    msp430_ti_elf_special_sections
2997
2998
#include "elf32-target.h"