Coverage Report

Created: 2026-03-10 08:46

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/binutils-gdb/opcodes/cris-dis.c
Line
Count
Source
1
/* Disassembler code for CRIS.
2
   Copyright (C) 2000-2026 Free Software Foundation, Inc.
3
   Contributed by Axis Communications AB, Lund, Sweden.
4
   Written by Hans-Peter Nilsson.
5
6
   This file is part of the GNU opcodes library.
7
8
   This library is free software; you can redistribute it and/or modify
9
   it under the terms of the GNU General Public License as published by
10
   the Free Software Foundation; either version 3, or (at your option)
11
   any later version.
12
13
   It is distributed in the hope that it will be useful, but WITHOUT
14
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15
   or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
16
   License for more details.
17
18
   You should have received a copy of the GNU General Public License
19
   along with this program; if not, write to the Free Software
20
   Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
21
   MA 02110-1301, USA.  */
22
23
#include "sysdep.h"
24
#include "dis-asm.h"
25
#include "opcode/cris.h"
26
#include "libiberty.h"
27

28
/* No instruction will be disassembled longer than this.  In theory, and
29
   in silicon, address prefixes can be cascaded.  In practice, cascading
30
   is not used by GCC, and not supported by the assembler.  */
31
#ifndef MAX_BYTES_PER_CRIS_INSN
32
1.28M
#define MAX_BYTES_PER_CRIS_INSN 8
33
#endif
34
35
/* Whether or not to decode prefixes, folding it into the following
36
   instruction.  FIXME: Make this optional later.  */
37
#ifndef PARSE_PREFIX
38
742k
#define PARSE_PREFIX 1
39
#endif
40
41
/* Sometimes we prefix all registers with this character.  */
42
432k
#define REGISTER_PREFIX_CHAR '$'
43
44
/* Whether or not to trace the following sequence:
45
   sub* X,r%d
46
   bound* Y,r%d
47
   adds.w [pc+r%d.w],pc
48
49
   This is the assembly form of a switch-statement in C.
50
   The "sub is optional.  If there is none, then X will be zero.
51
   X is the value of the first case,
52
   Y is the number of cases (including default).
53
54
   This results in case offsets printed on the form:
55
    case N: -> case_address
56
   where N is an estimation on the corresponding 'case' operand in C,
57
   and case_address is where execution of that case continues after the
58
   sequence presented above.
59
60
   The old style of output was to print the offsets as instructions,
61
   which made it hard to follow "case"-constructs in the disassembly,
62
   and caused a lot of annoying warnings about undefined instructions.
63
64
   FIXME: Make this optional later.  */
65
#ifndef TRACE_CASE
66
1.60M
#define TRACE_CASE (disdata->trace_case)
67
#endif
68
69
enum cris_disass_family
70
 { cris_dis_v0_v10, cris_dis_common_v10_v32, cris_dis_v32 };
71
72
/* Stored in the disasm_info->private_data member.  */
73
struct cris_disasm_data
74
{
75
  /* Whether to print something less confusing if we find something
76
     matching a switch-construct.  */
77
  bool trace_case;
78
79
  /* Whether this code is flagged as crisv32.  FIXME: Should be an enum
80
     that includes "compatible".  */
81
  enum cris_disass_family distype;
82
};
83
84
/* Value of first element in switch.  */
85
static long case_offset = 0;
86
87
/* How many more case-offsets to print.  */
88
static long case_offset_counter = 0;
89
90
/* Number of case offsets.  */
91
static long no_of_case_offsets = 0;
92
93
/* Candidate for next case_offset.  */
94
static long last_immediate = 0;
95
96
static int cris_constraint
97
  (const char *, unsigned, unsigned, struct cris_disasm_data *);
98
99
/* Parse disassembler options and store state in info.  FIXME: For the
100
   time being, we abuse static variables.  */
101
102
static bool
103
cris_parse_disassembler_options (disassemble_info *info,
104
         enum cris_disass_family distype)
105
518
{
106
518
  struct cris_disasm_data *disdata;
107
108
518
  info->private_data = calloc (1, sizeof (struct cris_disasm_data));
109
518
  disdata = (struct cris_disasm_data *) info->private_data;
110
518
  if (disdata == NULL)
111
0
    return false;
112
113
  /* Default true.  */
114
518
  disdata->trace_case
115
518
    = (info->disassembler_options == NULL
116
0
       || (strcmp (info->disassembler_options, "nocase") != 0));
117
118
518
  disdata->distype = distype;
119
518
  return true;
120
518
}
121
122
static const struct cris_spec_reg *
123
spec_reg_info (unsigned int sreg, enum cris_disass_family distype)
124
12.3k
{
125
12.3k
  int i;
126
127
219k
  for (i = 0; cris_spec_regs[i].name != NULL; i++)
128
219k
    {
129
219k
      if (cris_spec_regs[i].number == sreg)
130
26.0k
  {
131
26.0k
    if (distype == cris_dis_v32)
132
2.65k
      switch (cris_spec_regs[i].applicable_version)
133
2.65k
        {
134
155
        case cris_ver_warning:
135
283
        case cris_ver_version_all:
136
283
        case cris_ver_v3p:
137
283
        case cris_ver_v8p:
138
759
        case cris_ver_v10p:
139
1.98k
        case cris_ver_v32p:
140
    /* No ambiguous sizes or register names with CRISv32.  */
141
1.98k
    if (cris_spec_regs[i].warning == NULL)
142
1.58k
      return &cris_spec_regs[i];
143
1.06k
        default:
144
1.06k
    ;
145
2.65k
        }
146
23.4k
    else if (cris_spec_regs[i].applicable_version != cris_ver_v32p)
147
10.7k
      return &cris_spec_regs[i];
148
26.0k
  }
149
219k
    }
150
151
0
  return NULL;
152
12.3k
}
153
154
/* Return the number of bits in the argument.  */
155
156
static int
157
number_of_bits (unsigned int val)
158
34.1k
{
159
34.1k
  int bits;
160
161
244k
  for (bits = 0; val != 0; val &= val - 1)
162
210k
    bits++;
163
164
34.1k
  return bits;
165
34.1k
}
166
167
/* Get an entry in the opcode-table.  */
168
169
static const struct cris_opcode *
170
get_opcode_entry (unsigned int insn,
171
      unsigned int prefix_insn,
172
      struct cris_disasm_data *disdata)
173
421k
{
174
  /* For non-prefixed insns, we keep a table of pointers, indexed by the
175
     insn code.  Each entry is initialized when found to be NULL.  */
176
421k
  static const struct cris_opcode **opc_table = NULL;
177
178
421k
  const struct cris_opcode *max_matchedp = NULL;
179
421k
  const struct cris_opcode **prefix_opc_table = NULL;
180
181
  /* We hold a table for each prefix that need to be handled differently.  */
182
421k
  static const struct cris_opcode **dip_prefixes = NULL;
183
421k
  static const struct cris_opcode **bdapq_m1_prefixes = NULL;
184
421k
  static const struct cris_opcode **bdapq_m2_prefixes = NULL;
185
421k
  static const struct cris_opcode **bdapq_m4_prefixes = NULL;
186
421k
  static const struct cris_opcode **rest_prefixes = NULL;
187
188
  /* Allocate and clear the opcode-table.  */
189
421k
  if (opc_table == NULL)
190
2
    {
191
2
      opc_table = malloc (65536 * sizeof (opc_table[0]));
192
2
      if (opc_table == NULL)
193
0
  return NULL;
194
195
2
      memset (opc_table, 0, 65536 * sizeof (const struct cris_opcode *));
196
197
2
      dip_prefixes
198
2
  = malloc (65536 * sizeof (const struct cris_opcode **));
199
2
      if (dip_prefixes == NULL)
200
0
  return NULL;
201
202
2
      memset (dip_prefixes, 0, 65536 * sizeof (dip_prefixes[0]));
203
204
2
      bdapq_m1_prefixes
205
2
  = malloc (65536 * sizeof (const struct cris_opcode **));
206
2
      if (bdapq_m1_prefixes == NULL)
207
0
  return NULL;
208
209
2
      memset (bdapq_m1_prefixes, 0, 65536 * sizeof (bdapq_m1_prefixes[0]));
210
211
2
      bdapq_m2_prefixes
212
2
  = malloc (65536 * sizeof (const struct cris_opcode **));
213
2
      if (bdapq_m2_prefixes == NULL)
214
0
  return NULL;
215
216
2
      memset (bdapq_m2_prefixes, 0, 65536 * sizeof (bdapq_m2_prefixes[0]));
217
218
2
      bdapq_m4_prefixes
219
2
  = malloc (65536 * sizeof (const struct cris_opcode **));
220
2
      if (bdapq_m4_prefixes == NULL)
221
0
  return NULL;
222
223
2
      memset (bdapq_m4_prefixes, 0, 65536 * sizeof (bdapq_m4_prefixes[0]));
224
225
2
      rest_prefixes
226
2
  = malloc (65536 * sizeof (const struct cris_opcode **));
227
2
      if (rest_prefixes == NULL)
228
0
  return NULL;
229
230
2
      memset (rest_prefixes, 0, 65536 * sizeof (rest_prefixes[0]));
231
2
    }
232
233
  /* Get the right table if this is a prefix.
234
     This code is connected to cris_constraints in that it knows what
235
     prefixes play a role in recognition of patterns; the necessary
236
     state is reflected by which table is used.  If constraints
237
     involving match or non-match of prefix insns are changed, then this
238
     probably needs changing too.  */
239
421k
  if (prefix_insn != NO_CRIS_PREFIX)
240
37.5k
    {
241
37.5k
      const struct cris_opcode *popcodep
242
37.5k
  = (opc_table[prefix_insn] != NULL
243
37.5k
     ? opc_table[prefix_insn]
244
37.5k
     : get_opcode_entry (prefix_insn, NO_CRIS_PREFIX, disdata));
245
246
37.5k
      if (popcodep == NULL)
247
0
  return NULL;
248
249
37.5k
      if (popcodep->match == BDAP_QUICK_OPCODE)
250
24.0k
  {
251
    /* Since some offsets are recognized with "push" macros, we
252
       have to have different tables for them.  */
253
24.0k
    int offset = (prefix_insn & 255);
254
255
24.0k
    if (offset > 127)
256
10.4k
      offset -= 256;
257
258
24.0k
    switch (offset)
259
24.0k
      {
260
233
      case -4:
261
233
        prefix_opc_table = bdapq_m4_prefixes;
262
233
        break;
263
264
276
      case -2:
265
276
        prefix_opc_table = bdapq_m2_prefixes;
266
276
        break;
267
268
865
      case -1:
269
865
        prefix_opc_table = bdapq_m1_prefixes;
270
865
        break;
271
272
22.6k
      default:
273
22.6k
        prefix_opc_table = rest_prefixes;
274
22.6k
        break;
275
24.0k
      }
276
24.0k
  }
277
13.4k
      else if (popcodep->match == DIP_OPCODE)
278
  /* We don't allow postincrement when the prefix is DIP, so use a
279
     different table for DIP.  */
280
1.82k
  prefix_opc_table = dip_prefixes;
281
11.6k
      else
282
11.6k
  prefix_opc_table = rest_prefixes;
283
37.5k
    }
284
285
421k
  if (prefix_insn != NO_CRIS_PREFIX
286
37.5k
      && prefix_opc_table[insn] != NULL)
287
11.5k
    max_matchedp = prefix_opc_table[insn];
288
410k
  else if (prefix_insn == NO_CRIS_PREFIX && opc_table[insn] != NULL)
289
331k
    max_matchedp = opc_table[insn];
290
78.5k
  else
291
78.5k
    {
292
78.5k
      const struct cris_opcode *opcodep;
293
78.5k
      int max_level_of_match = -1;
294
295
78.5k
      for (opcodep = cris_opcodes;
296
18.9M
     opcodep->name != NULL;
297
18.8M
     opcodep++)
298
18.8M
  {
299
18.8M
    int level_of_match;
300
301
18.8M
    if (disdata->distype == cris_dis_v32)
302
2.01M
      {
303
2.01M
        switch (opcodep->applicable_version)
304
2.01M
    {
305
848k
    case cris_ver_version_all:
306
848k
      break;
307
308
16.7k
    case cris_ver_v0_3:
309
436k
    case cris_ver_v0_10:
310
436k
    case cris_ver_v3_10:
311
462k
    case cris_ver_sim_v0_10:
312
562k
    case cris_ver_v8_10:
313
629k
    case cris_ver_v10:
314
655k
    case cris_ver_warning:
315
655k
      continue;
316
317
16.8k
    case cris_ver_v3p:
318
142k
    case cris_ver_v8p:
319
159k
    case cris_ver_v10p:
320
512k
    case cris_ver_v32p:
321
512k
      break;
322
323
0
    case cris_ver_v8:
324
0
      abort ();
325
0
    default:
326
0
      abort ();
327
2.01M
    }
328
2.01M
      }
329
16.8M
    else
330
16.8M
      {
331
16.8M
        switch (opcodep->applicable_version)
332
16.8M
    {
333
7.08M
    case cris_ver_version_all:
334
7.22M
    case cris_ver_v0_3:
335
7.36M
    case cris_ver_v3p:
336
10.8M
    case cris_ver_v0_10:
337
11.9M
    case cris_ver_v8p:
338
12.7M
    case cris_ver_v8_10:
339
13.3M
    case cris_ver_v10:
340
13.5M
    case cris_ver_sim_v0_10:
341
13.6M
    case cris_ver_v10p:
342
13.8M
    case cris_ver_warning:
343
13.8M
      break;
344
345
2.94M
    case cris_ver_v32p:
346
2.94M
      continue;
347
348
0
    case cris_ver_v8:
349
0
      abort ();
350
0
    default:
351
0
      abort ();
352
16.8M
    }
353
16.8M
      }
354
355
    /* We give a double lead for bits matching the template in
356
       cris_opcodes.  Not even, because then "move p8,r10" would
357
       be given 2 bits lead over "clear.d r10".  When there's a
358
       tie, the first entry in the table wins.  This is
359
       deliberate, to avoid a more complicated recognition
360
       formula.  */
361
15.2M
    if ((opcodep->match & insn) == opcodep->match
362
1.84M
        && (opcodep->lose & insn) == 0
363
106k
        && ((level_of_match
364
106k
       = cris_constraint (opcodep->args,
365
106k
              insn,
366
106k
              prefix_insn,
367
106k
              disdata))
368
106k
      >= 0)
369
34.1k
        && ((level_of_match
370
34.1k
       += 2 * number_of_bits (opcodep->match
371
34.1k
            | opcodep->lose))
372
34.1k
        > max_level_of_match))
373
32.6k
        {
374
32.6k
          max_matchedp = opcodep;
375
32.6k
          max_level_of_match = level_of_match;
376
377
          /* If there was a full match, never mind looking
378
       further.  */
379
32.6k
          if (level_of_match >= 2 * 16)
380
7
      break;
381
32.6k
        }
382
15.2M
    }
383
      /* Fill in the new entry.
384
385
   If there are changes to the opcode-table involving prefixes, and
386
   disassembly then does not work correctly, try removing the
387
   else-clause below that fills in the prefix-table.  If that
388
   helps, you need to change the prefix_opc_table setting above, or
389
   something related.  */
390
78.5k
      if (prefix_insn == NO_CRIS_PREFIX)
391
52.6k
  opc_table[insn] = max_matchedp;
392
25.9k
      else
393
25.9k
  prefix_opc_table[insn] = max_matchedp;
394
78.5k
    }
395
396
421k
  return max_matchedp;
397
421k
}
398
399
/* Return -1 if the constraints of a bitwise-matched instruction say
400
   that there is no match.  Otherwise return a nonnegative number
401
   indicating the confidence in the match (higher is better).  */
402
403
static int
404
cris_constraint (const char *cs,
405
     unsigned int insn,
406
     unsigned int prefix_insn,
407
     struct cris_disasm_data *disdata)
408
106k
{
409
106k
  int retval = 0;
410
106k
  int tmp;
411
106k
  int prefix_ok = 0;
412
106k
  const char *s;
413
414
340k
  for (s = cs; *s; s++)
415
279k
    switch (*s)
416
279k
      {
417
128
      case '!':
418
  /* Do not recognize "pop" if there's a prefix and then only for
419
           v0..v10.  */
420
128
  if (prefix_insn != NO_CRIS_PREFIX
421
25
      || disdata->distype != cris_dis_v0_v10)
422
103
    return -1;
423
25
  break;
424
425
25
      case 'U':
426
  /* Not recognized at disassembly.  */
427
21
  return -1;
428
429
308
      case 'M':
430
  /* Size modifier for "clear", i.e. special register 0, 4 or 8.
431
     Check that it is one of them.  Only special register 12 could
432
     be mismatched, but checking for matches is more logical than
433
     checking for mismatches when there are only a few cases.  */
434
308
  tmp = ((insn >> 12) & 0xf);
435
308
  if (tmp != 0 && tmp != 4 && tmp != 8)
436
49
    return -1;
437
259
  break;
438
439
57.2k
      case 'm':
440
57.2k
  if ((insn & 0x30) == 0x30)
441
30.3k
    return -1;
442
26.9k
  break;
443
444
26.9k
      case 'S':
445
  /* A prefix operand without side-effect.  */
446
13.3k
  if (prefix_insn != NO_CRIS_PREFIX && (insn & 0x400) == 0)
447
971
    {
448
971
      prefix_ok = 1;
449
971
      break;
450
971
    }
451
12.3k
  else
452
12.3k
    return -1;
453
454
12.7k
      case 's':
455
14.3k
      case 'y':
456
14.6k
      case 'Y':
457
  /* If this is a prefixed insn with postincrement (side-effect),
458
     the prefix must not be DIP.  */
459
14.6k
  if (prefix_insn != NO_CRIS_PREFIX)
460
2.56k
    {
461
2.56k
      if (insn & 0x400)
462
1.80k
        {
463
1.80k
    const struct cris_opcode *prefix_opcodep
464
1.80k
      = get_opcode_entry (prefix_insn, NO_CRIS_PREFIX, disdata);
465
466
1.80k
    if (prefix_opcodep->match == DIP_OPCODE)
467
948
      return -1;
468
1.80k
        }
469
470
1.61k
      prefix_ok = 1;
471
1.61k
    }
472
13.6k
  break;
473
474
13.6k
      case 'B':
475
  /* If we don't fall through, then the prefix is ok.  */
476
68
  prefix_ok = 1;
477
478
  /* A "push" prefix.  Check for valid "push" size.
479
     In case of special register, it may be != 4.  */
480
68
  if (prefix_insn != NO_CRIS_PREFIX)
481
48
    {
482
      /* Match the prefix insn to BDAPQ.  */
483
48
      const struct cris_opcode *prefix_opcodep
484
48
        = get_opcode_entry (prefix_insn, NO_CRIS_PREFIX, disdata);
485
486
48
      if (prefix_opcodep->match == BDAP_QUICK_OPCODE)
487
13
        {
488
13
    int pushsize = (prefix_insn & 255);
489
490
13
    if (pushsize > 127)
491
6
      pushsize -= 256;
492
493
13
    if (s[1] == 'P')
494
10
      {
495
10
        unsigned int spec_reg = (insn >> 12) & 15;
496
10
        const struct cris_spec_reg *sregp
497
10
          = spec_reg_info (spec_reg, disdata->distype);
498
499
        /* For a special-register, the "prefix size" must
500
           match the size of the register.  */
501
10
        if (sregp && sregp->reg_size == (unsigned int) -pushsize)
502
2
          break;
503
10
      }
504
3
    else if (s[1] == 'R')
505
3
      {
506
3
        if ((insn & 0x30) == 0x20 && pushsize == -4)
507
1
          break;
508
3
      }
509
    /* FIXME:  Should abort here; next constraint letter
510
       *must* be 'P' or 'R'.  */
511
13
        }
512
48
    }
513
65
  return -1;
514
515
2.26k
      case 'D':
516
2.26k
  retval = (((insn >> 12) & 15) == (insn & 15));
517
2.26k
  if (!retval)
518
2.03k
    return -1;
519
235
  else
520
235
    retval += 4;
521
235
  break;
522
523
1.55k
      case 'P':
524
1.55k
  {
525
1.55k
    const struct cris_spec_reg *sregp
526
1.55k
      = spec_reg_info ((insn >> 12) & 15, disdata->distype);
527
528
    /* Since we match four bits, we will give a value of 4-1 = 3
529
       in a match.  If there is a corresponding exact match of a
530
       special register in another pattern, it will get a value of
531
       4, which will be higher.  This should be correct in that an
532
       exact pattern would match better than a general pattern.
533
534
       Note that there is a reason for not returning zero; the
535
       pattern for "clear" is partly  matched in the bit-pattern
536
       (the two lower bits must be zero), while the bit-pattern
537
       for a move from a special register is matched in the
538
       register constraint.  */
539
540
1.55k
    if (sregp != NULL)
541
1.55k
      {
542
1.55k
        retval += 3;
543
1.55k
        break;
544
1.55k
      }
545
0
    else
546
0
      return -1;
547
1.55k
  }
548
279k
      }
549
550
60.7k
  if (prefix_insn != NO_CRIS_PREFIX && ! prefix_ok)
551
26.6k
    return -1;
552
553
34.1k
  return retval;
554
60.7k
}
555
556
/* Format number as hex with a leading "0x" into outbuffer.  */
557
558
static char *
559
format_hex (unsigned long number,
560
      char *outbuffer,
561
      struct cris_disasm_data *disdata)
562
26.8k
{
563
  /* Truncate negative numbers on >32-bit hosts.  */
564
26.8k
  number &= 0xffffffff;
565
566
  /* Save this value for the "case" support.  */
567
26.8k
  if (TRACE_CASE)
568
26.8k
    last_immediate = number;
569
570
26.8k
  return outbuffer + sprintf (outbuffer, "0x%lx", number);
571
26.8k
}
572
573
/* Format number as decimal into outbuffer.  Parameter signedp says
574
   whether the number should be formatted as signed (!= 0) or
575
   unsigned (== 0).  */
576
577
static char *
578
format_dec (long number, char *outbuffer, int signedp)
579
66.9k
{
580
66.9k
  last_immediate = number;
581
66.9k
  return outbuffer + sprintf (outbuffer, signedp ? "%ld" : "%lu", number);
582
66.9k
}
583
584
/* Format the name of the general register regno into outbuffer.  */
585
586
static char *
587
format_reg (struct cris_disasm_data *disdata,
588
      int regno,
589
      char *outbuffer,
590
      bool with_reg_prefix)
591
506k
{
592
506k
  if (with_reg_prefix)
593
423k
    *outbuffer++ = REGISTER_PREFIX_CHAR;
594
595
506k
  switch (regno)
596
506k
    {
597
62.7k
    case 15:
598
      /* For v32, there is no context in which we output PC.  */
599
62.7k
      if (disdata->distype == cris_dis_v32)
600
5.01k
  outbuffer = stpcpy (outbuffer, "acr");
601
57.7k
      else
602
57.7k
  outbuffer = stpcpy (outbuffer, "pc");
603
62.7k
      break;
604
605
29.0k
    case 14:
606
29.0k
      outbuffer = stpcpy (outbuffer, "sp");
607
29.0k
      break;
608
609
414k
    default:
610
414k
      outbuffer += sprintf (outbuffer, "r%d", regno);
611
414k
      break;
612
506k
    }
613
614
506k
  return outbuffer;
615
506k
}
616
617
/* Format the name of a support register into outbuffer.  */
618
619
static char *
620
format_sup_reg (unsigned int regno,
621
    char *outbuffer,
622
    bool with_reg_prefix)
623
457
{
624
457
  int i;
625
626
457
  if (with_reg_prefix)
627
105
    *outbuffer++ = REGISTER_PREFIX_CHAR;
628
629
4.05k
  for (i = 0; cris_support_regs[i].name != NULL; i++)
630
4.05k
    if (cris_support_regs[i].number == regno)
631
457
      return stpcpy (outbuffer, cris_support_regs[i].name);
632
633
  /* There's supposed to be register names covering all numbers, though
634
     some may be generic names.  */
635
0
  return stpcpy (outbuffer, "format_sup_reg-BUG");
636
457
}
637
638
/* Return the length of an instruction.  */
639
640
static unsigned
641
bytes_to_skip (unsigned int insn,
642
         const struct cris_opcode *matchedp,
643
         enum cris_disass_family distype,
644
         const struct cris_opcode *prefix_matchedp)
645
397k
{
646
  /* Each insn is a word plus "immediate" operands.  */
647
397k
  unsigned to_skip = 2;
648
397k
  const char *template_name = (const char *) matchedp->args;
649
397k
  const char *s;
650
651
1.81M
  for (s = template_name; *s; s++)
652
1.41M
    if ((*s == 's' || *s == 'N' || *s == 'Y')
653
113k
  && (insn & 0x400) && (insn & 15) == 15
654
7.64k
  && prefix_matchedp == NULL)
655
7.31k
      {
656
  /* Immediate via [pc+], so we have to check the size of the
657
     operand.  */
658
7.31k
  int mode_size = 1 << ((insn >> 4) & (*template_name == 'z' ? 1 : 3));
659
660
7.31k
  if (matchedp->imm_oprnd_size == SIZE_FIX_32)
661
954
    to_skip += 4;
662
6.35k
  else if (matchedp->imm_oprnd_size == SIZE_SPEC_REG)
663
311
    {
664
311
      const struct cris_spec_reg *sregp
665
311
        = spec_reg_info ((insn >> 12) & 15, distype);
666
667
      /* FIXME: Improve error handling; should have been caught
668
         earlier.  */
669
311
      if (sregp == NULL)
670
0
        return 2;
671
672
      /* PC is incremented by two, not one, for a byte.  Except on
673
         CRISv32, where constants are always DWORD-size for
674
         special registers.  */
675
311
      to_skip +=
676
311
        distype == cris_dis_v32 ? 4 : (sregp->reg_size + 1) & ~1;
677
311
    }
678
6.04k
  else
679
6.04k
    to_skip += (mode_size + 1) & ~1;
680
7.31k
      }
681
1.40M
    else if (*s == 'n')
682
29
      to_skip += 4;
683
1.40M
    else if (*s == 'b')
684
517
      to_skip += 2;
685
686
397k
  return to_skip;
687
397k
}
688
689
/* Print condition code flags.  */
690
691
static char *
692
print_flags (struct cris_disasm_data *disdata, unsigned int insn, char *cp)
693
5.38k
{
694
  /* Use the v8 (Etrax 100) flag definitions for disassembly.
695
     The differences with v0 (Etrax 1..4) vs. Svinto are:
696
      v0 'd' <=> v8 'm'
697
      v0 'e' <=> v8 'b'.
698
     FIXME: Emit v0..v3 flag names somehow.  */
699
5.38k
  static const char v8_fnames[] = "cvznxibm";
700
5.38k
  static const char v32_fnames[] = "cvznxiup";
701
5.38k
  const char *fnames
702
5.38k
    = disdata->distype == cris_dis_v32 ? v32_fnames : v8_fnames;
703
704
5.38k
  unsigned char flagbits = (((insn >> 8) & 0xf0) | (insn & 15));
705
5.38k
  int i;
706
707
48.4k
  for (i = 0; i < 8; i++)
708
43.0k
    if (flagbits & (1 << i))
709
27.8k
      *cp++ = fnames[i];
710
711
5.38k
  return cp;
712
5.38k
}
713
714
/* Print out an insn with its operands, and update the info->insn_type
715
   fields.  The prefix_opcodep and the rest hold a prefix insn that is
716
   supposed to be output as an address mode.  */
717
718
static void
719
print_with_operands (const struct cris_opcode *opcodep,
720
         unsigned int insn,
721
         unsigned char *buffer,
722
         bfd_vma addr,
723
         disassemble_info *info,
724
         /* If a prefix insn was before this insn (and is supposed
725
      to be output as an address), here is a description of
726
      it.  */
727
         const struct cris_opcode *prefix_opcodep,
728
         unsigned int prefix_insn,
729
         unsigned char *prefix_buffer,
730
         bool with_reg_prefix)
731
360k
{
732
  /* Get a buffer of somewhat reasonable size where we store
733
     intermediate parts of the insn.  */
734
360k
  char temp[sizeof (".d [$r13=$r12-2147483648],$r10") * 2];
735
360k
  char *tp = temp;
736
360k
  static const char mode_char[] = "bwd?";
737
360k
  const char *s;
738
360k
  const char *cs;
739
360k
  struct cris_disasm_data *disdata
740
360k
    = (struct cris_disasm_data *) info->private_data;
741
742
  /* Print out the name first thing we do.  */
743
360k
  (*info->fprintf_func) (info->stream, "%s", opcodep->name);
744
745
360k
  cs = opcodep->args;
746
360k
  s = cs;
747
748
  /* Ignore any prefix indicator.  */
749
360k
  if (*s == 'p')
750
27.0k
    s++;
751
752
360k
  if (*s == 'm' || *s == 'M' || *s == 'z')
753
172k
    {
754
172k
      *tp++ = '.';
755
756
      /* Get the size-letter.  */
757
172k
      *tp++ = *s == 'M'
758
172k
  ? (insn & 0x8000 ? 'd'
759
847
     : insn & 0x4000 ? 'w' : 'b')
760
172k
  : mode_char[(insn >> 4) & (*s == 'z' ? 1 : 3)];
761
762
      /* Ignore the size and the space character that follows.  */
763
172k
      s += 2;
764
172k
    }
765
766
  /* Add a space if this isn't a long-branch, because for those will add
767
     the condition part of the name later.  */
768
360k
  if (opcodep->match != (BRANCH_PC_LOW + BRANCH_INCR_HIGH * 256))
769
359k
    *tp++ = ' ';
770
771
  /* Fill in the insn-type if deducible from the name (and there's no
772
     better way).  */
773
360k
  if (opcodep->name[0] == 'j')
774
3.37k
    {
775
3.37k
      if (startswith (opcodep->name, "jsr"))
776
  /* It's "jsr" or "jsrc".  */
777
2.52k
  info->insn_type = dis_jsr;
778
850
      else
779
  /* Any other jump-type insn is considered a branch.  */
780
850
  info->insn_type = dis_branch;
781
3.37k
    }
782
783
  /* We might know some more fields right now.  */
784
360k
  info->branch_delay_insns = opcodep->delayed;
785
786
  /* Handle operands.  */
787
1.28M
  for (; *s; s++)
788
921k
    {
789
921k
    switch (*s)
790
921k
      {
791
457
      case 'T':
792
457
  tp = format_sup_reg ((insn >> 12) & 15, tp, with_reg_prefix);
793
457
  break;
794
795
3.23k
      case 'A':
796
3.23k
  if (with_reg_prefix)
797
261
    *tp++ = REGISTER_PREFIX_CHAR;
798
3.23k
  *tp++ = 'a';
799
3.23k
  *tp++ = 'c';
800
3.23k
  *tp++ = 'r';
801
3.23k
  break;
802
803
25
      case '[':
804
50
      case ']':
805
278k
      case ',':
806
278k
  *tp++ = *s;
807
278k
  break;
808
809
3.00k
      case '!':
810
  /* Ignore at this point; used at earlier stages to avoid
811
     recognition if there's a prefix at something that in other
812
     ways looks like a "pop".  */
813
3.00k
  break;
814
815
25
      case 'd':
816
  /* Ignore.  This is an optional ".d " on the large one of
817
     relaxable insns.  */
818
25
  break;
819
820
131
      case 'B':
821
  /* This was the prefix that made this a "push".  We've already
822
     handled it by recognizing it, so signal that the prefix is
823
     handled by setting it to NULL.  */
824
131
  prefix_opcodep = NULL;
825
131
  break;
826
827
1.50k
      case 'D':
828
98.4k
      case 'r':
829
98.4k
  tp = format_reg (disdata, insn & 15, tp, with_reg_prefix);
830
98.4k
  break;
831
832
259k
      case 'R':
833
259k
  tp = format_reg (disdata, (insn >> 12) & 15, tp, with_reg_prefix);
834
259k
  break;
835
836
29
      case 'n':
837
29
  {
838
    /* Like N but pc-relative to the start of the insn.  */
839
29
    int32_t number = (buffer[2] + buffer[3] * 256 + buffer[4] * 65536
840
29
          + buffer[5] * 0x1000000u);
841
842
    /* Finish off and output previous formatted bytes.  */
843
29
    *tp = 0;
844
29
    if (temp[0])
845
29
      (*info->fprintf_func) (info->stream, "%s", temp);
846
29
    tp = temp;
847
848
29
    (*info->print_address_func) (addr + number, info);
849
29
  }
850
29
  break;
851
852
158
      case 'u':
853
158
  {
854
    /* Like n but the offset is bits <3:0> in the instruction.  */
855
158
    unsigned int number = (buffer[0] & 0xf) * 2;
856
857
    /* Finish off and output previous formatted bytes.  */
858
158
    *tp = 0;
859
158
    if (temp[0])
860
158
      (*info->fprintf_func) (info->stream, "%s", temp);
861
158
    tp = temp;
862
863
158
    (*info->print_address_func) (addr + number, info);
864
158
  }
865
158
  break;
866
867
41
      case 'N':
868
41.8k
      case 'y':
869
42.3k
      case 'Y':
870
45.2k
      case 'S':
871
148k
      case 's':
872
  /* Any "normal" memory operand.  */
873
148k
  if ((insn & 0x400) && (insn & 15) == 15 && prefix_opcodep == NULL)
874
37.3k
    {
875
      /* We're looking at [pc+], i.e. we need to output an immediate
876
         number, where the size can depend on different things.  */
877
37.3k
      int32_t number;
878
37.3k
      int signedp
879
37.3k
        = ((*cs == 'z' && (insn & 0x20))
880
36.7k
     || opcodep->match == BDAP_QUICK_OPCODE);
881
37.3k
      int nbytes;
882
883
37.3k
      if (opcodep->imm_oprnd_size == SIZE_FIX_32)
884
30.4k
        nbytes = 4;
885
6.84k
      else if (opcodep->imm_oprnd_size == SIZE_SPEC_REG)
886
397
        {
887
397
    const struct cris_spec_reg *sregp
888
397
      = spec_reg_info ((insn >> 12) & 15, disdata->distype);
889
890
    /* A NULL return should have been as a non-match earlier,
891
       so catch it as an internal error in the error-case
892
       below.  */
893
397
    if (sregp == NULL)
894
      /* Whatever non-valid size.  */
895
0
      nbytes = 42;
896
397
    else
897
      /* PC is always incremented by a multiple of two.
898
         For CRISv32, immediates are always 4 bytes for
899
         special registers.  */
900
397
      nbytes = disdata->distype == cris_dis_v32
901
397
        ? 4 : (sregp->reg_size + 1) & ~1;
902
397
        }
903
6.44k
      else
904
6.44k
        {
905
6.44k
    int mode_size = 1 << ((insn >> 4) & (*cs == 'z' ? 1 : 3));
906
907
6.44k
    if (mode_size == 1)
908
3.28k
      nbytes = 2;
909
3.15k
    else
910
3.15k
      nbytes = mode_size;
911
6.44k
        }
912
913
37.3k
      switch (nbytes)
914
37.3k
        {
915
0
        case 1:
916
0
    number = buffer[2];
917
0
    if (signedp && number > 127)
918
0
      number -= 256;
919
0
    break;
920
921
5.05k
        case 2:
922
5.05k
    number = buffer[2] + buffer[3] * 256;
923
5.05k
    if (signedp && number > 32767)
924
220
      number -= 65536;
925
5.05k
    break;
926
927
31.4k
        case 4:
928
31.4k
    number = (buffer[2] + buffer[3] * 256 + buffer[4] * 65536
929
31.4k
        + buffer[5] * 0x1000000u);
930
31.4k
    break;
931
932
775
        default:
933
775
    strcpy (tp, "bug");
934
775
    tp += 3;
935
775
    number = 42;
936
37.3k
        }
937
938
37.3k
      if ((*cs == 'z' && (insn & 0x20))
939
36.7k
    || (opcodep->match == BDAP_QUICK_OPCODE
940
0
        && (nbytes <= 2 || buffer[1 + nbytes] == 0)))
941
608
        tp = format_dec (number, tp, signedp);
942
36.7k
      else
943
36.7k
        {
944
36.7k
    unsigned int highbyte = (number >> 24) & 0xff;
945
946
    /* Either output this as an address or as a number.  If it's
947
       a dword with the same high-byte as the address of the
948
       insn, assume it's an address, and also if it's a non-zero
949
       non-0xff high-byte.  If this is a jsr or a jump, then
950
       it's definitely an address.  */
951
36.7k
    if (nbytes == 4
952
31.4k
        && (highbyte == ((addr >> 24) & 0xff)
953
29.5k
      || (highbyte != 0 && highbyte != 0xff)
954
21.6k
      || info->insn_type == dis_branch
955
21.6k
      || info->insn_type == dis_jsr))
956
9.88k
      {
957
        /* Finish off and output previous formatted bytes.  */
958
9.88k
        *tp = 0;
959
9.88k
        tp = temp;
960
9.88k
        if (temp[0])
961
9.88k
          (*info->fprintf_func) (info->stream, "%s", temp);
962
963
9.88k
        (*info->print_address_func) ((bfd_vma) number, info);
964
965
9.88k
        info->target = number;
966
9.88k
      }
967
26.8k
    else
968
26.8k
      tp = format_hex (number, tp, disdata);
969
36.7k
        }
970
37.3k
    }
971
111k
  else
972
111k
    {
973
      /* Not an immediate number.  Then this is a (possibly
974
         prefixed) memory operand.  */
975
111k
      if (info->insn_type != dis_nonbranch)
976
1.87k
        {
977
1.87k
    int mode_size
978
1.87k
      = 1 << ((insn >> 4)
979
1.87k
        & (opcodep->args[0] == 'z' ? 1 : 3));
980
1.87k
    int size;
981
1.87k
    info->insn_type = dis_dref;
982
1.87k
    info->flags |= CRIS_DIS_FLAG_MEMREF;
983
984
1.87k
    if (opcodep->imm_oprnd_size == SIZE_FIX_32)
985
1.87k
      size = 4;
986
0
    else if (opcodep->imm_oprnd_size == SIZE_SPEC_REG)
987
0
      {
988
0
        const struct cris_spec_reg *sregp
989
0
          = spec_reg_info ((insn >> 12) & 15, disdata->distype);
990
991
        /* FIXME: Improve error handling; should have been caught
992
           earlier.  */
993
0
        if (sregp == NULL)
994
0
          size = 4;
995
0
        else
996
0
          size = sregp->reg_size;
997
0
      }
998
0
    else
999
0
      size = mode_size;
1000
1001
1.87k
    info->data_size = size;
1002
1.87k
        }
1003
1004
111k
      *tp++ = '[';
1005
1006
111k
      if (prefix_opcodep
1007
    /* We don't match dip with a postincremented field
1008
       as a side-effect address mode.  */
1009
13.0k
    && ((insn & 0x400) == 0
1010
6.77k
        || prefix_opcodep->match != DIP_OPCODE))
1011
13.0k
        {
1012
13.0k
    if (insn & 0x400)
1013
6.77k
      {
1014
6.77k
        tp = format_reg (disdata, insn & 15, tp, with_reg_prefix);
1015
6.77k
        *tp++ = '=';
1016
6.77k
      }
1017
1018
1019
    /* We mainly ignore the prefix format string when the
1020
       address-mode syntax is output.  */
1021
13.0k
    switch (prefix_opcodep->match)
1022
13.0k
      {
1023
276
      case DIP_OPCODE:
1024
        /* It's [r], [r+] or [pc+].  */
1025
276
        if ((prefix_insn & 0x400) && (prefix_insn & 15) == 15)
1026
20
          {
1027
      /* It's [pc+].  This cannot possibly be anything
1028
         but an address.  */
1029
20
      int32_t number = (prefix_buffer[2]
1030
20
            + prefix_buffer[3] * 256
1031
20
            + prefix_buffer[4] * 65536
1032
20
            + prefix_buffer[5] * 0x1000000u);
1033
1034
20
      info->target = (bfd_vma) number;
1035
1036
      /* Finish off and output previous formatted
1037
         data.  */
1038
20
      *tp = 0;
1039
20
      tp = temp;
1040
20
      if (temp[0])
1041
20
        (*info->fprintf_func) (info->stream, "%s", temp);
1042
1043
20
      (*info->print_address_func) ((bfd_vma) number, info);
1044
20
          }
1045
256
        else
1046
256
          {
1047
      /* For a memref in an address, we use target2.
1048
         In this case, target is zero.  */
1049
256
      info->flags
1050
256
        |= (CRIS_DIS_FLAG_MEM_TARGET2_IS_REG
1051
256
            | CRIS_DIS_FLAG_MEM_TARGET2_MEM);
1052
1053
256
      info->target2 = prefix_insn & 15;
1054
1055
256
      *tp++ = '[';
1056
256
      tp = format_reg (disdata, prefix_insn & 15, tp,
1057
256
           with_reg_prefix);
1058
256
      if (prefix_insn & 0x400)
1059
175
        *tp++ = '+';
1060
256
      *tp++ = ']';
1061
256
          }
1062
276
        break;
1063
1064
6.68k
      case BDAP_QUICK_OPCODE:
1065
6.68k
        {
1066
6.68k
          int number;
1067
1068
6.68k
          number = prefix_buffer[0];
1069
6.68k
          if (number > 127)
1070
3.06k
      number -= 256;
1071
1072
          /* Output "reg+num" or, if num < 0, "reg-num".  */
1073
6.68k
          tp = format_reg (disdata, (prefix_insn >> 12) & 15, tp,
1074
6.68k
               with_reg_prefix);
1075
6.68k
          if (number >= 0)
1076
3.62k
      *tp++ = '+';
1077
6.68k
          tp = format_dec (number, tp, 1);
1078
1079
6.68k
          info->flags |= CRIS_DIS_FLAG_MEM_TARGET_IS_REG;
1080
6.68k
          info->target = (prefix_insn >> 12) & 15;
1081
6.68k
          info->target2 = (bfd_vma) number;
1082
6.68k
          break;
1083
0
        }
1084
1085
1.43k
      case BIAP_OPCODE:
1086
        /* Output "r+R.m".  */
1087
1.43k
        tp = format_reg (disdata, prefix_insn & 15, tp,
1088
1.43k
             with_reg_prefix);
1089
1.43k
        *tp++ = '+';
1090
1.43k
        tp = format_reg (disdata, (prefix_insn >> 12) & 15, tp,
1091
1.43k
             with_reg_prefix);
1092
1.43k
        *tp++ = '.';
1093
1.43k
        *tp++ = mode_char[(prefix_insn >> 4) & 3];
1094
1095
1.43k
        info->flags
1096
1.43k
          |= (CRIS_DIS_FLAG_MEM_TARGET2_IS_REG
1097
1.43k
        | CRIS_DIS_FLAG_MEM_TARGET_IS_REG
1098
1099
1.43k
        | ((prefix_insn & 0x8000)
1100
1.43k
           ? CRIS_DIS_FLAG_MEM_TARGET2_MULT4
1101
1.43k
           : ((prefix_insn & 0x8000)
1102
953
        ? CRIS_DIS_FLAG_MEM_TARGET2_MULT2 : 0)));
1103
1104
        /* Is it the casejump?  It's a "adds.w [pc+r%d.w],pc".  */
1105
1.43k
        if (insn == 0xf83f && (prefix_insn & ~0xf000) == 0x55f)
1106
          /* Then start interpreting data as offsets.  */
1107
0
          case_offset_counter = no_of_case_offsets;
1108
1.43k
        break;
1109
1110
4.66k
      case BDAP_INDIR_OPCODE:
1111
        /* Output "r+s.m", or, if "s" is [pc+], "r+s" or
1112
           "r-s".  */
1113
4.66k
        tp = format_reg (disdata, (prefix_insn >> 12) & 15, tp,
1114
4.66k
             with_reg_prefix);
1115
1116
4.66k
        if ((prefix_insn & 0x400) && (prefix_insn & 15) == 15)
1117
864
          {
1118
864
      int32_t number;
1119
864
      unsigned int nbytes;
1120
1121
      /* It's a value.  Get its size.  */
1122
864
      int mode_size = 1 << ((prefix_insn >> 4) & 3);
1123
1124
864
      if (mode_size == 1)
1125
786
        nbytes = 2;
1126
78
      else
1127
78
        nbytes = mode_size;
1128
1129
864
      switch (nbytes)
1130
864
        {
1131
0
        case 1:
1132
0
          number = prefix_buffer[2];
1133
0
          if (number > 127)
1134
0
            number -= 256;
1135
0
          break;
1136
1137
800
        case 2:
1138
800
          number = prefix_buffer[2] + prefix_buffer[3] * 256;
1139
800
          if (number > 32767)
1140
296
            number -= 65536;
1141
800
          break;
1142
1143
64
        case 4:
1144
64
          number = (prefix_buffer[2] + prefix_buffer[3] * 256
1145
64
              + prefix_buffer[4] * 65536
1146
64
              + prefix_buffer[5] * 0x1000000u);
1147
64
          break;
1148
1149
0
        default:
1150
0
          strcpy (tp, "bug");
1151
0
          tp += 3;
1152
0
          number = 42;
1153
864
        }
1154
1155
864
      info->flags |= CRIS_DIS_FLAG_MEM_TARGET_IS_REG;
1156
864
      info->target2 = (bfd_vma) number;
1157
1158
      /* If the size is dword, then assume it's an
1159
         address.  */
1160
864
      if (nbytes == 4)
1161
64
        {
1162
          /* Finish off and output previous formatted
1163
             bytes.  */
1164
64
          *tp++ = '+';
1165
64
          *tp = 0;
1166
64
          tp = temp;
1167
64
          (*info->fprintf_func) (info->stream, "%s", temp);
1168
1169
64
          (*info->print_address_func) ((bfd_vma) number, info);
1170
64
        }
1171
800
      else
1172
800
        {
1173
800
          if (number >= 0)
1174
504
            *tp++ = '+';
1175
800
          tp = format_dec (number, tp, 1);
1176
800
        }
1177
864
          }
1178
3.80k
        else
1179
3.80k
          {
1180
      /* Output "r+[R].m" or "r+[R+].m".  */
1181
3.80k
      *tp++ = '+';
1182
3.80k
      *tp++ = '[';
1183
3.80k
      tp = format_reg (disdata, prefix_insn & 15, tp,
1184
3.80k
           with_reg_prefix);
1185
3.80k
      if (prefix_insn & 0x400)
1186
1.70k
        *tp++ = '+';
1187
3.80k
      *tp++ = ']';
1188
3.80k
      *tp++ = '.';
1189
3.80k
      *tp++ = mode_char[(prefix_insn >> 4) & 3];
1190
1191
3.80k
      info->flags
1192
3.80k
        |= (CRIS_DIS_FLAG_MEM_TARGET2_IS_REG
1193
3.80k
            | CRIS_DIS_FLAG_MEM_TARGET2_MEM
1194
3.80k
            | CRIS_DIS_FLAG_MEM_TARGET_IS_REG
1195
1196
3.80k
            | (((prefix_insn >> 4) == 2)
1197
3.80k
         ? 0
1198
3.80k
         : (((prefix_insn >> 4) & 3) == 1
1199
3.80k
            ? CRIS_DIS_FLAG_MEM_TARGET2_MEM_WORD
1200
3.80k
            : CRIS_DIS_FLAG_MEM_TARGET2_MEM_BYTE)));
1201
3.80k
          }
1202
4.66k
        break;
1203
1204
4.66k
      default:
1205
0
        (*info->fprintf_func) (info->stream, "?prefix-bug");
1206
13.0k
      }
1207
1208
    /* To mark that the prefix is used, reset it.  */
1209
13.0k
    prefix_opcodep = NULL;
1210
13.0k
        }
1211
98.1k
      else
1212
98.1k
        {
1213
98.1k
    tp = format_reg (disdata, insn & 15, tp, with_reg_prefix);
1214
1215
98.1k
    info->flags |= CRIS_DIS_FLAG_MEM_TARGET_IS_REG;
1216
98.1k
    info->target = insn & 15;
1217
1218
98.1k
    if (insn & 0x400)
1219
53.4k
      *tp++ = '+';
1220
98.1k
        }
1221
111k
      *tp++ = ']';
1222
111k
    }
1223
148k
  break;
1224
1225
148k
      case 'x':
1226
5.73k
  tp = format_reg (disdata, (insn >> 12) & 15, tp, with_reg_prefix);
1227
5.73k
  *tp++ = '.';
1228
5.73k
  *tp++ = mode_char[(insn >> 4) & 3];
1229
5.73k
  break;
1230
1231
10.9k
      case 'I':
1232
10.9k
  tp = format_dec (insn & 63, tp, 0);
1233
10.9k
  break;
1234
1235
517
      case 'b':
1236
517
  {
1237
517
    int where = buffer[2] + buffer[3] * 256;
1238
1239
517
    if (where > 32767)
1240
208
      where -= 65536;
1241
1242
517
    where += addr + ((disdata->distype == cris_dis_v32) ? 0 : 4);
1243
1244
517
    if (insn == BA_PC_INCR_OPCODE)
1245
41
      info->insn_type = dis_branch;
1246
476
    else
1247
476
      info->insn_type = dis_condbranch;
1248
1249
517
    info->target = (bfd_vma) where;
1250
1251
517
    *tp = 0;
1252
517
    tp = temp;
1253
517
    (*info->fprintf_func) (info->stream, "%s%s ",
1254
517
         temp, cris_cc_strings[insn >> 12]);
1255
1256
517
    (*info->print_address_func) ((bfd_vma) where, info);
1257
517
  }
1258
517
      break;
1259
1260
7.49k
    case 'c':
1261
7.49k
      tp = format_dec (insn & 31, tp, 0);
1262
7.49k
      break;
1263
1264
83
    case 'C':
1265
83
      tp = format_dec (insn & 15, tp, 0);
1266
83
      break;
1267
1268
47.9k
    case 'o':
1269
47.9k
      {
1270
47.9k
  long offset = insn & 0xfe;
1271
47.9k
  bfd_vma target;
1272
1273
47.9k
  if (insn & 1)
1274
21.3k
    offset |= ~0xff;
1275
1276
47.9k
  if (opcodep->match == BA_QUICK_OPCODE)
1277
1.18k
    info->insn_type = dis_branch;
1278
46.8k
  else
1279
46.8k
    info->insn_type = dis_condbranch;
1280
1281
47.9k
  target = addr + ((disdata->distype == cris_dis_v32) ? 0 : 2) + offset;
1282
47.9k
  info->target = target;
1283
47.9k
  *tp = 0;
1284
47.9k
  tp = temp;
1285
47.9k
  (*info->fprintf_func) (info->stream, "%s", temp);
1286
47.9k
  (*info->print_address_func) (target, info);
1287
47.9k
      }
1288
47.9k
      break;
1289
1290
1.99k
    case 'Q':
1291
19.2k
    case 'O':
1292
19.2k
      {
1293
19.2k
  long number = buffer[0];
1294
1295
19.2k
  if (number > 127)
1296
8.08k
    number = number - 256;
1297
1298
19.2k
  tp = format_dec (number, tp, 1);
1299
19.2k
  *tp++ = ',';
1300
19.2k
  tp = format_reg (disdata, (insn >> 12) & 15, tp, with_reg_prefix);
1301
19.2k
      }
1302
19.2k
      break;
1303
1304
5.38k
    case 'f':
1305
5.38k
      tp = print_flags (disdata, insn, tp);
1306
5.38k
      break;
1307
1308
21.1k
    case 'i':
1309
21.1k
      tp = format_dec ((insn & 32) ? (insn & 31) | ~31L : insn & 31, tp, 1);
1310
21.1k
      break;
1311
1312
10.1k
    case 'P':
1313
10.1k
      {
1314
10.1k
  const struct cris_spec_reg *sregp
1315
10.1k
    = spec_reg_info ((insn >> 12) & 15, disdata->distype);
1316
1317
10.1k
  if (sregp->name == NULL)
1318
    /* Should have been caught as a non-match eariler.  */
1319
0
    *tp++ = '?';
1320
10.1k
  else
1321
10.1k
    {
1322
10.1k
      if (with_reg_prefix)
1323
8.42k
        *tp++ = REGISTER_PREFIX_CHAR;
1324
10.1k
      strcpy (tp, sregp->name);
1325
10.1k
      tp += strlen (tp);
1326
10.1k
    }
1327
10.1k
      }
1328
10.1k
      break;
1329
1330
0
    default:
1331
0
      strcpy (tp, "???");
1332
0
      tp += 3;
1333
921k
    }
1334
921k
  }
1335
1336
360k
  *tp = 0;
1337
1338
360k
  if (prefix_opcodep)
1339
0
    (*info->fprintf_func) (info->stream, " (OOPS unused prefix \"%s: %s\")",
1340
0
         prefix_opcodep->name, prefix_opcodep->args);
1341
1342
360k
  (*info->fprintf_func) (info->stream, "%s", temp);
1343
1344
  /* Get info for matching case-tables, if we don't have any active.
1345
     We assume that the last constant seen is used; either in the insn
1346
     itself or in a "move.d const,rN, sub.d rN,rM"-like sequence.  */
1347
360k
  if (TRACE_CASE && case_offset_counter == 0)
1348
360k
    {
1349
360k
      if (startswith (opcodep->name, "sub"))
1350
25.5k
  case_offset = last_immediate;
1351
1352
      /* It could also be an "add", if there are negative case-values.  */
1353
334k
      else if (startswith (opcodep->name, "add"))
1354
  /* The first case is the negated operand to the add.  */
1355
51.0k
  case_offset = -last_immediate;
1356
1357
      /* A bound insn will tell us the number of cases.  */
1358
283k
      else if (startswith (opcodep->name, "bound"))
1359
7.54k
  no_of_case_offsets = last_immediate + 1;
1360
1361
      /* A jump or jsr or branch breaks the chain of insns for a
1362
   case-table, so assume default first-case again.  */
1363
276k
      else if (info->insn_type == dis_jsr
1364
275k
         || info->insn_type == dis_branch
1365
273k
         || info->insn_type == dis_condbranch)
1366
49.9k
  case_offset = 0;
1367
360k
    }
1368
360k
}
1369
1370
1371
/* Print the CRIS instruction at address memaddr on stream.  Returns
1372
   length of the instruction, in bytes.  Prefix register names with `$' if
1373
   WITH_REG_PREFIX.  */
1374
1375
static int
1376
print_insn_cris_generic (bfd_vma memaddr,
1377
       disassemble_info *info,
1378
       bool with_reg_prefix)
1379
429k
{
1380
429k
  int nbytes;
1381
429k
  unsigned int insn;
1382
429k
  const struct cris_opcode *matchedp;
1383
429k
  int advance = 0;
1384
429k
  struct cris_disasm_data *disdata
1385
429k
    = (struct cris_disasm_data *) info->private_data;
1386
1387
  /* No instruction will be disassembled as longer than this number of
1388
     bytes; stacked prefixes will not be expanded.  */
1389
429k
  unsigned char buffer[MAX_BYTES_PER_CRIS_INSN];
1390
429k
  unsigned char *bufp;
1391
429k
  int status = 0;
1392
429k
  bfd_vma addr;
1393
1394
  /* There will be an "out of range" error after the last instruction.
1395
     Reading pairs of bytes in decreasing number, we hope that we will get
1396
     at least the amount that we will consume.
1397
1398
     If we can't get any data, or we do not get enough data, we print
1399
     the error message.  */
1400
1401
433k
  for (nbytes = MAX_BYTES_PER_CRIS_INSN; nbytes > 0; nbytes -= 2)
1402
433k
    {
1403
433k
      status = (*info->read_memory_func) (memaddr, buffer, nbytes, info);
1404
433k
      if (status == 0)
1405
429k
  break;
1406
433k
    }
1407
1408
  /* If we did not get all we asked for, then clear the rest.
1409
     Hopefully this makes a reproducible result in case of errors.  */
1410
429k
  if (nbytes != MAX_BYTES_PER_CRIS_INSN)
1411
1.73k
    memset (buffer + nbytes, 0, MAX_BYTES_PER_CRIS_INSN - nbytes);
1412
1413
429k
  addr = memaddr;
1414
429k
  bufp = buffer;
1415
1416
  /* Set some defaults for the insn info.  */
1417
429k
  info->insn_info_valid = 1;
1418
429k
  info->branch_delay_insns = 0;
1419
429k
  info->data_size = 0;
1420
429k
  info->insn_type = dis_nonbranch;
1421
429k
  info->flags = 0;
1422
429k
  info->target = 0;
1423
429k
  info->target2 = 0;
1424
1425
  /* If we got any data, disassemble it.  */
1426
429k
  if (nbytes != 0)
1427
429k
    {
1428
429k
      matchedp = NULL;
1429
1430
429k
      insn = bufp[0] + bufp[1] * 256;
1431
1432
      /* If we're in a case-table, don't disassemble the offsets.  */
1433
429k
      if (TRACE_CASE && case_offset_counter != 0)
1434
0
  {
1435
0
    info->insn_type = dis_noninsn;
1436
0
    advance += 2;
1437
1438
    /* If to print data as offsets, then shortcut here.  */
1439
0
    (*info->fprintf_func) (info->stream, "case %ld%s: -> ",
1440
0
         case_offset + no_of_case_offsets
1441
0
         - case_offset_counter,
1442
0
         case_offset_counter == 1 ? "/default" :
1443
0
         "");
1444
1445
0
    (*info->print_address_func) ((bfd_vma)
1446
0
               ((short) (insn)
1447
0
          + (long) (addr
1448
0
              - (no_of_case_offsets
1449
0
                 - case_offset_counter)
1450
0
              * 2)), info);
1451
0
    case_offset_counter--;
1452
1453
    /* The default case start (without a "sub" or "add") must be
1454
       zero.  */
1455
0
    if (case_offset_counter == 0)
1456
0
      case_offset = 0;
1457
0
  }
1458
429k
      else if (insn == 0)
1459
46.6k
  {
1460
    /* We're often called to disassemble zeroes.  While this is a
1461
       valid "bcc .+2" insn, it is also useless enough and enough
1462
       of a nuiscance that we will just output "bcc .+2" for it
1463
       and signal it as a noninsn.  */
1464
46.6k
    (*info->fprintf_func) (info->stream,
1465
46.6k
         disdata->distype == cris_dis_v32
1466
46.6k
         ? "bcc ." : "bcc .+2");
1467
46.6k
    info->insn_type = dis_noninsn;
1468
46.6k
    advance += 2;
1469
46.6k
  }
1470
382k
      else
1471
382k
  {
1472
382k
    const struct cris_opcode *prefix_opcodep = NULL;
1473
382k
    unsigned char *prefix_buffer = bufp;
1474
382k
    unsigned int prefix_insn = insn;
1475
382k
    int prefix_size = 0;
1476
1477
382k
    matchedp = get_opcode_entry (insn, NO_CRIS_PREFIX, disdata);
1478
1479
    /* Check if we're supposed to write out prefixes as address
1480
       modes and if this was a prefix.  */
1481
382k
    if (matchedp != NULL && PARSE_PREFIX && matchedp->args[0] == 'p')
1482
37.5k
      {
1483
        /* If it's a prefix, put it into the prefix vars and get the
1484
     main insn.  */
1485
37.5k
        prefix_size = bytes_to_skip (prefix_insn, matchedp,
1486
37.5k
             disdata->distype, NULL);
1487
37.5k
        prefix_opcodep = matchedp;
1488
1489
37.5k
        insn = bufp[prefix_size] + bufp[prefix_size + 1] * 256;
1490
37.5k
        matchedp = get_opcode_entry (insn, prefix_insn, disdata);
1491
1492
37.5k
        if (matchedp != NULL)
1493
13.1k
    {
1494
13.1k
      addr += prefix_size;
1495
13.1k
      bufp += prefix_size;
1496
13.1k
      advance += prefix_size;
1497
13.1k
    }
1498
24.3k
        else
1499
24.3k
    {
1500
      /* The "main" insn wasn't valid, at least not when
1501
         prefixed.  Put back things enough to output the
1502
         prefix insn only, as a normal insn.  */
1503
24.3k
      matchedp = prefix_opcodep;
1504
24.3k
      insn = prefix_insn;
1505
24.3k
      prefix_opcodep = NULL;
1506
24.3k
    }
1507
37.5k
      }
1508
1509
382k
    if (matchedp == NULL)
1510
22.1k
      {
1511
22.1k
        (*info->fprintf_func) (info->stream, "??0x%x", insn);
1512
22.1k
        advance += 2;
1513
1514
22.1k
        info->insn_type = dis_noninsn;
1515
22.1k
      }
1516
360k
    else
1517
360k
      {
1518
360k
        advance
1519
360k
    += bytes_to_skip (insn, matchedp, disdata->distype,
1520
360k
          prefix_opcodep);
1521
1522
        /* The info_type and assorted fields will be set according
1523
     to the operands.   */
1524
360k
        print_with_operands (matchedp, insn, bufp, addr, info,
1525
360k
           prefix_opcodep, prefix_insn,
1526
360k
           prefix_buffer, with_reg_prefix);
1527
360k
      }
1528
382k
  }
1529
429k
    }
1530
312
  else
1531
312
    info->insn_type = dis_noninsn;
1532
1533
  /* If we read less than MAX_BYTES_PER_CRIS_INSN, i.e. we got an error
1534
     status when reading that much, and the insn decoding indicated a
1535
     length exceeding what we read, there is an error.  */
1536
429k
  if (status != 0 && (nbytes == 0 || advance > nbytes))
1537
312
    {
1538
312
      (*info->memory_error_func) (status, memaddr, info);
1539
312
      return -1;
1540
312
    }
1541
1542
  /* Max supported insn size with one folded prefix insn.  */
1543
429k
  info->bytes_per_line = MAX_BYTES_PER_CRIS_INSN;
1544
1545
  /* I would like to set this to a fixed value larger than the actual
1546
     number of bytes to print in order to avoid spaces between bytes,
1547
     but objdump.c (2.9.1) does not like that, so we print 16-bit
1548
     chunks, which is the next choice.  */
1549
429k
  info->bytes_per_chunk = 2;
1550
1551
  /* Printing bytes in order of increasing addresses makes sense,
1552
     especially on a little-endian target.
1553
     This is completely the opposite of what you think; setting this to
1554
     BFD_ENDIAN_LITTLE will print bytes in order N..0 rather than the 0..N
1555
     we want.  */
1556
429k
  info->display_endian = BFD_ENDIAN_BIG;
1557
1558
429k
  return advance;
1559
429k
}
1560
1561
/* Disassemble, prefixing register names with `$'.  CRIS v0..v10.  */
1562
1563
static int
1564
print_insn_cris_with_register_prefix (bfd_vma vma,
1565
              disassemble_info *info)
1566
363k
{
1567
363k
  if (info->private_data == NULL
1568
460
      && !cris_parse_disassembler_options (info, cris_dis_v0_v10))
1569
0
    return -1;
1570
363k
  return print_insn_cris_generic (vma, info, true);
1571
363k
}
1572
1573
/* Disassemble, prefixing register names with `$'.  CRIS v32.  */
1574
1575
static int
1576
print_insn_crisv32_with_register_prefix (bfd_vma vma,
1577
           disassemble_info *info)
1578
1.92k
{
1579
1.92k
  if (info->private_data == NULL
1580
2
      && !cris_parse_disassembler_options (info, cris_dis_v32))
1581
0
    return -1;
1582
1.92k
  return print_insn_cris_generic (vma, info, true);
1583
1.92k
}
1584
1585
/* Disassemble, prefixing register names with `$'.
1586
   Common v10 and v32 subset.  */
1587
1588
static int
1589
print_insn_crisv10_v32_with_register_prefix (bfd_vma vma,
1590
               disassemble_info *info)
1591
0
{
1592
0
  if (info->private_data == NULL
1593
0
      && !cris_parse_disassembler_options (info, cris_dis_common_v10_v32))
1594
0
    return -1;
1595
0
  return print_insn_cris_generic (vma, info, true);
1596
0
}
1597
1598
/* Disassemble, no prefixes on register names.  CRIS v0..v10.  */
1599
1600
static int
1601
print_insn_cris_without_register_prefix (bfd_vma vma,
1602
           disassemble_info *info)
1603
17.5k
{
1604
17.5k
  if (info->private_data == NULL
1605
19
      && !cris_parse_disassembler_options (info, cris_dis_v0_v10))
1606
0
    return -1;
1607
17.5k
  return print_insn_cris_generic (vma, info, false);
1608
17.5k
}
1609
1610
/* Disassemble, no prefixes on register names.  CRIS v32.  */
1611
1612
static int
1613
print_insn_crisv32_without_register_prefix (bfd_vma vma,
1614
              disassemble_info *info)
1615
46.2k
{
1616
46.2k
  if (info->private_data == NULL
1617
37
      && !cris_parse_disassembler_options (info, cris_dis_v32))
1618
0
    return -1;
1619
46.2k
  return print_insn_cris_generic (vma, info, false);
1620
46.2k
}
1621
1622
/* Disassemble, no prefixes on register names.
1623
   Common v10 and v32 subset.  */
1624
1625
static int
1626
print_insn_crisv10_v32_without_register_prefix (bfd_vma vma,
1627
            disassemble_info *info)
1628
0
{
1629
0
  if (info->private_data == NULL
1630
0
      && !cris_parse_disassembler_options (info, cris_dis_common_v10_v32))
1631
0
    return -1;
1632
0
  return print_insn_cris_generic (vma, info, false);
1633
0
}
1634
1635
/* Return a disassembler-function that prints registers with a `$' prefix,
1636
   or one that prints registers without a prefix.
1637
   FIXME: We should improve the solution to avoid the multitude of
1638
   functions seen above.  */
1639
1640
disassembler_ftype
1641
cris_get_disassembler (bfd *abfd)
1642
518
{
1643
  /* If there's no bfd in sight, we return what is valid as input in all
1644
     contexts if fed back to the assembler: disassembly *with* register
1645
     prefix.  Unfortunately this will be totally wrong for v32.  */
1646
518
  if (abfd == NULL)
1647
363
    return print_insn_cris_with_register_prefix;
1648
1649
155
  if (bfd_get_symbol_leading_char (abfd) == 0)
1650
99
    {
1651
99
      if (bfd_get_mach (abfd) == bfd_mach_cris_v32)
1652
2
  return print_insn_crisv32_with_register_prefix;
1653
97
      if (bfd_get_mach (abfd) == bfd_mach_cris_v10_v32)
1654
0
  return print_insn_crisv10_v32_with_register_prefix;
1655
1656
      /* We default to v10.  This may be specifically specified in the
1657
   bfd mach, but is also the default setting.  */
1658
97
      return print_insn_cris_with_register_prefix;
1659
97
    }
1660
1661
56
  if (bfd_get_mach (abfd) == bfd_mach_cris_v32)
1662
37
    return print_insn_crisv32_without_register_prefix;
1663
19
  if (bfd_get_mach (abfd) == bfd_mach_cris_v10_v32)
1664
0
    return print_insn_crisv10_v32_without_register_prefix;
1665
19
  return print_insn_cris_without_register_prefix;
1666
19
}
1667
1668
/* Local variables:
1669
   eval: (c-set-style "gnu")
1670
   indent-tabs-mode: t
1671
   End:  */