Coverage Report

Created: 2026-03-10 08:46

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/binutils-gdb/opcodes/m32c-dis.c
Line
Count
Source
1
/* DO NOT EDIT!  -*- buffer-read-only: t -*- vi:set ro:  */
2
/* Disassembler interface for targets using CGEN. -*- C -*-
3
   CGEN: Cpu tools GENerator
4
5
   THIS FILE IS MACHINE GENERATED WITH CGEN.
6
   - the resultant file is machine generated, cgen-dis.in isn't
7
8
   Copyright (C) 1996-2026 Free Software Foundation, Inc.
9
10
   This file is part of libopcodes.
11
12
   This library is free software; you can redistribute it and/or modify
13
   it under the terms of the GNU General Public License as published by
14
   the Free Software Foundation; either version 3, or (at your option)
15
   any later version.
16
17
   It is distributed in the hope that it will be useful, but WITHOUT
18
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
19
   or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
20
   License for more details.
21
22
   You should have received a copy of the GNU General Public License
23
   along with this program; if not, write to the Free Software Foundation, Inc.,
24
   51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.  */
25
26
/* ??? Eventually more and more of this stuff can go to cpu-independent files.
27
   Keep that in mind.  */
28
29
#include "sysdep.h"
30
#include <stdio.h>
31
#include "ansidecl.h"
32
#include "disassemble.h"
33
#include "bfd.h"
34
#include "symcat.h"
35
#include "libiberty.h"
36
#include "m32c-desc.h"
37
#include "m32c-opc.h"
38
#include "opintl.h"
39
40
/* Default text to print if an instruction isn't recognized.  */
41
22.6k
#define UNKNOWN_INSN_MSG _("*unknown*")
42
43
static void print_normal
44
  (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
45
static void print_address
46
  (CGEN_CPU_DESC, void *, bfd_vma, unsigned int, bfd_vma, int) ATTRIBUTE_UNUSED;
47
static void print_keyword
48
  (CGEN_CPU_DESC, void *, CGEN_KEYWORD *, long, unsigned int) ATTRIBUTE_UNUSED;
49
static void print_insn_normal
50
  (CGEN_CPU_DESC, void *, const CGEN_INSN *, CGEN_FIELDS *, bfd_vma, int);
51
static int print_insn
52
  (CGEN_CPU_DESC, bfd_vma,  disassemble_info *, bfd_byte *, unsigned);
53
static int default_print_insn
54
  (CGEN_CPU_DESC, bfd_vma, disassemble_info *) ATTRIBUTE_UNUSED;
55
static int read_insn
56
  (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, int, CGEN_EXTRACT_INFO *,
57
   unsigned long *);
58

59
/* -- disassembler routines inserted here.  */
60
61
/* -- dis.c */
62
63
#include "elf/m32c.h"
64
#include "elf-bfd.h"
65
66
/* Always print the short insn format suffix as ':<char>'.  */
67
68
static void
69
print_suffix (void * dis_info, char suffix)
70
110k
{
71
110k
  disassemble_info *info = dis_info;
72
73
110k
  (*info->fprintf_func) (info->stream, ":%c", suffix);
74
110k
}
75
76
static void
77
print_S (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
78
   void * dis_info,
79
   long value ATTRIBUTE_UNUSED,
80
   unsigned int attrs ATTRIBUTE_UNUSED,
81
   bfd_vma pc ATTRIBUTE_UNUSED,
82
   int length ATTRIBUTE_UNUSED)
83
73.3k
{
84
73.3k
  print_suffix (dis_info, 's');
85
73.3k
}
86
87
88
static void
89
print_G (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
90
   void * dis_info,
91
   long value ATTRIBUTE_UNUSED,
92
   unsigned int attrs ATTRIBUTE_UNUSED,
93
   bfd_vma pc ATTRIBUTE_UNUSED,
94
   int length ATTRIBUTE_UNUSED)
95
21.0k
{
96
21.0k
  print_suffix (dis_info, 'g');
97
21.0k
}
98
99
static void
100
print_Q (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
101
   void * dis_info,
102
   long value ATTRIBUTE_UNUSED,
103
   unsigned int attrs ATTRIBUTE_UNUSED,
104
   bfd_vma pc ATTRIBUTE_UNUSED,
105
   int length ATTRIBUTE_UNUSED)
106
11.5k
{
107
11.5k
  print_suffix (dis_info, 'q');
108
11.5k
}
109
110
static void
111
print_Z (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
112
   void * dis_info,
113
   long value ATTRIBUTE_UNUSED,
114
   unsigned int attrs ATTRIBUTE_UNUSED,
115
   bfd_vma pc ATTRIBUTE_UNUSED,
116
   int length ATTRIBUTE_UNUSED)
117
4.31k
{
118
4.31k
  print_suffix (dis_info, 'z');
119
4.31k
}
120
121
/* Print the empty suffix.  */
122
123
static void
124
print_X (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
125
   void * dis_info ATTRIBUTE_UNUSED,
126
   long value ATTRIBUTE_UNUSED,
127
   unsigned int attrs ATTRIBUTE_UNUSED,
128
   bfd_vma pc ATTRIBUTE_UNUSED,
129
   int length ATTRIBUTE_UNUSED)
130
7.37k
{
131
7.37k
  return;
132
7.37k
}
133
134
static void
135
print_r0l_r0h (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
136
         void * dis_info,
137
         long value,
138
         unsigned int attrs ATTRIBUTE_UNUSED,
139
         bfd_vma pc ATTRIBUTE_UNUSED,
140
         int length ATTRIBUTE_UNUSED)
141
5.57k
{
142
5.57k
  disassemble_info *info = dis_info;
143
144
5.57k
  if (value == 0)
145
3.59k
    (*info->fprintf_func) (info->stream, "r0h,r0l");
146
1.97k
  else
147
1.97k
    (*info->fprintf_func) (info->stream, "r0l,r0h");
148
5.57k
}
149
150
static void
151
print_unsigned_bitbase (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
152
      void * dis_info,
153
      unsigned long value,
154
      unsigned int attrs ATTRIBUTE_UNUSED,
155
      bfd_vma pc ATTRIBUTE_UNUSED,
156
      int length ATTRIBUTE_UNUSED)
157
8.45k
{
158
8.45k
  disassemble_info *info = dis_info;
159
160
8.45k
  (*info->fprintf_func) (info->stream, "%ld,0x%lx", value & 0x7, value >> 3);
161
8.45k
}
162
163
static void
164
print_signed_bitbase (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
165
          void * dis_info,
166
          signed long value,
167
          unsigned int attrs ATTRIBUTE_UNUSED,
168
          bfd_vma pc ATTRIBUTE_UNUSED,
169
          int length ATTRIBUTE_UNUSED)
170
721
{
171
721
  disassemble_info *info = dis_info;
172
173
721
  (*info->fprintf_func) (info->stream, "%ld,%ld", value & 0x7, value >> 3);
174
721
}
175
176
static void
177
print_size (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
178
      void * dis_info,
179
      long value ATTRIBUTE_UNUSED,
180
      unsigned int attrs ATTRIBUTE_UNUSED,
181
      bfd_vma pc ATTRIBUTE_UNUSED,
182
      int length ATTRIBUTE_UNUSED)
183
0
{
184
  /* Always print the size as '.w'.  */
185
0
  disassemble_info *info = dis_info;
186
187
0
  (*info->fprintf_func) (info->stream, ".w");
188
0
}
189
190
758
#define POP  0
191
423
#define PUSH 1
192
193
static void print_pop_regset  (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
194
static void print_push_regset (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
195
196
/* Print a set of registers, R0,R1,A0,A1,SB,FB.  */
197
198
static void
199
print_regset (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
200
        void * dis_info,
201
        long value,
202
        unsigned int attrs ATTRIBUTE_UNUSED,
203
        bfd_vma pc ATTRIBUTE_UNUSED,
204
        int length ATTRIBUTE_UNUSED,
205
        int push)
206
1.18k
{
207
1.18k
  static char * m16c_register_names [] =
208
1.18k
  {
209
1.18k
    "r0", "r1", "r2", "r3", "a0", "a1", "sb", "fb"
210
1.18k
  };
211
1.18k
  disassemble_info *info = dis_info;
212
1.18k
  int mask;
213
1.18k
  int reg_index = 0;
214
1.18k
  char* comma = "";
215
216
1.18k
  if (push)
217
423
    mask = 0x80;
218
758
  else
219
758
    mask = 1;
220
221
1.18k
  if (value & mask)
222
795
    {
223
795
      (*info->fprintf_func) (info->stream, "%s", m16c_register_names [0]);
224
795
      comma = ",";
225
795
    }
226
227
9.44k
  for (reg_index = 1; reg_index <= 7; ++reg_index)
228
8.26k
    {
229
8.26k
      if (push)
230
2.96k
        mask >>= 1;
231
5.30k
      else
232
5.30k
        mask <<= 1;
233
234
8.26k
      if (value & mask)
235
4.92k
        {
236
4.92k
          (*info->fprintf_func) (info->stream, "%s%s", comma,
237
4.92k
         m16c_register_names [reg_index]);
238
4.92k
          comma = ",";
239
4.92k
        }
240
8.26k
    }
241
1.18k
}
242
243
static void
244
print_pop_regset (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
245
      void * dis_info,
246
      long value,
247
      unsigned int attrs ATTRIBUTE_UNUSED,
248
      bfd_vma pc ATTRIBUTE_UNUSED,
249
      int length ATTRIBUTE_UNUSED)
250
758
{
251
758
  print_regset (cd, dis_info, value, attrs, pc, length, POP);
252
758
}
253
254
static void
255
print_push_regset (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
256
       void * dis_info,
257
       long value,
258
       unsigned int attrs ATTRIBUTE_UNUSED,
259
       bfd_vma pc ATTRIBUTE_UNUSED,
260
       int length ATTRIBUTE_UNUSED)
261
423
{
262
423
  print_regset (cd, dis_info, value, attrs, pc, length, PUSH);
263
423
}
264
265
static void
266
print_signed4n (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
267
    void * dis_info,
268
    signed long value,
269
    unsigned int attrs ATTRIBUTE_UNUSED,
270
    bfd_vma pc ATTRIBUTE_UNUSED,
271
    int length ATTRIBUTE_UNUSED)
272
2.02k
{
273
2.02k
  disassemble_info *info = dis_info;
274
275
2.02k
  (*info->fprintf_func) (info->stream, "%ld", -value);
276
2.02k
}
277
278
void m32c_cgen_print_operand
279
  (CGEN_CPU_DESC, int, void *, CGEN_FIELDS *, void const *, bfd_vma, int);
280
281
/* Main entry point for printing operands.
282
   XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
283
   of dis-asm.h on cgen.h.
284
285
   This function is basically just a big switch statement.  Earlier versions
286
   used tables to look up the function to use, but
287
   - if the table contains both assembler and disassembler functions then
288
     the disassembler contains much of the assembler and vice-versa,
289
   - there's a lot of inlining possibilities as things grow,
290
   - using a switch statement avoids the function call overhead.
291
292
   This function could be moved into `print_insn_normal', but keeping it
293
   separate makes clear the interface between `print_insn_normal' and each of
294
   the handlers.  */
295
296
void
297
m32c_cgen_print_operand (CGEN_CPU_DESC cd,
298
         int opindex,
299
         void * xinfo,
300
         CGEN_FIELDS *fields,
301
         void const *attrs ATTRIBUTE_UNUSED,
302
         bfd_vma pc,
303
         int length)
304
372k
{
305
372k
  disassemble_info *info = (disassemble_info *) xinfo;
306
307
372k
  switch (opindex)
308
372k
    {
309
0
    case M32C_OPERAND_A0 :
310
0
      print_keyword (cd, info, & m32c_cgen_opval_h_a0, 0, 0);
311
0
      break;
312
0
    case M32C_OPERAND_A1 :
313
0
      print_keyword (cd, info, & m32c_cgen_opval_h_a1, 0, 0);
314
0
      break;
315
1.98k
    case M32C_OPERAND_AN16_PUSH_S :
316
1.98k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_4_1, 0);
317
1.98k
      break;
318
233
    case M32C_OPERAND_BIT16AN :
319
233
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst16_an, 0);
320
233
      break;
321
328
    case M32C_OPERAND_BIT16RN :
322
328
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst16_rn, 0);
323
328
      break;
324
3.13k
    case M32C_OPERAND_BIT3_S :
325
3.13k
      print_normal (cd, info, fields->f_imm3_S, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
326
3.13k
      break;
327
406
    case M32C_OPERAND_BIT32ANPREFIXED :
328
406
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_prefixed, 0);
329
406
      break;
330
814
    case M32C_OPERAND_BIT32ANUNPREFIXED :
331
814
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
332
814
      break;
333
26
    case M32C_OPERAND_BIT32RNPREFIXED :
334
26
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_prefixed_QI, 0);
335
26
      break;
336
664
    case M32C_OPERAND_BIT32RNUNPREFIXED :
337
664
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_unprefixed_QI, 0);
338
664
      break;
339
23
    case M32C_OPERAND_BITBASE16_16_S8 :
340
23
      print_signed_bitbase (cd, info, fields->f_dsp_16_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
341
23
      break;
342
152
    case M32C_OPERAND_BITBASE16_16_U16 :
343
152
      print_unsigned_bitbase (cd, info, fields->f_dsp_16_u16, 0, pc, length);
344
152
      break;
345
633
    case M32C_OPERAND_BITBASE16_16_U8 :
346
633
      print_unsigned_bitbase (cd, info, fields->f_dsp_16_u8, 0, pc, length);
347
633
      break;
348
6.12k
    case M32C_OPERAND_BITBASE16_8_U11_S :
349
6.12k
      print_unsigned_bitbase (cd, info, fields->f_bitbase16_u11_S, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
350
6.12k
      break;
351
332
    case M32C_OPERAND_BITBASE32_16_S11_UNPREFIXED :
352
332
      print_signed_bitbase (cd, info, fields->f_bitbase32_16_s11_unprefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
353
332
      break;
354
186
    case M32C_OPERAND_BITBASE32_16_S19_UNPREFIXED :
355
186
      print_signed_bitbase (cd, info, fields->f_bitbase32_16_s19_unprefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
356
186
      break;
357
168
    case M32C_OPERAND_BITBASE32_16_U11_UNPREFIXED :
358
168
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_16_u11_unprefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
359
168
      break;
360
585
    case M32C_OPERAND_BITBASE32_16_U19_UNPREFIXED :
361
585
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_16_u19_unprefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
362
585
      break;
363
478
    case M32C_OPERAND_BITBASE32_16_U27_UNPREFIXED :
364
478
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_16_u27_unprefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
365
478
      break;
366
94
    case M32C_OPERAND_BITBASE32_24_S11_PREFIXED :
367
94
      print_signed_bitbase (cd, info, fields->f_bitbase32_24_s11_prefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
368
94
      break;
369
86
    case M32C_OPERAND_BITBASE32_24_S19_PREFIXED :
370
86
      print_signed_bitbase (cd, info, fields->f_bitbase32_24_s19_prefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
371
86
      break;
372
112
    case M32C_OPERAND_BITBASE32_24_U11_PREFIXED :
373
112
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_24_u11_prefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
374
112
      break;
375
90
    case M32C_OPERAND_BITBASE32_24_U19_PREFIXED :
376
90
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_24_u19_prefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
377
90
      break;
378
114
    case M32C_OPERAND_BITBASE32_24_U27_PREFIXED :
379
114
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_24_u27_prefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
380
114
      break;
381
396
    case M32C_OPERAND_BITNO16R :
382
396
      print_normal (cd, info, fields->f_dsp_16_u8, 0, pc, length);
383
396
      break;
384
139
    case M32C_OPERAND_BITNO32PREFIXED :
385
139
      print_normal (cd, info, fields->f_bitno32_prefixed, 0, pc, length);
386
139
      break;
387
807
    case M32C_OPERAND_BITNO32UNPREFIXED :
388
807
      print_normal (cd, info, fields->f_bitno32_unprefixed, 0, pc, length);
389
807
      break;
390
1.47k
    case M32C_OPERAND_DSP_10_U6 :
391
1.47k
      print_normal (cd, info, fields->f_dsp_10_u6, 0, pc, length);
392
1.47k
      break;
393
1.23k
    case M32C_OPERAND_DSP_16_S16 :
394
1.23k
      print_normal (cd, info, fields->f_dsp_16_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
395
1.23k
      break;
396
4.04k
    case M32C_OPERAND_DSP_16_S8 :
397
4.04k
      print_normal (cd, info, fields->f_dsp_16_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
398
4.04k
      break;
399
10.1k
    case M32C_OPERAND_DSP_16_U16 :
400
10.1k
      print_normal (cd, info, fields->f_dsp_16_u16, 0, pc, length);
401
10.1k
      break;
402
188
    case M32C_OPERAND_DSP_16_U20 :
403
188
      print_normal (cd, info, fields->f_dsp_16_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
404
188
      break;
405
2.99k
    case M32C_OPERAND_DSP_16_U24 :
406
2.99k
      print_normal (cd, info, fields->f_dsp_16_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
407
2.99k
      break;
408
9.42k
    case M32C_OPERAND_DSP_16_U8 :
409
9.42k
      print_normal (cd, info, fields->f_dsp_16_u8, 0, pc, length);
410
9.42k
      break;
411
202
    case M32C_OPERAND_DSP_24_S16 :
412
202
      print_normal (cd, info, fields->f_dsp_24_s16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
413
202
      break;
414
115
    case M32C_OPERAND_DSP_24_S8 :
415
115
      print_normal (cd, info, fields->f_dsp_24_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
416
115
      break;
417
1.07k
    case M32C_OPERAND_DSP_24_U16 :
418
1.07k
      print_normal (cd, info, fields->f_dsp_24_u16, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
419
1.07k
      break;
420
338
    case M32C_OPERAND_DSP_24_U20 :
421
338
      print_normal (cd, info, fields->f_dsp_24_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
422
338
      break;
423
2.19k
    case M32C_OPERAND_DSP_24_U24 :
424
2.19k
      print_normal (cd, info, fields->f_dsp_24_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
425
2.19k
      break;
426
1.13k
    case M32C_OPERAND_DSP_24_U8 :
427
1.13k
      print_normal (cd, info, fields->f_dsp_24_u8, 0, pc, length);
428
1.13k
      break;
429
79
    case M32C_OPERAND_DSP_32_S16 :
430
79
      print_normal (cd, info, fields->f_dsp_32_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
431
79
      break;
432
152
    case M32C_OPERAND_DSP_32_S8 :
433
152
      print_normal (cd, info, fields->f_dsp_32_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
434
152
      break;
435
1.53k
    case M32C_OPERAND_DSP_32_U16 :
436
1.53k
      print_normal (cd, info, fields->f_dsp_32_u16, 0, pc, length);
437
1.53k
      break;
438
33
    case M32C_OPERAND_DSP_32_U20 :
439
33
      print_normal (cd, info, fields->f_dsp_32_u24, 0, pc, length);
440
33
      break;
441
834
    case M32C_OPERAND_DSP_32_U24 :
442
834
      print_normal (cd, info, fields->f_dsp_32_u24, 0, pc, length);
443
834
      break;
444
968
    case M32C_OPERAND_DSP_32_U8 :
445
968
      print_normal (cd, info, fields->f_dsp_32_u8, 0, pc, length);
446
968
      break;
447
68
    case M32C_OPERAND_DSP_40_S16 :
448
68
      print_normal (cd, info, fields->f_dsp_40_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
449
68
      break;
450
116
    case M32C_OPERAND_DSP_40_S8 :
451
116
      print_normal (cd, info, fields->f_dsp_40_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
452
116
      break;
453
292
    case M32C_OPERAND_DSP_40_U16 :
454
292
      print_normal (cd, info, fields->f_dsp_40_u16, 0, pc, length);
455
292
      break;
456
0
    case M32C_OPERAND_DSP_40_U20 :
457
0
      print_normal (cd, info, fields->f_dsp_40_u20, 0, pc, length);
458
0
      break;
459
184
    case M32C_OPERAND_DSP_40_U24 :
460
184
      print_normal (cd, info, fields->f_dsp_40_u24, 0, pc, length);
461
184
      break;
462
424
    case M32C_OPERAND_DSP_40_U8 :
463
424
      print_normal (cd, info, fields->f_dsp_40_u8, 0, pc, length);
464
424
      break;
465
348
    case M32C_OPERAND_DSP_48_S16 :
466
348
      print_normal (cd, info, fields->f_dsp_48_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
467
348
      break;
468
72
    case M32C_OPERAND_DSP_48_S8 :
469
72
      print_normal (cd, info, fields->f_dsp_48_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
470
72
      break;
471
339
    case M32C_OPERAND_DSP_48_U16 :
472
339
      print_normal (cd, info, fields->f_dsp_48_u16, 0, pc, length);
473
339
      break;
474
0
    case M32C_OPERAND_DSP_48_U20 :
475
0
      print_normal (cd, info, fields->f_dsp_48_u20, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
476
0
      break;
477
94
    case M32C_OPERAND_DSP_48_U24 :
478
94
      print_normal (cd, info, fields->f_dsp_48_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
479
94
      break;
480
39
    case M32C_OPERAND_DSP_48_U8 :
481
39
      print_normal (cd, info, fields->f_dsp_48_u8, 0, pc, length);
482
39
      break;
483
182
    case M32C_OPERAND_DSP_8_S24 :
484
182
      print_normal (cd, info, fields->f_dsp_8_s24, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
485
182
      break;
486
16.0k
    case M32C_OPERAND_DSP_8_S8 :
487
16.0k
      print_normal (cd, info, fields->f_dsp_8_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
488
16.0k
      break;
489
12.7k
    case M32C_OPERAND_DSP_8_U16 :
490
12.7k
      print_normal (cd, info, fields->f_dsp_8_u16, 0, pc, length);
491
12.7k
      break;
492
0
    case M32C_OPERAND_DSP_8_U24 :
493
0
      print_normal (cd, info, fields->f_dsp_8_u24, 0, pc, length);
494
0
      break;
495
171
    case M32C_OPERAND_DSP_8_U6 :
496
171
      print_normal (cd, info, fields->f_dsp_8_u6, 0, pc, length);
497
171
      break;
498
18.1k
    case M32C_OPERAND_DSP_8_U8 :
499
18.1k
      print_normal (cd, info, fields->f_dsp_8_u8, 0, pc, length);
500
18.1k
      break;
501
3.72k
    case M32C_OPERAND_DST16AN :
502
3.72k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst16_an, 0);
503
3.72k
      break;
504
894
    case M32C_OPERAND_DST16AN_S :
505
894
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst16_an_s, 0);
506
894
      break;
507
555
    case M32C_OPERAND_DST16ANHI :
508
555
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst16_an, 0);
509
555
      break;
510
907
    case M32C_OPERAND_DST16ANQI :
511
907
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst16_an, 0);
512
907
      break;
513
1.85k
    case M32C_OPERAND_DST16ANQI_S :
514
1.85k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst16_rn_QI_s, 0);
515
1.85k
      break;
516
146
    case M32C_OPERAND_DST16ANSI :
517
146
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_SI, fields->f_dst16_an, 0);
518
146
      break;
519
33
    case M32C_OPERAND_DST16RNEXTQI :
520
33
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_ext_QI, fields->f_dst16_rn_ext, 0);
521
33
      break;
522
1.41k
    case M32C_OPERAND_DST16RNHI :
523
1.41k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst16_rn, 0);
524
1.41k
      break;
525
2.88k
    case M32C_OPERAND_DST16RNQI :
526
2.88k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst16_rn, 0);
527
2.88k
      break;
528
12.2k
    case M32C_OPERAND_DST16RNQI_S :
529
12.2k
      print_keyword (cd, info, & m32c_cgen_opval_h_r0l_r0h, fields->f_dst16_rn_QI_s, 0);
530
12.2k
      break;
531
138
    case M32C_OPERAND_DST16RNSI :
532
138
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_dst16_rn, 0);
533
138
      break;
534
45
    case M32C_OPERAND_DST32ANEXTUNPREFIXED :
535
45
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
536
45
      break;
537
941
    case M32C_OPERAND_DST32ANPREFIXED :
538
941
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_prefixed, 0);
539
941
      break;
540
167
    case M32C_OPERAND_DST32ANPREFIXEDHI :
541
167
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst32_an_prefixed, 0);
542
167
      break;
543
320
    case M32C_OPERAND_DST32ANPREFIXEDQI :
544
320
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst32_an_prefixed, 0);
545
320
      break;
546
122
    case M32C_OPERAND_DST32ANPREFIXEDSI :
547
122
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_prefixed, 0);
548
122
      break;
549
9.54k
    case M32C_OPERAND_DST32ANUNPREFIXED :
550
9.54k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
551
9.54k
      break;
552
839
    case M32C_OPERAND_DST32ANUNPREFIXEDHI :
553
839
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst32_an_unprefixed, 0);
554
839
      break;
555
931
    case M32C_OPERAND_DST32ANUNPREFIXEDQI :
556
931
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst32_an_unprefixed, 0);
557
931
      break;
558
3.16k
    case M32C_OPERAND_DST32ANUNPREFIXEDSI :
559
3.16k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
560
3.16k
      break;
561
2.48k
    case M32C_OPERAND_DST32R0HI_S :
562
2.48k
      print_keyword (cd, info, & m32c_cgen_opval_h_r0, 0, 0);
563
2.48k
      break;
564
540
    case M32C_OPERAND_DST32R0QI_S :
565
540
      print_keyword (cd, info, & m32c_cgen_opval_h_r0l, 0, 0);
566
540
      break;
567
39
    case M32C_OPERAND_DST32RNEXTUNPREFIXEDHI :
568
39
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_ext_HI, fields->f_dst32_rn_ext_unprefixed, 0);
569
39
      break;
570
20
    case M32C_OPERAND_DST32RNEXTUNPREFIXEDQI :
571
20
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_ext_QI, fields->f_dst32_rn_ext_unprefixed, 0);
572
20
      break;
573
172
    case M32C_OPERAND_DST32RNPREFIXEDHI :
574
172
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst32_rn_prefixed_HI, 0);
575
172
      break;
576
110
    case M32C_OPERAND_DST32RNPREFIXEDQI :
577
110
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_prefixed_QI, 0);
578
110
      break;
579
85
    case M32C_OPERAND_DST32RNPREFIXEDSI :
580
85
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_dst32_rn_prefixed_SI, 0);
581
85
      break;
582
1.80k
    case M32C_OPERAND_DST32RNUNPREFIXEDHI :
583
1.80k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst32_rn_unprefixed_HI, 0);
584
1.80k
      break;
585
1.09k
    case M32C_OPERAND_DST32RNUNPREFIXEDQI :
586
1.09k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_unprefixed_QI, 0);
587
1.09k
      break;
588
1.14k
    case M32C_OPERAND_DST32RNUNPREFIXEDSI :
589
1.14k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_dst32_rn_unprefixed_SI, 0);
590
1.14k
      break;
591
21.0k
    case M32C_OPERAND_G :
592
21.0k
      print_G (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
593
21.0k
      break;
594
2.45k
    case M32C_OPERAND_IMM_12_S4 :
595
2.45k
      print_normal (cd, info, fields->f_imm_12_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
596
2.45k
      break;
597
832
    case M32C_OPERAND_IMM_12_S4N :
598
832
      print_signed4n (cd, info, fields->f_imm_12_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
599
832
      break;
600
25
    case M32C_OPERAND_IMM_13_U3 :
601
25
      print_normal (cd, info, fields->f_imm_13_u3, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
602
25
      break;
603
3.99k
    case M32C_OPERAND_IMM_16_HI :
604
3.99k
      print_normal (cd, info, fields->f_dsp_16_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
605
3.99k
      break;
606
6.83k
    case M32C_OPERAND_IMM_16_QI :
607
6.83k
      print_normal (cd, info, fields->f_dsp_16_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
608
6.83k
      break;
609
76
    case M32C_OPERAND_IMM_16_SI :
610
76
      print_normal (cd, info, fields->f_dsp_16_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
611
76
      break;
612
0
    case M32C_OPERAND_IMM_20_S4 :
613
0
      print_normal (cd, info, fields->f_imm_20_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
614
0
      break;
615
1.10k
    case M32C_OPERAND_IMM_24_HI :
616
1.10k
      print_normal (cd, info, fields->f_dsp_24_s16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
617
1.10k
      break;
618
1.61k
    case M32C_OPERAND_IMM_24_QI :
619
1.61k
      print_normal (cd, info, fields->f_dsp_24_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
620
1.61k
      break;
621
55
    case M32C_OPERAND_IMM_24_SI :
622
55
      print_normal (cd, info, fields->f_dsp_24_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
623
55
      break;
624
423
    case M32C_OPERAND_IMM_32_HI :
625
423
      print_normal (cd, info, fields->f_dsp_32_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
626
423
      break;
627
562
    case M32C_OPERAND_IMM_32_QI :
628
562
      print_normal (cd, info, fields->f_dsp_32_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
629
562
      break;
630
97
    case M32C_OPERAND_IMM_32_SI :
631
97
      print_normal (cd, info, fields->f_dsp_32_s32, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
632
97
      break;
633
214
    case M32C_OPERAND_IMM_40_HI :
634
214
      print_normal (cd, info, fields->f_dsp_40_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
635
214
      break;
636
167
    case M32C_OPERAND_IMM_40_QI :
637
167
      print_normal (cd, info, fields->f_dsp_40_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
638
167
      break;
639
162
    case M32C_OPERAND_IMM_40_SI :
640
162
      print_normal (cd, info, fields->f_dsp_40_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
641
162
      break;
642
431
    case M32C_OPERAND_IMM_48_HI :
643
431
      print_normal (cd, info, fields->f_dsp_48_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
644
431
      break;
645
78
    case M32C_OPERAND_IMM_48_QI :
646
78
      print_normal (cd, info, fields->f_dsp_48_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
647
78
      break;
648
0
    case M32C_OPERAND_IMM_48_SI :
649
0
      print_normal (cd, info, fields->f_dsp_48_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
650
0
      break;
651
81
    case M32C_OPERAND_IMM_56_HI :
652
81
      print_normal (cd, info, fields->f_dsp_56_s16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
653
81
      break;
654
58
    case M32C_OPERAND_IMM_56_QI :
655
58
      print_normal (cd, info, fields->f_dsp_56_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
656
58
      break;
657
82
    case M32C_OPERAND_IMM_64_HI :
658
82
      print_normal (cd, info, fields->f_dsp_64_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
659
82
      break;
660
2.85k
    case M32C_OPERAND_IMM_8_HI :
661
2.85k
      print_normal (cd, info, fields->f_dsp_8_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
662
2.85k
      break;
663
10.5k
    case M32C_OPERAND_IMM_8_QI :
664
10.5k
      print_normal (cd, info, fields->f_dsp_8_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
665
10.5k
      break;
666
1.10k
    case M32C_OPERAND_IMM_8_S4 :
667
1.10k
      print_normal (cd, info, fields->f_imm_8_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
668
1.10k
      break;
669
1.19k
    case M32C_OPERAND_IMM_8_S4N :
670
1.19k
      print_signed4n (cd, info, fields->f_imm_8_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
671
1.19k
      break;
672
2.71k
    case M32C_OPERAND_IMM_SH_12_S4 :
673
2.71k
      print_keyword (cd, info, & m32c_cgen_opval_h_shimm, fields->f_imm_12_s4, 0);
674
2.71k
      break;
675
0
    case M32C_OPERAND_IMM_SH_20_S4 :
676
0
      print_keyword (cd, info, & m32c_cgen_opval_h_shimm, fields->f_imm_20_s4, 0);
677
0
      break;
678
1.04k
    case M32C_OPERAND_IMM_SH_8_S4 :
679
1.04k
      print_keyword (cd, info, & m32c_cgen_opval_h_shimm, fields->f_imm_8_s4, 0);
680
1.04k
      break;
681
2.51k
    case M32C_OPERAND_IMM1_S :
682
2.51k
      print_normal (cd, info, fields->f_imm1_S, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
683
2.51k
      break;
684
4.32k
    case M32C_OPERAND_IMM3_S :
685
4.32k
      print_normal (cd, info, fields->f_imm3_S, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
686
4.32k
      break;
687
1.07k
    case M32C_OPERAND_LAB_16_8 :
688
1.07k
      print_address (cd, info, fields->f_lab_16_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
689
1.07k
      break;
690
532
    case M32C_OPERAND_LAB_24_8 :
691
532
      print_address (cd, info, fields->f_lab_24_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
692
532
      break;
693
664
    case M32C_OPERAND_LAB_32_8 :
694
664
      print_address (cd, info, fields->f_lab_32_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
695
664
      break;
696
113
    case M32C_OPERAND_LAB_40_8 :
697
113
      print_address (cd, info, fields->f_lab_40_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
698
113
      break;
699
2.48k
    case M32C_OPERAND_LAB_5_3 :
700
2.48k
      print_address (cd, info, fields->f_lab_5_3, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
701
2.48k
      break;
702
850
    case M32C_OPERAND_LAB_8_16 :
703
850
      print_address (cd, info, fields->f_lab_8_16, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_SIGN_OPT)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
704
850
      break;
705
638
    case M32C_OPERAND_LAB_8_24 :
706
638
      print_address (cd, info, fields->f_lab_8_24, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_ABS_ADDR), pc, length);
707
638
      break;
708
5.58k
    case M32C_OPERAND_LAB_8_8 :
709
5.58k
      print_address (cd, info, fields->f_lab_8_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
710
5.58k
      break;
711
2.42k
    case M32C_OPERAND_LAB32_JMP_S :
712
2.42k
      print_address (cd, info, fields->f_lab32_jmp_s, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
713
2.42k
      break;
714
11.5k
    case M32C_OPERAND_Q :
715
11.5k
      print_Q (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
716
11.5k
      break;
717
0
    case M32C_OPERAND_R0 :
718
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r0, 0, 0);
719
0
      break;
720
0
    case M32C_OPERAND_R0H :
721
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r0h, 0, 0);
722
0
      break;
723
0
    case M32C_OPERAND_R0L :
724
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r0l, 0, 0);
725
0
      break;
726
0
    case M32C_OPERAND_R1 :
727
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r1, 0, 0);
728
0
      break;
729
0
    case M32C_OPERAND_R1R2R0 :
730
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r1r2r0, 0, 0);
731
0
      break;
732
0
    case M32C_OPERAND_R2 :
733
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r2, 0, 0);
734
0
      break;
735
0
    case M32C_OPERAND_R2R0 :
736
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r2r0, 0, 0);
737
0
      break;
738
59
    case M32C_OPERAND_R3 :
739
59
      print_keyword (cd, info, & m32c_cgen_opval_h_r3, 0, 0);
740
59
      break;
741
0
    case M32C_OPERAND_R3R1 :
742
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r3r1, 0, 0);
743
0
      break;
744
758
    case M32C_OPERAND_REGSETPOP :
745
758
      print_pop_regset (cd, info, fields->f_8_8, 0, pc, length);
746
758
      break;
747
423
    case M32C_OPERAND_REGSETPUSH :
748
423
      print_push_regset (cd, info, fields->f_8_8, 0, pc, length);
749
423
      break;
750
3.73k
    case M32C_OPERAND_RN16_PUSH_S :
751
3.73k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_4_1, 0);
752
3.73k
      break;
753
73.3k
    case M32C_OPERAND_S :
754
73.3k
      print_S (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
755
73.3k
      break;
756
2.52k
    case M32C_OPERAND_SRC16AN :
757
2.52k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src16_an, 0);
758
2.52k
      break;
759
376
    case M32C_OPERAND_SRC16ANHI :
760
376
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_src16_an, 0);
761
376
      break;
762
174
    case M32C_OPERAND_SRC16ANQI :
763
174
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_src16_an, 0);
764
174
      break;
765
703
    case M32C_OPERAND_SRC16RNHI :
766
703
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_src16_rn, 0);
767
703
      break;
768
1.22k
    case M32C_OPERAND_SRC16RNQI :
769
1.22k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_src16_rn, 0);
770
1.22k
      break;
771
984
    case M32C_OPERAND_SRC32ANPREFIXED :
772
984
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_prefixed, 0);
773
984
      break;
774
193
    case M32C_OPERAND_SRC32ANPREFIXEDHI :
775
193
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_src32_an_prefixed, 0);
776
193
      break;
777
86
    case M32C_OPERAND_SRC32ANPREFIXEDQI :
778
86
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_src32_an_prefixed, 0);
779
86
      break;
780
0
    case M32C_OPERAND_SRC32ANPREFIXEDSI :
781
0
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_prefixed, 0);
782
0
      break;
783
7.22k
    case M32C_OPERAND_SRC32ANUNPREFIXED :
784
7.22k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_unprefixed, 0);
785
7.22k
      break;
786
183
    case M32C_OPERAND_SRC32ANUNPREFIXEDHI :
787
183
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_src32_an_unprefixed, 0);
788
183
      break;
789
688
    case M32C_OPERAND_SRC32ANUNPREFIXEDQI :
790
688
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_src32_an_unprefixed, 0);
791
688
      break;
792
459
    case M32C_OPERAND_SRC32ANUNPREFIXEDSI :
793
459
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_unprefixed, 0);
794
459
      break;
795
116
    case M32C_OPERAND_SRC32RNPREFIXEDHI :
796
116
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_src32_rn_prefixed_HI, 0);
797
116
      break;
798
729
    case M32C_OPERAND_SRC32RNPREFIXEDQI :
799
729
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_src32_rn_prefixed_QI, 0);
800
729
      break;
801
0
    case M32C_OPERAND_SRC32RNPREFIXEDSI :
802
0
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_src32_rn_prefixed_SI, 0);
803
0
      break;
804
708
    case M32C_OPERAND_SRC32RNUNPREFIXEDHI :
805
708
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_src32_rn_unprefixed_HI, 0);
806
708
      break;
807
1.30k
    case M32C_OPERAND_SRC32RNUNPREFIXEDQI :
808
1.30k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_src32_rn_unprefixed_QI, 0);
809
1.30k
      break;
810
664
    case M32C_OPERAND_SRC32RNUNPREFIXEDSI :
811
664
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_src32_rn_unprefixed_SI, 0);
812
664
      break;
813
5.57k
    case M32C_OPERAND_SRCDST16_R0L_R0H_S_NORMAL :
814
5.57k
      print_r0l_r0h (cd, info, fields->f_5_1, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
815
5.57k
      break;
816
7.37k
    case M32C_OPERAND_X :
817
7.37k
      print_X (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
818
7.37k
      break;
819
4.31k
    case M32C_OPERAND_Z :
820
4.31k
      print_Z (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
821
4.31k
      break;
822
29
    case M32C_OPERAND_COND16_16 :
823
29
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16, fields->f_dsp_16_u8, 0);
824
29
      break;
825
669
    case M32C_OPERAND_COND16_24 :
826
669
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16, fields->f_dsp_24_u8, 0);
827
669
      break;
828
130
    case M32C_OPERAND_COND16_32 :
829
130
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16, fields->f_dsp_32_u8, 0);
830
130
      break;
831
73
    case M32C_OPERAND_COND16C :
832
73
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16c, fields->f_cond16, 0);
833
73
      break;
834
357
    case M32C_OPERAND_COND16J :
835
357
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16j, fields->f_cond16, 0);
836
357
      break;
837
1.76k
    case M32C_OPERAND_COND16J5 :
838
1.76k
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16j_5, fields->f_cond16j_5, 0);
839
1.76k
      break;
840
18
    case M32C_OPERAND_COND32 :
841
18
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_cond32, 0|(1<<CGEN_OPERAND_VIRTUAL));
842
18
      break;
843
68
    case M32C_OPERAND_COND32_16 :
844
68
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_16_u8, 0);
845
68
      break;
846
312
    case M32C_OPERAND_COND32_24 :
847
312
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_24_u8, 0);
848
312
      break;
849
350
    case M32C_OPERAND_COND32_32 :
850
350
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_32_u8, 0);
851
350
      break;
852
106
    case M32C_OPERAND_COND32_40 :
853
106
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_40_u8, 0);
854
106
      break;
855
3.34k
    case M32C_OPERAND_COND32J :
856
3.34k
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_cond32j, 0|(1<<CGEN_OPERAND_VIRTUAL));
857
3.34k
      break;
858
129
    case M32C_OPERAND_CR1_PREFIXED_32 :
859
129
      print_keyword (cd, info, & m32c_cgen_opval_h_cr1_32, fields->f_21_3, 0);
860
129
      break;
861
131
    case M32C_OPERAND_CR1_UNPREFIXED_32 :
862
131
      print_keyword (cd, info, & m32c_cgen_opval_h_cr1_32, fields->f_13_3, 0);
863
131
      break;
864
227
    case M32C_OPERAND_CR16 :
865
227
      print_keyword (cd, info, & m32c_cgen_opval_h_cr_16, fields->f_9_3, 0);
866
227
      break;
867
3.21k
    case M32C_OPERAND_CR2_32 :
868
3.21k
      print_keyword (cd, info, & m32c_cgen_opval_h_cr2_32, fields->f_13_3, 0);
869
3.21k
      break;
870
223
    case M32C_OPERAND_CR3_PREFIXED_32 :
871
223
      print_keyword (cd, info, & m32c_cgen_opval_h_cr3_32, fields->f_21_3, 0);
872
223
      break;
873
61
    case M32C_OPERAND_CR3_UNPREFIXED_32 :
874
61
      print_keyword (cd, info, & m32c_cgen_opval_h_cr3_32, fields->f_13_3, 0);
875
61
      break;
876
60
    case M32C_OPERAND_FLAGS16 :
877
60
      print_keyword (cd, info, & m32c_cgen_opval_h_flags, fields->f_9_3, 0);
878
60
      break;
879
20
    case M32C_OPERAND_FLAGS32 :
880
20
      print_keyword (cd, info, & m32c_cgen_opval_h_flags, fields->f_13_3, 0);
881
20
      break;
882
312
    case M32C_OPERAND_SCCOND32 :
883
312
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_cond16, 0);
884
312
      break;
885
0
    case M32C_OPERAND_SIZE :
886
0
      print_size (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
887
0
      break;
888
889
0
    default :
890
      /* xgettext:c-format */
891
0
      opcodes_error_handler
892
0
  (_("internal error: unrecognized field %d while printing insn"),
893
0
   opindex);
894
0
      abort ();
895
372k
  }
896
372k
}
897
898
cgen_print_fn * const m32c_cgen_print_handlers[] =
899
{
900
  print_insn_normal,
901
};
902
903
904
void
905
m32c_cgen_init_dis (CGEN_CPU_DESC cd)
906
4
{
907
4
  m32c_cgen_init_opcode_table (cd);
908
4
  m32c_cgen_init_ibld_table (cd);
909
4
  cd->print_handlers = & m32c_cgen_print_handlers[0];
910
4
  cd->print_operand = m32c_cgen_print_operand;
911
4
}
912
913

914
/* Default print handler.  */
915
916
static void
917
print_normal (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
918
        void *dis_info,
919
        long value,
920
        unsigned int attrs,
921
        bfd_vma pc ATTRIBUTE_UNUSED,
922
        int length ATTRIBUTE_UNUSED)
923
131k
{
924
131k
  disassemble_info *info = (disassemble_info *) dis_info;
925
926
  /* Print the operand as directed by the attributes.  */
927
131k
  if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
928
0
    ; /* nothing to do */
929
131k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
930
65.6k
    (*info->fprintf_func) (info->stream, "%ld", value);
931
66.2k
  else
932
66.2k
    (*info->fprintf_func) (info->stream, "0x%lx", value);
933
131k
}
934
935
/* Default address handler.  */
936
937
static void
938
print_address (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
939
         void *dis_info,
940
         bfd_vma value,
941
         unsigned int attrs,
942
         bfd_vma pc ATTRIBUTE_UNUSED,
943
         int length ATTRIBUTE_UNUSED)
944
14.3k
{
945
14.3k
  disassemble_info *info = (disassemble_info *) dis_info;
946
947
  /* Print the operand as directed by the attributes.  */
948
14.3k
  if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
949
0
    ; /* Nothing to do.  */
950
14.3k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR))
951
13.7k
    (*info->print_address_func) (value, info);
952
638
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR))
953
638
    (*info->print_address_func) (value, info);
954
0
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
955
0
    (*info->fprintf_func) (info->stream, "%ld", (long) value);
956
0
  else
957
0
    (*info->fprintf_func) (info->stream, "0x%lx", (long) value);
958
14.3k
}
959
960
/* Keyword print handler.  */
961
962
static void
963
print_keyword (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
964
         void *dis_info,
965
         CGEN_KEYWORD *keyword_table,
966
         long value,
967
         unsigned int attrs ATTRIBUTE_UNUSED)
968
90.3k
{
969
90.3k
  disassemble_info *info = (disassemble_info *) dis_info;
970
90.3k
  const CGEN_KEYWORD_ENTRY *ke;
971
972
90.3k
  ke = cgen_keyword_lookup_value (keyword_table, value);
973
90.3k
  if (ke != NULL)
974
87.5k
    (*info->fprintf_func) (info->stream, "%s", ke->name);
975
2.76k
  else
976
2.76k
    (*info->fprintf_func) (info->stream, "???");
977
90.3k
}
978

979
/* Default insn printer.
980
981
   DIS_INFO is defined as `void *' so the disassembler needn't know anything
982
   about disassemble_info.  */
983
984
static void
985
print_insn_normal (CGEN_CPU_DESC cd,
986
       void *dis_info,
987
       const CGEN_INSN *insn,
988
       CGEN_FIELDS *fields,
989
       bfd_vma pc,
990
       int length)
991
281k
{
992
281k
  const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
993
281k
  disassemble_info *info = (disassemble_info *) dis_info;
994
281k
  const CGEN_SYNTAX_CHAR_TYPE *syn;
995
996
281k
  CGEN_INIT_PRINT (cd);
997
998
1.61M
  for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
999
1.33M
    {
1000
1.33M
      if (CGEN_SYNTAX_MNEMONIC_P (*syn))
1001
281k
  {
1002
281k
    (*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn));
1003
281k
    continue;
1004
281k
  }
1005
1.05M
      if (CGEN_SYNTAX_CHAR_P (*syn))
1006
684k
  {
1007
684k
    (*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn));
1008
684k
    continue;
1009
684k
  }
1010
1011
      /* We have an operand.  */
1012
372k
      m32c_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info,
1013
372k
         fields, CGEN_INSN_ATTRS (insn), pc, length);
1014
372k
    }
1015
281k
}
1016

1017
/* Subroutine of print_insn. Reads an insn into the given buffers and updates
1018
   the extract info.
1019
   Returns 0 if all is well, non-zero otherwise.  */
1020
1021
static int
1022
read_insn (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
1023
     bfd_vma pc,
1024
     disassemble_info *info,
1025
     bfd_byte *buf,
1026
     int buflen,
1027
     CGEN_EXTRACT_INFO *ex_info,
1028
     unsigned long *insn_value)
1029
14.4k
{
1030
14.4k
  int status = (*info->read_memory_func) (pc, buf, buflen, info);
1031
1032
14.4k
  if (status != 0)
1033
12
    {
1034
12
      (*info->memory_error_func) (status, pc, info);
1035
12
      return -1;
1036
12
    }
1037
1038
14.3k
  ex_info->dis_info = info;
1039
14.3k
  ex_info->valid = (1 << buflen) - 1;
1040
14.3k
  ex_info->insn_bytes = buf;
1041
1042
14.3k
  *insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG);
1043
14.3k
  return 0;
1044
14.4k
}
1045
1046
/* Utility to print an insn.
1047
   BUF is the base part of the insn, target byte order, BUFLEN bytes long.
1048
   The result is the size of the insn in bytes or zero for an unknown insn
1049
   or -1 if an error occurs fetching data (memory_error_func will have
1050
   been called).  */
1051
1052
static int
1053
print_insn (CGEN_CPU_DESC cd,
1054
      bfd_vma pc,
1055
      disassemble_info *info,
1056
      bfd_byte *buf,
1057
      unsigned int buflen)
1058
304k
{
1059
304k
  CGEN_INSN_INT insn_value;
1060
304k
  const CGEN_INSN_LIST *insn_list;
1061
304k
  CGEN_EXTRACT_INFO ex_info;
1062
304k
  int basesize;
1063
1064
  /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
1065
304k
  basesize = cd->base_insn_bitsize < buflen * 8 ?
1066
304k
                                     cd->base_insn_bitsize : buflen * 8;
1067
304k
  insn_value = cgen_get_insn_value (cd, buf, basesize, cd->insn_endian);
1068
1069
1070
  /* Fill in ex_info fields like read_insn would.  Don't actually call
1071
     read_insn, since the incoming buffer is already read (and possibly
1072
     modified a la m32r).  */
1073
304k
  ex_info.valid = (1 << buflen) - 1;
1074
304k
  ex_info.dis_info = info;
1075
304k
  ex_info.insn_bytes = buf;
1076
1077
  /* The instructions are stored in hash lists.
1078
     Pick the first one and keep trying until we find the right one.  */
1079
1080
304k
  insn_list = CGEN_DIS_LOOKUP_INSN (cd, (char *) buf, insn_value);
1081
3.49G
  while (insn_list != NULL)
1082
3.49G
    {
1083
3.49G
      const CGEN_INSN *insn = insn_list->insn;
1084
3.49G
      CGEN_FIELDS fields;
1085
3.49G
      int length;
1086
3.49G
      unsigned long insn_value_cropped;
1087
1088
3.49G
#ifdef CGEN_VALIDATE_INSN_SUPPORTED
1089
      /* Not needed as insn shouldn't be in hash lists if not supported.  */
1090
      /* Supported by this cpu?  */
1091
3.49G
      if (! m32c_cgen_insn_supported (cd, insn))
1092
1.56G
        {
1093
1.56G
          insn_list = CGEN_DIS_NEXT_INSN (insn_list);
1094
1.56G
    continue;
1095
1.56G
        }
1096
1.93G
#endif
1097
1098
      /* Basic bit mask must be correct.  */
1099
      /* ??? May wish to allow target to defer this check until the extract
1100
   handler.  */
1101
1102
      /* Base size may exceed this instruction's size.  Extract the
1103
         relevant part from the buffer. */
1104
1.93G
      if ((unsigned) (CGEN_INSN_BITSIZE (insn) / 8) < buflen &&
1105
439M
    (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
1106
439M
  insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn),
1107
439M
             info->endian == BFD_ENDIAN_BIG);
1108
1.49G
      else
1109
1.49G
  insn_value_cropped = insn_value;
1110
1111
1.93G
      if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn))
1112
1.93G
    == CGEN_INSN_BASE_VALUE (insn))
1113
281k
  {
1114
    /* Printing is handled in two passes.  The first pass parses the
1115
       machine insn and extracts the fields.  The second pass prints
1116
       them.  */
1117
1118
    /* Make sure the entire insn is loaded into insn_value, if it
1119
       can fit.  */
1120
281k
    if (((unsigned) CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize) &&
1121
14.8k
        (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
1122
14.4k
      {
1123
14.4k
        unsigned long full_insn_value;
1124
14.4k
        int rc = read_insn (cd, pc, info, buf,
1125
14.4k
          CGEN_INSN_BITSIZE (insn) / 8,
1126
14.4k
          & ex_info, & full_insn_value);
1127
14.4k
        if (rc != 0)
1128
12
    return rc;
1129
14.3k
        length = CGEN_EXTRACT_FN (cd, insn)
1130
14.3k
    (cd, insn, &ex_info, full_insn_value, &fields, pc);
1131
14.3k
      }
1132
266k
    else
1133
266k
      length = CGEN_EXTRACT_FN (cd, insn)
1134
266k
        (cd, insn, &ex_info, insn_value_cropped, &fields, pc);
1135
1136
    /* Length < 0 -> error.  */
1137
281k
    if (length < 0)
1138
0
      return length;
1139
281k
    if (length > 0)
1140
281k
      {
1141
281k
        CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length);
1142
        /* Length is in bits, result is in bytes.  */
1143
281k
        return length / 8;
1144
281k
      }
1145
281k
  }
1146
1147
1.93G
      insn_list = CGEN_DIS_NEXT_INSN (insn_list);
1148
1.93G
    }
1149
1150
22.6k
  return 0;
1151
304k
}
1152
1153
/* Default value for CGEN_PRINT_INSN.
1154
   The result is the size of the insn in bytes or zero for an unknown insn
1155
   or -1 if an error occured fetching bytes.  */
1156
1157
#ifndef CGEN_PRINT_INSN
1158
304k
#define CGEN_PRINT_INSN default_print_insn
1159
#endif
1160
1161
static int
1162
default_print_insn (CGEN_CPU_DESC cd, bfd_vma pc, disassemble_info *info)
1163
304k
{
1164
304k
  bfd_byte buf[CGEN_MAX_INSN_SIZE];
1165
304k
  int buflen;
1166
304k
  int status;
1167
1168
  /* Attempt to read the base part of the insn.  */
1169
304k
  buflen = cd->base_insn_bitsize / 8;
1170
304k
  status = (*info->read_memory_func) (pc, buf, buflen, info);
1171
1172
  /* Try again with the minimum part, if min < base.  */
1173
304k
  if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize))
1174
836
    {
1175
836
      buflen = cd->min_insn_bitsize / 8;
1176
836
      status = (*info->read_memory_func) (pc, buf, buflen, info);
1177
836
    }
1178
1179
304k
  if (status != 0)
1180
2
    {
1181
2
      (*info->memory_error_func) (status, pc, info);
1182
2
      return -1;
1183
2
    }
1184
1185
304k
  return print_insn (cd, pc, info, buf, buflen);
1186
304k
}
1187
1188
/* Main entry point.
1189
   Print one instruction from PC on INFO->STREAM.
1190
   Return the size of the instruction (in bytes).  */
1191
1192
typedef struct cpu_desc_list
1193
{
1194
  struct cpu_desc_list *next;
1195
  CGEN_BITSET *isa;
1196
  int mach;
1197
  int endian;
1198
  int insn_endian;
1199
  CGEN_CPU_DESC cd;
1200
} cpu_desc_list;
1201
1202
int
1203
print_insn_m32c (bfd_vma pc, disassemble_info *info)
1204
304k
{
1205
304k
  static cpu_desc_list *cd_list = 0;
1206
304k
  cpu_desc_list *cl = 0;
1207
304k
  static CGEN_CPU_DESC cd = 0;
1208
304k
  static CGEN_BITSET *prev_isa;
1209
304k
  static int prev_mach;
1210
304k
  static int prev_endian;
1211
304k
  static int prev_insn_endian;
1212
304k
  int length;
1213
304k
  CGEN_BITSET *isa;
1214
304k
  int mach;
1215
304k
  int endian = (info->endian == BFD_ENDIAN_BIG
1216
304k
    ? CGEN_ENDIAN_BIG
1217
304k
    : CGEN_ENDIAN_LITTLE);
1218
304k
  int insn_endian = (info->endian_code == BFD_ENDIAN_BIG
1219
304k
                     ? CGEN_ENDIAN_BIG
1220
304k
                     : CGEN_ENDIAN_LITTLE);
1221
304k
  enum bfd_architecture arch;
1222
1223
  /* ??? gdb will set mach but leave the architecture as "unknown" */
1224
304k
#ifndef CGEN_BFD_ARCH
1225
304k
#define CGEN_BFD_ARCH bfd_arch_m32c
1226
304k
#endif
1227
304k
  arch = info->arch;
1228
304k
  if (arch == bfd_arch_unknown)
1229
0
    arch = CGEN_BFD_ARCH;
1230
1231
  /* There's no standard way to compute the machine or isa number
1232
     so we leave it to the target.  */
1233
#ifdef CGEN_COMPUTE_MACH
1234
  mach = CGEN_COMPUTE_MACH (info);
1235
#else
1236
304k
  mach = info->mach;
1237
304k
#endif
1238
1239
#ifdef CGEN_COMPUTE_ISA
1240
  {
1241
    static CGEN_BITSET *permanent_isa;
1242
1243
    if (!permanent_isa)
1244
      permanent_isa = cgen_bitset_create (MAX_ISAS);
1245
    isa = permanent_isa;
1246
    cgen_bitset_clear (isa);
1247
    cgen_bitset_add (isa, CGEN_COMPUTE_ISA (info));
1248
  }
1249
#else
1250
304k
  isa = info->private_data;
1251
304k
#endif
1252
1253
  /* If we've switched cpu's, try to find a handle we've used before */
1254
304k
  if (cd
1255
304k
      && (cgen_bitset_compare (isa, prev_isa) != 0
1256
303k
    || mach != prev_mach
1257
57.8k
    || endian != prev_endian))
1258
246k
    {
1259
246k
      cd = 0;
1260
672k
      for (cl = cd_list; cl; cl = cl->next)
1261
672k
  {
1262
672k
    if (cgen_bitset_compare (cl->isa, isa) == 0 &&
1263
426k
        cl->mach == mach &&
1264
246k
        cl->endian == endian)
1265
246k
      {
1266
246k
        cd = cl->cd;
1267
246k
        prev_isa = cd->isas;
1268
246k
        break;
1269
246k
      }
1270
672k
  }
1271
246k
    }
1272
1273
  /* If we haven't initialized yet, initialize the opcode table.  */
1274
304k
  if (! cd)
1275
4
    {
1276
4
      const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach);
1277
4
      const char *mach_name;
1278
1279
4
      if (!arch_type)
1280
0
  abort ();
1281
4
      mach_name = arch_type->printable_name;
1282
1283
4
      prev_isa = cgen_bitset_copy (isa);
1284
4
      prev_mach = mach;
1285
4
      prev_endian = endian;
1286
4
      prev_insn_endian = insn_endian;
1287
4
      cd = m32c_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa,
1288
4
         CGEN_CPU_OPEN_BFDMACH, mach_name,
1289
4
         CGEN_CPU_OPEN_ENDIAN, prev_endian,
1290
4
                                 CGEN_CPU_OPEN_INSN_ENDIAN, prev_insn_endian,
1291
4
         CGEN_CPU_OPEN_END);
1292
4
      if (!cd)
1293
0
  abort ();
1294
1295
      /* Save this away for future reference.  */
1296
4
      cl = xmalloc (sizeof (struct cpu_desc_list));
1297
4
      cl->cd = cd;
1298
4
      cl->isa = prev_isa;
1299
4
      cl->mach = mach;
1300
4
      cl->endian = endian;
1301
4
      cl->next = cd_list;
1302
4
      cd_list = cl;
1303
1304
4
      m32c_cgen_init_dis (cd);
1305
4
    }
1306
1307
  /* We try to have as much common code as possible.
1308
     But at this point some targets need to take over.  */
1309
  /* ??? Some targets may need a hook elsewhere.  Try to avoid this,
1310
     but if not possible try to move this hook elsewhere rather than
1311
     have two hooks.  */
1312
304k
  length = CGEN_PRINT_INSN (cd, pc, info);
1313
304k
  if (length > 0)
1314
281k
    return length;
1315
22.7k
  if (length < 0)
1316
14
    return -1;
1317
1318
22.6k
  (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
1319
22.6k
  return cd->default_insn_bitsize / 8;
1320
22.7k
}