Coverage Report

Created: 2026-04-04 08:16

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/binutils-gdb/opcodes/fr30-dis.c
Line
Count
Source
1
/* DO NOT EDIT!  -*- buffer-read-only: t -*- vi:set ro:  */
2
/* Disassembler interface for targets using CGEN. -*- C -*-
3
   CGEN: Cpu tools GENerator
4
5
   THIS FILE IS MACHINE GENERATED WITH CGEN.
6
   - the resultant file is machine generated, cgen-dis.in isn't
7
8
   Copyright (C) 1996-2026 Free Software Foundation, Inc.
9
10
   This file is part of libopcodes.
11
12
   This library is free software; you can redistribute it and/or modify
13
   it under the terms of the GNU General Public License as published by
14
   the Free Software Foundation; either version 3, or (at your option)
15
   any later version.
16
17
   It is distributed in the hope that it will be useful, but WITHOUT
18
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
19
   or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
20
   License for more details.
21
22
   You should have received a copy of the GNU General Public License
23
   along with this program; if not, write to the Free Software Foundation, Inc.,
24
   51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.  */
25
26
/* ??? Eventually more and more of this stuff can go to cpu-independent files.
27
   Keep that in mind.  */
28
29
#include "sysdep.h"
30
#include <stdio.h>
31
#include "ansidecl.h"
32
#include "disassemble.h"
33
#include "bfd.h"
34
#include "symcat.h"
35
#include "libiberty.h"
36
#include "fr30-desc.h"
37
#include "fr30-opc.h"
38
#include "opintl.h"
39
40
/* Default text to print if an instruction isn't recognized.  */
41
71.4k
#define UNKNOWN_INSN_MSG _("*unknown*")
42
43
static void print_normal
44
  (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
45
static void print_address
46
  (CGEN_CPU_DESC, void *, bfd_vma, unsigned int, bfd_vma, int) ATTRIBUTE_UNUSED;
47
static void print_keyword
48
  (CGEN_CPU_DESC, void *, CGEN_KEYWORD *, long, unsigned int) ATTRIBUTE_UNUSED;
49
static void print_insn_normal
50
  (CGEN_CPU_DESC, void *, const CGEN_INSN *, CGEN_FIELDS *, bfd_vma, int);
51
static int print_insn
52
  (CGEN_CPU_DESC, bfd_vma,  disassemble_info *, bfd_byte *, unsigned);
53
static int default_print_insn
54
  (CGEN_CPU_DESC, bfd_vma, disassemble_info *) ATTRIBUTE_UNUSED;
55
static int read_insn
56
  (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, int, CGEN_EXTRACT_INFO *,
57
   unsigned long *);
58

59
/* -- disassembler routines inserted here.  */
60
61
/* -- dis.c */
62
static void
63
print_register_list (void * dis_info,
64
         long value,
65
         long offset,
66
         int load_store) /* 0 == load, 1 == store.  */
67
4.55k
{
68
4.55k
  disassemble_info *info = dis_info;
69
4.55k
  int mask;
70
4.55k
  int reg_index = 0;
71
4.55k
  char * comma = "";
72
73
4.55k
  if (load_store)
74
2.37k
    mask = 0x80;
75
2.17k
  else
76
2.17k
    mask = 1;
77
78
4.55k
  if (value & mask)
79
1.93k
    {
80
1.93k
      (*info->fprintf_func) (info->stream, "r%li", reg_index + offset);
81
1.93k
      comma = ",";
82
1.93k
    }
83
84
36.4k
  for (reg_index = 1; reg_index <= 7; ++reg_index)
85
31.8k
    {
86
31.8k
      if (load_store)
87
16.6k
  mask >>= 1;
88
15.2k
      else
89
15.2k
  mask <<= 1;
90
91
31.8k
      if (value & mask)
92
11.3k
  {
93
11.3k
    (*info->fprintf_func) (info->stream, "%sr%li", comma, reg_index + offset);
94
11.3k
    comma = ",";
95
11.3k
  }
96
31.8k
    }
97
4.55k
}
98
99
static void
100
print_hi_register_list_ld (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
101
         void * dis_info,
102
         long value,
103
         unsigned int attrs ATTRIBUTE_UNUSED,
104
         bfd_vma pc ATTRIBUTE_UNUSED,
105
         int length ATTRIBUTE_UNUSED)
106
1.36k
{
107
1.36k
  print_register_list (dis_info, value, 8, 0 /* Load.  */);
108
1.36k
}
109
110
static void
111
print_low_register_list_ld (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
112
          void * dis_info,
113
          long value,
114
          unsigned int attrs ATTRIBUTE_UNUSED,
115
          bfd_vma pc ATTRIBUTE_UNUSED,
116
          int length ATTRIBUTE_UNUSED)
117
813
{
118
813
  print_register_list (dis_info, value, 0, 0 /* Load.  */);
119
813
}
120
121
static void
122
print_hi_register_list_st (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
123
         void * dis_info,
124
         long value,
125
         unsigned int attrs ATTRIBUTE_UNUSED,
126
         bfd_vma pc ATTRIBUTE_UNUSED,
127
         int length ATTRIBUTE_UNUSED)
128
875
{
129
875
  print_register_list (dis_info, value, 8, 1 /* Store.  */);
130
875
}
131
132
static void
133
print_low_register_list_st (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
134
          void * dis_info,
135
          long value,
136
          unsigned int attrs ATTRIBUTE_UNUSED,
137
          bfd_vma pc ATTRIBUTE_UNUSED,
138
          int length ATTRIBUTE_UNUSED)
139
1.50k
{
140
1.50k
  print_register_list (dis_info, value, 0, 1 /* Store.  */);
141
1.50k
}
142
143
static void
144
print_m4 (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
145
    void * dis_info,
146
    long value,
147
    unsigned int attrs ATTRIBUTE_UNUSED,
148
    bfd_vma pc ATTRIBUTE_UNUSED,
149
    int length ATTRIBUTE_UNUSED)
150
1.39k
{
151
1.39k
  disassemble_info *info = (disassemble_info *) dis_info;
152
153
1.39k
  (*info->fprintf_func) (info->stream, "%ld", value);
154
1.39k
}
155
/* -- */
156
157
void fr30_cgen_print_operand
158
  (CGEN_CPU_DESC, int, void *, CGEN_FIELDS *, void const *, bfd_vma, int);
159
160
/* Main entry point for printing operands.
161
   XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
162
   of dis-asm.h on cgen.h.
163
164
   This function is basically just a big switch statement.  Earlier versions
165
   used tables to look up the function to use, but
166
   - if the table contains both assembler and disassembler functions then
167
     the disassembler contains much of the assembler and vice-versa,
168
   - there's a lot of inlining possibilities as things grow,
169
   - using a switch statement avoids the function call overhead.
170
171
   This function could be moved into `print_insn_normal', but keeping it
172
   separate makes clear the interface between `print_insn_normal' and each of
173
   the handlers.  */
174
175
void
176
fr30_cgen_print_operand (CGEN_CPU_DESC cd,
177
         int opindex,
178
         void * xinfo,
179
         CGEN_FIELDS *fields,
180
         void const *attrs ATTRIBUTE_UNUSED,
181
         bfd_vma pc,
182
         int length)
183
426k
{
184
426k
  disassemble_info *info = (disassemble_info *) xinfo;
185
186
426k
  switch (opindex)
187
426k
    {
188
479
    case FR30_OPERAND_CRI :
189
479
      print_keyword (cd, info, & fr30_cgen_opval_cr_names, fields->f_CRi, 0);
190
479
      break;
191
538
    case FR30_OPERAND_CRJ :
192
538
      print_keyword (cd, info, & fr30_cgen_opval_cr_names, fields->f_CRj, 0);
193
538
      break;
194
56.4k
    case FR30_OPERAND_R13 :
195
56.4k
      print_keyword (cd, info, & fr30_cgen_opval_h_r13, 0, 0);
196
56.4k
      break;
197
50.1k
    case FR30_OPERAND_R14 :
198
50.1k
      print_keyword (cd, info, & fr30_cgen_opval_h_r14, 0, 0);
199
50.1k
      break;
200
3.89k
    case FR30_OPERAND_R15 :
201
3.89k
      print_keyword (cd, info, & fr30_cgen_opval_h_r15, 0, 0);
202
3.89k
      break;
203
133k
    case FR30_OPERAND_RI :
204
133k
      print_keyword (cd, info, & fr30_cgen_opval_gr_names, fields->f_Ri, 0);
205
133k
      break;
206
124
    case FR30_OPERAND_RIC :
207
124
      print_keyword (cd, info, & fr30_cgen_opval_gr_names, fields->f_Ric, 0);
208
124
      break;
209
60.8k
    case FR30_OPERAND_RJ :
210
60.8k
      print_keyword (cd, info, & fr30_cgen_opval_gr_names, fields->f_Rj, 0);
211
60.8k
      break;
212
65
    case FR30_OPERAND_RJC :
213
65
      print_keyword (cd, info, & fr30_cgen_opval_gr_names, fields->f_Rjc, 0);
214
65
      break;
215
921
    case FR30_OPERAND_RS1 :
216
921
      print_keyword (cd, info, & fr30_cgen_opval_dr_names, fields->f_Rs1, 0);
217
921
      break;
218
787
    case FR30_OPERAND_RS2 :
219
787
      print_keyword (cd, info, & fr30_cgen_opval_dr_names, fields->f_Rs2, 0);
220
787
      break;
221
0
    case FR30_OPERAND_CC :
222
0
      print_normal (cd, info, fields->f_cc, 0, pc, length);
223
0
      break;
224
603
    case FR30_OPERAND_CCC :
225
603
      print_normal (cd, info, fields->f_ccc, 0|(1<<CGEN_OPERAND_HASH_PREFIX), pc, length);
226
603
      break;
227
3.59k
    case FR30_OPERAND_DIR10 :
228
3.59k
      print_normal (cd, info, fields->f_dir10, 0, pc, length);
229
3.59k
      break;
230
2.15k
    case FR30_OPERAND_DIR8 :
231
2.15k
      print_normal (cd, info, fields->f_dir8, 0, pc, length);
232
2.15k
      break;
233
4.99k
    case FR30_OPERAND_DIR9 :
234
4.99k
      print_normal (cd, info, fields->f_dir9, 0, pc, length);
235
4.99k
      break;
236
17.1k
    case FR30_OPERAND_DISP10 :
237
17.1k
      print_normal (cd, info, fields->f_disp10, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_HASH_PREFIX), pc, length);
238
17.1k
      break;
239
17.0k
    case FR30_OPERAND_DISP8 :
240
17.0k
      print_normal (cd, info, fields->f_disp8, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_HASH_PREFIX), pc, length);
241
17.0k
      break;
242
16.0k
    case FR30_OPERAND_DISP9 :
243
16.0k
      print_normal (cd, info, fields->f_disp9, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_HASH_PREFIX), pc, length);
244
16.0k
      break;
245
1.09k
    case FR30_OPERAND_I20 :
246
1.09k
      print_normal (cd, info, fields->f_i20, 0|(1<<CGEN_OPERAND_HASH_PREFIX)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
247
1.09k
      break;
248
53
    case FR30_OPERAND_I32 :
249
53
      print_normal (cd, info, fields->f_i32, 0|(1<<CGEN_OPERAND_HASH_PREFIX)|(1<<CGEN_OPERAND_SIGN_OPT), pc, length);
250
53
      break;
251
6.49k
    case FR30_OPERAND_I8 :
252
6.49k
      print_normal (cd, info, fields->f_i8, 0|(1<<CGEN_OPERAND_HASH_PREFIX), pc, length);
253
6.49k
      break;
254
5.85k
    case FR30_OPERAND_LABEL12 :
255
5.85k
      print_address (cd, info, fields->f_rel12, 0|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
256
5.85k
      break;
257
21.0k
    case FR30_OPERAND_LABEL9 :
258
21.0k
      print_address (cd, info, fields->f_rel9, 0|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
259
21.0k
      break;
260
1.39k
    case FR30_OPERAND_M4 :
261
1.39k
      print_m4 (cd, info, fields->f_m4, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_HASH_PREFIX), pc, length);
262
1.39k
      break;
263
640
    case FR30_OPERAND_PS :
264
640
      print_keyword (cd, info, & fr30_cgen_opval_h_ps, 0, 0);
265
640
      break;
266
1.36k
    case FR30_OPERAND_REGLIST_HI_LD :
267
1.36k
      print_hi_register_list_ld (cd, info, fields->f_reglist_hi_ld, 0, pc, length);
268
1.36k
      break;
269
875
    case FR30_OPERAND_REGLIST_HI_ST :
270
875
      print_hi_register_list_st (cd, info, fields->f_reglist_hi_st, 0, pc, length);
271
875
      break;
272
813
    case FR30_OPERAND_REGLIST_LOW_LD :
273
813
      print_low_register_list_ld (cd, info, fields->f_reglist_low_ld, 0, pc, length);
274
813
      break;
275
1.50k
    case FR30_OPERAND_REGLIST_LOW_ST :
276
1.50k
      print_low_register_list_st (cd, info, fields->f_reglist_low_st, 0, pc, length);
277
1.50k
      break;
278
958
    case FR30_OPERAND_S10 :
279
958
      print_normal (cd, info, fields->f_s10, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_HASH_PREFIX), pc, length);
280
958
      break;
281
1.20k
    case FR30_OPERAND_U10 :
282
1.20k
      print_normal (cd, info, fields->f_u10, 0|(1<<CGEN_OPERAND_HASH_PREFIX), pc, length);
283
1.20k
      break;
284
9.02k
    case FR30_OPERAND_U4 :
285
9.02k
      print_normal (cd, info, fields->f_u4, 0|(1<<CGEN_OPERAND_HASH_PREFIX), pc, length);
286
9.02k
      break;
287
603
    case FR30_OPERAND_U4C :
288
603
      print_normal (cd, info, fields->f_u4c, 0|(1<<CGEN_OPERAND_HASH_PREFIX), pc, length);
289
603
      break;
290
2.68k
    case FR30_OPERAND_U8 :
291
2.68k
      print_normal (cd, info, fields->f_u8, 0|(1<<CGEN_OPERAND_HASH_PREFIX), pc, length);
292
2.68k
      break;
293
1.75k
    case FR30_OPERAND_UDISP6 :
294
1.75k
      print_normal (cd, info, fields->f_udisp6, 0|(1<<CGEN_OPERAND_HASH_PREFIX), pc, length);
295
1.75k
      break;
296
297
0
    default :
298
      /* xgettext:c-format */
299
0
      opcodes_error_handler
300
0
  (_("internal error: unrecognized field %d while printing insn"),
301
0
   opindex);
302
0
      abort ();
303
426k
  }
304
426k
}
305
306
cgen_print_fn * const fr30_cgen_print_handlers[] =
307
{
308
  print_insn_normal,
309
};
310
311
312
void
313
fr30_cgen_init_dis (CGEN_CPU_DESC cd)
314
3
{
315
3
  fr30_cgen_init_opcode_table (cd);
316
3
  fr30_cgen_init_ibld_table (cd);
317
3
  cd->print_handlers = & fr30_cgen_print_handlers[0];
318
3
  cd->print_operand = fr30_cgen_print_operand;
319
3
}
320
321

322
/* Default print handler.  */
323
324
static void
325
print_normal (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
326
        void *dis_info,
327
        long value,
328
        unsigned int attrs,
329
        bfd_vma pc ATTRIBUTE_UNUSED,
330
        int length ATTRIBUTE_UNUSED)
331
85.4k
{
332
85.4k
  disassemble_info *info = (disassemble_info *) dis_info;
333
334
  /* Print the operand as directed by the attributes.  */
335
85.4k
  if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
336
0
    ; /* nothing to do */
337
85.4k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
338
51.1k
    (*info->fprintf_func) (info->stream, "%ld", value);
339
34.2k
  else
340
34.2k
    (*info->fprintf_func) (info->stream, "0x%lx", value);
341
85.4k
}
342
343
/* Default address handler.  */
344
345
static void
346
print_address (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
347
         void *dis_info,
348
         bfd_vma value,
349
         unsigned int attrs,
350
         bfd_vma pc ATTRIBUTE_UNUSED,
351
         int length ATTRIBUTE_UNUSED)
352
26.9k
{
353
26.9k
  disassemble_info *info = (disassemble_info *) dis_info;
354
355
  /* Print the operand as directed by the attributes.  */
356
26.9k
  if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
357
0
    ; /* Nothing to do.  */
358
26.9k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR))
359
26.9k
    (*info->print_address_func) (value, info);
360
0
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR))
361
0
    (*info->print_address_func) (value, info);
362
0
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
363
0
    (*info->fprintf_func) (info->stream, "%ld", (long) value);
364
0
  else
365
0
    (*info->fprintf_func) (info->stream, "0x%lx", (long) value);
366
26.9k
}
367
368
/* Keyword print handler.  */
369
370
static void
371
print_keyword (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
372
         void *dis_info,
373
         CGEN_KEYWORD *keyword_table,
374
         long value,
375
         unsigned int attrs ATTRIBUTE_UNUSED)
376
308k
{
377
308k
  disassemble_info *info = (disassemble_info *) dis_info;
378
308k
  const CGEN_KEYWORD_ENTRY *ke;
379
380
308k
  ke = cgen_keyword_lookup_value (keyword_table, value);
381
308k
  if (ke != NULL)
382
307k
    (*info->fprintf_func) (info->stream, "%s", ke->name);
383
929
  else
384
929
    (*info->fprintf_func) (info->stream, "???");
385
308k
}
386

387
/* Default insn printer.
388
389
   DIS_INFO is defined as `void *' so the disassembler needn't know anything
390
   about disassemble_info.  */
391
392
static void
393
print_insn_normal (CGEN_CPU_DESC cd,
394
       void *dis_info,
395
       const CGEN_INSN *insn,
396
       CGEN_FIELDS *fields,
397
       bfd_vma pc,
398
       int length)
399
182k
{
400
182k
  const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
401
182k
  disassemble_info *info = (disassemble_info *) dis_info;
402
182k
  const CGEN_SYNTAX_CHAR_TYPE *syn;
403
404
182k
  CGEN_INIT_PRINT (cd);
405
406
1.55M
  for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
407
1.37M
    {
408
1.37M
      if (CGEN_SYNTAX_MNEMONIC_P (*syn))
409
182k
  {
410
182k
    (*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn));
411
182k
    continue;
412
182k
  }
413
1.19M
      if (CGEN_SYNTAX_CHAR_P (*syn))
414
766k
  {
415
766k
    (*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn));
416
766k
    continue;
417
766k
  }
418
419
      /* We have an operand.  */
420
426k
      fr30_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info,
421
426k
         fields, CGEN_INSN_ATTRS (insn), pc, length);
422
426k
    }
423
182k
}
424

425
/* Subroutine of print_insn. Reads an insn into the given buffers and updates
426
   the extract info.
427
   Returns 0 if all is well, non-zero otherwise.  */
428
429
static int
430
read_insn (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
431
     bfd_vma pc,
432
     disassemble_info *info,
433
     bfd_byte *buf,
434
     int buflen,
435
     CGEN_EXTRACT_INFO *ex_info,
436
     unsigned long *insn_value)
437
1.75k
{
438
1.75k
  int status = (*info->read_memory_func) (pc, buf, buflen, info);
439
440
1.75k
  if (status != 0)
441
1
    {
442
1
      (*info->memory_error_func) (status, pc, info);
443
1
      return -1;
444
1
    }
445
446
1.75k
  ex_info->dis_info = info;
447
1.75k
  ex_info->valid = (1 << buflen) - 1;
448
1.75k
  ex_info->insn_bytes = buf;
449
450
1.75k
  *insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG);
451
1.75k
  return 0;
452
1.75k
}
453
454
/* Utility to print an insn.
455
   BUF is the base part of the insn, target byte order, BUFLEN bytes long.
456
   The result is the size of the insn in bytes or zero for an unknown insn
457
   or -1 if an error occurs fetching data (memory_error_func will have
458
   been called).  */
459
460
static int
461
print_insn (CGEN_CPU_DESC cd,
462
      bfd_vma pc,
463
      disassemble_info *info,
464
      bfd_byte *buf,
465
      unsigned int buflen)
466
253k
{
467
253k
  CGEN_INSN_INT insn_value;
468
253k
  const CGEN_INSN_LIST *insn_list;
469
253k
  CGEN_EXTRACT_INFO ex_info;
470
253k
  int basesize;
471
472
  /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
473
253k
  basesize = cd->base_insn_bitsize < buflen * 8 ?
474
253k
                                     cd->base_insn_bitsize : buflen * 8;
475
253k
  insn_value = cgen_get_insn_value (cd, buf, basesize, cd->insn_endian);
476
477
478
  /* Fill in ex_info fields like read_insn would.  Don't actually call
479
     read_insn, since the incoming buffer is already read (and possibly
480
     modified a la m32r).  */
481
253k
  ex_info.valid = (1 << buflen) - 1;
482
253k
  ex_info.dis_info = info;
483
253k
  ex_info.insn_bytes = buf;
484
485
  /* The instructions are stored in hash lists.
486
     Pick the first one and keep trying until we find the right one.  */
487
488
253k
  insn_list = CGEN_DIS_LOOKUP_INSN (cd, (char *) buf, insn_value);
489
4.42M
  while (insn_list != NULL)
490
4.35M
    {
491
4.35M
      const CGEN_INSN *insn = insn_list->insn;
492
4.35M
      CGEN_FIELDS fields;
493
4.35M
      int length;
494
4.35M
      unsigned long insn_value_cropped;
495
496
#ifdef CGEN_VALIDATE_INSN_SUPPORTED
497
      /* Not needed as insn shouldn't be in hash lists if not supported.  */
498
      /* Supported by this cpu?  */
499
      if (! fr30_cgen_insn_supported (cd, insn))
500
        {
501
          insn_list = CGEN_DIS_NEXT_INSN (insn_list);
502
    continue;
503
        }
504
#endif
505
506
      /* Basic bit mask must be correct.  */
507
      /* ??? May wish to allow target to defer this check until the extract
508
   handler.  */
509
510
      /* Base size may exceed this instruction's size.  Extract the
511
         relevant part from the buffer. */
512
4.35M
      if ((unsigned) (CGEN_INSN_BITSIZE (insn) / 8) < buflen &&
513
0
    (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
514
0
  insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn),
515
0
             info->endian == BFD_ENDIAN_BIG);
516
4.35M
      else
517
4.35M
  insn_value_cropped = insn_value;
518
519
4.35M
      if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn))
520
4.35M
    == CGEN_INSN_BASE_VALUE (insn))
521
182k
  {
522
    /* Printing is handled in two passes.  The first pass parses the
523
       machine insn and extracts the fields.  The second pass prints
524
       them.  */
525
526
    /* Make sure the entire insn is loaded into insn_value, if it
527
       can fit.  */
528
182k
    if (((unsigned) CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize) &&
529
1.75k
        (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
530
1.75k
      {
531
1.75k
        unsigned long full_insn_value;
532
1.75k
        int rc = read_insn (cd, pc, info, buf,
533
1.75k
          CGEN_INSN_BITSIZE (insn) / 8,
534
1.75k
          & ex_info, & full_insn_value);
535
1.75k
        if (rc != 0)
536
1
    return rc;
537
1.75k
        length = CGEN_EXTRACT_FN (cd, insn)
538
1.75k
    (cd, insn, &ex_info, full_insn_value, &fields, pc);
539
1.75k
      }
540
180k
    else
541
180k
      length = CGEN_EXTRACT_FN (cd, insn)
542
180k
        (cd, insn, &ex_info, insn_value_cropped, &fields, pc);
543
544
    /* Length < 0 -> error.  */
545
182k
    if (length < 0)
546
0
      return length;
547
182k
    if (length > 0)
548
182k
      {
549
182k
        CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length);
550
        /* Length is in bits, result is in bytes.  */
551
182k
        return length / 8;
552
182k
      }
553
182k
  }
554
555
4.17M
      insn_list = CGEN_DIS_NEXT_INSN (insn_list);
556
4.17M
    }
557
558
71.4k
  return 0;
559
253k
}
560
561
/* Default value for CGEN_PRINT_INSN.
562
   The result is the size of the insn in bytes or zero for an unknown insn
563
   or -1 if an error occured fetching bytes.  */
564
565
#ifndef CGEN_PRINT_INSN
566
253k
#define CGEN_PRINT_INSN default_print_insn
567
#endif
568
569
static int
570
default_print_insn (CGEN_CPU_DESC cd, bfd_vma pc, disassemble_info *info)
571
253k
{
572
253k
  bfd_byte buf[CGEN_MAX_INSN_SIZE];
573
253k
  int buflen;
574
253k
  int status;
575
576
  /* Attempt to read the base part of the insn.  */
577
253k
  buflen = cd->base_insn_bitsize / 8;
578
253k
  status = (*info->read_memory_func) (pc, buf, buflen, info);
579
580
  /* Try again with the minimum part, if min < base.  */
581
253k
  if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize))
582
0
    {
583
0
      buflen = cd->min_insn_bitsize / 8;
584
0
      status = (*info->read_memory_func) (pc, buf, buflen, info);
585
0
    }
586
587
253k
  if (status != 0)
588
75
    {
589
75
      (*info->memory_error_func) (status, pc, info);
590
75
      return -1;
591
75
    }
592
593
253k
  return print_insn (cd, pc, info, buf, buflen);
594
253k
}
595
596
/* Main entry point.
597
   Print one instruction from PC on INFO->STREAM.
598
   Return the size of the instruction (in bytes).  */
599
600
typedef struct cpu_desc_list
601
{
602
  struct cpu_desc_list *next;
603
  CGEN_BITSET *isa;
604
  int mach;
605
  int endian;
606
  int insn_endian;
607
  CGEN_CPU_DESC cd;
608
} cpu_desc_list;
609
610
int
611
print_insn_fr30 (bfd_vma pc, disassemble_info *info)
612
253k
{
613
253k
  static cpu_desc_list *cd_list = 0;
614
253k
  cpu_desc_list *cl = 0;
615
253k
  static CGEN_CPU_DESC cd = 0;
616
253k
  static CGEN_BITSET *prev_isa;
617
253k
  static int prev_mach;
618
253k
  static int prev_endian;
619
253k
  static int prev_insn_endian;
620
253k
  int length;
621
253k
  CGEN_BITSET *isa;
622
253k
  int mach;
623
253k
  int endian = (info->endian == BFD_ENDIAN_BIG
624
253k
    ? CGEN_ENDIAN_BIG
625
253k
    : CGEN_ENDIAN_LITTLE);
626
253k
  int insn_endian = (info->endian_code == BFD_ENDIAN_BIG
627
253k
                     ? CGEN_ENDIAN_BIG
628
253k
                     : CGEN_ENDIAN_LITTLE);
629
253k
  enum bfd_architecture arch;
630
631
  /* ??? gdb will set mach but leave the architecture as "unknown" */
632
253k
#ifndef CGEN_BFD_ARCH
633
253k
#define CGEN_BFD_ARCH bfd_arch_fr30
634
253k
#endif
635
253k
  arch = info->arch;
636
253k
  if (arch == bfd_arch_unknown)
637
0
    arch = CGEN_BFD_ARCH;
638
639
  /* There's no standard way to compute the machine or isa number
640
     so we leave it to the target.  */
641
#ifdef CGEN_COMPUTE_MACH
642
  mach = CGEN_COMPUTE_MACH (info);
643
#else
644
253k
  mach = info->mach;
645
253k
#endif
646
647
#ifdef CGEN_COMPUTE_ISA
648
  {
649
    static CGEN_BITSET *permanent_isa;
650
651
    if (!permanent_isa)
652
      permanent_isa = cgen_bitset_create (MAX_ISAS);
653
    isa = permanent_isa;
654
    cgen_bitset_clear (isa);
655
    cgen_bitset_add (isa, CGEN_COMPUTE_ISA (info));
656
  }
657
#else
658
253k
  isa = info->private_data;
659
253k
#endif
660
661
  /* If we've switched cpu's, try to find a handle we've used before */
662
253k
  if (cd
663
253k
      && (cgen_bitset_compare (isa, prev_isa) != 0
664
253k
    || mach != prev_mach
665
142k
    || endian != prev_endian))
666
111k
    {
667
111k
      cd = 0;
668
222k
      for (cl = cd_list; cl; cl = cl->next)
669
222k
  {
670
222k
    if (cgen_bitset_compare (cl->isa, isa) == 0 &&
671
222k
        cl->mach == mach &&
672
111k
        cl->endian == endian)
673
111k
      {
674
111k
        cd = cl->cd;
675
111k
        prev_isa = cd->isas;
676
111k
        break;
677
111k
      }
678
222k
  }
679
111k
    }
680
681
  /* If we haven't initialized yet, initialize the opcode table.  */
682
253k
  if (! cd)
683
3
    {
684
3
      const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach);
685
3
      const char *mach_name;
686
687
3
      if (!arch_type)
688
0
  abort ();
689
3
      mach_name = arch_type->printable_name;
690
691
3
      prev_isa = cgen_bitset_copy (isa);
692
3
      prev_mach = mach;
693
3
      prev_endian = endian;
694
3
      prev_insn_endian = insn_endian;
695
3
      cd = fr30_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa,
696
3
         CGEN_CPU_OPEN_BFDMACH, mach_name,
697
3
         CGEN_CPU_OPEN_ENDIAN, prev_endian,
698
3
                                 CGEN_CPU_OPEN_INSN_ENDIAN, prev_insn_endian,
699
3
         CGEN_CPU_OPEN_END);
700
3
      if (!cd)
701
0
  abort ();
702
703
      /* Save this away for future reference.  */
704
3
      cl = xmalloc (sizeof (struct cpu_desc_list));
705
3
      cl->cd = cd;
706
3
      cl->isa = prev_isa;
707
3
      cl->mach = mach;
708
3
      cl->endian = endian;
709
3
      cl->next = cd_list;
710
3
      cd_list = cl;
711
712
3
      fr30_cgen_init_dis (cd);
713
3
    }
714
715
  /* We try to have as much common code as possible.
716
     But at this point some targets need to take over.  */
717
  /* ??? Some targets may need a hook elsewhere.  Try to avoid this,
718
     but if not possible try to move this hook elsewhere rather than
719
     have two hooks.  */
720
253k
  length = CGEN_PRINT_INSN (cd, pc, info);
721
253k
  if (length > 0)
722
182k
    return length;
723
71.5k
  if (length < 0)
724
76
    return -1;
725
726
71.4k
  (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
727
71.4k
  return cd->default_insn_bitsize / 8;
728
71.5k
}