Coverage Report

Created: 2026-04-04 08:16

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/binutils-gdb/opcodes/m32c-dis.c
Line
Count
Source
1
/* DO NOT EDIT!  -*- buffer-read-only: t -*- vi:set ro:  */
2
/* Disassembler interface for targets using CGEN. -*- C -*-
3
   CGEN: Cpu tools GENerator
4
5
   THIS FILE IS MACHINE GENERATED WITH CGEN.
6
   - the resultant file is machine generated, cgen-dis.in isn't
7
8
   Copyright (C) 1996-2026 Free Software Foundation, Inc.
9
10
   This file is part of libopcodes.
11
12
   This library is free software; you can redistribute it and/or modify
13
   it under the terms of the GNU General Public License as published by
14
   the Free Software Foundation; either version 3, or (at your option)
15
   any later version.
16
17
   It is distributed in the hope that it will be useful, but WITHOUT
18
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
19
   or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
20
   License for more details.
21
22
   You should have received a copy of the GNU General Public License
23
   along with this program; if not, write to the Free Software Foundation, Inc.,
24
   51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.  */
25
26
/* ??? Eventually more and more of this stuff can go to cpu-independent files.
27
   Keep that in mind.  */
28
29
#include "sysdep.h"
30
#include <stdio.h>
31
#include "ansidecl.h"
32
#include "disassemble.h"
33
#include "bfd.h"
34
#include "symcat.h"
35
#include "libiberty.h"
36
#include "m32c-desc.h"
37
#include "m32c-opc.h"
38
#include "opintl.h"
39
40
/* Default text to print if an instruction isn't recognized.  */
41
20.0k
#define UNKNOWN_INSN_MSG _("*unknown*")
42
43
static void print_normal
44
  (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
45
static void print_address
46
  (CGEN_CPU_DESC, void *, bfd_vma, unsigned int, bfd_vma, int) ATTRIBUTE_UNUSED;
47
static void print_keyword
48
  (CGEN_CPU_DESC, void *, CGEN_KEYWORD *, long, unsigned int) ATTRIBUTE_UNUSED;
49
static void print_insn_normal
50
  (CGEN_CPU_DESC, void *, const CGEN_INSN *, CGEN_FIELDS *, bfd_vma, int);
51
static int print_insn
52
  (CGEN_CPU_DESC, bfd_vma,  disassemble_info *, bfd_byte *, unsigned);
53
static int default_print_insn
54
  (CGEN_CPU_DESC, bfd_vma, disassemble_info *) ATTRIBUTE_UNUSED;
55
static int read_insn
56
  (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, int, CGEN_EXTRACT_INFO *,
57
   unsigned long *);
58

59
/* -- disassembler routines inserted here.  */
60
61
/* -- dis.c */
62
63
#include "elf/m32c.h"
64
#include "elf-bfd.h"
65
66
/* Always print the short insn format suffix as ':<char>'.  */
67
68
static void
69
print_suffix (void * dis_info, char suffix)
70
111k
{
71
111k
  disassemble_info *info = dis_info;
72
73
111k
  (*info->fprintf_func) (info->stream, ":%c", suffix);
74
111k
}
75
76
static void
77
print_S (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
78
   void * dis_info,
79
   long value ATTRIBUTE_UNUSED,
80
   unsigned int attrs ATTRIBUTE_UNUSED,
81
   bfd_vma pc ATTRIBUTE_UNUSED,
82
   int length ATTRIBUTE_UNUSED)
83
77.2k
{
84
77.2k
  print_suffix (dis_info, 's');
85
77.2k
}
86
87
88
static void
89
print_G (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
90
   void * dis_info,
91
   long value ATTRIBUTE_UNUSED,
92
   unsigned int attrs ATTRIBUTE_UNUSED,
93
   bfd_vma pc ATTRIBUTE_UNUSED,
94
   int length ATTRIBUTE_UNUSED)
95
20.0k
{
96
20.0k
  print_suffix (dis_info, 'g');
97
20.0k
}
98
99
static void
100
print_Q (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
101
   void * dis_info,
102
   long value ATTRIBUTE_UNUSED,
103
   unsigned int attrs ATTRIBUTE_UNUSED,
104
   bfd_vma pc ATTRIBUTE_UNUSED,
105
   int length ATTRIBUTE_UNUSED)
106
10.5k
{
107
10.5k
  print_suffix (dis_info, 'q');
108
10.5k
}
109
110
static void
111
print_Z (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
112
   void * dis_info,
113
   long value ATTRIBUTE_UNUSED,
114
   unsigned int attrs ATTRIBUTE_UNUSED,
115
   bfd_vma pc ATTRIBUTE_UNUSED,
116
   int length ATTRIBUTE_UNUSED)
117
3.75k
{
118
3.75k
  print_suffix (dis_info, 'z');
119
3.75k
}
120
121
/* Print the empty suffix.  */
122
123
static void
124
print_X (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
125
   void * dis_info ATTRIBUTE_UNUSED,
126
   long value ATTRIBUTE_UNUSED,
127
   unsigned int attrs ATTRIBUTE_UNUSED,
128
   bfd_vma pc ATTRIBUTE_UNUSED,
129
   int length ATTRIBUTE_UNUSED)
130
7.56k
{
131
7.56k
  return;
132
7.56k
}
133
134
static void
135
print_r0l_r0h (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
136
         void * dis_info,
137
         long value,
138
         unsigned int attrs ATTRIBUTE_UNUSED,
139
         bfd_vma pc ATTRIBUTE_UNUSED,
140
         int length ATTRIBUTE_UNUSED)
141
7.33k
{
142
7.33k
  disassemble_info *info = dis_info;
143
144
7.33k
  if (value == 0)
145
4.95k
    (*info->fprintf_func) (info->stream, "r0h,r0l");
146
2.38k
  else
147
2.38k
    (*info->fprintf_func) (info->stream, "r0l,r0h");
148
7.33k
}
149
150
static void
151
print_unsigned_bitbase (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
152
      void * dis_info,
153
      unsigned long value,
154
      unsigned int attrs ATTRIBUTE_UNUSED,
155
      bfd_vma pc ATTRIBUTE_UNUSED,
156
      int length ATTRIBUTE_UNUSED)
157
10.4k
{
158
10.4k
  disassemble_info *info = dis_info;
159
160
10.4k
  (*info->fprintf_func) (info->stream, "%ld,0x%lx", value & 0x7, value >> 3);
161
10.4k
}
162
163
static void
164
print_signed_bitbase (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
165
          void * dis_info,
166
          signed long value,
167
          unsigned int attrs ATTRIBUTE_UNUSED,
168
          bfd_vma pc ATTRIBUTE_UNUSED,
169
          int length ATTRIBUTE_UNUSED)
170
707
{
171
707
  disassemble_info *info = dis_info;
172
173
707
  (*info->fprintf_func) (info->stream, "%ld,%ld", value & 0x7, value >> 3);
174
707
}
175
176
static void
177
print_size (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
178
      void * dis_info,
179
      long value ATTRIBUTE_UNUSED,
180
      unsigned int attrs ATTRIBUTE_UNUSED,
181
      bfd_vma pc ATTRIBUTE_UNUSED,
182
      int length ATTRIBUTE_UNUSED)
183
0
{
184
  /* Always print the size as '.w'.  */
185
0
  disassemble_info *info = dis_info;
186
187
0
  (*info->fprintf_func) (info->stream, ".w");
188
0
}
189
190
1.33k
#define POP  0
191
432
#define PUSH 1
192
193
static void print_pop_regset  (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
194
static void print_push_regset (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
195
196
/* Print a set of registers, R0,R1,A0,A1,SB,FB.  */
197
198
static void
199
print_regset (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
200
        void * dis_info,
201
        long value,
202
        unsigned int attrs ATTRIBUTE_UNUSED,
203
        bfd_vma pc ATTRIBUTE_UNUSED,
204
        int length ATTRIBUTE_UNUSED,
205
        int push)
206
1.76k
{
207
1.76k
  static char * m16c_register_names [] =
208
1.76k
  {
209
1.76k
    "r0", "r1", "r2", "r3", "a0", "a1", "sb", "fb"
210
1.76k
  };
211
1.76k
  disassemble_info *info = dis_info;
212
1.76k
  int mask;
213
1.76k
  int reg_index = 0;
214
1.76k
  char* comma = "";
215
216
1.76k
  if (push)
217
432
    mask = 0x80;
218
1.33k
  else
219
1.33k
    mask = 1;
220
221
1.76k
  if (value & mask)
222
795
    {
223
795
      (*info->fprintf_func) (info->stream, "%s", m16c_register_names [0]);
224
795
      comma = ",";
225
795
    }
226
227
14.1k
  for (reg_index = 1; reg_index <= 7; ++reg_index)
228
12.3k
    {
229
12.3k
      if (push)
230
3.02k
        mask >>= 1;
231
9.34k
      else
232
9.34k
        mask <<= 1;
233
234
12.3k
      if (value & mask)
235
7.04k
        {
236
7.04k
          (*info->fprintf_func) (info->stream, "%s%s", comma,
237
7.04k
         m16c_register_names [reg_index]);
238
7.04k
          comma = ",";
239
7.04k
        }
240
12.3k
    }
241
1.76k
}
242
243
static void
244
print_pop_regset (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
245
      void * dis_info,
246
      long value,
247
      unsigned int attrs ATTRIBUTE_UNUSED,
248
      bfd_vma pc ATTRIBUTE_UNUSED,
249
      int length ATTRIBUTE_UNUSED)
250
1.33k
{
251
1.33k
  print_regset (cd, dis_info, value, attrs, pc, length, POP);
252
1.33k
}
253
254
static void
255
print_push_regset (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
256
       void * dis_info,
257
       long value,
258
       unsigned int attrs ATTRIBUTE_UNUSED,
259
       bfd_vma pc ATTRIBUTE_UNUSED,
260
       int length ATTRIBUTE_UNUSED)
261
432
{
262
432
  print_regset (cd, dis_info, value, attrs, pc, length, PUSH);
263
432
}
264
265
static void
266
print_signed4n (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
267
    void * dis_info,
268
    signed long value,
269
    unsigned int attrs ATTRIBUTE_UNUSED,
270
    bfd_vma pc ATTRIBUTE_UNUSED,
271
    int length ATTRIBUTE_UNUSED)
272
2.24k
{
273
2.24k
  disassemble_info *info = dis_info;
274
275
2.24k
  (*info->fprintf_func) (info->stream, "%ld", -value);
276
2.24k
}
277
278
void m32c_cgen_print_operand
279
  (CGEN_CPU_DESC, int, void *, CGEN_FIELDS *, void const *, bfd_vma, int);
280
281
/* Main entry point for printing operands.
282
   XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
283
   of dis-asm.h on cgen.h.
284
285
   This function is basically just a big switch statement.  Earlier versions
286
   used tables to look up the function to use, but
287
   - if the table contains both assembler and disassembler functions then
288
     the disassembler contains much of the assembler and vice-versa,
289
   - there's a lot of inlining possibilities as things grow,
290
   - using a switch statement avoids the function call overhead.
291
292
   This function could be moved into `print_insn_normal', but keeping it
293
   separate makes clear the interface between `print_insn_normal' and each of
294
   the handlers.  */
295
296
void
297
m32c_cgen_print_operand (CGEN_CPU_DESC cd,
298
         int opindex,
299
         void * xinfo,
300
         CGEN_FIELDS *fields,
301
         void const *attrs ATTRIBUTE_UNUSED,
302
         bfd_vma pc,
303
         int length)
304
370k
{
305
370k
  disassemble_info *info = (disassemble_info *) xinfo;
306
307
370k
  switch (opindex)
308
370k
    {
309
0
    case M32C_OPERAND_A0 :
310
0
      print_keyword (cd, info, & m32c_cgen_opval_h_a0, 0, 0);
311
0
      break;
312
0
    case M32C_OPERAND_A1 :
313
0
      print_keyword (cd, info, & m32c_cgen_opval_h_a1, 0, 0);
314
0
      break;
315
2.17k
    case M32C_OPERAND_AN16_PUSH_S :
316
2.17k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_4_1, 0);
317
2.17k
      break;
318
264
    case M32C_OPERAND_BIT16AN :
319
264
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst16_an, 0);
320
264
      break;
321
405
    case M32C_OPERAND_BIT16RN :
322
405
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst16_rn, 0);
323
405
      break;
324
2.50k
    case M32C_OPERAND_BIT3_S :
325
2.50k
      print_normal (cd, info, fields->f_imm3_S, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
326
2.50k
      break;
327
471
    case M32C_OPERAND_BIT32ANPREFIXED :
328
471
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_prefixed, 0);
329
471
      break;
330
732
    case M32C_OPERAND_BIT32ANUNPREFIXED :
331
732
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
332
732
      break;
333
63
    case M32C_OPERAND_BIT32RNPREFIXED :
334
63
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_prefixed_QI, 0);
335
63
      break;
336
561
    case M32C_OPERAND_BIT32RNUNPREFIXED :
337
561
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_unprefixed_QI, 0);
338
561
      break;
339
36
    case M32C_OPERAND_BITBASE16_16_S8 :
340
36
      print_signed_bitbase (cd, info, fields->f_dsp_16_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
341
36
      break;
342
300
    case M32C_OPERAND_BITBASE16_16_U16 :
343
300
      print_unsigned_bitbase (cd, info, fields->f_dsp_16_u16, 0, pc, length);
344
300
      break;
345
630
    case M32C_OPERAND_BITBASE16_16_U8 :
346
630
      print_unsigned_bitbase (cd, info, fields->f_dsp_16_u8, 0, pc, length);
347
630
      break;
348
7.95k
    case M32C_OPERAND_BITBASE16_8_U11_S :
349
7.95k
      print_unsigned_bitbase (cd, info, fields->f_bitbase16_u11_S, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
350
7.95k
      break;
351
350
    case M32C_OPERAND_BITBASE32_16_S11_UNPREFIXED :
352
350
      print_signed_bitbase (cd, info, fields->f_bitbase32_16_s11_unprefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
353
350
      break;
354
142
    case M32C_OPERAND_BITBASE32_16_S19_UNPREFIXED :
355
142
      print_signed_bitbase (cd, info, fields->f_bitbase32_16_s19_unprefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
356
142
      break;
357
167
    case M32C_OPERAND_BITBASE32_16_U11_UNPREFIXED :
358
167
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_16_u11_unprefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
359
167
      break;
360
571
    case M32C_OPERAND_BITBASE32_16_U19_UNPREFIXED :
361
571
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_16_u19_unprefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
362
571
      break;
363
399
    case M32C_OPERAND_BITBASE32_16_U27_UNPREFIXED :
364
399
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_16_u27_unprefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
365
399
      break;
366
96
    case M32C_OPERAND_BITBASE32_24_S11_PREFIXED :
367
96
      print_signed_bitbase (cd, info, fields->f_bitbase32_24_s11_prefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
368
96
      break;
369
83
    case M32C_OPERAND_BITBASE32_24_S19_PREFIXED :
370
83
      print_signed_bitbase (cd, info, fields->f_bitbase32_24_s19_prefixed, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
371
83
      break;
372
154
    case M32C_OPERAND_BITBASE32_24_U11_PREFIXED :
373
154
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_24_u11_prefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
374
154
      break;
375
78
    case M32C_OPERAND_BITBASE32_24_U19_PREFIXED :
376
78
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_24_u19_prefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
377
78
      break;
378
148
    case M32C_OPERAND_BITBASE32_24_U27_PREFIXED :
379
148
      print_unsigned_bitbase (cd, info, fields->f_bitbase32_24_u27_prefixed, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
380
148
      break;
381
482
    case M32C_OPERAND_BITNO16R :
382
482
      print_normal (cd, info, fields->f_dsp_16_u8, 0, pc, length);
383
482
      break;
384
183
    case M32C_OPERAND_BITNO32PREFIXED :
385
183
      print_normal (cd, info, fields->f_bitno32_prefixed, 0, pc, length);
386
183
      break;
387
722
    case M32C_OPERAND_BITNO32UNPREFIXED :
388
722
      print_normal (cd, info, fields->f_bitno32_unprefixed, 0, pc, length);
389
722
      break;
390
1.65k
    case M32C_OPERAND_DSP_10_U6 :
391
1.65k
      print_normal (cd, info, fields->f_dsp_10_u6, 0, pc, length);
392
1.65k
      break;
393
973
    case M32C_OPERAND_DSP_16_S16 :
394
973
      print_normal (cd, info, fields->f_dsp_16_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
395
973
      break;
396
4.33k
    case M32C_OPERAND_DSP_16_S8 :
397
4.33k
      print_normal (cd, info, fields->f_dsp_16_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
398
4.33k
      break;
399
9.59k
    case M32C_OPERAND_DSP_16_U16 :
400
9.59k
      print_normal (cd, info, fields->f_dsp_16_u16, 0, pc, length);
401
9.59k
      break;
402
279
    case M32C_OPERAND_DSP_16_U20 :
403
279
      print_normal (cd, info, fields->f_dsp_16_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
404
279
      break;
405
2.40k
    case M32C_OPERAND_DSP_16_U24 :
406
2.40k
      print_normal (cd, info, fields->f_dsp_16_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
407
2.40k
      break;
408
8.72k
    case M32C_OPERAND_DSP_16_U8 :
409
8.72k
      print_normal (cd, info, fields->f_dsp_16_u8, 0, pc, length);
410
8.72k
      break;
411
212
    case M32C_OPERAND_DSP_24_S16 :
412
212
      print_normal (cd, info, fields->f_dsp_24_s16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
413
212
      break;
414
118
    case M32C_OPERAND_DSP_24_S8 :
415
118
      print_normal (cd, info, fields->f_dsp_24_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
416
118
      break;
417
908
    case M32C_OPERAND_DSP_24_U16 :
418
908
      print_normal (cd, info, fields->f_dsp_24_u16, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
419
908
      break;
420
338
    case M32C_OPERAND_DSP_24_U20 :
421
338
      print_normal (cd, info, fields->f_dsp_24_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
422
338
      break;
423
1.87k
    case M32C_OPERAND_DSP_24_U24 :
424
1.87k
      print_normal (cd, info, fields->f_dsp_24_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
425
1.87k
      break;
426
1.00k
    case M32C_OPERAND_DSP_24_U8 :
427
1.00k
      print_normal (cd, info, fields->f_dsp_24_u8, 0, pc, length);
428
1.00k
      break;
429
62
    case M32C_OPERAND_DSP_32_S16 :
430
62
      print_normal (cd, info, fields->f_dsp_32_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
431
62
      break;
432
161
    case M32C_OPERAND_DSP_32_S8 :
433
161
      print_normal (cd, info, fields->f_dsp_32_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
434
161
      break;
435
1.14k
    case M32C_OPERAND_DSP_32_U16 :
436
1.14k
      print_normal (cd, info, fields->f_dsp_32_u16, 0, pc, length);
437
1.14k
      break;
438
41
    case M32C_OPERAND_DSP_32_U20 :
439
41
      print_normal (cd, info, fields->f_dsp_32_u24, 0, pc, length);
440
41
      break;
441
650
    case M32C_OPERAND_DSP_32_U24 :
442
650
      print_normal (cd, info, fields->f_dsp_32_u24, 0, pc, length);
443
650
      break;
444
791
    case M32C_OPERAND_DSP_32_U8 :
445
791
      print_normal (cd, info, fields->f_dsp_32_u8, 0, pc, length);
446
791
      break;
447
79
    case M32C_OPERAND_DSP_40_S16 :
448
79
      print_normal (cd, info, fields->f_dsp_40_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
449
79
      break;
450
121
    case M32C_OPERAND_DSP_40_S8 :
451
121
      print_normal (cd, info, fields->f_dsp_40_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
452
121
      break;
453
245
    case M32C_OPERAND_DSP_40_U16 :
454
245
      print_normal (cd, info, fields->f_dsp_40_u16, 0, pc, length);
455
245
      break;
456
0
    case M32C_OPERAND_DSP_40_U20 :
457
0
      print_normal (cd, info, fields->f_dsp_40_u20, 0, pc, length);
458
0
      break;
459
132
    case M32C_OPERAND_DSP_40_U24 :
460
132
      print_normal (cd, info, fields->f_dsp_40_u24, 0, pc, length);
461
132
      break;
462
211
    case M32C_OPERAND_DSP_40_U8 :
463
211
      print_normal (cd, info, fields->f_dsp_40_u8, 0, pc, length);
464
211
      break;
465
344
    case M32C_OPERAND_DSP_48_S16 :
466
344
      print_normal (cd, info, fields->f_dsp_48_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
467
344
      break;
468
57
    case M32C_OPERAND_DSP_48_S8 :
469
57
      print_normal (cd, info, fields->f_dsp_48_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
470
57
      break;
471
345
    case M32C_OPERAND_DSP_48_U16 :
472
345
      print_normal (cd, info, fields->f_dsp_48_u16, 0, pc, length);
473
345
      break;
474
0
    case M32C_OPERAND_DSP_48_U20 :
475
0
      print_normal (cd, info, fields->f_dsp_48_u20, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
476
0
      break;
477
97
    case M32C_OPERAND_DSP_48_U24 :
478
97
      print_normal (cd, info, fields->f_dsp_48_u24, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
479
97
      break;
480
35
    case M32C_OPERAND_DSP_48_U8 :
481
35
      print_normal (cd, info, fields->f_dsp_48_u8, 0, pc, length);
482
35
      break;
483
99
    case M32C_OPERAND_DSP_8_S24 :
484
99
      print_normal (cd, info, fields->f_dsp_8_s24, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
485
99
      break;
486
15.0k
    case M32C_OPERAND_DSP_8_S8 :
487
15.0k
      print_normal (cd, info, fields->f_dsp_8_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
488
15.0k
      break;
489
11.6k
    case M32C_OPERAND_DSP_8_U16 :
490
11.6k
      print_normal (cd, info, fields->f_dsp_8_u16, 0, pc, length);
491
11.6k
      break;
492
0
    case M32C_OPERAND_DSP_8_U24 :
493
0
      print_normal (cd, info, fields->f_dsp_8_u24, 0, pc, length);
494
0
      break;
495
80
    case M32C_OPERAND_DSP_8_U6 :
496
80
      print_normal (cd, info, fields->f_dsp_8_u6, 0, pc, length);
497
80
      break;
498
19.1k
    case M32C_OPERAND_DSP_8_U8 :
499
19.1k
      print_normal (cd, info, fields->f_dsp_8_u8, 0, pc, length);
500
19.1k
      break;
501
4.53k
    case M32C_OPERAND_DST16AN :
502
4.53k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst16_an, 0);
503
4.53k
      break;
504
1.14k
    case M32C_OPERAND_DST16AN_S :
505
1.14k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst16_an_s, 0);
506
1.14k
      break;
507
668
    case M32C_OPERAND_DST16ANHI :
508
668
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst16_an, 0);
509
668
      break;
510
990
    case M32C_OPERAND_DST16ANQI :
511
990
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst16_an, 0);
512
990
      break;
513
2.42k
    case M32C_OPERAND_DST16ANQI_S :
514
2.42k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst16_rn_QI_s, 0);
515
2.42k
      break;
516
144
    case M32C_OPERAND_DST16ANSI :
517
144
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_SI, fields->f_dst16_an, 0);
518
144
      break;
519
33
    case M32C_OPERAND_DST16RNEXTQI :
520
33
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_ext_QI, fields->f_dst16_rn_ext, 0);
521
33
      break;
522
1.60k
    case M32C_OPERAND_DST16RNHI :
523
1.60k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst16_rn, 0);
524
1.60k
      break;
525
3.55k
    case M32C_OPERAND_DST16RNQI :
526
3.55k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst16_rn, 0);
527
3.55k
      break;
528
15.0k
    case M32C_OPERAND_DST16RNQI_S :
529
15.0k
      print_keyword (cd, info, & m32c_cgen_opval_h_r0l_r0h, fields->f_dst16_rn_QI_s, 0);
530
15.0k
      break;
531
142
    case M32C_OPERAND_DST16RNSI :
532
142
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_dst16_rn, 0);
533
142
      break;
534
38
    case M32C_OPERAND_DST32ANEXTUNPREFIXED :
535
38
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
536
38
      break;
537
894
    case M32C_OPERAND_DST32ANPREFIXED :
538
894
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_prefixed, 0);
539
894
      break;
540
225
    case M32C_OPERAND_DST32ANPREFIXEDHI :
541
225
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst32_an_prefixed, 0);
542
225
      break;
543
331
    case M32C_OPERAND_DST32ANPREFIXEDQI :
544
331
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst32_an_prefixed, 0);
545
331
      break;
546
64
    case M32C_OPERAND_DST32ANPREFIXEDSI :
547
64
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_prefixed, 0);
548
64
      break;
549
7.34k
    case M32C_OPERAND_DST32ANUNPREFIXED :
550
7.34k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
551
7.34k
      break;
552
709
    case M32C_OPERAND_DST32ANUNPREFIXEDHI :
553
709
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_dst32_an_unprefixed, 0);
554
709
      break;
555
556
    case M32C_OPERAND_DST32ANUNPREFIXEDQI :
556
556
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_dst32_an_unprefixed, 0);
557
556
      break;
558
2.41k
    case M32C_OPERAND_DST32ANUNPREFIXEDSI :
559
2.41k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_dst32_an_unprefixed, 0);
560
2.41k
      break;
561
2.48k
    case M32C_OPERAND_DST32R0HI_S :
562
2.48k
      print_keyword (cd, info, & m32c_cgen_opval_h_r0, 0, 0);
563
2.48k
      break;
564
654
    case M32C_OPERAND_DST32R0QI_S :
565
654
      print_keyword (cd, info, & m32c_cgen_opval_h_r0l, 0, 0);
566
654
      break;
567
38
    case M32C_OPERAND_DST32RNEXTUNPREFIXEDHI :
568
38
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_ext_HI, fields->f_dst32_rn_ext_unprefixed, 0);
569
38
      break;
570
21
    case M32C_OPERAND_DST32RNEXTUNPREFIXEDQI :
571
21
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_ext_QI, fields->f_dst32_rn_ext_unprefixed, 0);
572
21
      break;
573
88
    case M32C_OPERAND_DST32RNPREFIXEDHI :
574
88
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst32_rn_prefixed_HI, 0);
575
88
      break;
576
122
    case M32C_OPERAND_DST32RNPREFIXEDQI :
577
122
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_prefixed_QI, 0);
578
122
      break;
579
38
    case M32C_OPERAND_DST32RNPREFIXEDSI :
580
38
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_dst32_rn_prefixed_SI, 0);
581
38
      break;
582
2.83k
    case M32C_OPERAND_DST32RNUNPREFIXEDHI :
583
2.83k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_dst32_rn_unprefixed_HI, 0);
584
2.83k
      break;
585
1.02k
    case M32C_OPERAND_DST32RNUNPREFIXEDQI :
586
1.02k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_dst32_rn_unprefixed_QI, 0);
587
1.02k
      break;
588
1.17k
    case M32C_OPERAND_DST32RNUNPREFIXEDSI :
589
1.17k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_dst32_rn_unprefixed_SI, 0);
590
1.17k
      break;
591
20.0k
    case M32C_OPERAND_G :
592
20.0k
      print_G (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
593
20.0k
      break;
594
1.89k
    case M32C_OPERAND_IMM_12_S4 :
595
1.89k
      print_normal (cd, info, fields->f_imm_12_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
596
1.89k
      break;
597
619
    case M32C_OPERAND_IMM_12_S4N :
598
619
      print_signed4n (cd, info, fields->f_imm_12_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
599
619
      break;
600
24
    case M32C_OPERAND_IMM_13_U3 :
601
24
      print_normal (cd, info, fields->f_imm_13_u3, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
602
24
      break;
603
2.97k
    case M32C_OPERAND_IMM_16_HI :
604
2.97k
      print_normal (cd, info, fields->f_dsp_16_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
605
2.97k
      break;
606
6.24k
    case M32C_OPERAND_IMM_16_QI :
607
6.24k
      print_normal (cd, info, fields->f_dsp_16_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
608
6.24k
      break;
609
60
    case M32C_OPERAND_IMM_16_SI :
610
60
      print_normal (cd, info, fields->f_dsp_16_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
611
60
      break;
612
0
    case M32C_OPERAND_IMM_20_S4 :
613
0
      print_normal (cd, info, fields->f_imm_20_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
614
0
      break;
615
930
    case M32C_OPERAND_IMM_24_HI :
616
930
      print_normal (cd, info, fields->f_dsp_24_s16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
617
930
      break;
618
1.10k
    case M32C_OPERAND_IMM_24_QI :
619
1.10k
      print_normal (cd, info, fields->f_dsp_24_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
620
1.10k
      break;
621
19
    case M32C_OPERAND_IMM_24_SI :
622
19
      print_normal (cd, info, fields->f_dsp_24_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
623
19
      break;
624
266
    case M32C_OPERAND_IMM_32_HI :
625
266
      print_normal (cd, info, fields->f_dsp_32_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
626
266
      break;
627
651
    case M32C_OPERAND_IMM_32_QI :
628
651
      print_normal (cd, info, fields->f_dsp_32_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
629
651
      break;
630
89
    case M32C_OPERAND_IMM_32_SI :
631
89
      print_normal (cd, info, fields->f_dsp_32_s32, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
632
89
      break;
633
174
    case M32C_OPERAND_IMM_40_HI :
634
174
      print_normal (cd, info, fields->f_dsp_40_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
635
174
      break;
636
213
    case M32C_OPERAND_IMM_40_QI :
637
213
      print_normal (cd, info, fields->f_dsp_40_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
638
213
      break;
639
177
    case M32C_OPERAND_IMM_40_SI :
640
177
      print_normal (cd, info, fields->f_dsp_40_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
641
177
      break;
642
270
    case M32C_OPERAND_IMM_48_HI :
643
270
      print_normal (cd, info, fields->f_dsp_48_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
644
270
      break;
645
59
    case M32C_OPERAND_IMM_48_QI :
646
59
      print_normal (cd, info, fields->f_dsp_48_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
647
59
      break;
648
0
    case M32C_OPERAND_IMM_48_SI :
649
0
      print_normal (cd, info, fields->f_dsp_48_s32, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
650
0
      break;
651
75
    case M32C_OPERAND_IMM_56_HI :
652
75
      print_normal (cd, info, fields->f_dsp_56_s16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
653
75
      break;
654
33
    case M32C_OPERAND_IMM_56_QI :
655
33
      print_normal (cd, info, fields->f_dsp_56_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
656
33
      break;
657
82
    case M32C_OPERAND_IMM_64_HI :
658
82
      print_normal (cd, info, fields->f_dsp_64_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
659
82
      break;
660
2.26k
    case M32C_OPERAND_IMM_8_HI :
661
2.26k
      print_normal (cd, info, fields->f_dsp_8_s16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
662
2.26k
      break;
663
11.3k
    case M32C_OPERAND_IMM_8_QI :
664
11.3k
      print_normal (cd, info, fields->f_dsp_8_s8, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
665
11.3k
      break;
666
1.47k
    case M32C_OPERAND_IMM_8_S4 :
667
1.47k
      print_normal (cd, info, fields->f_imm_8_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
668
1.47k
      break;
669
1.62k
    case M32C_OPERAND_IMM_8_S4N :
670
1.62k
      print_signed4n (cd, info, fields->f_imm_8_s4, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
671
1.62k
      break;
672
2.11k
    case M32C_OPERAND_IMM_SH_12_S4 :
673
2.11k
      print_keyword (cd, info, & m32c_cgen_opval_h_shimm, fields->f_imm_12_s4, 0);
674
2.11k
      break;
675
0
    case M32C_OPERAND_IMM_SH_20_S4 :
676
0
      print_keyword (cd, info, & m32c_cgen_opval_h_shimm, fields->f_imm_20_s4, 0);
677
0
      break;
678
1.36k
    case M32C_OPERAND_IMM_SH_8_S4 :
679
1.36k
      print_keyword (cd, info, & m32c_cgen_opval_h_shimm, fields->f_imm_8_s4, 0);
680
1.36k
      break;
681
2.37k
    case M32C_OPERAND_IMM1_S :
682
2.37k
      print_normal (cd, info, fields->f_imm1_S, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
683
2.37k
      break;
684
3.76k
    case M32C_OPERAND_IMM3_S :
685
3.76k
      print_normal (cd, info, fields->f_imm3_S, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
686
3.76k
      break;
687
1.01k
    case M32C_OPERAND_LAB_16_8 :
688
1.01k
      print_address (cd, info, fields->f_lab_16_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
689
1.01k
      break;
690
780
    case M32C_OPERAND_LAB_24_8 :
691
780
      print_address (cd, info, fields->f_lab_24_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
692
780
      break;
693
773
    case M32C_OPERAND_LAB_32_8 :
694
773
      print_address (cd, info, fields->f_lab_32_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
695
773
      break;
696
33
    case M32C_OPERAND_LAB_40_8 :
697
33
      print_address (cd, info, fields->f_lab_40_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
698
33
      break;
699
2.68k
    case M32C_OPERAND_LAB_5_3 :
700
2.68k
      print_address (cd, info, fields->f_lab_5_3, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
701
2.68k
      break;
702
776
    case M32C_OPERAND_LAB_8_16 :
703
776
      print_address (cd, info, fields->f_lab_8_16, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_SIGN_OPT)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
704
776
      break;
705
715
    case M32C_OPERAND_LAB_8_24 :
706
715
      print_address (cd, info, fields->f_lab_8_24, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_ABS_ADDR), pc, length);
707
715
      break;
708
5.12k
    case M32C_OPERAND_LAB_8_8 :
709
5.12k
      print_address (cd, info, fields->f_lab_8_8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
710
5.12k
      break;
711
2.04k
    case M32C_OPERAND_LAB32_JMP_S :
712
2.04k
      print_address (cd, info, fields->f_lab32_jmp_s, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_PCREL_ADDR)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
713
2.04k
      break;
714
10.5k
    case M32C_OPERAND_Q :
715
10.5k
      print_Q (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
716
10.5k
      break;
717
0
    case M32C_OPERAND_R0 :
718
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r0, 0, 0);
719
0
      break;
720
0
    case M32C_OPERAND_R0H :
721
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r0h, 0, 0);
722
0
      break;
723
0
    case M32C_OPERAND_R0L :
724
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r0l, 0, 0);
725
0
      break;
726
0
    case M32C_OPERAND_R1 :
727
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r1, 0, 0);
728
0
      break;
729
0
    case M32C_OPERAND_R1R2R0 :
730
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r1r2r0, 0, 0);
731
0
      break;
732
0
    case M32C_OPERAND_R2 :
733
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r2, 0, 0);
734
0
      break;
735
0
    case M32C_OPERAND_R2R0 :
736
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r2r0, 0, 0);
737
0
      break;
738
54
    case M32C_OPERAND_R3 :
739
54
      print_keyword (cd, info, & m32c_cgen_opval_h_r3, 0, 0);
740
54
      break;
741
0
    case M32C_OPERAND_R3R1 :
742
0
      print_keyword (cd, info, & m32c_cgen_opval_h_r3r1, 0, 0);
743
0
      break;
744
1.33k
    case M32C_OPERAND_REGSETPOP :
745
1.33k
      print_pop_regset (cd, info, fields->f_8_8, 0, pc, length);
746
1.33k
      break;
747
432
    case M32C_OPERAND_REGSETPUSH :
748
432
      print_push_regset (cd, info, fields->f_8_8, 0, pc, length);
749
432
      break;
750
4.16k
    case M32C_OPERAND_RN16_PUSH_S :
751
4.16k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_4_1, 0);
752
4.16k
      break;
753
77.2k
    case M32C_OPERAND_S :
754
77.2k
      print_S (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
755
77.2k
      break;
756
2.89k
    case M32C_OPERAND_SRC16AN :
757
2.89k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src16_an, 0);
758
2.89k
      break;
759
427
    case M32C_OPERAND_SRC16ANHI :
760
427
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_src16_an, 0);
761
427
      break;
762
204
    case M32C_OPERAND_SRC16ANQI :
763
204
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_src16_an, 0);
764
204
      break;
765
827
    case M32C_OPERAND_SRC16RNHI :
766
827
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_src16_rn, 0);
767
827
      break;
768
1.36k
    case M32C_OPERAND_SRC16RNQI :
769
1.36k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_src16_rn, 0);
770
1.36k
      break;
771
971
    case M32C_OPERAND_SRC32ANPREFIXED :
772
971
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_prefixed, 0);
773
971
      break;
774
203
    case M32C_OPERAND_SRC32ANPREFIXEDHI :
775
203
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_src32_an_prefixed, 0);
776
203
      break;
777
52
    case M32C_OPERAND_SRC32ANPREFIXEDQI :
778
52
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_src32_an_prefixed, 0);
779
52
      break;
780
0
    case M32C_OPERAND_SRC32ANPREFIXEDSI :
781
0
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_prefixed, 0);
782
0
      break;
783
5.32k
    case M32C_OPERAND_SRC32ANUNPREFIXED :
784
5.32k
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_unprefixed, 0);
785
5.32k
      break;
786
188
    case M32C_OPERAND_SRC32ANUNPREFIXEDHI :
787
188
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_HI, fields->f_src32_an_unprefixed, 0);
788
188
      break;
789
559
    case M32C_OPERAND_SRC32ANUNPREFIXEDQI :
790
559
      print_keyword (cd, info, & m32c_cgen_opval_h_ar_QI, fields->f_src32_an_unprefixed, 0);
791
559
      break;
792
351
    case M32C_OPERAND_SRC32ANUNPREFIXEDSI :
793
351
      print_keyword (cd, info, & m32c_cgen_opval_h_ar, fields->f_src32_an_unprefixed, 0);
794
351
      break;
795
49
    case M32C_OPERAND_SRC32RNPREFIXEDHI :
796
49
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_src32_rn_prefixed_HI, 0);
797
49
      break;
798
823
    case M32C_OPERAND_SRC32RNPREFIXEDQI :
799
823
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_src32_rn_prefixed_QI, 0);
800
823
      break;
801
0
    case M32C_OPERAND_SRC32RNPREFIXEDSI :
802
0
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_src32_rn_prefixed_SI, 0);
803
0
      break;
804
1.94k
    case M32C_OPERAND_SRC32RNUNPREFIXEDHI :
805
1.94k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_HI, fields->f_src32_rn_unprefixed_HI, 0);
806
1.94k
      break;
807
1.16k
    case M32C_OPERAND_SRC32RNUNPREFIXEDQI :
808
1.16k
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_QI, fields->f_src32_rn_unprefixed_QI, 0);
809
1.16k
      break;
810
836
    case M32C_OPERAND_SRC32RNUNPREFIXEDSI :
811
836
      print_keyword (cd, info, & m32c_cgen_opval_h_gr_SI, fields->f_src32_rn_unprefixed_SI, 0);
812
836
      break;
813
7.33k
    case M32C_OPERAND_SRCDST16_R0L_R0H_S_NORMAL :
814
7.33k
      print_r0l_r0h (cd, info, fields->f_5_1, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
815
7.33k
      break;
816
7.56k
    case M32C_OPERAND_X :
817
7.56k
      print_X (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
818
7.56k
      break;
819
3.75k
    case M32C_OPERAND_Z :
820
3.75k
      print_Z (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
821
3.75k
      break;
822
34
    case M32C_OPERAND_COND16_16 :
823
34
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16, fields->f_dsp_16_u8, 0);
824
34
      break;
825
686
    case M32C_OPERAND_COND16_24 :
826
686
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16, fields->f_dsp_24_u8, 0);
827
686
      break;
828
149
    case M32C_OPERAND_COND16_32 :
829
149
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16, fields->f_dsp_32_u8, 0);
830
149
      break;
831
89
    case M32C_OPERAND_COND16C :
832
89
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16c, fields->f_cond16, 0);
833
89
      break;
834
355
    case M32C_OPERAND_COND16J :
835
355
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16j, fields->f_cond16, 0);
836
355
      break;
837
2.33k
    case M32C_OPERAND_COND16J5 :
838
2.33k
      print_keyword (cd, info, & m32c_cgen_opval_h_cond16j_5, fields->f_cond16j_5, 0);
839
2.33k
      break;
840
18
    case M32C_OPERAND_COND32 :
841
18
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_cond32, 0|(1<<CGEN_OPERAND_VIRTUAL));
842
18
      break;
843
93
    case M32C_OPERAND_COND32_16 :
844
93
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_16_u8, 0);
845
93
      break;
846
330
    case M32C_OPERAND_COND32_24 :
847
330
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_24_u8, 0);
848
330
      break;
849
299
    case M32C_OPERAND_COND32_32 :
850
299
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_32_u8, 0);
851
299
      break;
852
58
    case M32C_OPERAND_COND32_40 :
853
58
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_dsp_40_u8, 0);
854
58
      break;
855
2.37k
    case M32C_OPERAND_COND32J :
856
2.37k
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_cond32j, 0|(1<<CGEN_OPERAND_VIRTUAL));
857
2.37k
      break;
858
112
    case M32C_OPERAND_CR1_PREFIXED_32 :
859
112
      print_keyword (cd, info, & m32c_cgen_opval_h_cr1_32, fields->f_21_3, 0);
860
112
      break;
861
106
    case M32C_OPERAND_CR1_UNPREFIXED_32 :
862
106
      print_keyword (cd, info, & m32c_cgen_opval_h_cr1_32, fields->f_13_3, 0);
863
106
      break;
864
246
    case M32C_OPERAND_CR16 :
865
246
      print_keyword (cd, info, & m32c_cgen_opval_h_cr_16, fields->f_9_3, 0);
866
246
      break;
867
2.25k
    case M32C_OPERAND_CR2_32 :
868
2.25k
      print_keyword (cd, info, & m32c_cgen_opval_h_cr2_32, fields->f_13_3, 0);
869
2.25k
      break;
870
119
    case M32C_OPERAND_CR3_PREFIXED_32 :
871
119
      print_keyword (cd, info, & m32c_cgen_opval_h_cr3_32, fields->f_21_3, 0);
872
119
      break;
873
46
    case M32C_OPERAND_CR3_UNPREFIXED_32 :
874
46
      print_keyword (cd, info, & m32c_cgen_opval_h_cr3_32, fields->f_13_3, 0);
875
46
      break;
876
83
    case M32C_OPERAND_FLAGS16 :
877
83
      print_keyword (cd, info, & m32c_cgen_opval_h_flags, fields->f_9_3, 0);
878
83
      break;
879
21
    case M32C_OPERAND_FLAGS32 :
880
21
      print_keyword (cd, info, & m32c_cgen_opval_h_flags, fields->f_13_3, 0);
881
21
      break;
882
150
    case M32C_OPERAND_SCCOND32 :
883
150
      print_keyword (cd, info, & m32c_cgen_opval_h_cond32, fields->f_cond16, 0);
884
150
      break;
885
0
    case M32C_OPERAND_SIZE :
886
0
      print_size (cd, info, 0, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
887
0
      break;
888
889
0
    default :
890
      /* xgettext:c-format */
891
0
      opcodes_error_handler
892
0
  (_("internal error: unrecognized field %d while printing insn"),
893
0
   opindex);
894
0
      abort ();
895
370k
  }
896
370k
}
897
898
cgen_print_fn * const m32c_cgen_print_handlers[] =
899
{
900
  print_insn_normal,
901
};
902
903
904
void
905
m32c_cgen_init_dis (CGEN_CPU_DESC cd)
906
4
{
907
4
  m32c_cgen_init_opcode_table (cd);
908
4
  m32c_cgen_init_ibld_table (cd);
909
4
  cd->print_handlers = & m32c_cgen_print_handlers[0];
910
4
  cd->print_operand = m32c_cgen_print_operand;
911
4
}
912
913

914
/* Default print handler.  */
915
916
static void
917
print_normal (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
918
        void *dis_info,
919
        long value,
920
        unsigned int attrs,
921
        bfd_vma pc ATTRIBUTE_UNUSED,
922
        int length ATTRIBUTE_UNUSED)
923
123k
{
924
123k
  disassemble_info *info = (disassemble_info *) dis_info;
925
926
  /* Print the operand as directed by the attributes.  */
927
123k
  if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
928
0
    ; /* nothing to do */
929
123k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
930
60.6k
    (*info->fprintf_func) (info->stream, "%ld", value);
931
62.6k
  else
932
62.6k
    (*info->fprintf_func) (info->stream, "0x%lx", value);
933
123k
}
934
935
/* Default address handler.  */
936
937
static void
938
print_address (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
939
         void *dis_info,
940
         bfd_vma value,
941
         unsigned int attrs,
942
         bfd_vma pc ATTRIBUTE_UNUSED,
943
         int length ATTRIBUTE_UNUSED)
944
13.9k
{
945
13.9k
  disassemble_info *info = (disassemble_info *) dis_info;
946
947
  /* Print the operand as directed by the attributes.  */
948
13.9k
  if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
949
0
    ; /* Nothing to do.  */
950
13.9k
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR))
951
13.2k
    (*info->print_address_func) (value, info);
952
715
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR))
953
715
    (*info->print_address_func) (value, info);
954
0
  else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
955
0
    (*info->fprintf_func) (info->stream, "%ld", (long) value);
956
0
  else
957
0
    (*info->fprintf_func) (info->stream, "0x%lx", (long) value);
958
13.9k
}
959
960
/* Keyword print handler.  */
961
962
static void
963
print_keyword (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
964
         void *dis_info,
965
         CGEN_KEYWORD *keyword_table,
966
         long value,
967
         unsigned int attrs ATTRIBUTE_UNUSED)
968
91.8k
{
969
91.8k
  disassemble_info *info = (disassemble_info *) dis_info;
970
91.8k
  const CGEN_KEYWORD_ENTRY *ke;
971
972
91.8k
  ke = cgen_keyword_lookup_value (keyword_table, value);
973
91.8k
  if (ke != NULL)
974
88.9k
    (*info->fprintf_func) (info->stream, "%s", ke->name);
975
2.85k
  else
976
2.85k
    (*info->fprintf_func) (info->stream, "???");
977
91.8k
}
978

979
/* Default insn printer.
980
981
   DIS_INFO is defined as `void *' so the disassembler needn't know anything
982
   about disassemble_info.  */
983
984
static void
985
print_insn_normal (CGEN_CPU_DESC cd,
986
       void *dis_info,
987
       const CGEN_INSN *insn,
988
       CGEN_FIELDS *fields,
989
       bfd_vma pc,
990
       int length)
991
271k
{
992
271k
  const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
993
271k
  disassemble_info *info = (disassemble_info *) dis_info;
994
271k
  const CGEN_SYNTAX_CHAR_TYPE *syn;
995
996
271k
  CGEN_INIT_PRINT (cd);
997
998
1.58M
  for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
999
1.31M
    {
1000
1.31M
      if (CGEN_SYNTAX_MNEMONIC_P (*syn))
1001
271k
  {
1002
271k
    (*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn));
1003
271k
    continue;
1004
271k
  }
1005
1.03M
      if (CGEN_SYNTAX_CHAR_P (*syn))
1006
667k
  {
1007
667k
    (*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn));
1008
667k
    continue;
1009
667k
  }
1010
1011
      /* We have an operand.  */
1012
370k
      m32c_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info,
1013
370k
         fields, CGEN_INSN_ATTRS (insn), pc, length);
1014
370k
    }
1015
271k
}
1016

1017
/* Subroutine of print_insn. Reads an insn into the given buffers and updates
1018
   the extract info.
1019
   Returns 0 if all is well, non-zero otherwise.  */
1020
1021
static int
1022
read_insn (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
1023
     bfd_vma pc,
1024
     disassemble_info *info,
1025
     bfd_byte *buf,
1026
     int buflen,
1027
     CGEN_EXTRACT_INFO *ex_info,
1028
     unsigned long *insn_value)
1029
12.3k
{
1030
12.3k
  int status = (*info->read_memory_func) (pc, buf, buflen, info);
1031
1032
12.3k
  if (status != 0)
1033
11
    {
1034
11
      (*info->memory_error_func) (status, pc, info);
1035
11
      return -1;
1036
11
    }
1037
1038
12.3k
  ex_info->dis_info = info;
1039
12.3k
  ex_info->valid = (1 << buflen) - 1;
1040
12.3k
  ex_info->insn_bytes = buf;
1041
1042
12.3k
  *insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG);
1043
12.3k
  return 0;
1044
12.3k
}
1045
1046
/* Utility to print an insn.
1047
   BUF is the base part of the insn, target byte order, BUFLEN bytes long.
1048
   The result is the size of the insn in bytes or zero for an unknown insn
1049
   or -1 if an error occurs fetching data (memory_error_func will have
1050
   been called).  */
1051
1052
static int
1053
print_insn (CGEN_CPU_DESC cd,
1054
      bfd_vma pc,
1055
      disassemble_info *info,
1056
      bfd_byte *buf,
1057
      unsigned int buflen)
1058
291k
{
1059
291k
  CGEN_INSN_INT insn_value;
1060
291k
  const CGEN_INSN_LIST *insn_list;
1061
291k
  CGEN_EXTRACT_INFO ex_info;
1062
291k
  int basesize;
1063
1064
  /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
1065
291k
  basesize = cd->base_insn_bitsize < buflen * 8 ?
1066
291k
                                     cd->base_insn_bitsize : buflen * 8;
1067
291k
  insn_value = cgen_get_insn_value (cd, buf, basesize, cd->insn_endian);
1068
1069
1070
  /* Fill in ex_info fields like read_insn would.  Don't actually call
1071
     read_insn, since the incoming buffer is already read (and possibly
1072
     modified a la m32r).  */
1073
291k
  ex_info.valid = (1 << buflen) - 1;
1074
291k
  ex_info.dis_info = info;
1075
291k
  ex_info.insn_bytes = buf;
1076
1077
  /* The instructions are stored in hash lists.
1078
     Pick the first one and keep trying until we find the right one.  */
1079
1080
291k
  insn_list = CGEN_DIS_LOOKUP_INSN (cd, (char *) buf, insn_value);
1081
3.35G
  while (insn_list != NULL)
1082
3.35G
    {
1083
3.35G
      const CGEN_INSN *insn = insn_list->insn;
1084
3.35G
      CGEN_FIELDS fields;
1085
3.35G
      int length;
1086
3.35G
      unsigned long insn_value_cropped;
1087
1088
3.35G
#ifdef CGEN_VALIDATE_INSN_SUPPORTED
1089
      /* Not needed as insn shouldn't be in hash lists if not supported.  */
1090
      /* Supported by this cpu?  */
1091
3.35G
      if (! m32c_cgen_insn_supported (cd, insn))
1092
1.66G
        {
1093
1.66G
          insn_list = CGEN_DIS_NEXT_INSN (insn_list);
1094
1.66G
    continue;
1095
1.66G
        }
1096
1.69G
#endif
1097
1098
      /* Basic bit mask must be correct.  */
1099
      /* ??? May wish to allow target to defer this check until the extract
1100
   handler.  */
1101
1102
      /* Base size may exceed this instruction's size.  Extract the
1103
         relevant part from the buffer. */
1104
1.69G
      if ((unsigned) (CGEN_INSN_BITSIZE (insn) / 8) < buflen &&
1105
413M
    (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
1106
413M
  insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn),
1107
413M
             info->endian == BFD_ENDIAN_BIG);
1108
1.27G
      else
1109
1.27G
  insn_value_cropped = insn_value;
1110
1111
1.69G
      if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn))
1112
1.69G
    == CGEN_INSN_BASE_VALUE (insn))
1113
271k
  {
1114
    /* Printing is handled in two passes.  The first pass parses the
1115
       machine insn and extracts the fields.  The second pass prints
1116
       them.  */
1117
1118
    /* Make sure the entire insn is loaded into insn_value, if it
1119
       can fit.  */
1120
271k
    if (((unsigned) CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize) &&
1121
12.8k
        (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
1122
12.3k
      {
1123
12.3k
        unsigned long full_insn_value;
1124
12.3k
        int rc = read_insn (cd, pc, info, buf,
1125
12.3k
          CGEN_INSN_BITSIZE (insn) / 8,
1126
12.3k
          & ex_info, & full_insn_value);
1127
12.3k
        if (rc != 0)
1128
11
    return rc;
1129
12.3k
        length = CGEN_EXTRACT_FN (cd, insn)
1130
12.3k
    (cd, insn, &ex_info, full_insn_value, &fields, pc);
1131
12.3k
      }
1132
259k
    else
1133
259k
      length = CGEN_EXTRACT_FN (cd, insn)
1134
259k
        (cd, insn, &ex_info, insn_value_cropped, &fields, pc);
1135
1136
    /* Length < 0 -> error.  */
1137
271k
    if (length < 0)
1138
0
      return length;
1139
271k
    if (length > 0)
1140
271k
      {
1141
271k
        CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length);
1142
        /* Length is in bits, result is in bytes.  */
1143
271k
        return length / 8;
1144
271k
      }
1145
271k
  }
1146
1147
1.69G
      insn_list = CGEN_DIS_NEXT_INSN (insn_list);
1148
1.69G
    }
1149
1150
20.0k
  return 0;
1151
291k
}
1152
1153
/* Default value for CGEN_PRINT_INSN.
1154
   The result is the size of the insn in bytes or zero for an unknown insn
1155
   or -1 if an error occured fetching bytes.  */
1156
1157
#ifndef CGEN_PRINT_INSN
1158
291k
#define CGEN_PRINT_INSN default_print_insn
1159
#endif
1160
1161
static int
1162
default_print_insn (CGEN_CPU_DESC cd, bfd_vma pc, disassemble_info *info)
1163
291k
{
1164
291k
  bfd_byte buf[CGEN_MAX_INSN_SIZE];
1165
291k
  int buflen;
1166
291k
  int status;
1167
1168
  /* Attempt to read the base part of the insn.  */
1169
291k
  buflen = cd->base_insn_bitsize / 8;
1170
291k
  status = (*info->read_memory_func) (pc, buf, buflen, info);
1171
1172
  /* Try again with the minimum part, if min < base.  */
1173
291k
  if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize))
1174
743
    {
1175
743
      buflen = cd->min_insn_bitsize / 8;
1176
743
      status = (*info->read_memory_func) (pc, buf, buflen, info);
1177
743
    }
1178
1179
291k
  if (status != 0)
1180
0
    {
1181
0
      (*info->memory_error_func) (status, pc, info);
1182
0
      return -1;
1183
0
    }
1184
1185
291k
  return print_insn (cd, pc, info, buf, buflen);
1186
291k
}
1187
1188
/* Main entry point.
1189
   Print one instruction from PC on INFO->STREAM.
1190
   Return the size of the instruction (in bytes).  */
1191
1192
typedef struct cpu_desc_list
1193
{
1194
  struct cpu_desc_list *next;
1195
  CGEN_BITSET *isa;
1196
  int mach;
1197
  int endian;
1198
  int insn_endian;
1199
  CGEN_CPU_DESC cd;
1200
} cpu_desc_list;
1201
1202
int
1203
print_insn_m32c (bfd_vma pc, disassemble_info *info)
1204
291k
{
1205
291k
  static cpu_desc_list *cd_list = 0;
1206
291k
  cpu_desc_list *cl = 0;
1207
291k
  static CGEN_CPU_DESC cd = 0;
1208
291k
  static CGEN_BITSET *prev_isa;
1209
291k
  static int prev_mach;
1210
291k
  static int prev_endian;
1211
291k
  static int prev_insn_endian;
1212
291k
  int length;
1213
291k
  CGEN_BITSET *isa;
1214
291k
  int mach;
1215
291k
  int endian = (info->endian == BFD_ENDIAN_BIG
1216
291k
    ? CGEN_ENDIAN_BIG
1217
291k
    : CGEN_ENDIAN_LITTLE);
1218
291k
  int insn_endian = (info->endian_code == BFD_ENDIAN_BIG
1219
291k
                     ? CGEN_ENDIAN_BIG
1220
291k
                     : CGEN_ENDIAN_LITTLE);
1221
291k
  enum bfd_architecture arch;
1222
1223
  /* ??? gdb will set mach but leave the architecture as "unknown" */
1224
291k
#ifndef CGEN_BFD_ARCH
1225
291k
#define CGEN_BFD_ARCH bfd_arch_m32c
1226
291k
#endif
1227
291k
  arch = info->arch;
1228
291k
  if (arch == bfd_arch_unknown)
1229
0
    arch = CGEN_BFD_ARCH;
1230
1231
  /* There's no standard way to compute the machine or isa number
1232
     so we leave it to the target.  */
1233
#ifdef CGEN_COMPUTE_MACH
1234
  mach = CGEN_COMPUTE_MACH (info);
1235
#else
1236
291k
  mach = info->mach;
1237
291k
#endif
1238
1239
#ifdef CGEN_COMPUTE_ISA
1240
  {
1241
    static CGEN_BITSET *permanent_isa;
1242
1243
    if (!permanent_isa)
1244
      permanent_isa = cgen_bitset_create (MAX_ISAS);
1245
    isa = permanent_isa;
1246
    cgen_bitset_clear (isa);
1247
    cgen_bitset_add (isa, CGEN_COMPUTE_ISA (info));
1248
  }
1249
#else
1250
291k
  isa = info->private_data;
1251
291k
#endif
1252
1253
  /* If we've switched cpu's, try to find a handle we've used before */
1254
291k
  if (cd
1255
291k
      && (cgen_bitset_compare (isa, prev_isa) != 0
1256
291k
    || mach != prev_mach
1257
76.1k
    || endian != prev_endian))
1258
215k
    {
1259
215k
      cd = 0;
1260
573k
      for (cl = cd_list; cl; cl = cl->next)
1261
573k
  {
1262
573k
    if (cgen_bitset_compare (cl->isa, isa) == 0 &&
1263
357k
        cl->mach == mach &&
1264
215k
        cl->endian == endian)
1265
215k
      {
1266
215k
        cd = cl->cd;
1267
215k
        prev_isa = cd->isas;
1268
215k
        break;
1269
215k
      }
1270
573k
  }
1271
215k
    }
1272
1273
  /* If we haven't initialized yet, initialize the opcode table.  */
1274
291k
  if (! cd)
1275
4
    {
1276
4
      const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach);
1277
4
      const char *mach_name;
1278
1279
4
      if (!arch_type)
1280
0
  abort ();
1281
4
      mach_name = arch_type->printable_name;
1282
1283
4
      prev_isa = cgen_bitset_copy (isa);
1284
4
      prev_mach = mach;
1285
4
      prev_endian = endian;
1286
4
      prev_insn_endian = insn_endian;
1287
4
      cd = m32c_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa,
1288
4
         CGEN_CPU_OPEN_BFDMACH, mach_name,
1289
4
         CGEN_CPU_OPEN_ENDIAN, prev_endian,
1290
4
                                 CGEN_CPU_OPEN_INSN_ENDIAN, prev_insn_endian,
1291
4
         CGEN_CPU_OPEN_END);
1292
4
      if (!cd)
1293
0
  abort ();
1294
1295
      /* Save this away for future reference.  */
1296
4
      cl = xmalloc (sizeof (struct cpu_desc_list));
1297
4
      cl->cd = cd;
1298
4
      cl->isa = prev_isa;
1299
4
      cl->mach = mach;
1300
4
      cl->endian = endian;
1301
4
      cl->next = cd_list;
1302
4
      cd_list = cl;
1303
1304
4
      m32c_cgen_init_dis (cd);
1305
4
    }
1306
1307
  /* We try to have as much common code as possible.
1308
     But at this point some targets need to take over.  */
1309
  /* ??? Some targets may need a hook elsewhere.  Try to avoid this,
1310
     but if not possible try to move this hook elsewhere rather than
1311
     have two hooks.  */
1312
291k
  length = CGEN_PRINT_INSN (cd, pc, info);
1313
291k
  if (length > 0)
1314
271k
    return length;
1315
20.0k
  if (length < 0)
1316
11
    return -1;
1317
1318
20.0k
  (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
1319
20.0k
  return cd->default_insn_bitsize / 8;
1320
20.0k
}