Coverage Report

Created: 2026-04-04 08:16

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/binutils-gdb/opcodes/visium-dis.c
Line
Count
Source
1
/* Single instruction disassembler for the Visium.
2
3
   Copyright (C) 2002-2026 Free Software Foundation, Inc.
4
5
   This file is part of the GNU opcodes library.
6
7
   This library is free software; you can redistribute it and/or modify
8
   it under the terms of the GNU General Public License as published by
9
   the Free Software Foundation; either version 3, or (at your option)
10
   any later version.
11
12
   It is distributed in the hope that it will be useful, but WITHOUT
13
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
14
   or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
15
   License for more details.
16
17
   You should have received a copy of the GNU General Public License
18
   along with this program; if not, write to the Free Software
19
   Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
20
   MA 02110-1301, USA.  */
21
22
#include "sysdep.h"
23
#include "disassemble.h"
24
#include "opcode/visium.h"
25
26
#include <string.h>
27
#include <stdlib.h>
28
#include <stdio.h>
29
#include <ctype.h>
30
#include <setjmp.h>
31
32
/* Maximum length of an instruction.  */
33
#define MAXLEN 4
34
35
struct private
36
{
37
  /* Points to first byte not fetched.  */
38
  bfd_byte *max_fetched;
39
  bfd_byte the_buffer[MAXLEN];
40
  bfd_vma insn_start;
41
  jmp_buf bailout;
42
};
43
44
/* Make sure that bytes from INFO->PRIVATE_DATA->BUFFER (inclusive)
45
   to ADDR (exclusive) are valid.  Returns 1 for success, longjmps
46
   on error.  */
47
#define FETCH_DATA(info, addr) \
48
477k
  ((addr) <= ((struct private *)(info->private_data))->max_fetched \
49
477k
   ? 1 : fetch_data ((info), (addr)))
50
51
static int fetch_data (struct disassemble_info *info, bfd_byte * addr);
52
53
static int
54
fetch_data (struct disassemble_info *info, bfd_byte *addr)
55
477k
{
56
477k
  int status;
57
477k
  struct private *priv = (struct private *) info->private_data;
58
477k
  bfd_vma start = priv->insn_start + (priv->max_fetched - priv->the_buffer);
59
60
477k
  status = (*info->read_memory_func) (start,
61
477k
              priv->max_fetched,
62
477k
              addr - priv->max_fetched, info);
63
477k
  if (status != 0)
64
267
    {
65
267
      (*info->memory_error_func) (status, start, info);
66
267
      longjmp (priv->bailout, 1);
67
267
    }
68
477k
  else
69
477k
    priv->max_fetched = addr;
70
477k
  return 1;
71
477k
}
72
73
static char *size_names[] = { "?", "b", "w", "?", "l", "?", "?", "?" };
74
75
static char *cc_names[] =
76
{
77
  "fa", "eq", "cs", "os", "ns", "ne", "cc", "oc",
78
  "nc", "ge", "gt", "hi", "le", "ls", "lt", "tr"
79
};
80
81
/* Disassemble non-storage relative instructions.  */
82
83
static int
84
disassem_class0 (disassemble_info *info, unsigned int ins)
85
113k
{
86
113k
  int opcode = (ins >> 21) & 0x000f;
87
88
113k
  if (ins & CLASS0_UNUSED_MASK)
89
62.9k
    goto illegal_opcode;
90
91
51.0k
  switch (opcode)
92
51.0k
    {
93
43.2k
    case 0:
94
      /* BRR instruction.  */
95
43.2k
      {
96
43.2k
  unsigned cbf = (ins >> 27) & 0x000f;
97
43.2k
  int displacement = ((ins & 0xffff) ^ 0x8000) - 0x8000;
98
99
43.2k
  if (ins == 0)
100
25.9k
    (*info->fprintf_func) (info->stream, "nop");
101
17.2k
  else
102
17.2k
    (*info->fprintf_func) (info->stream, "brr     %s,%+d",
103
17.2k
         cc_names[cbf], displacement);
104
43.2k
      }
105
43.2k
      break;
106
847
    case 1:
107
      /* Illegal opcode.  */
108
847
      goto illegal_opcode;
109
0
      break;
110
610
    case 2:
111
      /* Illegal opcode.  */
112
610
      goto illegal_opcode;
113
0
      break;
114
868
    case 3:
115
      /* Illegal opcode.  */
116
868
      goto illegal_opcode;
117
0
      break;
118
536
    case 4:
119
      /* Illegal opcode.  */
120
536
      goto illegal_opcode;
121
0
      break;
122
718
    case 5:
123
      /* Illegal opcode.  */
124
718
      goto illegal_opcode;
125
0
      break;
126
1.26k
    case 6:
127
      /* Illegal opcode.  */
128
1.26k
      goto illegal_opcode;
129
0
      break;
130
279
    case 7:
131
      /* Illegal opcode.  */
132
279
      goto illegal_opcode;
133
0
      break;
134
2.12k
    case 8:
135
      /* Illegal opcode.  */
136
2.12k
      goto illegal_opcode;
137
0
      break;
138
89
    case 9:
139
      /* Illegal opcode.  */
140
89
      goto illegal_opcode;
141
0
      break;
142
29
    case 10:
143
      /* Illegal opcode.  */
144
29
      goto illegal_opcode;
145
0
      break;
146
103
    case 11:
147
      /* Illegal opcode.  */
148
103
      goto illegal_opcode;
149
0
      break;
150
103
    case 12:
151
      /* Illegal opcode.  */
152
103
      goto illegal_opcode;
153
0
      break;
154
8
    case 13:
155
      /* Illegal opcode.  */
156
8
      goto illegal_opcode;
157
0
      break;
158
62
    case 14:
159
      /* Illegal opcode.  */
160
62
      goto illegal_opcode;
161
0
      break;
162
96
    case 15:
163
      /* Illegal opcode.  */
164
96
      goto illegal_opcode;
165
0
      break;
166
51.0k
    }
167
43.2k
  return 0;
168
169
70.6k
 illegal_opcode:
170
70.6k
  return -1;
171
51.0k
}
172
173
/* Disassemble non-storage register class instructions.   */
174
175
static int
176
disassem_class1 (disassemble_info *info, unsigned int ins)
177
50.4k
{
178
50.4k
  int opcode = (ins >> 21) & 0xf;
179
50.4k
  int source_a = (ins >> 16) & 0x1f;
180
50.4k
  int source_b = (ins >> 4) & 0x1f;
181
50.4k
  int indx = (ins >> 10) & 0x1f;
182
183
50.4k
  int size = ins & 0x7;
184
185
50.4k
  if (ins & CLASS1_UNUSED_MASK)
186
27.5k
    goto illegal_opcode;
187
188
22.8k
  switch (opcode)
189
22.8k
    {
190
3.69k
    case 0:
191
      /* Stop.  */
192
3.69k
      (*info->fprintf_func) (info->stream, "stop    %d,r%d", indx, source_a);
193
3.69k
      break;
194
893
    case 1:
195
      /* BMI - Block Move Indirect.  */
196
893
      if (ins != BMI)
197
806
  goto illegal_opcode;
198
199
87
      (*info->fprintf_func) (info->stream, "bmi     r1,r2,r3");
200
87
      break;
201
716
    case 2:
202
      /* Illegal opcode.  */
203
716
      goto illegal_opcode;
204
0
      break;
205
1.64k
    case 3:
206
      /* BMD - Block Move Direct.  */
207
1.64k
      if (ins != BMD)
208
1.62k
  goto illegal_opcode;
209
210
19
      (*info->fprintf_func) (info->stream, "bmd     r1,r2,r3");
211
19
      break;
212
922
    case 4:
213
      /* DSI - Disable Interrupts.  */
214
922
      if (ins != DSI)
215
907
  goto illegal_opcode;
216
217
15
      (*info->fprintf_func) (info->stream, "dsi");
218
15
      break;
219
220
863
    case 5:
221
      /* ENI - Enable Interrupts.  */
222
863
      if (ins != ENI)
223
802
  goto illegal_opcode;
224
225
61
      (*info->fprintf_func) (info->stream, "eni");
226
61
      break;
227
228
1.06k
    case 6:
229
      /* Illegal opcode (was EUT).  */
230
1.06k
      goto illegal_opcode;
231
0
      break;
232
948
    case 7:
233
      /* RFI - Return from Interrupt.  */
234
948
      if (ins != RFI)
235
898
  goto illegal_opcode;
236
237
50
      (*info->fprintf_func) (info->stream, "rfi");
238
50
      break;
239
3.18k
    case 8:
240
      /* Illegal opcode.  */
241
3.18k
      goto illegal_opcode;
242
0
      break;
243
1.30k
    case 9:
244
      /* Illegal opcode.  */
245
1.30k
      goto illegal_opcode;
246
0
      break;
247
678
    case 10:
248
      /* Illegal opcode.  */
249
678
      goto illegal_opcode;
250
0
      break;
251
1.61k
    case 11:
252
      /* Illegal opcode.  */
253
1.61k
      goto illegal_opcode;
254
0
      break;
255
1.04k
    case 12:
256
      /* Illegal opcode.  */
257
1.04k
      goto illegal_opcode;
258
0
      break;
259
655
    case 13:
260
655
      goto illegal_opcode;
261
0
      break;
262
753
    case 14:
263
753
      goto illegal_opcode;
264
0
      break;
265
2.87k
    case 15:
266
2.87k
      if (ins & EAM_SELECT_MASK)
267
2.00k
  {
268
    /* Extension arithmetic module write */
269
2.00k
    int fp_ins = (ins >> 27) & 0xf;
270
271
2.00k
    if (size != 4)
272
429
      goto illegal_opcode;
273
274
1.57k
    if (ins & FP_SELECT_MASK)
275
773
      {
276
        /* Which floating point instructions don't need a fsrcB
277
           register.  */
278
773
        const int no_fsrcb[16] = { 1, 0, 0, 0, 0, 1, 1, 1,
279
773
    1, 1, 0, 0, 1, 0, 0, 0
280
773
        };
281
773
        if (no_fsrcb[fp_ins] && source_b)
282
50
    goto illegal_opcode;
283
284
        /* Check that none of the floating register register numbers
285
           is higher than 15. (If this is fload, then srcA is a
286
           general register.  */
287
723
        if (ins & ((1 << 14) | (1 << 8)) || (fp_ins && ins & (1 << 20)))
288
128
    goto illegal_opcode;
289
290
595
        switch (fp_ins)
291
595
    {
292
16
    case 0:
293
16
      (*info->fprintf_func) (info->stream, "fload   f%d,r%d",
294
16
           indx, source_a);
295
16
      break;
296
48
    case 1:
297
48
      (*info->fprintf_func) (info->stream, "fadd    f%d,f%d,f%d",
298
48
           indx, source_a, source_b);
299
48
      break;
300
96
    case 2:
301
96
      (*info->fprintf_func) (info->stream, "fsub    f%d,f%d,f%d",
302
96
           indx, source_a, source_b);
303
96
      break;
304
1
    case 3:
305
1
      (*info->fprintf_func) (info->stream, "fmult   f%d,f%d,f%d",
306
1
           indx, source_a, source_b);
307
1
      break;
308
35
    case 4:
309
35
      (*info->fprintf_func) (info->stream, "fdiv    f%d,f%d,f%d",
310
35
           indx, source_a, source_b);
311
35
      break;
312
151
    case 5:
313
151
      (*info->fprintf_func) (info->stream, "fsqrt   f%d,f%d",
314
151
           indx, source_a);
315
151
      break;
316
84
    case 6:
317
84
      (*info->fprintf_func) (info->stream, "fneg    f%d,f%d",
318
84
           indx, source_a);
319
84
      break;
320
22
    case 7:
321
22
      (*info->fprintf_func) (info->stream, "fabs    f%d,f%d",
322
22
           indx, source_a);
323
22
      break;
324
4
    case 8:
325
4
      (*info->fprintf_func) (info->stream, "ftoi    f%d,f%d",
326
4
           indx, source_a);
327
4
      break;
328
26
    case 9:
329
26
      (*info->fprintf_func) (info->stream, "itof    f%d,f%d",
330
26
           indx, source_a);
331
26
      break;
332
52
    case 12:
333
52
      (*info->fprintf_func) (info->stream, "fmove   f%d,f%d",
334
52
           indx, source_a);
335
52
      break;
336
60
    default:
337
60
      (*info->fprintf_func) (info->stream,
338
60
           "fpinst  %d,f%d,f%d,f%d", fp_ins,
339
60
           indx, source_a, source_b);
340
60
      break;
341
595
    }
342
595
      }
343
804
    else
344
804
      {
345
        /* Which EAM operations do not need a srcB register.  */
346
804
        const int no_srcb[32] =
347
804
        { 0, 0, 1, 1, 0, 1, 1, 1,
348
804
    0, 1, 1, 1, 0, 0, 0, 0,
349
804
    0, 0, 0, 0, 0, 0, 0, 0,
350
804
    0, 0, 0, 0, 0, 0, 0, 0
351
804
        };
352
353
804
        if (no_srcb[indx] && source_b)
354
39
    goto illegal_opcode;
355
356
765
        if (fp_ins)
357
56
    goto illegal_opcode;
358
359
709
        switch (indx)
360
709
    {
361
14
    case 0:
362
14
      (*info->fprintf_func) (info->stream, "mults   r%d,r%d",
363
14
           source_a, source_b);
364
14
      break;
365
86
    case 1:
366
86
      (*info->fprintf_func) (info->stream, "multu   r%d,r%d",
367
86
           source_a, source_b);
368
86
      break;
369
30
    case 2:
370
30
      (*info->fprintf_func) (info->stream, "divs    r%d",
371
30
           source_a);
372
30
      break;
373
0
    case 3:
374
0
      (*info->fprintf_func) (info->stream, "divu    r%d",
375
0
           source_a);
376
0
      break;
377
65
    case 4:
378
65
      (*info->fprintf_func) (info->stream, "writemd r%d,r%d",
379
65
           source_a, source_b);
380
65
      break;
381
8
    case 5:
382
8
      (*info->fprintf_func) (info->stream, "writemdc r%d",
383
8
           source_a);
384
8
      break;
385
0
    case 6:
386
0
      (*info->fprintf_func) (info->stream, "divds   r%d",
387
0
           source_a);
388
0
      break;
389
11
    case 7:
390
11
      (*info->fprintf_func) (info->stream, "divdu   r%d",
391
11
           source_a);
392
11
      break;
393
0
    case 9:
394
0
      (*info->fprintf_func) (info->stream, "asrd    r%d",
395
0
           source_a);
396
0
      break;
397
26
    case 10:
398
26
      (*info->fprintf_func) (info->stream, "lsrd    r%d",
399
26
           source_a);
400
26
      break;
401
36
    case 11:
402
36
      (*info->fprintf_func) (info->stream, "asld    r%d",
403
36
           source_a);
404
36
      break;
405
433
    default:
406
433
      (*info->fprintf_func) (info->stream,
407
433
           "eamwrite %d,r%d,r%d", indx,
408
433
           source_a, source_b);
409
433
      break;
410
709
    }
411
709
      }
412
1.57k
  }
413
866
      else
414
866
  {
415
    /* WRITE - write to memory.  */
416
866
    (*info->fprintf_func) (info->stream, "write.%s %d(r%d),r%d",
417
866
         size_names[size], indx, source_a, source_b);
418
866
  }
419
2.17k
      break;
420
22.8k
    }
421
422
6.09k
  return 0;
423
424
44.3k
 illegal_opcode:
425
44.3k
  return -1;
426
22.8k
}
427
428
/* Disassemble storage immediate class instructions.   */
429
430
static int
431
disassem_class2 (disassemble_info *info, unsigned int ins)
432
51.5k
{
433
51.5k
  int opcode = (ins >> 21) & 0xf;
434
51.5k
  int source_a = (ins >> 16) & 0x1f;
435
51.5k
  unsigned immediate = ins & 0x0000ffff;
436
437
51.5k
  if (ins & CC_MASK)
438
41.6k
    goto illegal_opcode;
439
440
9.96k
  switch (opcode)
441
9.96k
    {
442
811
    case 0:
443
      /* ADDI instruction.  */
444
811
      (*info->fprintf_func) (info->stream, "addi    r%d,%d", source_a,
445
811
           immediate);
446
811
      break;
447
629
    case 1:
448
      /* Illegal opcode.  */
449
629
      goto illegal_opcode;
450
0
      break;
451
333
    case 2:
452
      /* SUBI instruction.  */
453
333
      (*info->fprintf_func) (info->stream, "subi    r%d,%d", source_a,
454
333
           immediate);
455
333
      break;
456
272
    case 3:
457
      /* Illegal opcode.  */
458
272
      goto illegal_opcode;
459
0
      break;
460
597
    case 4:
461
      /* MOVIL instruction.  */
462
597
      (*info->fprintf_func) (info->stream, "movil   r%d,0x%04X", source_a,
463
597
           immediate);
464
597
      break;
465
535
    case 5:
466
      /* MOVIU instruction.  */
467
535
      (*info->fprintf_func) (info->stream, "moviu   r%d,0x%04X", source_a,
468
535
           immediate);
469
535
      break;
470
164
    case 6:
471
      /* MOVIQ instruction.  */
472
164
      (*info->fprintf_func) (info->stream, "moviq   r%d,%u", source_a,
473
164
           immediate);
474
164
      break;
475
530
    case 7:
476
      /* Illegal opcode.  */
477
530
      goto illegal_opcode;
478
0
      break;
479
1.85k
    case 8:
480
      /* WRTL instruction.  */
481
1.85k
      if (source_a != 0)
482
1.34k
  goto illegal_opcode;
483
484
517
      (*info->fprintf_func) (info->stream, "wrtl    0x%04X", immediate);
485
517
      break;
486
221
    case 9:
487
      /* WRTU instruction.  */
488
221
      if (source_a != 0)
489
195
  goto illegal_opcode;
490
491
26
      (*info->fprintf_func) (info->stream, "wrtu    0x%04X", immediate);
492
26
      break;
493
565
    case 10:
494
      /* Illegal opcode.  */
495
565
      goto illegal_opcode;
496
0
      break;
497
83
    case 11:
498
      /* Illegal opcode.  */
499
83
      goto illegal_opcode;
500
0
      break;
501
2.48k
    case 12:
502
      /* Illegal opcode.  */
503
2.48k
      goto illegal_opcode;
504
0
      break;
505
366
    case 13:
506
      /* Illegal opcode.  */
507
366
      goto illegal_opcode;
508
0
      break;
509
159
    case 14:
510
      /* Illegal opcode.  */
511
159
      goto illegal_opcode;
512
0
      break;
513
362
    case 15:
514
      /* Illegal opcode.  */
515
362
      goto illegal_opcode;
516
0
      break;
517
9.96k
    }
518
519
2.98k
  return 0;
520
521
48.6k
 illegal_opcode:
522
48.6k
  return -1;
523
9.96k
}
524
525
/* Disassemble storage register class instructions.  */
526
527
static int
528
disassem_class3 (disassemble_info *info, unsigned int ins)
529
79.1k
{
530
79.1k
  int opcode = (ins >> 21) & 0xf;
531
79.1k
  int source_b = (ins >> 4) & 0x1f;
532
79.1k
  int source_a = (ins >> 16) & 0x1f;
533
79.1k
  int size = ins & 0x7;
534
79.1k
  int dest = (ins >> 10) & 0x1f;
535
536
  /* Those instructions that don't have a srcB register.  */
537
79.1k
  const int no_srcb[16] =
538
79.1k
  { 0, 0, 0, 0, 1, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 0 };
539
540
  /* These are instructions which can take an immediate srcB value.  */
541
79.1k
  const int srcb_immed[16] =
542
79.1k
  { 0, 0, 0, 0, 0, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 1 };
543
544
  /* User opcodes should not provide a non-zero srcB register
545
     when none is required. Only a BRA or floating point
546
     instruction should have a non-zero condition code field.
547
     Only a WRITE or EAMWRITE (opcode 15) should select an EAM
548
     or floating point operation.  Note that FP_SELECT_MASK is
549
     the same bit (bit 3) as the interrupt bit which
550
     distinguishes SYS1 from BRA and SYS2 from RFLAG.  */
551
79.1k
  if ((no_srcb[opcode] && source_b)
552
66.6k
      || (!srcb_immed[opcode] && ins & CLASS3_SOURCEB_IMMED)
553
50.2k
      || (opcode != 12 && opcode != 15 && ins & CC_MASK)
554
31.6k
      || (opcode != 15 && ins & (EAM_SELECT_MASK | FP_SELECT_MASK)))
555
48.8k
    goto illegal_opcode;
556
557
558
30.2k
  switch (opcode)
559
30.2k
    {
560
413
    case 0:
561
      /* ADD instruction.  */
562
413
      (*info->fprintf_func) (info->stream, "add.%s   r%d,r%d,r%d",
563
413
           size_names[size], dest, source_a, source_b);
564
413
      break;
565
95
    case 1:
566
      /* ADC instruction.  */
567
95
      (*info->fprintf_func) (info->stream, "adc.%s   r%d,r%d,r%d",
568
95
           size_names[size], dest, source_a, source_b);
569
95
      break;
570
48
    case 2:
571
      /* SUB instruction.  */
572
48
      if (dest == 0)
573
25
  (*info->fprintf_func) (info->stream, "cmp.%s   r%d,r%d",
574
25
             size_names[size], source_a, source_b);
575
23
      else
576
23
  (*info->fprintf_func) (info->stream, "sub.%s   r%d,r%d,r%d",
577
23
             size_names[size], dest, source_a, source_b);
578
48
      break;
579
311
    case 3:
580
      /* SUBC instruction.  */
581
311
      if (dest == 0)
582
176
  (*info->fprintf_func) (info->stream, "cmpc.%s  r%d,r%d",
583
176
             size_names[size], source_a, source_b);
584
135
      else
585
135
  (*info->fprintf_func) (info->stream, "subc.%s  r%d,r%d,r%d",
586
135
             size_names[size], dest, source_a, source_b);
587
311
      break;
588
89
    case 4:
589
      /* EXTW instruction.  */
590
89
      if (size == 1)
591
21
  goto illegal_opcode;
592
593
68
      (*info->fprintf_func) (info->stream, "extw.%s  r%d,r%d",
594
68
           size_names[size], dest, source_a);
595
68
      break;
596
179
    case 5:
597
      /* ASR instruction.  */
598
179
      if (ins & CLASS3_SOURCEB_IMMED)
599
49
  (*info->fprintf_func) (info->stream, "asr.%s   r%d,r%d,%d",
600
49
             size_names[size], dest, source_a, source_b);
601
130
      else
602
130
  (*info->fprintf_func) (info->stream, "asr.%s   r%d,r%d,r%d",
603
130
             size_names[size], dest, source_a, source_b);
604
179
      break;
605
328
    case 6:
606
      /* LSR instruction.  */
607
328
      if (ins & CLASS3_SOURCEB_IMMED)
608
262
  (*info->fprintf_func) (info->stream, "lsr.%s   r%d,r%d,%d",
609
262
             size_names[size], dest, source_a, source_b);
610
66
      else
611
66
  (*info->fprintf_func) (info->stream, "lsr.%s   r%d,r%d,r%d",
612
66
             size_names[size], dest, source_a, source_b);
613
328
      break;
614
99
    case 7:
615
      /* ASL instruction.  */
616
99
      if (ins & CLASS3_SOURCEB_IMMED)
617
47
  (*info->fprintf_func) (info->stream, "asl.%s   r%d,r%d,%d",
618
47
             size_names[size], dest, source_a, source_b);
619
52
      else
620
52
  (*info->fprintf_func) (info->stream, "asl.%s   r%d,r%d,r%d",
621
52
             size_names[size], dest, source_a, source_b);
622
99
      break;
623
501
    case 8:
624
      /* XOR instruction.  */
625
501
      (*info->fprintf_func) (info->stream, "xor.%s   r%d,r%d,r%d",
626
501
           size_names[size], dest, source_a, source_b);
627
501
      break;
628
146
    case 9:
629
      /* OR instruction.  */
630
146
      if (source_b == 0)
631
101
  (*info->fprintf_func) (info->stream, "move.%s  r%d,r%d",
632
101
             size_names[size], dest, source_a);
633
45
      else
634
45
  (*info->fprintf_func) (info->stream, "or.%s    r%d,r%d,r%d",
635
45
             size_names[size], dest, source_a, source_b);
636
146
      break;
637
54
    case 10:
638
      /* AND instruction.  */
639
54
      (*info->fprintf_func) (info->stream, "and.%s   r%d,r%d,r%d",
640
54
           size_names[size], dest, source_a, source_b);
641
54
      break;
642
137
    case 11:
643
      /* NOT instruction.  */
644
137
      (*info->fprintf_func) (info->stream, "not.%s   r%d,r%d",
645
137
           size_names[size], dest, source_a);
646
137
      break;
647
276
    case 12:
648
      /* BRA instruction.  */
649
276
      {
650
276
  unsigned cbf = (ins >> 27) & 0x000f;
651
652
276
  if (size != 4)
653
272
    goto illegal_opcode;
654
655
4
  (*info->fprintf_func) (info->stream, "bra     %s,r%d,r%d",
656
4
             cc_names[cbf], source_a, dest);
657
4
      }
658
0
      break;
659
163
    case 13:
660
      /* RFLAG instruction.  */
661
163
      if (source_a || size != 4)
662
75
  goto illegal_opcode;
663
664
88
      (*info->fprintf_func) (info->stream, "rflag   r%d", dest);
665
88
      break;
666
107
    case 14:
667
      /* EXTB instruction.  */
668
107
      (*info->fprintf_func) (info->stream, "extb.%s  r%d,r%d",
669
107
           size_names[size], dest, source_a);
670
107
      break;
671
27.3k
    case 15:
672
27.3k
      if (!(ins & CLASS3_SOURCEB_IMMED))
673
2.89k
  goto illegal_opcode;
674
675
24.4k
      if (ins & EAM_SELECT_MASK)
676
23.4k
  {
677
    /* Extension arithmetic module read.  */
678
23.4k
    int fp_ins = (ins >> 27) & 0xf;
679
680
23.4k
    if (size != 4)
681
22.8k
      goto illegal_opcode;
682
683
613
    if (ins & FP_SELECT_MASK)
684
176
      {
685
        /* Check fsrcA <= 15 and fsrcB <= 15.  */
686
176
        if (ins & ((1 << 20) | (1 << 8)))
687
129
    goto illegal_opcode;
688
689
47
        switch (fp_ins)
690
47
    {
691
0
    case 0:
692
0
      if (source_b)
693
0
        goto illegal_opcode;
694
695
0
      (*info->fprintf_func) (info->stream, "fstore  r%d,f%d",
696
0
           dest, source_a);
697
0
      break;
698
0
    case 10:
699
0
      (*info->fprintf_func) (info->stream, "fcmp    r%d,f%d,f%d",
700
0
           dest, source_a, source_b);
701
0
      break;
702
2
    case 11:
703
2
      (*info->fprintf_func) (info->stream, "fcmpe   r%d,f%d,f%d",
704
2
           dest, source_a, source_b);
705
2
      break;
706
45
    default:
707
45
      (*info->fprintf_func) (info->stream,
708
45
           "fpuread %d,r%d,f%d,f%d", fp_ins,
709
45
           dest, source_a, source_b);
710
45
      break;
711
47
    }
712
47
      }
713
437
    else
714
437
      {
715
437
        if (fp_ins || source_a)
716
437
    goto illegal_opcode;
717
718
0
        switch (source_b)
719
0
    {
720
0
    case 0:
721
0
      (*info->fprintf_func) (info->stream, "readmda r%d", dest);
722
0
      break;
723
0
    case 1:
724
0
      (*info->fprintf_func) (info->stream, "readmdb r%d", dest);
725
0
      break;
726
0
    case 2:
727
0
      (*info->fprintf_func) (info->stream, "readmdc r%d", dest);
728
0
      break;
729
0
    default:
730
0
      (*info->fprintf_func) (info->stream, "eamread r%d,%d",
731
0
           dest, source_b);
732
0
      break;
733
0
    }
734
0
      }
735
613
  }
736
1.00k
      else
737
1.00k
  {
738
1.00k
    if (ins & FP_SELECT_MASK)
739
395
      goto illegal_opcode;
740
741
    /* READ instruction.  */
742
608
    (*info->fprintf_func) (info->stream, "read.%s  r%d,%d(r%d)",
743
608
         size_names[size], dest, source_b, source_a);
744
608
  }
745
655
      break;
746
30.2k
    }
747
748
3.23k
  return 0;
749
750
75.9k
 illegal_opcode:
751
75.9k
  return -1;
752
753
30.2k
}
754
755
/* Print the visium instruction at address addr in debugged memory,
756
   on info->stream. Return length of the instruction, in bytes.  */
757
758
int
759
print_insn_visium (bfd_vma addr, disassemble_info *info)
760
477k
{
761
477k
  unsigned ins;
762
477k
  unsigned p1, p2;
763
477k
  int ans;
764
477k
  int i;
765
766
  /* Stuff copied from m68k-dis.c.  */
767
477k
  struct private priv;
768
477k
  bfd_byte *buffer = priv.the_buffer;
769
477k
  info->private_data = &priv;
770
477k
  priv.max_fetched = priv.the_buffer;
771
477k
  priv.insn_start = addr;
772
477k
  if (setjmp (priv.bailout) != 0)
773
267
    {
774
      /* Error return.  */
775
267
      return -1;
776
267
    }
777
778
  /* We do return this info.  */
779
477k
  info->insn_info_valid = 1;
780
781
  /* Assume non branch insn.  */
782
477k
  info->insn_type = dis_nonbranch;
783
784
  /* Assume no delay.  */
785
477k
  info->branch_delay_insns = 0;
786
787
  /* Assume no target known.  */
788
477k
  info->target = 0;
789
790
  /* Get 32-bit instruction word.  */
791
477k
  FETCH_DATA (info, buffer + 4);
792
477k
  ins = (unsigned) buffer[0] << 24;
793
477k
  ins |= buffer[1] << 16;
794
477k
  ins |= buffer[2] << 8;
795
477k
  ins |= buffer[3];
796
797
477k
  ans = 0;
798
799
477k
  p1 = buffer[0] ^ buffer[1] ^ buffer[2] ^ buffer[3];
800
477k
  p2 = 0;
801
4.29M
  for (i = 0; i < 8; i++)
802
3.82M
    {
803
3.82M
      p2 += p1 & 1;
804
3.82M
      p1 >>= 1;
805
3.82M
    }
806
807
  /* Decode the instruction.  */
808
477k
  if (p2 & 1)
809
182k
    ans = -1;
810
295k
  else
811
295k
    {
812
295k
      switch ((ins >> 25) & 0x3)
813
295k
  {
814
113k
  case 0:
815
113k
    ans = disassem_class0 (info, ins);
816
113k
    break;
817
50.4k
  case 1:
818
50.4k
    ans = disassem_class1 (info, ins);
819
50.4k
    break;
820
51.5k
  case 2:
821
51.5k
    ans = disassem_class2 (info, ins);
822
51.5k
    break;
823
79.1k
  case 3:
824
79.1k
    ans = disassem_class3 (info, ins);
825
79.1k
    break;
826
295k
  }
827
295k
    }
828
829
477k
  if (ans != 0)
830
422k
    (*info->fprintf_func) (info->stream, "err");
831
832
  /* Return number of bytes consumed (always 4 for the Visium).  */
833
477k
  return 4;
834
477k
}