Coverage Report

Created: 2020-10-17 06:46

/src/botan/src/lib/stream/chacha/chacha_avx2/chacha_avx2.cpp
Line
Count
Source (jump to first uncovered line)
1
/*
2
* (C) 2018 Jack Lloyd
3
*
4
* Botan is released under the Simplified BSD License (see license.txt)
5
*/
6
7
#include <botan/chacha.h>
8
#include <botan/internal/simd_avx2.h>
9
10
namespace Botan {
11
12
//static
13
BOTAN_FUNC_ISA("avx2")
14
void ChaCha::chacha_avx2_x8(uint8_t output[64*8], uint32_t state[16], size_t rounds)
15
57.1k
   {
16
57.1k
   SIMD_8x32::reset_registers();
17
57.1k
18
57.1k
   BOTAN_ASSERT(rounds % 2 == 0, "Valid rounds");
19
57.1k
   const SIMD_8x32 CTR0 = SIMD_8x32(0, 1, 2, 3, 4, 5, 6, 7);
20
57.1k
21
57.1k
   const uint32_t C = 0xFFFFFFFF - state[12];
22
57.1k
   const SIMD_8x32 CTR1 = SIMD_8x32(0, C < 1, C < 2, C < 3, C < 4, C < 5, C < 6, C < 7);
23
57.1k
24
57.1k
   SIMD_8x32 R00 = SIMD_8x32::splat(state[ 0]);
25
57.1k
   SIMD_8x32 R01 = SIMD_8x32::splat(state[ 1]);
26
57.1k
   SIMD_8x32 R02 = SIMD_8x32::splat(state[ 2]);
27
57.1k
   SIMD_8x32 R03 = SIMD_8x32::splat(state[ 3]);
28
57.1k
   SIMD_8x32 R04 = SIMD_8x32::splat(state[ 4]);
29
57.1k
   SIMD_8x32 R05 = SIMD_8x32::splat(state[ 5]);
30
57.1k
   SIMD_8x32 R06 = SIMD_8x32::splat(state[ 6]);
31
57.1k
   SIMD_8x32 R07 = SIMD_8x32::splat(state[ 7]);
32
57.1k
   SIMD_8x32 R08 = SIMD_8x32::splat(state[ 8]);
33
57.1k
   SIMD_8x32 R09 = SIMD_8x32::splat(state[ 9]);
34
57.1k
   SIMD_8x32 R10 = SIMD_8x32::splat(state[10]);
35
57.1k
   SIMD_8x32 R11 = SIMD_8x32::splat(state[11]);
36
57.1k
   SIMD_8x32 R12 = SIMD_8x32::splat(state[12]) + CTR0;
37
57.1k
   SIMD_8x32 R13 = SIMD_8x32::splat(state[13]) + CTR1;
38
57.1k
   SIMD_8x32 R14 = SIMD_8x32::splat(state[14]);
39
57.1k
   SIMD_8x32 R15 = SIMD_8x32::splat(state[15]);
40
57.1k
41
628k
   for(size_t r = 0; r != rounds / 2; ++r)
42
571k
      {
43
571k
      R00 += R04;
44
571k
      R01 += R05;
45
571k
      R02 += R06;
46
571k
      R03 += R07;
47
571k
48
571k
      R12 ^= R00;
49
571k
      R13 ^= R01;
50
571k
      R14 ^= R02;
51
571k
      R15 ^= R03;
52
571k
53
571k
      R12 = R12.rotl<16>();
54
571k
      R13 = R13.rotl<16>();
55
571k
      R14 = R14.rotl<16>();
56
571k
      R15 = R15.rotl<16>();
57
571k
58
571k
      R08 += R12;
59
571k
      R09 += R13;
60
571k
      R10 += R14;
61
571k
      R11 += R15;
62
571k
63
571k
      R04 ^= R08;
64
571k
      R05 ^= R09;
65
571k
      R06 ^= R10;
66
571k
      R07 ^= R11;
67
571k
68
571k
      R04 = R04.rotl<12>();
69
571k
      R05 = R05.rotl<12>();
70
571k
      R06 = R06.rotl<12>();
71
571k
      R07 = R07.rotl<12>();
72
571k
73
571k
      R00 += R04;
74
571k
      R01 += R05;
75
571k
      R02 += R06;
76
571k
      R03 += R07;
77
571k
78
571k
      R12 ^= R00;
79
571k
      R13 ^= R01;
80
571k
      R14 ^= R02;
81
571k
      R15 ^= R03;
82
571k
83
571k
      R12 = R12.rotl<8>();
84
571k
      R13 = R13.rotl<8>();
85
571k
      R14 = R14.rotl<8>();
86
571k
      R15 = R15.rotl<8>();
87
571k
88
571k
      R08 += R12;
89
571k
      R09 += R13;
90
571k
      R10 += R14;
91
571k
      R11 += R15;
92
571k
93
571k
      R04 ^= R08;
94
571k
      R05 ^= R09;
95
571k
      R06 ^= R10;
96
571k
      R07 ^= R11;
97
571k
98
571k
      R04 = R04.rotl<7>();
99
571k
      R05 = R05.rotl<7>();
100
571k
      R06 = R06.rotl<7>();
101
571k
      R07 = R07.rotl<7>();
102
571k
103
571k
      R00 += R05;
104
571k
      R01 += R06;
105
571k
      R02 += R07;
106
571k
      R03 += R04;
107
571k
108
571k
      R15 ^= R00;
109
571k
      R12 ^= R01;
110
571k
      R13 ^= R02;
111
571k
      R14 ^= R03;
112
571k
113
571k
      R15 = R15.rotl<16>();
114
571k
      R12 = R12.rotl<16>();
115
571k
      R13 = R13.rotl<16>();
116
571k
      R14 = R14.rotl<16>();
117
571k
118
571k
      R10 += R15;
119
571k
      R11 += R12;
120
571k
      R08 += R13;
121
571k
      R09 += R14;
122
571k
123
571k
      R05 ^= R10;
124
571k
      R06 ^= R11;
125
571k
      R07 ^= R08;
126
571k
      R04 ^= R09;
127
571k
128
571k
      R05 = R05.rotl<12>();
129
571k
      R06 = R06.rotl<12>();
130
571k
      R07 = R07.rotl<12>();
131
571k
      R04 = R04.rotl<12>();
132
571k
133
571k
      R00 += R05;
134
571k
      R01 += R06;
135
571k
      R02 += R07;
136
571k
      R03 += R04;
137
571k
138
571k
      R15 ^= R00;
139
571k
      R12 ^= R01;
140
571k
      R13 ^= R02;
141
571k
      R14 ^= R03;
142
571k
143
571k
      R15 = R15.rotl<8>();
144
571k
      R12 = R12.rotl<8>();
145
571k
      R13 = R13.rotl<8>();
146
571k
      R14 = R14.rotl<8>();
147
571k
148
571k
      R10 += R15;
149
571k
      R11 += R12;
150
571k
      R08 += R13;
151
571k
      R09 += R14;
152
571k
153
571k
      R05 ^= R10;
154
571k
      R06 ^= R11;
155
571k
      R07 ^= R08;
156
571k
      R04 ^= R09;
157
571k
158
571k
      R05 = R05.rotl<7>();
159
571k
      R06 = R06.rotl<7>();
160
571k
      R07 = R07.rotl<7>();
161
571k
      R04 = R04.rotl<7>();
162
571k
      }
163
57.1k
164
57.1k
   R00 += SIMD_8x32::splat(state[0]);
165
57.1k
   R01 += SIMD_8x32::splat(state[1]);
166
57.1k
   R02 += SIMD_8x32::splat(state[2]);
167
57.1k
   R03 += SIMD_8x32::splat(state[3]);
168
57.1k
   R04 += SIMD_8x32::splat(state[4]);
169
57.1k
   R05 += SIMD_8x32::splat(state[5]);
170
57.1k
   R06 += SIMD_8x32::splat(state[6]);
171
57.1k
   R07 += SIMD_8x32::splat(state[7]);
172
57.1k
   R08 += SIMD_8x32::splat(state[8]);
173
57.1k
   R09 += SIMD_8x32::splat(state[9]);
174
57.1k
   R10 += SIMD_8x32::splat(state[10]);
175
57.1k
   R11 += SIMD_8x32::splat(state[11]);
176
57.1k
   R12 += SIMD_8x32::splat(state[12]) + CTR0;
177
57.1k
   R13 += SIMD_8x32::splat(state[13]) + CTR1;
178
57.1k
   R14 += SIMD_8x32::splat(state[14]);
179
57.1k
   R15 += SIMD_8x32::splat(state[15]);
180
57.1k
181
57.1k
   SIMD_8x32::transpose(R00, R01, R02, R03, R04, R05, R06, R07);
182
57.1k
   SIMD_8x32::transpose(R08, R09, R10, R11, R12, R13, R14, R15);
183
57.1k
184
57.1k
   R00.store_le(output);
185
57.1k
   R08.store_le(output + 32*1);
186
57.1k
   R01.store_le(output + 32*2);
187
57.1k
   R09.store_le(output + 32*3);
188
57.1k
   R02.store_le(output + 32*4);
189
57.1k
   R10.store_le(output + 32*5);
190
57.1k
   R03.store_le(output + 32*6);
191
57.1k
   R11.store_le(output + 32*7);
192
57.1k
   R04.store_le(output + 32*8);
193
57.1k
   R12.store_le(output + 32*9);
194
57.1k
   R05.store_le(output + 32*10);
195
57.1k
   R13.store_le(output + 32*11);
196
57.1k
   R06.store_le(output + 32*12);
197
57.1k
   R14.store_le(output + 32*13);
198
57.1k
   R07.store_le(output + 32*14);
199
57.1k
   R15.store_le(output + 32*15);
200
57.1k
201
57.1k
   SIMD_8x32::zero_registers();
202
57.1k
203
57.1k
   state[12] += 8;
204
57.1k
   if(state[12] < 8)
205
0
      state[13]++;
206
57.1k
   }
207
}