Coverage Report

Created: 2023-09-25 06:24

/src/capstonenext/arch/M68K/M68KDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
4.84k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
1.58k
#define BIT_5(A)  ((A) & 0x00000020)
61
6.51k
#define BIT_6(A)  ((A) & 0x00000040)
62
6.51k
#define BIT_7(A)  ((A) & 0x00000080)
63
15.8k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
275
#define BIT_A(A)  ((A) & 0x00000400)
66
16.5k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
20.6k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.29k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
92.8k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
157k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
9.38k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
15.8k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
6.51k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
6.51k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
13.4k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
22.4k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
13.4k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
13.4k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
6.51k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
2.86k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
6.51k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.95k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
19.6k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
19.6k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
599k
{
149
599k
  const uint16_t v0 = info->code[addr + 0];
150
599k
  const uint16_t v1 = info->code[addr + 1];
151
599k
  return (v0 << 8) | v1;
152
599k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
264k
{
156
264k
  const uint32_t v0 = info->code[addr + 0];
157
264k
  const uint32_t v1 = info->code[addr + 1];
158
264k
  const uint32_t v2 = info->code[addr + 2];
159
264k
  const uint32_t v3 = info->code[addr + 3];
160
264k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
264k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
152
{
165
152
  const uint64_t v0 = info->code[addr + 0];
166
152
  const uint64_t v1 = info->code[addr + 1];
167
152
  const uint64_t v2 = info->code[addr + 2];
168
152
  const uint64_t v3 = info->code[addr + 3];
169
152
  const uint64_t v4 = info->code[addr + 4];
170
152
  const uint64_t v5 = info->code[addr + 5];
171
152
  const uint64_t v6 = info->code[addr + 6];
172
152
  const uint64_t v7 = info->code[addr + 7];
173
152
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
152
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
600k
{
178
600k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
600k
  if (info->code_len < addr + 2) {
180
1.13k
    return 0xaaaa;
181
1.13k
  }
182
599k
  return m68k_read_disassembler_16(info, addr);
183
600k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
267k
{
187
267k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
267k
  if (info->code_len < addr + 4) {
189
3.15k
    return 0xaaaaaaaa;
190
3.15k
  }
191
264k
  return m68k_read_disassembler_32(info, addr);
192
267k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
156
{
196
156
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
156
  if (info->code_len < addr + 8) {
198
4
    return 0xaaaaaaaaaaaaaaaaLL;
199
4
  }
200
152
  return m68k_read_disassembler_64(info, addr);
201
156
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
59.7k
  do {           \
269
59.7k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
16.3k
      d68000_invalid(info);   \
271
16.3k
      return;       \
272
16.3k
    }          \
273
59.7k
  } while (0)
274
275
18.0k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
582k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
267k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
156
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
18.0k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
331k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
15.0k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
156
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
14.6k
{
302
14.6k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
14.6k
}
304
305
static int make_int_16(int value)
306
4.52k
{
307
4.52k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
4.52k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
15.8k
{
312
15.8k
  uint32_t extension = read_imm_16(info);
313
314
15.8k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
15.8k
  if (EXT_FULL(extension)) {
317
6.51k
    uint32_t preindex;
318
6.51k
    uint32_t postindex;
319
320
6.51k
    op->mem.base_reg = M68K_REG_INVALID;
321
6.51k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
6.51k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
6.51k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
6.51k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
3.62k
      if (is_pc) {
335
637
        op->mem.base_reg = M68K_REG_PC;
336
2.98k
      } else {
337
2.98k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
2.98k
      }
339
3.62k
    }
340
341
6.51k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
4.08k
      if (EXT_INDEX_AR(extension)) {
343
1.73k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.34k
      } else {
345
2.34k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.34k
      }
347
348
4.08k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
4.08k
      if (EXT_INDEX_SCALE(extension)) {
351
2.90k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.90k
      }
353
4.08k
    }
354
355
6.51k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
6.51k
    postindex = (extension & 7) > 4;
357
358
6.51k
    if (preindex) {
359
2.62k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.89k
    } else if (postindex) {
361
1.96k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.96k
    }
363
364
6.51k
    return;
365
6.51k
  }
366
367
9.38k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
9.38k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
9.38k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
965
    if (is_pc) {
372
120
      op->mem.base_reg = M68K_REG_PC;
373
120
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
845
    } else {
375
845
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
845
    }
377
8.41k
  } else {
378
8.41k
    if (is_pc) {
379
1.10k
      op->mem.base_reg = M68K_REG_PC;
380
1.10k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
7.31k
    } else {
382
7.31k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
7.31k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
7.31k
    }
385
386
8.41k
    op->mem.disp = (int8_t)(extension & 0xff);
387
8.41k
  }
388
389
9.38k
  if (EXT_INDEX_SCALE(extension)) {
390
6.04k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
6.04k
  }
392
9.38k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
153k
{
397
  // default to memory
398
399
153k
  op->type = M68K_OP_MEM;
400
401
153k
  switch (instruction & 0x3f) {
402
46.1k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
46.1k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
46.1k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
46.1k
      op->type = M68K_OP_REG;
407
46.1k
      break;
408
409
7.05k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
7.05k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
7.05k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
7.05k
      op->type = M68K_OP_REG;
414
7.05k
      break;
415
416
18.7k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
18.7k
      op->address_mode = M68K_AM_REGI_ADDR;
419
18.7k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
18.7k
      break;
421
422
17.8k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
17.8k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
17.8k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
17.8k
      break;
427
428
26.8k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
26.8k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
26.8k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
26.8k
      break;
433
434
10.4k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
10.4k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
10.4k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
10.4k
      op->mem.disp = (int16_t)read_imm_16(info);
439
10.4k
      break;
440
441
13.7k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
13.7k
      get_with_index_address_mode(info, op, instruction, size, false);
444
13.7k
      break;
445
446
3.12k
    case 0x38:
447
      /* absolute short address */
448
3.12k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
3.12k
      op->imm = read_imm_16(info);
450
3.12k
      break;
451
452
1.29k
    case 0x39:
453
      /* absolute long address */
454
1.29k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.29k
      op->imm = read_imm_32(info);
456
1.29k
      break;
457
458
2.00k
    case 0x3a:
459
      /* program counter with displacement */
460
2.00k
      op->address_mode = M68K_AM_PCI_DISP;
461
2.00k
      op->mem.disp = (int16_t)read_imm_16(info);
462
2.00k
      break;
463
464
2.16k
    case 0x3b:
465
      /* program counter with index */
466
2.16k
      get_with_index_address_mode(info, op, instruction, size, true);
467
2.16k
      break;
468
469
3.66k
    case 0x3c:
470
3.66k
      op->address_mode = M68K_AM_IMMEDIATE;
471
3.66k
      op->type = M68K_OP_IMM;
472
473
3.66k
      if (size == 1)
474
504
        op->imm = read_imm_8(info) & 0xff;
475
3.15k
      else if (size == 2)
476
1.02k
        op->imm = read_imm_16(info) & 0xffff;
477
2.13k
      else if (size == 4)
478
1.97k
        op->imm = read_imm_32(info);
479
156
      else
480
156
        op->imm = read_imm_64(info);
481
482
3.66k
      break;
483
484
473
    default:
485
473
      break;
486
153k
  }
487
153k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
49.2k
{
491
49.2k
  info->groups[info->groups_count++] = (uint8_t)group;
492
49.2k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
238k
{
496
238k
  cs_m68k* ext;
497
498
238k
  MCInst_setOpcode(info->inst, opcode);
499
500
238k
  ext = &info->extension;
501
502
238k
  ext->op_count = (uint8_t)count;
503
238k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
238k
  ext->op_size.cpu_size = size;
505
506
238k
  return ext;
507
238k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
17.2k
{
511
17.2k
  cs_m68k_op* op0;
512
17.2k
  cs_m68k_op* op1;
513
17.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
17.2k
  op0 = &ext->operands[0];
516
17.2k
  op1 = &ext->operands[1];
517
518
17.2k
  if (isDreg) {
519
17.2k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
17.2k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
17.2k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
17.2k
  get_ea_mode_op(info, op1, info->ir, size);
527
17.2k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
17.2k
{
531
17.2k
  build_re_gen_1(info, true, opcode, size);
532
17.2k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
20.2k
{
536
20.2k
  cs_m68k_op* op0;
537
20.2k
  cs_m68k_op* op1;
538
20.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
20.2k
  op0 = &ext->operands[0];
541
20.2k
  op1 = &ext->operands[1];
542
543
20.2k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
20.2k
  if (isDreg) {
546
20.2k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
20.2k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
20.2k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
20.2k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
3.87k
{
556
3.87k
  cs_m68k_op* op0;
557
3.87k
  cs_m68k_op* op1;
558
3.87k
  cs_m68k_op* op2;
559
3.87k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
3.87k
  op0 = &ext->operands[0];
562
3.87k
  op1 = &ext->operands[1];
563
3.87k
  op2 = &ext->operands[2];
564
565
3.87k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
3.87k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
3.87k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
3.87k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
3.87k
  if (imm > 0) {
572
1.17k
    ext->op_count = 3;
573
1.17k
    op2->type = M68K_OP_IMM;
574
1.17k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.17k
    op2->imm = imm;
576
1.17k
  }
577
3.87k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
6.30k
{
581
6.30k
  cs_m68k_op* op0;
582
6.30k
  cs_m68k_op* op1;
583
6.30k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
6.30k
  op0 = &ext->operands[0];
586
6.30k
  op1 = &ext->operands[1];
587
588
6.30k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
6.30k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
6.30k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
6.30k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
6.30k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
23.8k
{
597
23.8k
  cs_m68k_op* op0;
598
23.8k
  cs_m68k_op* op1;
599
23.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
23.8k
  op0 = &ext->operands[0];
602
23.8k
  op1 = &ext->operands[1];
603
604
23.8k
  op0->type = M68K_OP_IMM;
605
23.8k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
23.8k
  op0->imm = imm;
607
608
23.8k
  get_ea_mode_op(info, op1, info->ir, size);
609
23.8k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
7.04k
{
613
7.04k
  cs_m68k_op* op0;
614
7.04k
  cs_m68k_op* op1;
615
7.04k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
7.04k
  op0 = &ext->operands[0];
618
7.04k
  op1 = &ext->operands[1];
619
620
7.04k
  op0->type = M68K_OP_IMM;
621
7.04k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
7.04k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
7.04k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
7.04k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
7.04k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
8.44k
{
630
8.44k
  cs_m68k_op* op0;
631
8.44k
  cs_m68k_op* op1;
632
8.44k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
8.44k
  op0 = &ext->operands[0];
635
8.44k
  op1 = &ext->operands[1];
636
637
8.44k
  op0->type = M68K_OP_IMM;
638
8.44k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
8.44k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
8.44k
  get_ea_mode_op(info, op1, info->ir, size);
642
8.44k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
4.32k
{
646
4.32k
  cs_m68k_op* op0;
647
4.32k
  cs_m68k_op* op1;
648
4.32k
  cs_m68k_op* op2;
649
4.32k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
4.32k
  op0 = &ext->operands[0];
652
4.32k
  op1 = &ext->operands[1];
653
4.32k
  op2 = &ext->operands[2];
654
655
4.32k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
4.32k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
4.32k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
4.32k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
4.32k
  if (imm > 0) {
662
1.98k
    ext->op_count = 3;
663
1.98k
    op2->type = M68K_OP_IMM;
664
1.98k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.98k
    op2->imm = imm;
666
1.98k
  }
667
4.32k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
12.1k
{
671
12.1k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
12.1k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
12.1k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
10.8k
{
677
10.8k
  cs_m68k_op* op0;
678
10.8k
  cs_m68k_op* op1;
679
10.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
10.8k
  op0 = &ext->operands[0];
682
10.8k
  op1 = &ext->operands[1];
683
684
10.8k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
10.8k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
10.8k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
10.8k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
20.8k
{
692
20.8k
  cs_m68k_op* op0;
693
20.8k
  cs_m68k_op* op1;
694
20.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
20.8k
  op0 = &ext->operands[0];
697
20.8k
  op1 = &ext->operands[1];
698
699
20.8k
  get_ea_mode_op(info, op0, info->ir, size);
700
20.8k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
20.8k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
958
{
705
958
  cs_m68k_op* op0;
706
958
  cs_m68k_op* op1;
707
958
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
958
  op0 = &ext->operands[0];
710
958
  op1 = &ext->operands[1];
711
712
958
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
958
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
958
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
958
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
958
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
861
{
721
861
  cs_m68k_op* op0;
722
861
  cs_m68k_op* op1;
723
861
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
861
  op0 = &ext->operands[0];
726
861
  op1 = &ext->operands[1];
727
728
861
  op0->type = M68K_OP_IMM;
729
861
  op0->address_mode = M68K_AM_IMMEDIATE;
730
861
  op0->imm = imm;
731
732
861
  op1->address_mode = M68K_AM_NONE;
733
861
  op1->reg = reg;
734
861
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
16.6k
{
738
16.6k
  cs_m68k_op* op;
739
16.6k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
16.6k
  op = &ext->operands[0];
742
743
16.6k
  op->type = M68K_OP_BR_DISP;
744
16.6k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
16.6k
  op->br_disp.disp = displacement;
746
16.6k
  op->br_disp.disp_size = size;
747
748
16.6k
  set_insn_group(info, M68K_GRP_JUMP);
749
16.6k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
16.6k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
4.93k
{
754
4.93k
  cs_m68k_op* op;
755
4.93k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
4.93k
  op = &ext->operands[0];
758
759
4.93k
  op->type = M68K_OP_IMM;
760
4.93k
  op->address_mode = M68K_AM_IMMEDIATE;
761
4.93k
  op->imm = immediate;
762
763
4.93k
  set_insn_group(info, M68K_GRP_JUMP);
764
4.93k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
12.8k
{
768
12.8k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
12.8k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
792
{
773
792
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
792
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
806
{
778
806
  cs_m68k_op* op0;
779
806
  cs_m68k_op* op1;
780
806
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
806
  op0 = &ext->operands[0];
783
806
  op1 = &ext->operands[1];
784
785
806
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
806
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
806
  op1->type = M68K_OP_BR_DISP;
789
806
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
806
  op1->br_disp.disp = displacement;
791
806
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
806
  set_insn_group(info, M68K_GRP_JUMP);
794
806
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
806
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
317
{
799
317
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
317
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
367
{
804
367
  cs_m68k_op* op0;
805
367
  cs_m68k_op* op1;
806
367
  cs_m68k_op* op2;
807
367
  uint32_t extension = read_imm_16(info);
808
367
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
367
  op0 = &ext->operands[0];
811
367
  op1 = &ext->operands[1];
812
367
  op2 = &ext->operands[2];
813
814
367
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
367
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
367
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
367
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
367
  get_ea_mode_op(info, op2, info->ir, size);
821
367
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
1.58k
{
825
1.58k
  uint8_t offset;
826
1.58k
  uint8_t width;
827
1.58k
  cs_m68k_op* op_ea;
828
1.58k
  cs_m68k_op* op1;
829
1.58k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
1.58k
  uint32_t extension = read_imm_16(info);
831
832
1.58k
  op_ea = &ext->operands[0];
833
1.58k
  op1 = &ext->operands[1];
834
835
1.58k
  if (BIT_B(extension))
836
1.00k
    offset = (extension >> 6) & 7;
837
579
  else
838
579
    offset = (extension >> 6) & 31;
839
840
1.58k
  if (BIT_5(extension))
841
684
    width = extension & 7;
842
900
  else
843
900
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
1.58k
  if (has_d_arg) {
846
801
    ext->op_count = 2;
847
801
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
801
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
801
  }
850
851
1.58k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
1.58k
  op_ea->mem.bitfield = 1;
854
1.58k
  op_ea->mem.width = width;
855
1.58k
  op_ea->mem.offset = offset;
856
1.58k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
1.56k
{
860
1.56k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
1.56k
  cs_m68k_op* op;
862
863
1.56k
  op = &ext->operands[0];
864
865
1.56k
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
1.56k
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
1.56k
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
753
{
871
753
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
753
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
10.4k
  for (v >>= 1; v; v >>= 1) {
875
9.72k
    r <<= 1;
876
9.72k
    r |= v & 1;
877
9.72k
    s--;
878
9.72k
  }
879
880
753
  return r <<= s; // shift when v's highest bits are zero
881
753
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.24k
{
885
1.24k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.24k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
3.67k
  for (v >>= 1; v; v >>= 1) {
889
2.42k
    r <<= 1;
890
2.42k
    r |= v & 1;
891
2.42k
    s--;
892
2.42k
  }
893
894
1.24k
  return r <<= s; // shift when v's highest bits are zero
895
1.24k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
2.44k
{
900
2.44k
  cs_m68k_op* op0;
901
2.44k
  cs_m68k_op* op1;
902
2.44k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
2.44k
  op0 = &ext->operands[0];
905
2.44k
  op1 = &ext->operands[1];
906
907
2.44k
  op0->type = M68K_OP_REG_BITS;
908
2.44k
  op0->register_bits = read_imm_16(info);
909
910
2.44k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
2.44k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
753
    op0->register_bits = reverse_bits(op0->register_bits);
914
2.44k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.20k
{
918
1.20k
  cs_m68k_op* op0;
919
1.20k
  cs_m68k_op* op1;
920
1.20k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.20k
  op0 = &ext->operands[0];
923
1.20k
  op1 = &ext->operands[1];
924
925
1.20k
  op1->type = M68K_OP_REG_BITS;
926
1.20k
  op1->register_bits = read_imm_16(info);
927
928
1.20k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.20k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
35.2k
{
933
35.2k
  cs_m68k_op* op;
934
35.2k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
35.2k
  MCInst_setOpcode(info->inst, opcode);
937
938
35.2k
  op = &ext->operands[0];
939
940
35.2k
  op->type = M68K_OP_IMM;
941
35.2k
  op->address_mode = M68K_AM_IMMEDIATE;
942
35.2k
  op->imm = data;
943
35.2k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
214
{
947
214
  build_imm(info, M68K_INS_ILLEGAL, data);
948
214
}
949
950
static void build_invalid(m68k_info *info, int data)
951
35.0k
{
952
35.0k
  build_imm(info, M68K_INS_INVALID, data);
953
35.0k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.78k
{
957
1.78k
  uint32_t word3;
958
1.78k
  uint32_t extension;
959
1.78k
  cs_m68k_op* op0;
960
1.78k
  cs_m68k_op* op1;
961
1.78k
  cs_m68k_op* op2;
962
1.78k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.78k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.78k
  word3 = peek_imm_32(info) & 0xffff;
967
1.78k
  if (!instruction_is_valid(info, word3))
968
498
    return;
969
970
1.29k
  op0 = &ext->operands[0];
971
1.29k
  op1 = &ext->operands[1];
972
1.29k
  op2 = &ext->operands[2];
973
974
1.29k
  extension = read_imm_32(info);
975
976
1.29k
  op0->address_mode = M68K_AM_NONE;
977
1.29k
  op0->type = M68K_OP_REG_PAIR;
978
1.29k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.29k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.29k
  op1->address_mode = M68K_AM_NONE;
982
1.29k
  op1->type = M68K_OP_REG_PAIR;
983
1.29k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.29k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.29k
  reg_0 = (extension >> 28) & 7;
987
1.29k
  reg_1 = (extension >> 12) & 7;
988
989
1.29k
  op2->address_mode = M68K_AM_NONE;
990
1.29k
  op2->type = M68K_OP_REG_PAIR;
991
1.29k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.29k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.29k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
692
{
997
692
  cs_m68k_op* op0;
998
692
  cs_m68k_op* op1;
999
692
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
692
  uint32_t extension = read_imm_16(info);
1002
1003
692
  if (BIT_B(extension))
1004
268
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
424
  else
1006
424
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
692
  op0 = &ext->operands[0];
1009
692
  op1 = &ext->operands[1];
1010
1011
692
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
692
  op1->address_mode = M68K_AM_NONE;
1014
692
  op1->type = M68K_OP_REG;
1015
692
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
692
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.17k
{
1020
1.17k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.17k
  int i;
1022
1023
3.51k
  for (i = 0; i < 2; ++i) {
1024
2.34k
    cs_m68k_op* op = &ext->operands[i];
1025
2.34k
    const int d = data[i];
1026
2.34k
    const int m = modes[i];
1027
1028
2.34k
    op->type = M68K_OP_MEM;
1029
1030
2.34k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.30k
      op->address_mode = m;
1032
1.30k
      op->reg = M68K_REG_A0 + d;
1033
1.30k
    } else {
1034
1.03k
      op->address_mode = m;
1035
1.03k
      op->imm = d;
1036
1.03k
    }
1037
2.34k
  }
1038
1.17k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
446
{
1042
446
  cs_m68k_op* op0;
1043
446
  cs_m68k_op* op1;
1044
446
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
446
  op0 = &ext->operands[0];
1047
446
  op1 = &ext->operands[1];
1048
1049
446
  op0->address_mode = M68K_AM_NONE;
1050
446
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
446
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
446
  op1->type = M68K_OP_IMM;
1054
446
  op1->imm = disp;
1055
446
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.03k
{
1059
1.03k
  cs_m68k_op* op0;
1060
1.03k
  cs_m68k_op* op1;
1061
1.03k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.03k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
301
    case 0:
1066
301
      d68000_invalid(info);
1067
301
      return;
1068
      // Line
1069
253
    case 1:
1070
253
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
253
      break;
1072
      // Page
1073
271
    case 2:
1074
271
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
271
      break;
1076
      // All
1077
209
    case 3:
1078
209
      ext->op_count = 1;
1079
209
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
209
      break;
1081
1.03k
  }
1082
1083
733
  op0 = &ext->operands[0];
1084
733
  op1 = &ext->operands[1];
1085
1086
733
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
733
  op0->type = M68K_OP_IMM;
1088
733
  op0->imm = (info->ir >> 6) & 3;
1089
1090
733
  op1->type = M68K_OP_MEM;
1091
733
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
733
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
733
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
661
{
1097
661
  cs_m68k_op* op0;
1098
661
  cs_m68k_op* op1;
1099
661
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
661
  op0 = &ext->operands[0];
1102
661
  op1 = &ext->operands[1];
1103
1104
661
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
661
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
661
  op1->type = M68K_OP_MEM;
1108
661
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
661
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
661
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.46k
{
1114
1.46k
  cs_m68k_op* op0;
1115
1.46k
  cs_m68k_op* op1;
1116
1.46k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.46k
  op0 = &ext->operands[0];
1119
1.46k
  op1 = &ext->operands[1];
1120
1121
1.46k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.46k
  op0->type = M68K_OP_MEM;
1123
1.46k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.46k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.46k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.46k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
376
{
1131
376
  cs_m68k_op* op0;
1132
376
  cs_m68k_op* op1;
1133
376
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
376
  uint32_t extension = read_imm_16(info);
1135
1136
376
  op0 = &ext->operands[0];
1137
376
  op1 = &ext->operands[1];
1138
1139
376
  if (BIT_B(extension)) {
1140
218
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
218
    get_ea_mode_op(info, op1, info->ir, size);
1142
218
  } else {
1143
158
    get_ea_mode_op(info, op0, info->ir, size);
1144
158
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
158
  }
1146
376
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
20.2k
{
1150
20.2k
  build_er_gen_1(info, true, opcode, size);
1151
20.2k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
17.8k
{
1194
17.8k
  build_invalid(info, info->ir);
1195
17.8k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
214
{
1199
214
  build_illegal(info, info->ir);
1200
214
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
8.38k
{
1204
8.38k
  build_invalid(info, info->ir);
1205
8.38k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
8.83k
{
1209
8.83k
  build_invalid(info, info->ir);
1210
8.83k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
292
{
1214
292
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
292
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
276
{
1219
276
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
276
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
809
{
1224
809
  build_er_1(info, M68K_INS_ADD, 1);
1225
809
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
692
{
1229
692
  build_er_1(info, M68K_INS_ADD, 2);
1230
692
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
516
{
1234
516
  build_er_1(info, M68K_INS_ADD, 4);
1235
516
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
322
{
1239
322
  build_re_1(info, M68K_INS_ADD, 1);
1240
322
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
307
{
1244
307
  build_re_1(info, M68K_INS_ADD, 2);
1245
307
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
341
{
1249
341
  build_re_1(info, M68K_INS_ADD, 4);
1250
341
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
2.28k
{
1254
2.28k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
2.28k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
1.91k
{
1259
1.91k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
1.91k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
770
{
1264
770
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
770
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
349
{
1269
349
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
349
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
304
{
1274
304
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
304
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.09k
{
1279
1.09k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.09k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
3.58k
{
1284
3.58k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
3.58k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
449
{
1289
449
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
449
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
280
{
1294
280
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
280
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
218
{
1299
218
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
218
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
233
{
1304
233
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
233
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
484
{
1309
484
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
484
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
280
{
1314
280
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
280
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
224
{
1319
224
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
224
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
725
{
1324
725
  build_er_1(info, M68K_INS_AND, 1);
1325
725
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
634
{
1329
634
  build_er_1(info, M68K_INS_AND, 2);
1330
634
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
641
{
1334
641
  build_er_1(info, M68K_INS_AND, 4);
1335
641
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
384
{
1339
384
  build_re_1(info, M68K_INS_AND, 1);
1340
384
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
319
{
1344
319
  build_re_1(info, M68K_INS_AND, 2);
1345
319
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
237
{
1349
237
  build_re_1(info, M68K_INS_AND, 4);
1350
237
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
574
{
1354
574
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
574
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
492
{
1359
492
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
492
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
230
{
1364
230
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
230
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
67
{
1369
67
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
67
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
70
{
1374
70
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
70
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
411
{
1379
411
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
411
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
232
{
1384
232
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
232
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
348
{
1389
348
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
348
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
265
{
1394
265
  build_r(info, M68K_INS_ASR, 1);
1395
265
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
298
{
1399
298
  build_r(info, M68K_INS_ASR, 2);
1400
298
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
206
{
1404
206
  build_r(info, M68K_INS_ASR, 4);
1405
206
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
279
{
1409
279
  build_ea(info, M68K_INS_ASR, 2);
1410
279
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
427
{
1414
427
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
427
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
93
{
1419
93
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
93
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
232
{
1424
232
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
232
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
284
{
1429
284
  build_r(info, M68K_INS_ASL, 1);
1430
284
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
372
{
1434
372
  build_r(info, M68K_INS_ASL, 2);
1435
372
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
245
{
1439
245
  build_r(info, M68K_INS_ASL, 4);
1440
245
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
224
{
1444
224
  build_ea(info, M68K_INS_ASL, 2);
1445
224
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
11.7k
{
1449
11.7k
  build_bcc(info, 1, make_int_8(info->ir));
1450
11.7k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
861
{
1454
861
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
861
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
437
{
1459
437
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
210
  build_bcc(info, 4, read_imm_32(info));
1461
210
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
1.82k
{
1465
1.82k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
1.82k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
214
{
1470
214
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
214
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.04k
{
1475
1.04k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.04k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
37
{
1480
37
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
37
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
1.15k
{
1485
1.15k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
569
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
569
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
443
{
1491
443
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
244
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
244
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
409
{
1498
409
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
205
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
205
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
395
{
1504
395
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
309
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
309
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
283
{
1510
283
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
203
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
203
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
476
{
1516
476
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
201
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
201
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
296
{
1522
296
  cs_m68k* ext = &info->extension;
1523
296
  cs_m68k_op temp;
1524
1525
296
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
88
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
88
  temp = ext->operands[0];
1531
88
  ext->operands[0] = ext->operands[1];
1532
88
  ext->operands[1] = temp;
1533
88
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
466
{
1537
466
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
264
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
264
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
70
{
1543
70
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
70
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
1.63k
{
1548
1.63k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
1.63k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
322
{
1553
322
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
322
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
439
{
1558
439
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
219
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
219
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
1.76k
{
1564
1.76k
  build_re_1(info, M68K_INS_BSET, 1);
1565
1.76k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
229
{
1569
229
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
229
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
1.28k
{
1574
1.28k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
1.28k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
313
{
1579
313
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
313
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
277
{
1584
277
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
76
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
76
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
3.00k
{
1590
3.00k
  build_re_1(info, M68K_INS_BTST, 4);
1591
3.00k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
229
{
1595
229
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
229
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
203
{
1600
203
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
174
{
1606
174
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
108
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
108
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
280
{
1612
280
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
210
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
210
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
115
{
1618
115
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
49
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
49
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
87
{
1624
87
  build_cas2(info, 2);
1625
87
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
1.70k
{
1629
1.70k
  build_cas2(info, 4);
1630
1.70k
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
339
{
1634
339
  build_er_1(info, M68K_INS_CHK, 2);
1635
339
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
682
{
1639
682
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
410
  build_er_1(info, M68K_INS_CHK, 4);
1641
410
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
438
{
1645
438
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
354
  build_chk2_cmp2(info, 1);
1647
354
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
143
{
1651
143
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
77
  build_chk2_cmp2(info, 2);
1653
77
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
340
{
1657
340
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
261
  build_chk2_cmp2(info, 4);
1659
261
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
685
{
1663
685
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
304
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
304
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
233
{
1669
233
  build_ea(info, M68K_INS_CLR, 1);
1670
233
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
496
{
1674
496
  build_ea(info, M68K_INS_CLR, 2);
1675
496
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
214
{
1679
214
  build_ea(info, M68K_INS_CLR, 4);
1680
214
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
641
{
1684
641
  build_er_1(info, M68K_INS_CMP, 1);
1685
641
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
834
{
1689
834
  build_er_1(info, M68K_INS_CMP, 2);
1690
834
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.44k
{
1694
1.44k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.44k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
635
{
1699
635
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
635
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
483
{
1704
483
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
483
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
328
{
1709
328
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
328
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
433
{
1714
433
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
355
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
355
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
272
{
1720
272
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
71
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
71
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
411
{
1726
411
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
411
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
280
{
1731
280
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
212
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
212
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
164
{
1737
164
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
95
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
95
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
354
{
1743
354
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
354
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
140
{
1748
140
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
72
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
72
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
353
{
1754
353
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
83
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
83
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
468
{
1760
468
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
468
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
279
{
1765
279
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
279
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
211
{
1770
211
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
211
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
3.83k
{
1775
3.83k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
3.83k
  op->type = M68K_OP_BR_DISP;
1777
3.83k
  op->br_disp.disp = displacement;
1778
3.83k
  op->br_disp.disp_size = size;
1779
3.83k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
2.34k
{
1783
2.34k
  cs_m68k_op* op0;
1784
2.34k
  cs_m68k* ext;
1785
2.34k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.81k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
230
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
230
    info->pc += 2;
1791
230
    return;
1792
230
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.58k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.58k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.58k
  op0 = &ext->operands[0];
1799
1800
1.58k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.58k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.58k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.58k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
2.80k
{
1808
2.80k
  cs_m68k* ext;
1809
2.80k
  cs_m68k_op* op0;
1810
1811
2.80k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.61k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.61k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.61k
  op0 = &ext->operands[0];
1818
1819
1.61k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.61k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.61k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.61k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
950
{
1827
950
  cs_m68k* ext;
1828
950
  cs_m68k_op* op0;
1829
950
  cs_m68k_op* op1;
1830
950
  uint32_t ext1, ext2;
1831
1832
950
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
642
  ext1 = read_imm_16(info);
1835
642
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
642
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
642
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
642
  op0 = &ext->operands[0];
1842
642
  op1 = &ext->operands[1];
1843
1844
642
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
642
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
642
  set_insn_group(info, M68K_GRP_JUMP);
1849
642
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
642
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.19k
{
1854
1.19k
  cs_m68k_op* special;
1855
1.19k
  cs_m68k_op* op_ea;
1856
1857
1.19k
  int regsel = (extension >> 10) & 0x7;
1858
1.19k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.19k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.19k
  special = &ext->operands[0];
1863
1.19k
  op_ea = &ext->operands[1];
1864
1865
1.19k
  if (!dir) {
1866
477
    cs_m68k_op* t = special;
1867
477
    special = op_ea;
1868
477
    op_ea = t;
1869
477
  }
1870
1871
1.19k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.19k
  if (regsel & 4)
1874
434
    special->reg = M68K_REG_FPCR;
1875
759
  else if (regsel & 2)
1876
321
    special->reg = M68K_REG_FPSR;
1877
438
  else if (regsel & 1)
1878
162
    special->reg = M68K_REG_FPIAR;
1879
1.19k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.44k
{
1883
2.44k
  cs_m68k_op* op_reglist;
1884
2.44k
  cs_m68k_op* op_ea;
1885
2.44k
  int dir = (extension >> 13) & 0x1;
1886
2.44k
  int mode = (extension >> 11) & 0x3;
1887
2.44k
  uint32_t reglist = extension & 0xff;
1888
2.44k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.44k
  op_reglist = &ext->operands[0];
1891
2.44k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.44k
  if (!dir) {
1896
599
    cs_m68k_op* t = op_reglist;
1897
599
    op_reglist = op_ea;
1898
599
    op_ea = t;
1899
599
  }
1900
1901
2.44k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.44k
  switch (mode) {
1904
100
    case 1 : // Dynamic list in dn register
1905
100
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
100
      break;
1907
1908
733
    case 0 :
1909
733
      op_reglist->address_mode = M68K_AM_NONE;
1910
733
      op_reglist->type = M68K_OP_REG_BITS;
1911
733
      op_reglist->register_bits = reglist << 16;
1912
733
      break;
1913
1914
1.24k
    case 2 : // Static list
1915
1.24k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.24k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.24k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.24k
      break;
1919
2.44k
  }
1920
2.44k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
17.4k
{
1924
17.4k
  cs_m68k *ext;
1925
17.4k
  cs_m68k_op* op0;
1926
17.4k
  cs_m68k_op* op1;
1927
17.4k
  bool supports_single_op;
1928
17.4k
  uint32_t next;
1929
17.4k
  int rm, src, dst, opmode;
1930
1931
1932
17.4k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
16.3k
  supports_single_op = true;
1935
1936
16.3k
  next = read_imm_16(info);
1937
1938
16.3k
  rm = (next >> 14) & 0x1;
1939
16.3k
  src = (next >> 10) & 0x7;
1940
16.3k
  dst = (next >> 7) & 0x7;
1941
16.3k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
16.3k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
210
    cs_m68k_op* op0;
1947
210
    cs_m68k_op* op1;
1948
210
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
210
    op0 = &ext->operands[0];
1951
210
    op1 = &ext->operands[1];
1952
1953
210
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
210
    op0->type = M68K_OP_IMM;
1955
210
    op0->imm = next & 0x3f;
1956
1957
210
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
210
    return;
1960
210
  }
1961
1962
  // deal with extended move stuff
1963
1964
16.1k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
477
    case 0x4: // FMOVEM ea, FPCR
1967
1.19k
    case 0x5: // FMOVEM FPCR, ea
1968
1.19k
      fmove_fpcr(info, next);
1969
1.19k
      return;
1970
1971
    // fmovem list
1972
599
    case 0x6:
1973
2.44k
    case 0x7:
1974
2.44k
      fmovem(info, next);
1975
2.44k
      return;
1976
16.1k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
12.4k
  if ((next >> 6) & 1)
1981
5.57k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
12.4k
  switch (opmode) {
1986
1.16k
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
689
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
118
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
342
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
96
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
89
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
508
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
221
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
109
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
137
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
352
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
252
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
76
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
518
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
246
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
485
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
768
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
208
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
71
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
273
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
326
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
86
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
75
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
223
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
284
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
202
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
265
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
307
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
829
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
445
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
324
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
74
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
313
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
159
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
96
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
228
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
596
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
944
    default:
2024
944
      break;
2025
12.4k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
12.4k
  if ((next >> 6) & 1) {
2032
5.57k
    if ((next >> 2) & 1)
2033
2.84k
      info->inst->Opcode += 2;
2034
2.72k
    else
2035
2.72k
      info->inst->Opcode += 1;
2036
5.57k
  }
2037
2038
12.4k
  ext = &info->extension;
2039
2040
12.4k
  ext->op_count = 2;
2041
12.4k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
12.4k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
12.4k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
283
    op0 = &ext->operands[1];
2047
283
    op1 = &ext->operands[0];
2048
12.2k
  } else {
2049
12.2k
    op0 = &ext->operands[0];
2050
12.2k
    op1 = &ext->operands[1];
2051
12.2k
  }
2052
2053
12.4k
  if (rm == 0 && supports_single_op && src == dst) {
2054
1.95k
    ext->op_count = 1;
2055
1.95k
    op0->reg = M68K_REG_FP0 + dst;
2056
1.95k
    return;
2057
1.95k
  }
2058
2059
10.5k
  if (rm == 1) {
2060
4.45k
    switch (src) {
2061
687
      case 0x00 :
2062
687
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
687
        get_ea_mode_op(info, op0, info->ir, 4);
2064
687
        break;
2065
2066
562
      case 0x06 :
2067
562
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
562
        get_ea_mode_op(info, op0, info->ir, 1);
2069
562
        break;
2070
2071
227
      case 0x04 :
2072
227
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
227
        get_ea_mode_op(info, op0, info->ir, 2);
2074
227
        break;
2075
2076
918
      case 0x01 :
2077
918
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
918
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
918
        get_ea_mode_op(info, op0, info->ir, 4);
2080
918
        op0->type = M68K_OP_FP_SINGLE;
2081
918
        break;
2082
2083
1.05k
      case 0x05:
2084
1.05k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
1.05k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
1.05k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
1.05k
        op0->type = M68K_OP_FP_DOUBLE;
2088
1.05k
        break;
2089
2090
1.01k
      default :
2091
1.01k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
1.01k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
1.01k
        break;
2094
4.45k
    }
2095
6.08k
  } else {
2096
6.08k
    op0->reg = M68K_REG_FP0 + src;
2097
6.08k
  }
2098
2099
10.5k
  op1->reg = M68K_REG_FP0 + dst;
2100
10.5k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.11k
{
2104
1.11k
  cs_m68k* ext;
2105
1.11k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
615
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
615
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
615
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.23k
{
2113
1.23k
  cs_m68k* ext;
2114
2115
1.23k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
681
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
681
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
681
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
924
{
2123
924
  cs_m68k* ext;
2124
2125
924
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
604
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
604
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
604
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
604
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
512
{
2136
512
  uint32_t extension1;
2137
512
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
235
  extension1 = read_imm_16(info);
2140
2141
235
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
235
  info->inst->Opcode += (extension1 & 0x2f);
2145
235
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
478
{
2149
478
  uint32_t extension1, extension2;
2150
478
  cs_m68k_op* op0;
2151
478
  cs_m68k* ext;
2152
2153
478
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
268
  extension1 = read_imm_16(info);
2156
268
  extension2 = read_imm_16(info);
2157
2158
268
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
268
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
268
  op0 = &ext->operands[0];
2164
2165
268
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
268
  op0->type = M68K_OP_IMM;
2167
268
  op0->imm = extension2;
2168
268
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
479
{
2172
479
  uint32_t extension1, extension2;
2173
479
  cs_m68k* ext;
2174
479
  cs_m68k_op* op0;
2175
2176
479
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
275
  extension1 = read_imm_16(info);
2179
275
  extension2 = read_imm_32(info);
2180
2181
275
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
275
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
275
  op0 = &ext->operands[0];
2187
2188
275
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
275
  op0->type = M68K_OP_IMM;
2190
275
  op0->imm = extension2;
2191
275
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
1.02k
{
2195
1.02k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
730
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
730
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
489
{
2201
489
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
489
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
317
{
2206
317
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
317
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
1.34k
{
2211
1.34k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
1.34k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
1.04k
{
2216
1.04k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
1.04k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
348
{
2221
348
  uint32_t extension, insn_signed;
2222
348
  cs_m68k* ext;
2223
348
  cs_m68k_op* op0;
2224
348
  cs_m68k_op* op1;
2225
348
  uint32_t reg_0, reg_1;
2226
2227
348
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
281
  extension = read_imm_16(info);
2230
281
  insn_signed = 0;
2231
2232
281
  if (BIT_B((extension)))
2233
137
    insn_signed = 1;
2234
2235
281
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
281
  op0 = &ext->operands[0];
2238
281
  op1 = &ext->operands[1];
2239
2240
281
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
281
  reg_0 = extension & 7;
2243
281
  reg_1 = (extension >> 12) & 7;
2244
2245
281
  op1->address_mode = M68K_AM_NONE;
2246
281
  op1->type = M68K_OP_REG_PAIR;
2247
281
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
281
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
281
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
193
    op1->type = M68K_OP_REG;
2252
193
    op1->reg = M68K_REG_D0 + reg_1;
2253
193
  }
2254
281
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
768
{
2258
768
  build_re_1(info, M68K_INS_EOR, 1);
2259
768
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
701
{
2263
701
  build_re_1(info, M68K_INS_EOR, 2);
2264
701
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.31k
{
2268
1.31k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.31k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
317
{
2273
317
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
317
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
296
{
2278
296
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
296
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
263
{
2283
263
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
263
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
66
{
2288
66
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
66
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
94
{
2293
94
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
94
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
232
{
2298
232
  build_r(info, M68K_INS_EXG, 4);
2299
232
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
263
{
2303
263
  cs_m68k_op* op0;
2304
263
  cs_m68k_op* op1;
2305
263
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
263
  op0 = &ext->operands[0];
2308
263
  op1 = &ext->operands[1];
2309
2310
263
  op0->address_mode = M68K_AM_NONE;
2311
263
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
263
  op1->address_mode = M68K_AM_NONE;
2314
263
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
263
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
71
{
2319
71
  cs_m68k_op* op0;
2320
71
  cs_m68k_op* op1;
2321
71
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
71
  op0 = &ext->operands[0];
2324
71
  op1 = &ext->operands[1];
2325
2326
71
  op0->address_mode = M68K_AM_NONE;
2327
71
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
71
  op1->address_mode = M68K_AM_NONE;
2330
71
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
71
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
410
{
2335
410
  build_d(info, M68K_INS_EXT, 2);
2336
410
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
230
{
2340
230
  build_d(info, M68K_INS_EXT, 4);
2341
230
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
422
{
2345
422
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
224
  build_d(info, M68K_INS_EXTB, 4);
2347
224
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
251
{
2351
251
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
251
  set_insn_group(info, M68K_GRP_JUMP);
2353
251
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
251
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
435
{
2358
435
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
435
  set_insn_group(info, M68K_GRP_JUMP);
2360
435
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
435
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
369
{
2365
369
  build_ea_a(info, M68K_INS_LEA, 4);
2366
369
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
219
{
2370
219
  build_link(info, read_imm_16(info), 2);
2371
219
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
424
{
2375
424
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
227
  build_link(info, read_imm_32(info), 4);
2377
227
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
458
{
2381
458
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
458
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
232
{
2386
232
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
232
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
284
{
2391
284
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
284
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
85
{
2396
85
  build_r(info, M68K_INS_LSR, 1);
2397
85
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
117
{
2401
117
  build_r(info, M68K_INS_LSR, 2);
2402
117
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
632
{
2406
632
  build_r(info, M68K_INS_LSR, 4);
2407
632
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
517
{
2411
517
  build_ea(info, M68K_INS_LSR, 2);
2412
517
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
228
{
2416
228
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
228
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
249
{
2421
249
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
249
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
612
{
2426
612
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
612
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
219
{
2431
219
  build_r(info, M68K_INS_LSL, 1);
2432
219
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
514
{
2436
514
  build_r(info, M68K_INS_LSL, 2);
2437
514
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
251
{
2441
251
  build_r(info, M68K_INS_LSL, 4);
2442
251
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
290
{
2446
290
  build_ea(info, M68K_INS_LSL, 2);
2447
290
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
5.53k
{
2451
5.53k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
5.53k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
5.49k
{
2456
5.49k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
5.49k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
9.81k
{
2461
9.81k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
9.81k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
1.36k
{
2466
1.36k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
1.36k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
2.22k
{
2471
2.22k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
2.22k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
84
{
2476
84
  cs_m68k_op* op0;
2477
84
  cs_m68k_op* op1;
2478
84
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
84
  op0 = &ext->operands[0];
2481
84
  op1 = &ext->operands[1];
2482
2483
84
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
84
  op1->address_mode = M68K_AM_NONE;
2486
84
  op1->reg = M68K_REG_CCR;
2487
84
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
476
{
2491
476
  cs_m68k_op* op0;
2492
476
  cs_m68k_op* op1;
2493
476
  cs_m68k* ext;
2494
2495
476
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
278
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
278
  op0 = &ext->operands[0];
2500
278
  op1 = &ext->operands[1];
2501
2502
278
  op0->address_mode = M68K_AM_NONE;
2503
278
  op0->reg = M68K_REG_CCR;
2504
2505
278
  get_ea_mode_op(info, op1, info->ir, 1);
2506
278
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
529
{
2510
529
  cs_m68k_op* op0;
2511
529
  cs_m68k_op* op1;
2512
529
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
529
  op0 = &ext->operands[0];
2515
529
  op1 = &ext->operands[1];
2516
2517
529
  op0->address_mode = M68K_AM_NONE;
2518
529
  op0->reg = M68K_REG_SR;
2519
2520
529
  get_ea_mode_op(info, op1, info->ir, 2);
2521
529
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
296
{
2525
296
  cs_m68k_op* op0;
2526
296
  cs_m68k_op* op1;
2527
296
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
296
  op0 = &ext->operands[0];
2530
296
  op1 = &ext->operands[1];
2531
2532
296
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
296
  op1->address_mode = M68K_AM_NONE;
2535
296
  op1->reg = M68K_REG_SR;
2536
296
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
371
{
2540
371
  cs_m68k_op* op0;
2541
371
  cs_m68k_op* op1;
2542
371
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
371
  op0 = &ext->operands[0];
2545
371
  op1 = &ext->operands[1];
2546
2547
371
  op0->address_mode = M68K_AM_NONE;
2548
371
  op0->reg = M68K_REG_USP;
2549
2550
371
  op1->address_mode = M68K_AM_NONE;
2551
371
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
371
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
464
{
2556
464
  cs_m68k_op* op0;
2557
464
  cs_m68k_op* op1;
2558
464
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
464
  op0 = &ext->operands[0];
2561
464
  op1 = &ext->operands[1];
2562
2563
464
  op0->address_mode = M68K_AM_NONE;
2564
464
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
464
  op1->address_mode = M68K_AM_NONE;
2567
464
  op1->reg = M68K_REG_USP;
2568
464
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
5.04k
{
2572
5.04k
  uint32_t extension;
2573
5.04k
  m68k_reg reg;
2574
5.04k
  cs_m68k* ext;
2575
5.04k
  cs_m68k_op* op0;
2576
5.04k
  cs_m68k_op* op1;
2577
2578
2579
5.04k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
4.84k
  extension = read_imm_16(info);
2582
4.84k
  reg = M68K_REG_INVALID;
2583
2584
4.84k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
4.84k
  op0 = &ext->operands[0];
2587
4.84k
  op1 = &ext->operands[1];
2588
2589
4.84k
  switch (extension & 0xfff) {
2590
164
    case 0x000: reg = M68K_REG_SFC; break;
2591
126
    case 0x001: reg = M68K_REG_DFC; break;
2592
68
    case 0x800: reg = M68K_REG_USP; break;
2593
41
    case 0x801: reg = M68K_REG_VBR; break;
2594
221
    case 0x002: reg = M68K_REG_CACR; break;
2595
170
    case 0x802: reg = M68K_REG_CAAR; break;
2596
974
    case 0x803: reg = M68K_REG_MSP; break;
2597
216
    case 0x804: reg = M68K_REG_ISP; break;
2598
374
    case 0x003: reg = M68K_REG_TC; break;
2599
77
    case 0x004: reg = M68K_REG_ITT0; break;
2600
222
    case 0x005: reg = M68K_REG_ITT1; break;
2601
67
    case 0x006: reg = M68K_REG_DTT0; break;
2602
223
    case 0x007: reg = M68K_REG_DTT1; break;
2603
27
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
285
    case 0x806: reg = M68K_REG_URP; break;
2605
370
    case 0x807: reg = M68K_REG_SRP; break;
2606
4.84k
  }
2607
2608
4.84k
  if (BIT_0(info->ir)) {
2609
1.21k
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
1.21k
    op1->reg = reg;
2611
3.63k
  } else {
2612
3.63k
    op0->reg = reg;
2613
3.63k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
3.63k
  }
2615
4.84k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
459
{
2619
459
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
459
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
294
{
2624
294
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
294
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
492
{
2629
492
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
492
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
716
{
2634
716
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
716
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
1.13k
{
2639
1.13k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
1.13k
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
565
{
2644
565
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
565
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
440
{
2649
440
  build_movep_re(info, 2);
2650
440
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
221
{
2654
221
  build_movep_re(info, 4);
2655
221
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
795
{
2659
795
  build_movep_er(info, 2);
2660
795
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
668
{
2664
668
  build_movep_er(info, 4);
2665
668
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
238
{
2669
238
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
95
  build_moves(info, 1);
2671
95
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
274
{
2675
  //uint32_t extension;
2676
274
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
163
  build_moves(info, 2);
2678
163
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
252
{
2682
252
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
118
  build_moves(info, 4);
2684
118
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
8.59k
{
2688
8.59k
  cs_m68k_op* op0;
2689
8.59k
  cs_m68k_op* op1;
2690
2691
8.59k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
8.59k
  op0 = &ext->operands[0];
2694
8.59k
  op1 = &ext->operands[1];
2695
2696
8.59k
  op0->type = M68K_OP_IMM;
2697
8.59k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
8.59k
  op0->imm = (info->ir & 0xff);
2699
2700
8.59k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
8.59k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
8.59k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
346
{
2706
346
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
346
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
346
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
135
  build_move16(info, data, modes);
2712
135
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
630
{
2716
630
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
630
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
630
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
431
  build_move16(info, data, modes);
2722
431
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
379
{
2726
379
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
379
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
379
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
305
  build_move16(info, data, modes);
2732
305
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
319
{
2736
319
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
319
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
319
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
229
  build_move16(info, data, modes);
2742
229
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
141
{
2746
141
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
141
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
141
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
72
  build_move16(info, data, modes);
2752
72
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.10k
{
2756
1.10k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.10k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.26k
{
2761
1.26k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.26k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
185
{
2766
185
  uint32_t extension, insn_signed;
2767
185
  cs_m68k* ext;
2768
185
  cs_m68k_op* op0;
2769
185
  cs_m68k_op* op1;
2770
185
  uint32_t reg_0, reg_1;
2771
2772
185
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
116
  extension = read_imm_16(info);
2775
116
  insn_signed = 0;
2776
2777
116
  if (BIT_B((extension)))
2778
38
    insn_signed = 1;
2779
2780
116
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
116
  op0 = &ext->operands[0];
2783
116
  op1 = &ext->operands[1];
2784
2785
116
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
116
  reg_0 = extension & 7;
2788
116
  reg_1 = (extension >> 12) & 7;
2789
2790
116
  op1->address_mode = M68K_AM_NONE;
2791
116
  op1->type = M68K_OP_REG_PAIR;
2792
116
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
116
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
116
  if (!BIT_A(extension)) {
2796
75
    op1->type = M68K_OP_REG;
2797
75
    op1->reg = M68K_REG_D0 + reg_1;
2798
75
  }
2799
116
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
342
{
2803
342
  build_ea(info, M68K_INS_NBCD, 1);
2804
342
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
252
{
2808
252
  build_ea(info, M68K_INS_NEG, 1);
2809
252
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
517
{
2813
517
  build_ea(info, M68K_INS_NEG, 2);
2814
517
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
427
{
2818
427
  build_ea(info, M68K_INS_NEG, 4);
2819
427
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
416
{
2823
416
  build_ea(info, M68K_INS_NEGX, 1);
2824
416
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
640
{
2828
640
  build_ea(info, M68K_INS_NEGX, 2);
2829
640
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
239
{
2833
239
  build_ea(info, M68K_INS_NEGX, 4);
2834
239
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
35
{
2838
35
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
35
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
357
{
2843
357
  build_ea(info, M68K_INS_NOT, 1);
2844
357
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
537
{
2848
537
  build_ea(info, M68K_INS_NOT, 2);
2849
537
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
223
{
2853
223
  build_ea(info, M68K_INS_NOT, 4);
2854
223
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.07k
{
2858
1.07k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.07k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
476
{
2863
476
  build_er_1(info, M68K_INS_OR, 2);
2864
476
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
1.69k
{
2868
1.69k
  build_er_1(info, M68K_INS_OR, 4);
2869
1.69k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
495
{
2873
495
  build_re_1(info, M68K_INS_OR, 1);
2874
495
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
462
{
2878
462
  build_re_1(info, M68K_INS_OR, 2);
2879
462
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.04k
{
2883
1.04k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.04k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
13.6k
{
2888
13.6k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
13.6k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.32k
{
2893
1.32k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.32k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
1.59k
{
2898
1.59k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
1.59k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
211
{
2903
211
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
211
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
353
{
2908
353
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
353
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
646
{
2913
646
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
440
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
440
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.14k
{
2919
1.14k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
863
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
863
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
232
{
2925
232
  build_ea(info, M68K_INS_PEA, 4);
2926
232
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
258
{
2930
258
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
258
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
217
{
2935
217
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
217
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
370
{
2940
370
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
370
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
223
{
2945
223
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
223
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
135
{
2950
135
  build_r(info, M68K_INS_ROR, 1);
2951
135
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
242
{
2955
242
  build_r(info, M68K_INS_ROR, 2);
2956
242
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
230
{
2960
230
  build_r(info, M68K_INS_ROR, 4);
2961
230
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
267
{
2965
267
  build_ea(info, M68K_INS_ROR, 2);
2966
267
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
221
{
2970
221
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
221
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
257
{
2975
257
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
257
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
303
{
2980
303
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
303
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
244
{
2985
244
  build_r(info, M68K_INS_ROL, 1);
2986
244
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
372
{
2990
372
  build_r(info, M68K_INS_ROL, 2);
2991
372
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
300
{
2995
300
  build_r(info, M68K_INS_ROL, 4);
2996
300
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
387
{
3000
387
  build_ea(info, M68K_INS_ROL, 2);
3001
387
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
318
{
3005
318
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
318
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
231
{
3010
231
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
231
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
333
{
3015
333
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
333
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
105
{
3020
105
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
105
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
214
{
3025
214
  build_r(info, M68K_INS_ROXR, 2);
3026
214
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
200
{
3030
200
  build_r(info, M68K_INS_ROXR, 4);
3031
200
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
611
{
3035
611
  build_ea(info, M68K_INS_ROXR, 2);
3036
611
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
230
{
3040
230
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
230
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
218
{
3045
218
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
218
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
212
{
3050
212
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
212
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
243
{
3055
243
  build_r(info, M68K_INS_ROXL, 1);
3056
243
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
103
{
3060
103
  build_r(info, M68K_INS_ROXL, 2);
3061
103
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
303
{
3065
303
  build_r(info, M68K_INS_ROXL, 4);
3066
303
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
668
{
3070
668
  build_ea(info, M68K_INS_ROXL, 2);
3071
668
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
694
{
3075
694
  set_insn_group(info, M68K_GRP_RET);
3076
694
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
498
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
498
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
98
{
3082
98
  set_insn_group(info, M68K_GRP_IRET);
3083
98
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
98
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
82
{
3088
82
  cs_m68k* ext;
3089
82
  cs_m68k_op* op;
3090
3091
82
  set_insn_group(info, M68K_GRP_RET);
3092
3093
82
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
71
{
3112
71
  set_insn_group(info, M68K_GRP_RET);
3113
71
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
71
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
78
{
3118
78
  set_insn_group(info, M68K_GRP_RET);
3119
78
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
78
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
458
{
3124
458
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
458
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
502
{
3129
502
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
502
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
1.16k
{
3134
1.16k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
1.16k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
1.16k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
624
{
3140
624
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
624
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
895
{
3145
895
  build_er_1(info, M68K_INS_SUB, 1);
3146
895
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
464
{
3150
464
  build_er_1(info, M68K_INS_SUB, 2);
3151
464
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
3.15k
{
3155
3.15k
  build_er_1(info, M68K_INS_SUB, 4);
3156
3.15k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
286
{
3160
286
  build_re_1(info, M68K_INS_SUB, 1);
3161
286
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
293
{
3165
293
  build_re_1(info, M68K_INS_SUB, 2);
3166
293
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
2.35k
{
3170
2.35k
  build_re_1(info, M68K_INS_SUB, 4);
3171
2.35k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
1.01k
{
3175
1.01k
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
1.01k
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
583
{
3180
583
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
583
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
421
{
3185
421
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
421
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
310
{
3190
310
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
310
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
286
{
3195
286
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
286
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
499
{
3200
499
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
499
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
2.43k
{
3205
2.43k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
2.43k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
382
{
3210
382
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
382
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
371
{
3215
371
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
371
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
250
{
3220
250
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
250
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
318
{
3225
318
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
318
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
225
{
3230
225
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
225
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
371
{
3235
371
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
371
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
249
{
3240
249
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
249
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
702
{
3245
702
  build_d(info, M68K_INS_SWAP, 0);
3246
702
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
409
{
3250
409
  build_ea(info, M68K_INS_TAS, 1);
3251
409
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
2.45k
{
3255
2.45k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
2.45k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
581
{
3260
581
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
268
  build_trap(info, 0, 0);
3262
3263
268
  info->extension.op_count = 0;
3264
268
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
491
{
3268
491
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
293
  build_trap(info, 2, read_imm_16(info));
3270
293
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
430
{
3274
430
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
231
  build_trap(info, 4, read_imm_32(info));
3276
231
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
212
{
3280
212
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
212
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
388
{
3285
388
  build_ea(info, M68K_INS_TST, 1);
3286
388
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
410
{
3290
410
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
205
  build_ea(info, M68K_INS_TST, 1);
3292
205
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
282
{
3296
282
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
213
  build_ea(info, M68K_INS_TST, 1);
3298
213
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
409
{
3302
409
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
209
  build_ea(info, M68K_INS_TST, 1);
3304
209
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
366
{
3308
366
  build_ea(info, M68K_INS_TST, 2);
3309
366
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
1.05k
{
3313
1.05k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
593
  build_ea(info, M68K_INS_TST, 2);
3315
593
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
417
{
3319
417
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
213
  build_ea(info, M68K_INS_TST, 2);
3321
213
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
480
{
3325
480
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
227
  build_ea(info, M68K_INS_TST, 2);
3327
227
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
175
{
3331
175
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
82
  build_ea(info, M68K_INS_TST, 2);
3333
82
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
281
{
3337
281
  build_ea(info, M68K_INS_TST, 4);
3338
281
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
140
{
3342
140
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
70
  build_ea(info, M68K_INS_TST, 4);
3344
70
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
139
{
3348
139
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
68
  build_ea(info, M68K_INS_TST, 4);
3350
68
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
479
{
3354
479
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
246
  build_ea(info, M68K_INS_TST, 4);
3356
246
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
391
{
3360
391
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
195
  build_ea(info, M68K_INS_TST, 4);
3362
195
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
243
{
3366
243
  cs_m68k_op* op;
3367
243
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
243
  op = &ext->operands[0];
3370
3371
243
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
243
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
243
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.53k
{
3377
1.53k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
1.01k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
1.01k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.14k
{
3383
1.14k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
851
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
851
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
252k
{
3392
252k
  const unsigned int instruction = info->ir;
3393
252k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
252k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
252k
    (i->instruction == d68000_invalid) ) {
3397
1.16k
    d68000_invalid(info);
3398
1.16k
    return 0;
3399
1.16k
  }
3400
3401
251k
  return 1;
3402
252k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
317k
{
3406
317k
  uint8_t i;
3407
3408
464k
  for (i = 0; i < count; ++i) {
3409
152k
    if (regs[i] == (uint16_t)reg)
3410
6.45k
      return 1;
3411
152k
  }
3412
3413
311k
  return 0;
3414
317k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
338k
{
3418
338k
  if (reg == M68K_REG_INVALID)
3419
20.7k
    return;
3420
3421
317k
  if (write)
3422
185k
  {
3423
185k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
3.30k
      return;
3425
3426
182k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
182k
    info->regs_write_count++;
3428
182k
  }
3429
132k
  else
3430
132k
  {
3431
132k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
3.14k
      return;
3433
3434
129k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
129k
    info->regs_read_count++;
3436
129k
  }
3437
317k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
101k
{
3441
101k
  switch (op->address_mode) {
3442
825
    case M68K_AM_REG_DIRECT_ADDR:
3443
825
    case M68K_AM_REG_DIRECT_DATA:
3444
825
      add_reg_to_rw_list(info, op->reg, write);
3445
825
      break;
3446
3447
18.8k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
45.3k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
45.3k
      add_reg_to_rw_list(info, op->reg, 1);
3450
45.3k
      break;
3451
3452
18.7k
    case M68K_AM_REGI_ADDR:
3453
31.2k
    case M68K_AM_REGI_ADDR_DISP:
3454
31.2k
      add_reg_to_rw_list(info, op->reg, 0);
3455
31.2k
      break;
3456
3457
7.31k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
10.0k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
11.6k
    case M68K_AM_MEMI_POST_INDEX:
3460
13.8k
    case M68K_AM_MEMI_PRE_INDEX:
3461
14.9k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
15.0k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
15.4k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
15.8k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
15.8k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
15.8k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
15.8k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
7.90k
    default:
3471
7.90k
      break;
3472
101k
  }
3473
101k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
16.9k
{
3477
16.9k
  int i;
3478
3479
152k
  for (i = 0; i < 8; ++i) {
3480
135k
    if (bits & (1 << i)) {
3481
29.9k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
29.9k
    }
3483
135k
  }
3484
16.9k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
5.63k
{
3488
5.63k
  uint32_t bits = op->register_bits;
3489
5.63k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
5.63k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
5.63k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
5.63k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
421k
{
3496
421k
  switch ((int)op->type) {
3497
191k
    case M68K_OP_REG:
3498
191k
      add_reg_to_rw_list(info, op->reg, write);
3499
191k
      break;
3500
3501
101k
    case M68K_OP_MEM:
3502
101k
      update_am_reg_list(info, op, write);
3503
101k
      break;
3504
3505
5.63k
    case M68K_OP_REG_BITS:
3506
5.63k
      update_reg_list_regbits(info, op, write);
3507
5.63k
      break;
3508
3509
3.99k
    case M68K_OP_REG_PAIR:
3510
3.99k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
3.99k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
3.99k
      break;
3513
421k
  }
3514
421k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
250k
{
3518
250k
  int i;
3519
3520
250k
  if (!info->extension.op_count)
3521
1.48k
    return;
3522
3523
248k
  if (info->extension.op_count == 1) {
3524
80.3k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
168k
  } else {
3526
    // first operand is always read
3527
168k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
341k
    for (i = 1; i < info->extension.op_count; ++i)
3531
173k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
168k
  }
3533
248k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
250k
{
3537
250k
  info->inst = inst;
3538
250k
  info->pc = pc;
3539
250k
  info->ir = 0;
3540
250k
  info->type = cpu_type;
3541
250k
  info->address_mask = 0xffffffff;
3542
3543
250k
  switch(info->type) {
3544
92.8k
    case M68K_CPU_TYPE_68000:
3545
92.8k
      info->type = TYPE_68000;
3546
92.8k
      info->address_mask = 0x00ffffff;
3547
92.8k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
157k
    case M68K_CPU_TYPE_68040:
3565
157k
      info->type = TYPE_68040;
3566
157k
      info->address_mask = 0xffffffff;
3567
157k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
250k
  }
3572
250k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
250k
{
3581
250k
  MCInst *inst = info->inst;
3582
250k
  cs_m68k* ext = &info->extension;
3583
250k
  int i;
3584
250k
  unsigned int size;
3585
3586
250k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
250k
  memset(ext, 0, sizeof(cs_m68k));
3589
250k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.25M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.00M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
250k
  info->ir = peek_imm_16(info);
3595
250k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
250k
    info->ir = read_imm_16(info);
3597
250k
    g_instruction_table[info->ir].instruction(info);
3598
250k
  }
3599
3600
250k
  size = info->pc - (unsigned int)pc;
3601
250k
  info->pc = (unsigned int)pc;
3602
3603
250k
  return size;
3604
250k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
251k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
251k
  int s;
3612
251k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
251k
  cs_struct* handle = instr->csh;
3614
251k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
251k
  if (code_len < 2) {
3619
992
    *size = 0;
3620
992
    return false;
3621
992
  }
3622
3623
250k
  if (instr->flat_insn->detail) {
3624
250k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
250k
  }
3626
3627
250k
  info->groups_count = 0;
3628
250k
  info->regs_read_count = 0;
3629
250k
  info->regs_write_count = 0;
3630
250k
  info->code = code;
3631
250k
  info->code_len = code_len;
3632
250k
  info->baseAddress = address;
3633
3634
250k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
250k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
250k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
250k
  if (handle->mode & CS_MODE_M68K_040)
3641
157k
    cpu_type = M68K_CPU_TYPE_68040;
3642
250k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
250k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
250k
  s = m68k_disassemble(info, address);
3647
3648
250k
  if (s == 0) {
3649
670
    *size = 2;
3650
670
    return false;
3651
670
  }
3652
3653
250k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
250k
  if (s > (int)code_len)
3662
1.20k
    *size = (uint16_t)code_len;
3663
248k
  else
3664
248k
    *size = (uint16_t)s;
3665
3666
250k
  return true;
3667
250k
}
3668