/src/capstonenext/arch/TMS320C64x/TMS320C64xDisassembler.c
| Line | Count | Source (jump to first uncovered line) | 
| 1 |  | /* Capstone Disassembly Engine */ | 
| 2 |  | /* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */ | 
| 3 |  |  | 
| 4 |  | #ifdef CAPSTONE_HAS_TMS320C64X | 
| 5 |  |  | 
| 6 |  | #include <string.h> | 
| 7 |  |  | 
| 8 |  | #include "../../cs_priv.h" | 
| 9 |  | #include "../../utils.h" | 
| 10 |  |  | 
| 11 |  | #include "TMS320C64xDisassembler.h" | 
| 12 |  |  | 
| 13 |  | #include "../../MCInst.h" | 
| 14 |  | #include "../../MCInstrDesc.h" | 
| 15 |  | #include "../../MCFixedLenDisassembler.h" | 
| 16 |  | #include "../../MCRegisterInfo.h" | 
| 17 |  | #include "../../MCDisassembler.h" | 
| 18 |  | #include "../../MathExtras.h" | 
| 19 |  |  | 
| 20 |  | static uint64_t getFeatureBits(int mode); | 
| 21 |  |  | 
| 22 |  | static DecodeStatus DecodeGPRegsRegisterClass(MCInst *Inst, unsigned RegNo, | 
| 23 |  |     uint64_t Address, void *Decoder); | 
| 24 |  |  | 
| 25 |  | static DecodeStatus DecodeControlRegsRegisterClass(MCInst *Inst, unsigned RegNo, | 
| 26 |  |     uint64_t Address, void *Decoder); | 
| 27 |  |  | 
| 28 |  | static DecodeStatus DecodeScst5(MCInst *Inst, unsigned Val, | 
| 29 |  |     uint64_t Address, void *Decoder); | 
| 30 |  |  | 
| 31 |  | static DecodeStatus DecodeScst16(MCInst *Inst, unsigned Val, | 
| 32 |  |     uint64_t Address, void *Decoder); | 
| 33 |  |  | 
| 34 |  | static DecodeStatus DecodePCRelScst7(MCInst *Inst, unsigned Val, | 
| 35 |  |     uint64_t Address, void *Decoder); | 
| 36 |  |  | 
| 37 |  | static DecodeStatus DecodePCRelScst10(MCInst *Inst, unsigned Val, | 
| 38 |  |     uint64_t Address, void *Decoder); | 
| 39 |  |  | 
| 40 |  | static DecodeStatus DecodePCRelScst12(MCInst *Inst, unsigned Val, | 
| 41 |  |     uint64_t Address, void *Decoder); | 
| 42 |  |  | 
| 43 |  | static DecodeStatus DecodePCRelScst21(MCInst *Inst, unsigned Val, | 
| 44 |  |     uint64_t Address, void *Decoder); | 
| 45 |  |  | 
| 46 |  | static DecodeStatus DecodeMemOperand(MCInst *Inst, unsigned Val, | 
| 47 |  |     uint64_t Address, void *Decoder); | 
| 48 |  |  | 
| 49 |  | static DecodeStatus DecodeMemOperandSc(MCInst *Inst, unsigned Val, | 
| 50 |  |     uint64_t Address, void *Decoder); | 
| 51 |  |  | 
| 52 |  | static DecodeStatus DecodeMemOperand2(MCInst *Inst, unsigned Val, | 
| 53 |  |     uint64_t Address, void *Decoder); | 
| 54 |  |  | 
| 55 |  | static DecodeStatus DecodeRegPair5(MCInst *Inst, unsigned RegNo, | 
| 56 |  |     uint64_t Address, void *Decoder); | 
| 57 |  |  | 
| 58 |  | static DecodeStatus DecodeRegPair4(MCInst *Inst, unsigned RegNo, | 
| 59 |  |     uint64_t Address, void *Decoder); | 
| 60 |  |  | 
| 61 |  | static DecodeStatus DecodeCondRegister(MCInst *Inst, unsigned Val, | 
| 62 |  |     uint64_t Address, void *Decoder); | 
| 63 |  |  | 
| 64 |  | static DecodeStatus DecodeCondRegisterZero(MCInst *Inst, unsigned Val, | 
| 65 |  |     uint64_t Address, void *Decoder); | 
| 66 |  |  | 
| 67 |  | static DecodeStatus DecodeSide(MCInst *Inst, unsigned Val, | 
| 68 |  |     uint64_t Address, void *Decoder); | 
| 69 |  |  | 
| 70 |  | static DecodeStatus DecodeParallel(MCInst *Inst, unsigned Val, | 
| 71 |  |     uint64_t Address, void *Decoder); | 
| 72 |  |  | 
| 73 |  | static DecodeStatus DecodeCrosspathX1(MCInst *Inst, unsigned Val, | 
| 74 |  |     uint64_t Address, void *Decoder); | 
| 75 |  |  | 
| 76 |  | static DecodeStatus DecodeCrosspathX2(MCInst *Inst, unsigned Val, | 
| 77 |  |     uint64_t Address, void *Decoder); | 
| 78 |  |  | 
| 79 |  | static DecodeStatus DecodeCrosspathX3(MCInst *Inst, unsigned Val, | 
| 80 |  |     uint64_t Address, void *Decoder); | 
| 81 |  |  | 
| 82 |  | static DecodeStatus DecodeNop(MCInst *Inst, unsigned Val, | 
| 83 |  |     uint64_t Address, void *Decoder); | 
| 84 |  |  | 
| 85 |  | #include "TMS320C64xGenDisassemblerTables.inc" | 
| 86 |  |  | 
| 87 |  | #define GET_REGINFO_ENUM | 
| 88 |  | #define GET_REGINFO_MC_DESC | 
| 89 |  | #include "TMS320C64xGenRegisterInfo.inc" | 
| 90 |  |  | 
| 91 |  | static const unsigned GPRegsDecoderTable[] = { | 
| 92 |  |   TMS320C64x_A0,  TMS320C64x_A1,  TMS320C64x_A2,  TMS320C64x_A3, | 
| 93 |  |   TMS320C64x_A4,  TMS320C64x_A5,  TMS320C64x_A6,  TMS320C64x_A7, | 
| 94 |  |   TMS320C64x_A8,  TMS320C64x_A9,  TMS320C64x_A10, TMS320C64x_A11, | 
| 95 |  |   TMS320C64x_A12, TMS320C64x_A13, TMS320C64x_A14, TMS320C64x_A15, | 
| 96 |  |   TMS320C64x_A16, TMS320C64x_A17, TMS320C64x_A18, TMS320C64x_A19, | 
| 97 |  |   TMS320C64x_A20, TMS320C64x_A21, TMS320C64x_A22, TMS320C64x_A23, | 
| 98 |  |   TMS320C64x_A24, TMS320C64x_A25, TMS320C64x_A26, TMS320C64x_A27, | 
| 99 |  |   TMS320C64x_A28, TMS320C64x_A29, TMS320C64x_A30, TMS320C64x_A31 | 
| 100 |  | }; | 
| 101 |  |  | 
| 102 |  | static const unsigned ControlRegsDecoderTable[] = { | 
| 103 |  |   TMS320C64x_AMR,    TMS320C64x_CSR,  TMS320C64x_ISR,   TMS320C64x_ICR, | 
| 104 |  |   TMS320C64x_IER,    TMS320C64x_ISTP, TMS320C64x_IRP,   TMS320C64x_NRP, | 
| 105 |  |   ~0U,               ~0U,             TMS320C64x_TSCL,  TMS320C64x_TSCH, | 
| 106 |  |   ~0U,               TMS320C64x_ILC,  TMS320C64x_RILC,  TMS320C64x_REP, | 
| 107 |  |   TMS320C64x_PCE1,   TMS320C64x_DNUM, ~0U,              ~0U, | 
| 108 |  |   ~0U,               TMS320C64x_SSR,  TMS320C64x_GPLYA, TMS320C64x_GPLYB, | 
| 109 |  |   TMS320C64x_GFPGFR, TMS320C64x_DIER, TMS320C64x_TSR,   TMS320C64x_ITSR, | 
| 110 |  |   TMS320C64x_NTSR,   TMS320C64x_ECR,  ~0U,              TMS320C64x_IERR | 
| 111 |  | }; | 
| 112 |  |  | 
| 113 |  | static uint64_t getFeatureBits(int mode) | 
| 114 | 41.8k | { | 
| 115 |  |   // support everything | 
| 116 | 41.8k |   return (uint64_t)-1; | 
| 117 | 41.8k | } | 
| 118 |  |  | 
| 119 |  | static unsigned getReg(const unsigned *RegTable, unsigned RegNo) | 
| 120 | 74.8k | { | 
| 121 | 74.8k |   if(RegNo > 31) | 
| 122 | 20 |     return ~0U; | 
| 123 | 74.8k |   return RegTable[RegNo]; | 
| 124 | 74.8k | } | 
| 125 |  |  | 
| 126 |  | static DecodeStatus DecodeGPRegsRegisterClass(MCInst *Inst, unsigned RegNo, | 
| 127 |  |     uint64_t Address, void *Decoder) | 
| 128 | 52.7k | { | 
| 129 | 52.7k |   unsigned Reg; | 
| 130 |  |  | 
| 131 | 52.7k |   if(RegNo > 31) | 
| 132 | 0 |     return MCDisassembler_Fail; | 
| 133 |  |  | 
| 134 | 52.7k |   Reg = getReg(GPRegsDecoderTable, RegNo); | 
| 135 | 52.7k |   if(Reg == ~0U) | 
| 136 | 0 |     return MCDisassembler_Fail; | 
| 137 | 52.7k |   MCOperand_CreateReg0(Inst, Reg); | 
| 138 |  |  | 
| 139 | 52.7k |   return MCDisassembler_Success; | 
| 140 | 52.7k | } | 
| 141 |  |  | 
| 142 |  | static DecodeStatus DecodeControlRegsRegisterClass(MCInst *Inst, unsigned RegNo, | 
| 143 |  |     uint64_t Address, void *Decoder) | 
| 144 | 1.11k | { | 
| 145 | 1.11k |   unsigned Reg; | 
| 146 |  |  | 
| 147 | 1.11k |   if(RegNo > 31) | 
| 148 | 0 |     return MCDisassembler_Fail; | 
| 149 |  |  | 
| 150 | 1.11k |   Reg = getReg(ControlRegsDecoderTable, RegNo); | 
| 151 | 1.11k |   if(Reg == ~0U) | 
| 152 | 2 |     return MCDisassembler_Fail; | 
| 153 | 1.11k |   MCOperand_CreateReg0(Inst, Reg); | 
| 154 |  |  | 
| 155 | 1.11k |   return MCDisassembler_Success; | 
| 156 | 1.11k | } | 
| 157 |  |  | 
| 158 |  | static DecodeStatus DecodeScst5(MCInst *Inst, unsigned Val, | 
| 159 |  |     uint64_t Address, void *Decoder) | 
| 160 | 5.37k | { | 
| 161 | 5.37k |   int32_t imm; | 
| 162 |  |  | 
| 163 | 5.37k |   imm = Val; | 
| 164 |  |   /* Sign extend 5 bit value */ | 
| 165 | 5.37k |   if(imm & (1 << (5 - 1))) | 
| 166 | 2.69k |     imm |= ~((1 << 5) - 1); | 
| 167 |  |  | 
| 168 | 5.37k |   MCOperand_CreateImm0(Inst, imm); | 
| 169 |  |  | 
| 170 | 5.37k |   return MCDisassembler_Success; | 
| 171 | 5.37k | } | 
| 172 |  |  | 
| 173 |  | static DecodeStatus DecodeScst16(MCInst *Inst, unsigned Val, | 
| 174 |  |     uint64_t Address, void *Decoder) | 
| 175 | 1.88k | { | 
| 176 | 1.88k |   int32_t imm; | 
| 177 |  |  | 
| 178 | 1.88k |   imm = Val; | 
| 179 |  |   /* Sign extend 16 bit value */ | 
| 180 | 1.88k |   if(imm & (1 << (16 - 1))) | 
| 181 | 1.28k |     imm |= ~((1 << 16) - 1); | 
| 182 |  |  | 
| 183 | 1.88k |   MCOperand_CreateImm0(Inst, imm); | 
| 184 |  |  | 
| 185 | 1.88k |   return MCDisassembler_Success; | 
| 186 | 1.88k | } | 
| 187 |  |  | 
| 188 |  | static DecodeStatus DecodePCRelScst7(MCInst *Inst, unsigned Val, | 
| 189 |  |     uint64_t Address, void *Decoder) | 
| 190 | 776 | { | 
| 191 | 776 |   int32_t imm; | 
| 192 |  |  | 
| 193 | 776 |   imm = Val; | 
| 194 |  |   /* Sign extend 7 bit value */ | 
| 195 | 776 |   if(imm & (1 << (7 - 1))) | 
| 196 | 519 |     imm |= ~((1 << 7) - 1); | 
| 197 |  |  | 
| 198 |  |   /* Address is relative to the address of the first instruction in the fetch packet */ | 
| 199 | 776 |   MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4)); | 
| 200 |  |  | 
| 201 | 776 |   return MCDisassembler_Success; | 
| 202 | 776 | } | 
| 203 |  |  | 
| 204 |  | static DecodeStatus DecodePCRelScst10(MCInst *Inst, unsigned Val, | 
| 205 |  |     uint64_t Address, void *Decoder) | 
| 206 | 750 | { | 
| 207 | 750 |   int32_t imm; | 
| 208 |  |  | 
| 209 | 750 |   imm = Val; | 
| 210 |  |   /* Sign extend 10 bit value */ | 
| 211 | 750 |   if(imm & (1 << (10 - 1))) | 
| 212 | 92 |     imm |= ~((1 << 10) - 1); | 
| 213 |  |  | 
| 214 |  |   /* Address is relative to the address of the first instruction in the fetch packet */ | 
| 215 | 750 |   MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4)); | 
| 216 |  |  | 
| 217 | 750 |   return MCDisassembler_Success; | 
| 218 | 750 | } | 
| 219 |  |  | 
| 220 |  | static DecodeStatus DecodePCRelScst12(MCInst *Inst, unsigned Val, | 
| 221 |  |     uint64_t Address, void *Decoder) | 
| 222 | 504 | { | 
| 223 | 504 |   int32_t imm; | 
| 224 |  |  | 
| 225 | 504 |   imm = Val; | 
| 226 |  |   /* Sign extend 12 bit value */ | 
| 227 | 504 |   if(imm & (1 << (12 - 1))) | 
| 228 | 126 |     imm |= ~((1 << 12) - 1); | 
| 229 |  |  | 
| 230 |  |   /* Address is relative to the address of the first instruction in the fetch packet */ | 
| 231 | 504 |   MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4)); | 
| 232 |  |  | 
| 233 | 504 |   return MCDisassembler_Success; | 
| 234 | 504 | } | 
| 235 |  |  | 
| 236 |  | static DecodeStatus DecodePCRelScst21(MCInst *Inst, unsigned Val, | 
| 237 |  |     uint64_t Address, void *Decoder) | 
| 238 | 2.13k | { | 
| 239 | 2.13k |   int32_t imm; | 
| 240 |  |  | 
| 241 | 2.13k |   imm = Val; | 
| 242 |  |   /* Sign extend 21 bit value */ | 
| 243 | 2.13k |   if(imm & (1 << (21 - 1))) | 
| 244 | 472 |     imm |= ~((1 << 21) - 1); | 
| 245 |  |  | 
| 246 |  |   /* Address is relative to the address of the first instruction in the fetch packet */ | 
| 247 | 2.13k |   MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4)); | 
| 248 |  |  | 
| 249 | 2.13k |   return MCDisassembler_Success; | 
| 250 | 2.13k | } | 
| 251 |  |  | 
| 252 |  | static DecodeStatus DecodeMemOperand(MCInst *Inst, unsigned Val, | 
| 253 |  |     uint64_t Address, void *Decoder) | 
| 254 | 4.88k | { | 
| 255 | 4.88k |   return DecodeMemOperandSc(Inst, Val | (1 << 15), Address, Decoder); | 
| 256 | 4.88k | } | 
| 257 |  |  | 
| 258 |  | static DecodeStatus DecodeMemOperandSc(MCInst *Inst, unsigned Val, | 
| 259 |  |     uint64_t Address, void *Decoder) | 
| 260 | 6.23k | { | 
| 261 | 6.23k |   uint8_t scaled, base, offset, mode, unit; | 
| 262 | 6.23k |   unsigned basereg, offsetreg; | 
| 263 |  |  | 
| 264 | 6.23k |   scaled = (Val >> 15) & 1; | 
| 265 | 6.23k |   base = (Val >> 10) & 0x1f; | 
| 266 | 6.23k |   offset = (Val >> 5) & 0x1f; | 
| 267 | 6.23k |   mode = (Val >> 1) & 0xf; | 
| 268 | 6.23k |   unit = Val & 1; | 
| 269 |  |  | 
| 270 | 6.23k |   if((base >= TMS320C64X_REG_A0) && (base <= TMS320C64X_REG_A31)) | 
| 271 | 14 |     base = (base - TMS320C64X_REG_A0 + TMS320C64X_REG_B0); | 
| 272 | 6.21k |   else if((base >= TMS320C64X_REG_B0) && (base <= TMS320C64X_REG_B31)) | 
| 273 | 0 |     base = (base - TMS320C64X_REG_B0 + TMS320C64X_REG_A0); | 
| 274 | 6.23k |   basereg = getReg(GPRegsDecoderTable, base); | 
| 275 | 6.23k |   if (basereg ==  ~0U) | 
| 276 | 14 |     return MCDisassembler_Fail; | 
| 277 |  |  | 
| 278 | 6.21k |   switch(mode) { | 
| 279 | 840 |     case 0: | 
| 280 | 1.26k |     case 1: | 
| 281 | 1.54k |     case 8: | 
| 282 | 3.64k |     case 9: | 
| 283 | 4.10k |     case 10: | 
| 284 | 4.66k |     case 11: | 
| 285 | 4.66k |       MCOperand_CreateImm0(Inst, (scaled << 19) | (basereg << 12) | (offset << 5) | (mode << 1) | unit); | 
| 286 | 4.66k |       break; | 
| 287 | 397 |     case 4: | 
| 288 | 492 |     case 5: | 
| 289 | 595 |     case 12: | 
| 290 | 850 |     case 13: | 
| 291 | 1.21k |     case 14: | 
| 292 | 1.54k |     case 15: | 
| 293 | 1.54k |       if((offset >= TMS320C64X_REG_A0) && (offset <= TMS320C64X_REG_A31)) | 
| 294 | 6 |         offset = (offset - TMS320C64X_REG_A0 + TMS320C64X_REG_B0); | 
| 295 | 1.53k |       else if((offset >= TMS320C64X_REG_B0) && (offset <= TMS320C64X_REG_B31)) | 
| 296 | 0 |         offset = (offset - TMS320C64X_REG_B0 + TMS320C64X_REG_A0); | 
| 297 | 1.54k |       offsetreg = getReg(GPRegsDecoderTable, offset); | 
| 298 | 1.54k |       if (offsetreg ==  ~0U) | 
| 299 | 6 |         return MCDisassembler_Fail; | 
| 300 | 1.53k |       MCOperand_CreateImm0(Inst, (scaled << 19) | (basereg << 12) | (offsetreg << 5) | (mode << 1) | unit); | 
| 301 | 1.53k |       break; | 
| 302 | 5 |     default: | 
| 303 | 5 |       return MCDisassembler_Fail; | 
| 304 | 6.21k |   } | 
| 305 |  |  | 
| 306 | 6.20k |   return MCDisassembler_Success; | 
| 307 | 6.21k | } | 
| 308 |  |  | 
| 309 |  | static DecodeStatus DecodeMemOperand2(MCInst *Inst, unsigned Val, | 
| 310 |  |     uint64_t Address, void *Decoder) | 
| 311 | 4.62k | { | 
| 312 | 4.62k |   uint16_t offset; | 
| 313 | 4.62k |   unsigned basereg; | 
| 314 |  |  | 
| 315 | 4.62k |   if(Val & 1) | 
| 316 | 2.91k |     basereg = TMS320C64X_REG_B15; | 
| 317 | 1.71k |   else | 
| 318 | 1.71k |     basereg = TMS320C64X_REG_B14; | 
| 319 |  |  | 
| 320 | 4.62k |   offset = (Val >> 1) & 0x7fff; | 
| 321 | 4.62k |   MCOperand_CreateImm0(Inst, (offset << 7) | basereg); | 
| 322 |  |  | 
| 323 | 4.62k |   return MCDisassembler_Success; | 
| 324 | 4.62k | } | 
| 325 |  |  | 
| 326 |  | static DecodeStatus DecodeRegPair5(MCInst *Inst, unsigned RegNo, | 
| 327 |  |     uint64_t Address, void *Decoder) | 
| 328 | 11.8k | { | 
| 329 | 11.8k |   unsigned Reg; | 
| 330 |  |  | 
| 331 | 11.8k |   if(RegNo > 31) | 
| 332 | 0 |     return MCDisassembler_Fail; | 
| 333 |  |  | 
| 334 | 11.8k |   Reg = getReg(GPRegsDecoderTable, RegNo); | 
| 335 | 11.8k |   MCOperand_CreateReg0(Inst, Reg); | 
| 336 |  |  | 
| 337 | 11.8k |   return MCDisassembler_Success; | 
| 338 | 11.8k | } | 
| 339 |  |  | 
| 340 |  | static DecodeStatus DecodeRegPair4(MCInst *Inst, unsigned RegNo, | 
| 341 |  |     uint64_t Address, void *Decoder) | 
| 342 | 1.34k | { | 
| 343 | 1.34k |   unsigned Reg; | 
| 344 |  |  | 
| 345 | 1.34k |   if(RegNo > 15) | 
| 346 | 0 |     return MCDisassembler_Fail; | 
| 347 |  |  | 
| 348 | 1.34k |   Reg = getReg(GPRegsDecoderTable, RegNo << 1); | 
| 349 | 1.34k |   MCOperand_CreateReg0(Inst, Reg); | 
| 350 |  |  | 
| 351 | 1.34k |   return MCDisassembler_Success; | 
| 352 | 1.34k | } | 
| 353 |  |  | 
| 354 |  | static DecodeStatus DecodeCondRegister(MCInst *Inst, unsigned Val, | 
| 355 |  |     uint64_t Address, void *Decoder) | 
| 356 | 41.6k | { | 
| 357 | 41.6k |   DecodeStatus ret = MCDisassembler_Success; | 
| 358 |  |  | 
| 359 | 41.6k |   if(!Inst->flat_insn->detail) | 
| 360 | 0 |     return MCDisassembler_Success; | 
| 361 |  |  | 
| 362 | 41.6k |   switch(Val) { | 
| 363 | 10.7k |     case 0: | 
| 364 | 17.3k |     case 7: | 
| 365 | 17.3k |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_INVALID; | 
| 366 | 17.3k |       break; | 
| 367 | 5.07k |     case 1: | 
| 368 | 5.07k |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_B0; | 
| 369 | 5.07k |       break; | 
| 370 | 4.02k |     case 2: | 
| 371 | 4.02k |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_B1; | 
| 372 | 4.02k |       break; | 
| 373 | 3.68k |     case 3: | 
| 374 | 3.68k |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_B2; | 
| 375 | 3.68k |       break; | 
| 376 | 5.25k |     case 4: | 
| 377 | 5.25k |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_A1; | 
| 378 | 5.25k |       break; | 
| 379 | 3.44k |     case 5: | 
| 380 | 3.44k |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_A2; | 
| 381 | 3.44k |       break; | 
| 382 | 2.80k |     case 6: | 
| 383 | 2.80k |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_A0; | 
| 384 | 2.80k |       break; | 
| 385 | 0 |     default: | 
| 386 | 0 |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_INVALID; | 
| 387 | 0 |       ret = MCDisassembler_Fail; | 
| 388 | 0 |       break; | 
| 389 | 41.6k |   } | 
| 390 |  |  | 
| 391 | 41.6k |   return ret; | 
| 392 | 41.6k | } | 
| 393 |  |  | 
| 394 |  | static DecodeStatus DecodeCondRegisterZero(MCInst *Inst, unsigned Val, | 
| 395 |  |     uint64_t Address, void *Decoder) | 
| 396 | 41.6k | { | 
| 397 | 41.6k |   DecodeStatus ret = MCDisassembler_Success; | 
| 398 |  |  | 
| 399 | 41.6k |   if(!Inst->flat_insn->detail) | 
| 400 | 0 |     return MCDisassembler_Success; | 
| 401 |  |  | 
| 402 | 41.6k |   switch(Val) { | 
| 403 | 21.6k |     case 0: | 
| 404 | 21.6k |       Inst->flat_insn->detail->tms320c64x.condition.zero = 0; | 
| 405 | 21.6k |       break; | 
| 406 | 20.0k |     case 1: | 
| 407 | 20.0k |       Inst->flat_insn->detail->tms320c64x.condition.zero = 1; | 
| 408 | 20.0k |       break; | 
| 409 | 0 |     default: | 
| 410 | 0 |       Inst->flat_insn->detail->tms320c64x.condition.zero = 0; | 
| 411 | 0 |       ret = MCDisassembler_Fail; | 
| 412 | 0 |       break; | 
| 413 | 41.6k |   } | 
| 414 |  |  | 
| 415 | 41.6k |   return ret; | 
| 416 | 41.6k | } | 
| 417 |  |  | 
| 418 |  | static DecodeStatus DecodeSide(MCInst *Inst, unsigned Val, | 
| 419 |  |     uint64_t Address, void *Decoder) | 
| 420 | 41.6k | { | 
| 421 | 41.6k |   DecodeStatus ret = MCDisassembler_Success; | 
| 422 | 41.6k |   MCOperand *op; | 
| 423 | 41.6k |   int i; | 
| 424 |  |  | 
| 425 |  |   /* This is pretty messy, probably we should find a better way */ | 
| 426 | 41.6k |   if(Val == 1) { | 
| 427 | 62.9k |     for(i = 0; i < Inst->size; i++) { | 
| 428 | 44.3k |       op = &Inst->Operands[i]; | 
| 429 | 44.3k |       if(op->Kind == kRegister) { | 
| 430 | 30.7k |         if((op->RegVal >= TMS320C64X_REG_A0) && (op->RegVal <= TMS320C64X_REG_A31)) | 
| 431 | 26.8k |           op->RegVal = (op->RegVal - TMS320C64X_REG_A0 + TMS320C64X_REG_B0); | 
| 432 | 3.86k |         else if((op->RegVal >= TMS320C64X_REG_B0) && (op->RegVal <= TMS320C64X_REG_B31)) | 
| 433 | 3.02k |           op->RegVal = (op->RegVal - TMS320C64X_REG_B0 + TMS320C64X_REG_A0); | 
| 434 | 30.7k |       } | 
| 435 | 44.3k |     } | 
| 436 | 18.5k |   } | 
| 437 |  |  | 
| 438 | 41.6k |   if(!Inst->flat_insn->detail) | 
| 439 | 0 |     return MCDisassembler_Success; | 
| 440 |  |  | 
| 441 | 41.6k |   switch(Val) { | 
| 442 | 23.0k |     case 0: | 
| 443 | 23.0k |       Inst->flat_insn->detail->tms320c64x.funit.side = 1; | 
| 444 | 23.0k |       break; | 
| 445 | 18.5k |     case 1: | 
| 446 | 18.5k |       Inst->flat_insn->detail->tms320c64x.funit.side = 2; | 
| 447 | 18.5k |       break; | 
| 448 | 0 |     default: | 
| 449 | 0 |       Inst->flat_insn->detail->tms320c64x.funit.side = 0; | 
| 450 | 0 |       ret = MCDisassembler_Fail; | 
| 451 | 0 |       break; | 
| 452 | 41.6k |   } | 
| 453 |  |  | 
| 454 | 41.6k |   return ret; | 
| 455 | 41.6k | } | 
| 456 |  |  | 
| 457 |  | static DecodeStatus DecodeParallel(MCInst *Inst, unsigned Val, | 
| 458 |  |     uint64_t Address, void *Decoder) | 
| 459 | 41.6k | { | 
| 460 | 41.6k |   DecodeStatus ret = MCDisassembler_Success; | 
| 461 |  |  | 
| 462 | 41.6k |   if(!Inst->flat_insn->detail) | 
| 463 | 0 |     return MCDisassembler_Success; | 
| 464 |  |  | 
| 465 | 41.6k |   switch(Val) { | 
| 466 | 23.0k |     case 0: | 
| 467 | 23.0k |       Inst->flat_insn->detail->tms320c64x.parallel = 0; | 
| 468 | 23.0k |       break; | 
| 469 | 18.6k |     case 1: | 
| 470 | 18.6k |       Inst->flat_insn->detail->tms320c64x.parallel = 1; | 
| 471 | 18.6k |       break; | 
| 472 | 0 |     default: | 
| 473 | 0 |       Inst->flat_insn->detail->tms320c64x.parallel = -1; | 
| 474 | 0 |       ret = MCDisassembler_Fail; | 
| 475 | 0 |       break; | 
| 476 | 41.6k |   } | 
| 477 |  |  | 
| 478 | 41.6k |   return ret; | 
| 479 | 41.6k | } | 
| 480 |  |  | 
| 481 |  | static DecodeStatus DecodeCrosspathX1(MCInst *Inst, unsigned Val, | 
| 482 |  |     uint64_t Address, void *Decoder) | 
| 483 | 175 | { | 
| 484 | 175 |   DecodeStatus ret = MCDisassembler_Success; | 
| 485 | 175 |   MCOperand *op; | 
| 486 |  |  | 
| 487 | 175 |   if(!Inst->flat_insn->detail) | 
| 488 | 0 |     return MCDisassembler_Success; | 
| 489 |  |  | 
| 490 | 175 |   switch(Val) { | 
| 491 | 99 |     case 0: | 
| 492 | 99 |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = 0; | 
| 493 | 99 |       break; | 
| 494 | 76 |     case 1: | 
| 495 | 76 |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = 1; | 
| 496 | 76 |       op = &Inst->Operands[0]; | 
| 497 | 76 |       if(op->Kind == kRegister) { | 
| 498 | 76 |         if((op->RegVal >= TMS320C64X_REG_A0) && (op->RegVal <= TMS320C64X_REG_A31)) | 
| 499 | 76 |           op->RegVal = (op->RegVal - TMS320C64X_REG_A0 + TMS320C64X_REG_B0); | 
| 500 | 0 |         else if((op->RegVal >= TMS320C64X_REG_B0) && (op->RegVal <= TMS320C64X_REG_B31)) | 
| 501 | 0 |           op->RegVal = (op->RegVal - TMS320C64X_REG_B0 + TMS320C64X_REG_A0); | 
| 502 | 76 |       } | 
| 503 | 76 |       break; | 
| 504 | 0 |     default: | 
| 505 | 0 |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = -1; | 
| 506 | 0 |       ret = MCDisassembler_Fail; | 
| 507 | 0 |       break; | 
| 508 | 175 |   } | 
| 509 |  |  | 
| 510 | 175 |   return ret; | 
| 511 | 175 | } | 
| 512 |  |  | 
| 513 |  | static DecodeStatus DecodeCrosspathX2(MCInst *Inst, unsigned Val, | 
| 514 |  |     uint64_t Address, void *Decoder) | 
| 515 | 11.6k | { | 
| 516 | 11.6k |   DecodeStatus ret = MCDisassembler_Success; | 
| 517 | 11.6k |   MCOperand *op; | 
| 518 |  |  | 
| 519 | 11.6k |   if(!Inst->flat_insn->detail) | 
| 520 | 0 |     return MCDisassembler_Success; | 
| 521 |  |  | 
| 522 | 11.6k |   switch(Val) { | 
| 523 | 6.00k |     case 0: | 
| 524 | 6.00k |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = 0; | 
| 525 | 6.00k |       break; | 
| 526 | 5.65k |     case 1: | 
| 527 | 5.65k |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = 1; | 
| 528 | 5.65k |       op = &Inst->Operands[1]; | 
| 529 | 5.65k |       if(op->Kind == kRegister) { | 
| 530 | 5.50k |         if((op->RegVal >= TMS320C64X_REG_A0) && (op->RegVal <= TMS320C64X_REG_A31)) | 
| 531 | 4.76k |           op->RegVal = (op->RegVal - TMS320C64X_REG_A0 + TMS320C64X_REG_B0); | 
| 532 | 740 |         else if((op->RegVal >= TMS320C64X_REG_B0) && (op->RegVal <= TMS320C64X_REG_B31)) | 
| 533 | 0 |           op->RegVal = (op->RegVal - TMS320C64X_REG_B0 + TMS320C64X_REG_A0); | 
| 534 | 5.50k |       } | 
| 535 | 5.65k |       break; | 
| 536 | 0 |     default: | 
| 537 | 0 |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = -1; | 
| 538 | 0 |       ret = MCDisassembler_Fail; | 
| 539 | 0 |       break; | 
| 540 | 11.6k |   } | 
| 541 |  |  | 
| 542 | 11.6k |   return ret; | 
| 543 | 11.6k | } | 
| 544 |  |  | 
| 545 |  | static DecodeStatus DecodeCrosspathX3(MCInst *Inst, unsigned Val, | 
| 546 |  |     uint64_t Address, void *Decoder) | 
| 547 | 6.72k | { | 
| 548 | 6.72k |   DecodeStatus ret = MCDisassembler_Success; | 
| 549 | 6.72k |   MCOperand *op; | 
| 550 |  |  | 
| 551 | 6.72k |   if(!Inst->flat_insn->detail) | 
| 552 | 0 |     return MCDisassembler_Success; | 
| 553 |  |  | 
| 554 | 6.72k |   switch(Val) { | 
| 555 | 2.41k |     case 0: | 
| 556 | 2.41k |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = 0; | 
| 557 | 2.41k |       break; | 
| 558 | 4.30k |     case 1: | 
| 559 | 4.30k |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = 2; | 
| 560 | 4.30k |       op = &Inst->Operands[2]; | 
| 561 | 4.30k |       if(op->Kind == kRegister) { | 
| 562 | 1.71k |         if((op->RegVal >= TMS320C64X_REG_A0) && (op->RegVal <= TMS320C64X_REG_A31)) | 
| 563 | 1.60k |           op->RegVal = (op->RegVal - TMS320C64X_REG_A0 + TMS320C64X_REG_B0); | 
| 564 | 109 |         else if((op->RegVal >= TMS320C64X_REG_B0) && (op->RegVal <= TMS320C64X_REG_B31)) | 
| 565 | 109 |           op->RegVal = (op->RegVal - TMS320C64X_REG_B0 + TMS320C64X_REG_A0); | 
| 566 | 1.71k |       } | 
| 567 | 4.30k |       break; | 
| 568 | 0 |     default: | 
| 569 | 0 |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = -1; | 
| 570 | 0 |       ret = MCDisassembler_Fail; | 
| 571 | 0 |       break; | 
| 572 | 6.72k |   } | 
| 573 |  |  | 
| 574 | 6.72k |   return ret; | 
| 575 | 6.72k | } | 
| 576 |  |  | 
| 577 |  |  | 
| 578 |  | static DecodeStatus DecodeNop(MCInst *Inst, unsigned Val, | 
| 579 |  |     uint64_t Address, void *Decoder) | 
| 580 | 1.34k | { | 
| 581 | 1.34k |   MCOperand_CreateImm0(Inst, Val + 1); | 
| 582 |  |  | 
| 583 | 1.34k |   return MCDisassembler_Success; | 
| 584 | 1.34k | } | 
| 585 |  |  | 
| 586 |  | #define GET_INSTRINFO_ENUM | 
| 587 |  | #include "TMS320C64xGenInstrInfo.inc" | 
| 588 |  |  | 
| 589 |  | bool TMS320C64x_getInstruction(csh ud, const uint8_t *code, size_t code_len, | 
| 590 |  |     MCInst *MI, uint16_t *size, uint64_t address, void *info) | 
| 591 | 42.3k | { | 
| 592 | 42.3k |   uint32_t insn; | 
| 593 | 42.3k |   DecodeStatus result; | 
| 594 |  |  | 
| 595 | 42.3k |   if(code_len < 4) { | 
| 596 | 454 |     *size = 0; | 
| 597 | 454 |     return MCDisassembler_Fail; | 
| 598 | 454 |   } | 
| 599 |  |  | 
| 600 | 41.8k |   if(MI->flat_insn->detail) | 
| 601 | 41.8k |     memset(MI->flat_insn->detail, 0, offsetof(cs_detail, tms320c64x)+sizeof(cs_tms320c64x)); | 
| 602 |  |  | 
| 603 | 41.8k |   insn = (code[3] << 0) | (code[2] << 8) | (code[1] << 16) | ((uint32_t) code[0] << 24); | 
| 604 | 41.8k |   result = decodeInstruction_4(DecoderTable32, MI, insn, address, info, 0); | 
| 605 |  |  | 
| 606 | 41.8k |   if(result == MCDisassembler_Success) { | 
| 607 | 41.6k |     *size = 4; | 
| 608 | 41.6k |     return true; | 
| 609 | 41.6k |   } | 
| 610 |  |  | 
| 611 | 176 |   MCInst_clear(MI); | 
| 612 | 176 |   *size = 0; | 
| 613 | 176 |   return false; | 
| 614 | 41.8k | } | 
| 615 |  |  | 
| 616 |  | void TMS320C64x_init(MCRegisterInfo *MRI) | 
| 617 | 1.22k | { | 
| 618 | 1.22k |   MCRegisterInfo_InitMCRegisterInfo(MRI, TMS320C64xRegDesc, 90, | 
| 619 | 1.22k |       0, 0, | 
| 620 | 1.22k |       TMS320C64xMCRegisterClasses, 7, | 
| 621 | 1.22k |       0, 0, | 
| 622 | 1.22k |       TMS320C64xRegDiffLists, | 
| 623 | 1.22k |       0, | 
| 624 | 1.22k |       TMS320C64xSubRegIdxLists, 1, | 
| 625 | 1.22k |       0); | 
| 626 | 1.22k | } | 
| 627 |  |  | 
| 628 |  | #endif |