/src/capstonenext/arch/X86/X86IntelInstPrinter.c
| Line | Count | Source (jump to first uncovered line) | 
| 1 |  | //===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===// | 
| 2 |  | // | 
| 3 |  | //                     The LLVM Compiler Infrastructure | 
| 4 |  | // | 
| 5 |  | // This file is distributed under the University of Illinois Open Source | 
| 6 |  | // License. See LICENSE.TXT for details. | 
| 7 |  | // | 
| 8 |  | //===----------------------------------------------------------------------===// | 
| 9 |  | // | 
| 10 |  | // This file includes code for rendering MCInst instances as Intel-style | 
| 11 |  | // assembly. | 
| 12 |  | // | 
| 13 |  | //===----------------------------------------------------------------------===// | 
| 14 |  |  | 
| 15 |  | /* Capstone Disassembly Engine */ | 
| 16 |  | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */ | 
| 17 |  |  | 
| 18 |  | #ifdef CAPSTONE_HAS_X86 | 
| 19 |  |  | 
| 20 |  | #if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64) | 
| 21 |  | #pragma warning(disable:4996)     // disable MSVC's warning on strncpy() | 
| 22 |  | #pragma warning(disable:28719)    // disable MSVC's warning on strncpy() | 
| 23 |  | #endif | 
| 24 |  |  | 
| 25 |  | #if !defined(CAPSTONE_HAS_OSXKERNEL) | 
| 26 |  | #include <ctype.h> | 
| 27 |  | #endif | 
| 28 |  | #include <capstone/platform.h> | 
| 29 |  |  | 
| 30 |  | #if defined(CAPSTONE_HAS_OSXKERNEL) | 
| 31 |  | #include <Availability.h> | 
| 32 |  | #include <libkern/libkern.h> | 
| 33 |  | #else | 
| 34 |  | #include <stdio.h> | 
| 35 |  | #include <stdlib.h> | 
| 36 |  | #endif | 
| 37 |  | #include <string.h> | 
| 38 |  |  | 
| 39 |  | #include "../../utils.h" | 
| 40 |  | #include "../../MCInst.h" | 
| 41 |  | #include "../../SStream.h" | 
| 42 |  | #include "../../MCRegisterInfo.h" | 
| 43 |  |  | 
| 44 |  | #include "X86InstPrinter.h" | 
| 45 |  | #include "X86Mapping.h" | 
| 46 |  | #include "X86InstPrinterCommon.h" | 
| 47 |  |  | 
| 48 |  | #define GET_INSTRINFO_ENUM | 
| 49 |  | #ifdef CAPSTONE_X86_REDUCE | 
| 50 |  | #include "X86GenInstrInfo_reduce.inc" | 
| 51 |  | #else | 
| 52 |  | #include "X86GenInstrInfo.inc" | 
| 53 |  | #endif | 
| 54 |  |  | 
| 55 |  | #define GET_REGINFO_ENUM | 
| 56 |  | #include "X86GenRegisterInfo.inc" | 
| 57 |  |  | 
| 58 |  | #include "X86BaseInfo.h" | 
| 59 |  |  | 
| 60 |  | static void printMemReference(MCInst *MI, unsigned Op, SStream *O); | 
| 61 |  | static void printOperand(MCInst *MI, unsigned OpNo, SStream *O); | 
| 62 |  |  | 
| 63 |  |  | 
| 64 |  | static void set_mem_access(MCInst *MI, bool status) | 
| 65 | 84.5k | { | 
| 66 | 84.5k |   if (MI->csh->detail_opt != CS_OPT_ON) | 
| 67 | 0 |     return; | 
| 68 |  |  | 
| 69 | 84.5k |   MI->csh->doing_mem = status; | 
| 70 | 84.5k |   if (!status) | 
| 71 |  |     // done, create the next operand slot | 
| 72 | 42.2k |     MI->flat_insn->detail->x86.op_count++; | 
| 73 |  |  | 
| 74 | 84.5k | } | 
| 75 |  |  | 
| 76 |  | static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 77 | 8.02k | { | 
| 78 |  |   // FIXME: do this with autogen | 
| 79 |  |   // printf(">>> ID = %u\n", MI->flat_insn->id); | 
| 80 | 8.02k |   switch(MI->flat_insn->id) { | 
| 81 | 3.06k |     default: | 
| 82 | 3.06k |       SStream_concat0(O, "ptr "); | 
| 83 | 3.06k |       break; | 
| 84 | 781 |     case X86_INS_SGDT: | 
| 85 | 1.53k |     case X86_INS_SIDT: | 
| 86 | 2.25k |     case X86_INS_LGDT: | 
| 87 | 2.94k |     case X86_INS_LIDT: | 
| 88 | 3.27k |     case X86_INS_FXRSTOR: | 
| 89 | 3.68k |     case X86_INS_FXSAVE: | 
| 90 | 4.43k |     case X86_INS_LJMP: | 
| 91 | 4.96k |     case X86_INS_LCALL: | 
| 92 |  |       // do not print "ptr" | 
| 93 | 4.96k |       break; | 
| 94 | 8.02k |   } | 
| 95 |  |  | 
| 96 | 8.02k |   switch(MI->csh->mode) { | 
| 97 | 2.37k |     case CS_MODE_16: | 
| 98 | 2.37k |       switch(MI->flat_insn->id) { | 
| 99 | 893 |         default: | 
| 100 | 893 |           MI->x86opsize = 2; | 
| 101 | 893 |           break; | 
| 102 | 231 |         case X86_INS_LJMP: | 
| 103 | 468 |         case X86_INS_LCALL: | 
| 104 | 468 |           MI->x86opsize = 4; | 
| 105 | 468 |           break; | 
| 106 | 222 |         case X86_INS_SGDT: | 
| 107 | 427 |         case X86_INS_SIDT: | 
| 108 | 738 |         case X86_INS_LGDT: | 
| 109 | 1.01k |         case X86_INS_LIDT: | 
| 110 | 1.01k |           MI->x86opsize = 6; | 
| 111 | 1.01k |           break; | 
| 112 | 2.37k |       } | 
| 113 | 2.37k |       break; | 
| 114 | 3.55k |     case CS_MODE_32: | 
| 115 | 3.55k |       switch(MI->flat_insn->id) { | 
| 116 | 1.55k |         default: | 
| 117 | 1.55k |           MI->x86opsize = 4; | 
| 118 | 1.55k |           break; | 
| 119 | 303 |         case X86_INS_LJMP: | 
| 120 | 984 |         case X86_INS_JMP: | 
| 121 | 1.06k |         case X86_INS_LCALL: | 
| 122 | 1.35k |         case X86_INS_SGDT: | 
| 123 | 1.58k |         case X86_INS_SIDT: | 
| 124 | 1.79k |         case X86_INS_LGDT: | 
| 125 | 2.00k |         case X86_INS_LIDT: | 
| 126 | 2.00k |           MI->x86opsize = 6; | 
| 127 | 2.00k |           break; | 
| 128 | 3.55k |       } | 
| 129 | 3.55k |       break; | 
| 130 | 3.55k |     case CS_MODE_64: | 
| 131 | 2.10k |       switch(MI->flat_insn->id) { | 
| 132 | 674 |         default: | 
| 133 | 674 |           MI->x86opsize = 8; | 
| 134 | 674 |           break; | 
| 135 | 223 |         case X86_INS_LJMP: | 
| 136 | 434 |         case X86_INS_LCALL: | 
| 137 | 705 |         case X86_INS_SGDT: | 
| 138 | 1.02k |         case X86_INS_SIDT: | 
| 139 | 1.22k |         case X86_INS_LGDT: | 
| 140 | 1.42k |         case X86_INS_LIDT: | 
| 141 | 1.42k |           MI->x86opsize = 10; | 
| 142 | 1.42k |           break; | 
| 143 | 2.10k |       } | 
| 144 | 2.10k |       break; | 
| 145 | 2.10k |     default:  // never reach | 
| 146 | 0 |       break; | 
| 147 | 8.02k |   } | 
| 148 |  |  | 
| 149 | 8.02k |   printMemReference(MI, OpNo, O); | 
| 150 | 8.02k | } | 
| 151 |  |  | 
| 152 |  | static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 153 | 76.2k | { | 
| 154 | 76.2k |   SStream_concat0(O, "byte ptr "); | 
| 155 | 76.2k |   MI->x86opsize = 1; | 
| 156 | 76.2k |   printMemReference(MI, OpNo, O); | 
| 157 | 76.2k | } | 
| 158 |  |  | 
| 159 |  | static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 160 | 18.2k | { | 
| 161 | 18.2k |   MI->x86opsize = 2; | 
| 162 | 18.2k |   SStream_concat0(O, "word ptr "); | 
| 163 | 18.2k |   printMemReference(MI, OpNo, O); | 
| 164 | 18.2k | } | 
| 165 |  |  | 
| 166 |  | static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 167 | 37.0k | { | 
| 168 | 37.0k |   MI->x86opsize = 4; | 
| 169 | 37.0k |   SStream_concat0(O, "dword ptr "); | 
| 170 | 37.0k |   printMemReference(MI, OpNo, O); | 
| 171 | 37.0k | } | 
| 172 |  |  | 
| 173 |  | static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 174 | 14.1k | { | 
| 175 | 14.1k |   SStream_concat0(O, "qword ptr "); | 
| 176 | 14.1k |   MI->x86opsize = 8; | 
| 177 | 14.1k |   printMemReference(MI, OpNo, O); | 
| 178 | 14.1k | } | 
| 179 |  |  | 
| 180 |  | static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 181 | 6.59k | { | 
| 182 | 6.59k |   SStream_concat0(O, "xmmword ptr "); | 
| 183 | 6.59k |   MI->x86opsize = 16; | 
| 184 | 6.59k |   printMemReference(MI, OpNo, O); | 
| 185 | 6.59k | } | 
| 186 |  |  | 
| 187 |  | static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 188 | 3.11k | { | 
| 189 | 3.11k |   SStream_concat0(O, "zmmword ptr "); | 
| 190 | 3.11k |   MI->x86opsize = 64; | 
| 191 | 3.11k |   printMemReference(MI, OpNo, O); | 
| 192 | 3.11k | } | 
| 193 |  |  | 
| 194 |  | #ifndef CAPSTONE_X86_REDUCE | 
| 195 |  | static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 196 | 2.27k | { | 
| 197 | 2.27k |   SStream_concat0(O, "ymmword ptr "); | 
| 198 | 2.27k |   MI->x86opsize = 32; | 
| 199 | 2.27k |   printMemReference(MI, OpNo, O); | 
| 200 | 2.27k | } | 
| 201 |  |  | 
| 202 |  | static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 203 | 4.31k | { | 
| 204 | 4.31k |   switch(MCInst_getOpcode(MI)) { | 
| 205 | 3.44k |     default: | 
| 206 | 3.44k |       SStream_concat0(O, "dword ptr "); | 
| 207 | 3.44k |       MI->x86opsize = 4; | 
| 208 | 3.44k |       break; | 
| 209 | 490 |     case X86_FSTENVm: | 
| 210 | 874 |     case X86_FLDENVm: | 
| 211 |  |       // TODO: fix this in tablegen instead | 
| 212 | 874 |       switch(MI->csh->mode) { | 
| 213 | 0 |         default:    // never reach | 
| 214 | 0 |           break; | 
| 215 | 211 |         case CS_MODE_16: | 
| 216 | 211 |           MI->x86opsize = 14; | 
| 217 | 211 |           break; | 
| 218 | 266 |         case CS_MODE_32: | 
| 219 | 663 |         case CS_MODE_64: | 
| 220 | 663 |           MI->x86opsize = 28; | 
| 221 | 663 |           break; | 
| 222 | 874 |       } | 
| 223 | 874 |       break; | 
| 224 | 4.31k |   } | 
| 225 |  |  | 
| 226 | 4.31k |   printMemReference(MI, OpNo, O); | 
| 227 | 4.31k | } | 
| 228 |  |  | 
| 229 |  | static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 230 | 5.08k | { | 
| 231 |  |   // TODO: fix COMISD in Tablegen instead (#1456) | 
| 232 | 5.08k |   if (MI->op1_size == 16) { | 
| 233 |  |     // printf("printf64mem id = %u\n", MCInst_getOpcode(MI)); | 
| 234 | 2.63k |     switch(MCInst_getOpcode(MI)) { | 
| 235 | 2.39k |       default: | 
| 236 | 2.39k |         SStream_concat0(O, "qword ptr "); | 
| 237 | 2.39k |         MI->x86opsize = 8; | 
| 238 | 2.39k |         break; | 
| 239 | 0 |       case X86_MOVPQI2QImr: | 
| 240 | 240 |       case X86_COMISDrm: | 
| 241 | 240 |         SStream_concat0(O, "xmmword ptr "); | 
| 242 | 240 |         MI->x86opsize = 16; | 
| 243 | 240 |         break; | 
| 244 | 2.63k |     } | 
| 245 | 2.63k |   } else { | 
| 246 | 2.45k |     SStream_concat0(O, "qword ptr "); | 
| 247 | 2.45k |     MI->x86opsize = 8; | 
| 248 | 2.45k |   } | 
| 249 |  |  | 
| 250 | 5.08k |   printMemReference(MI, OpNo, O); | 
| 251 | 5.08k | } | 
| 252 |  |  | 
| 253 |  | static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 254 | 455 | { | 
| 255 | 455 |   switch(MCInst_getOpcode(MI)) { | 
| 256 | 200 |     default: | 
| 257 | 200 |       SStream_concat0(O, "xword ptr "); | 
| 258 | 200 |       break; | 
| 259 | 233 |     case X86_FBLDm: | 
| 260 | 255 |     case X86_FBSTPm: | 
| 261 | 255 |       break; | 
| 262 | 455 |   } | 
| 263 |  |  | 
| 264 | 455 |   MI->x86opsize = 10; | 
| 265 | 455 |   printMemReference(MI, OpNo, O); | 
| 266 | 455 | } | 
| 267 |  |  | 
| 268 |  | static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 269 | 3.75k | { | 
| 270 | 3.75k |   SStream_concat0(O, "xmmword ptr "); | 
| 271 | 3.75k |   MI->x86opsize = 16; | 
| 272 | 3.75k |   printMemReference(MI, OpNo, O); | 
| 273 | 3.75k | } | 
| 274 |  |  | 
| 275 |  | static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 276 | 2.44k | { | 
| 277 | 2.44k |   SStream_concat0(O, "ymmword ptr "); | 
| 278 | 2.44k |   MI->x86opsize = 32; | 
| 279 | 2.44k |   printMemReference(MI, OpNo, O); | 
| 280 | 2.44k | } | 
| 281 |  |  | 
| 282 |  | static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 283 | 1.88k | { | 
| 284 | 1.88k |   SStream_concat0(O, "zmmword ptr "); | 
| 285 | 1.88k |   MI->x86opsize = 64; | 
| 286 | 1.88k |   printMemReference(MI, OpNo, O); | 
| 287 | 1.88k | } | 
| 288 |  | #endif | 
| 289 |  |  | 
| 290 |  | static const char *getRegisterName(unsigned RegNo); | 
| 291 |  | static void printRegName(SStream *OS, unsigned RegNo) | 
| 292 | 619k | { | 
| 293 | 619k |   SStream_concat0(OS, getRegisterName(RegNo)); | 
| 294 | 619k | } | 
| 295 |  |  | 
| 296 |  | // for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h | 
| 297 |  | // this function tell us if we need to have prefix 0 in front of a number | 
| 298 |  | static bool need_zero_prefix(uint64_t imm) | 
| 299 | 0 | { | 
| 300 |  |   // find the first hex letter representing imm | 
| 301 | 0 |   while(imm >= 0x10) | 
| 302 | 0 |     imm >>= 4; | 
| 303 |  | 
 | 
| 304 | 0 |   if (imm < 0xa) | 
| 305 | 0 |     return false; | 
| 306 | 0 |   else  // this need 0 prefix | 
| 307 | 0 |     return true; | 
| 308 | 0 | } | 
| 309 |  |  | 
| 310 |  | static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive) | 
| 311 | 159k | { | 
| 312 | 159k |   if (positive) { | 
| 313 |  |     // always print this number in positive form | 
| 314 | 134k |     if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) { | 
| 315 | 0 |       if (imm < 0) { | 
| 316 | 0 |         if (MI->op1_size) { | 
| 317 | 0 |           switch(MI->op1_size) { | 
| 318 | 0 |             default: | 
| 319 | 0 |               break; | 
| 320 | 0 |             case 1: | 
| 321 | 0 |               imm &= 0xff; | 
| 322 | 0 |               break; | 
| 323 | 0 |             case 2: | 
| 324 | 0 |               imm &= 0xffff; | 
| 325 | 0 |               break; | 
| 326 | 0 |             case 4: | 
| 327 | 0 |               imm &= 0xffffffff; | 
| 328 | 0 |               break; | 
| 329 | 0 |           } | 
| 330 | 0 |         } | 
| 331 |  |  | 
| 332 | 0 |         if (imm == 0x8000000000000000LL)  // imm == -imm | 
| 333 | 0 |           SStream_concat0(O, "8000000000000000h"); | 
| 334 | 0 |         else if (need_zero_prefix(imm)) | 
| 335 | 0 |           SStream_concat(O, "0%"PRIx64"h", imm); | 
| 336 | 0 |         else | 
| 337 | 0 |           SStream_concat(O, "%"PRIx64"h", imm); | 
| 338 | 0 |       } else { | 
| 339 | 0 |         if (imm > HEX_THRESHOLD) { | 
| 340 | 0 |           if (need_zero_prefix(imm)) | 
| 341 | 0 |             SStream_concat(O, "0%"PRIx64"h", imm); | 
| 342 | 0 |           else | 
| 343 | 0 |             SStream_concat(O, "%"PRIx64"h", imm); | 
| 344 | 0 |         } else | 
| 345 | 0 |           SStream_concat(O, "%"PRIu64, imm); | 
| 346 | 0 |       } | 
| 347 | 134k |     } else { // Intel syntax | 
| 348 | 134k |       if (imm < 0) { | 
| 349 | 1.83k |         if (MI->op1_size) { | 
| 350 | 423 |           switch(MI->op1_size) { | 
| 351 | 423 |             default: | 
| 352 | 423 |               break; | 
| 353 | 423 |             case 1: | 
| 354 | 0 |               imm &= 0xff; | 
| 355 | 0 |               break; | 
| 356 | 0 |             case 2: | 
| 357 | 0 |               imm &= 0xffff; | 
| 358 | 0 |               break; | 
| 359 | 0 |             case 4: | 
| 360 | 0 |               imm &= 0xffffffff; | 
| 361 | 0 |               break; | 
| 362 | 423 |           } | 
| 363 | 423 |         } | 
| 364 |  |  | 
| 365 | 1.83k |         SStream_concat(O, "0x%"PRIx64, imm); | 
| 366 | 132k |       } else { | 
| 367 | 132k |         if (imm > HEX_THRESHOLD) | 
| 368 | 122k |           SStream_concat(O, "0x%"PRIx64, imm); | 
| 369 | 10.1k |         else | 
| 370 | 10.1k |           SStream_concat(O, "%"PRIu64, imm); | 
| 371 | 132k |       } | 
| 372 | 134k |     } | 
| 373 | 134k |   } else { | 
| 374 | 24.5k |     if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) { | 
| 375 | 0 |       if (imm < 0) { | 
| 376 | 0 |         if (imm == 0x8000000000000000LL)  // imm == -imm | 
| 377 | 0 |           SStream_concat0(O, "8000000000000000h"); | 
| 378 | 0 |         else if (imm < -HEX_THRESHOLD) { | 
| 379 | 0 |           if (need_zero_prefix(imm)) | 
| 380 | 0 |             SStream_concat(O, "-0%"PRIx64"h", -imm); | 
| 381 | 0 |           else | 
| 382 | 0 |             SStream_concat(O, "-%"PRIx64"h", -imm); | 
| 383 | 0 |         } else | 
| 384 | 0 |           SStream_concat(O, "-%"PRIu64, -imm); | 
| 385 | 0 |       } else { | 
| 386 | 0 |         if (imm > HEX_THRESHOLD) { | 
| 387 | 0 |           if (need_zero_prefix(imm)) | 
| 388 | 0 |             SStream_concat(O, "0%"PRIx64"h", imm); | 
| 389 | 0 |           else | 
| 390 | 0 |             SStream_concat(O, "%"PRIx64"h", imm); | 
| 391 | 0 |         } else | 
| 392 | 0 |           SStream_concat(O, "%"PRIu64, imm); | 
| 393 | 0 |       } | 
| 394 | 24.5k |     } else { // Intel syntax | 
| 395 | 24.5k |       if (imm < 0) { | 
| 396 | 2.60k |         if (imm == 0x8000000000000000LL)  // imm == -imm | 
| 397 | 0 |           SStream_concat0(O, "0x8000000000000000"); | 
| 398 | 2.60k |         else if (imm < -HEX_THRESHOLD) | 
| 399 | 2.11k |           SStream_concat(O, "-0x%"PRIx64, -imm); | 
| 400 | 491 |         else | 
| 401 | 491 |           SStream_concat(O, "-%"PRIu64, -imm); | 
| 402 |  |  | 
| 403 | 21.9k |       } else { | 
| 404 | 21.9k |         if (imm > HEX_THRESHOLD) | 
| 405 | 18.5k |           SStream_concat(O, "0x%"PRIx64, imm); | 
| 406 | 3.39k |         else | 
| 407 | 3.39k |           SStream_concat(O, "%"PRIu64, imm); | 
| 408 | 21.9k |       } | 
| 409 | 24.5k |     } | 
| 410 | 24.5k |   } | 
| 411 | 159k | } | 
| 412 |  |  | 
| 413 |  | // local printOperand, without updating public operands | 
| 414 |  | static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O) | 
| 415 | 230k | { | 
| 416 | 230k |   MCOperand *Op  = MCInst_getOperand(MI, OpNo); | 
| 417 | 230k |   if (MCOperand_isReg(Op)) { | 
| 418 | 230k |     printRegName(O, MCOperand_getReg(Op)); | 
| 419 | 230k |   } else if (MCOperand_isImm(Op)) { | 
| 420 | 0 |     int64_t imm = MCOperand_getImm(Op); | 
| 421 | 0 |     printImm(MI, O, imm, MI->csh->imm_unsigned); | 
| 422 | 0 |   } | 
| 423 | 230k | } | 
| 424 |  |  | 
| 425 |  | #ifndef CAPSTONE_DIET | 
| 426 |  | // copy & normalize access info | 
| 427 |  | static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags) | 
| 428 | 1.11M | { | 
| 429 | 1.11M | #ifndef CAPSTONE_DIET | 
| 430 | 1.11M |   uint8_t i; | 
| 431 | 1.11M |   const uint8_t *arr = X86_get_op_access(h, id, eflags); | 
| 432 |  |  | 
| 433 | 1.11M |   if (!arr) { | 
| 434 | 0 |     access[0] = 0; | 
| 435 | 0 |     return; | 
| 436 | 0 |   } | 
| 437 |  |  | 
| 438 |  |   // copy to access but zero out CS_AC_IGNORE | 
| 439 | 3.20M |   for(i = 0; arr[i]; i++) { | 
| 440 | 2.09M |     if (arr[i] != CS_AC_IGNORE) | 
| 441 | 1.77M |       access[i] = arr[i]; | 
| 442 | 312k |     else | 
| 443 | 312k |       access[i] = 0; | 
| 444 | 2.09M |   } | 
| 445 |  |  | 
| 446 |  |   // mark the end of array | 
| 447 | 1.11M |   access[i] = 0; | 
| 448 | 1.11M | #endif | 
| 449 | 1.11M | } | 
| 450 |  | #endif | 
| 451 |  |  | 
| 452 |  | static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O) | 
| 453 | 18.7k | { | 
| 454 | 18.7k |   MCOperand *SegReg; | 
| 455 | 18.7k |   int reg; | 
| 456 |  |  | 
| 457 | 18.7k |   if (MI->csh->detail_opt) { | 
| 458 | 18.7k | #ifndef CAPSTONE_DIET | 
| 459 | 18.7k |     uint8_t access[6]; | 
| 460 | 18.7k | #endif | 
| 461 |  |  | 
| 462 | 18.7k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; | 
| 463 | 18.7k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; | 
| 464 | 18.7k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; | 
| 465 | 18.7k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID; | 
| 466 | 18.7k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID; | 
| 467 | 18.7k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1; | 
| 468 | 18.7k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; | 
| 469 |  |  | 
| 470 | 18.7k | #ifndef CAPSTONE_DIET | 
| 471 | 18.7k |     get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); | 
| 472 | 18.7k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; | 
| 473 | 18.7k | #endif | 
| 474 | 18.7k |   } | 
| 475 |  |  | 
| 476 | 18.7k |   SegReg = MCInst_getOperand(MI, Op + 1); | 
| 477 | 18.7k |   reg = MCOperand_getReg(SegReg); | 
| 478 |  |  | 
| 479 |  |   // If this has a segment register, print it. | 
| 480 | 18.7k |   if (reg) { | 
| 481 | 832 |     _printOperand(MI, Op + 1, O); | 
| 482 | 832 |     if (MI->csh->detail_opt) { | 
| 483 | 832 |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg); | 
| 484 | 832 |     } | 
| 485 | 832 |     SStream_concat0(O, ":"); | 
| 486 | 832 |   } | 
| 487 |  |  | 
| 488 | 18.7k |   SStream_concat0(O, "["); | 
| 489 | 18.7k |   set_mem_access(MI, true); | 
| 490 | 18.7k |   printOperand(MI, Op, O); | 
| 491 | 18.7k |   SStream_concat0(O, "]"); | 
| 492 | 18.7k |   set_mem_access(MI, false); | 
| 493 | 18.7k | } | 
| 494 |  |  | 
| 495 |  | static void printDstIdx(MCInst *MI, unsigned Op, SStream *O) | 
| 496 | 23.5k | { | 
| 497 | 23.5k |   if (MI->csh->detail_opt) { | 
| 498 | 23.5k | #ifndef CAPSTONE_DIET | 
| 499 | 23.5k |     uint8_t access[6]; | 
| 500 | 23.5k | #endif | 
| 501 |  |  | 
| 502 | 23.5k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; | 
| 503 | 23.5k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; | 
| 504 | 23.5k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; | 
| 505 | 23.5k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID; | 
| 506 | 23.5k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID; | 
| 507 | 23.5k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1; | 
| 508 | 23.5k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; | 
| 509 |  |  | 
| 510 | 23.5k | #ifndef CAPSTONE_DIET | 
| 511 | 23.5k |     get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); | 
| 512 | 23.5k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; | 
| 513 | 23.5k | #endif | 
| 514 | 23.5k |   } | 
| 515 |  |  | 
| 516 |  |   // DI accesses are always ES-based on non-64bit mode | 
| 517 | 23.5k |   if (MI->csh->mode != CS_MODE_64) { | 
| 518 | 13.4k |     SStream_concat0(O, "es:["); | 
| 519 | 13.4k |     if (MI->csh->detail_opt) { | 
| 520 | 13.4k |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES; | 
| 521 | 13.4k |     } | 
| 522 | 13.4k |   } else | 
| 523 | 10.1k |     SStream_concat0(O, "["); | 
| 524 |  |  | 
| 525 | 23.5k |   set_mem_access(MI, true); | 
| 526 | 23.5k |   printOperand(MI, Op, O); | 
| 527 | 23.5k |   SStream_concat0(O, "]"); | 
| 528 | 23.5k |   set_mem_access(MI, false); | 
| 529 | 23.5k | } | 
| 530 |  |  | 
| 531 |  | static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O) | 
| 532 | 7.07k | { | 
| 533 | 7.07k |   SStream_concat0(O, "byte ptr "); | 
| 534 | 7.07k |   MI->x86opsize = 1; | 
| 535 | 7.07k |   printSrcIdx(MI, OpNo, O); | 
| 536 | 7.07k | } | 
| 537 |  |  | 
| 538 |  | static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O) | 
| 539 | 3.17k | { | 
| 540 | 3.17k |   SStream_concat0(O, "word ptr "); | 
| 541 | 3.17k |   MI->x86opsize = 2; | 
| 542 | 3.17k |   printSrcIdx(MI, OpNo, O); | 
| 543 | 3.17k | } | 
| 544 |  |  | 
| 545 |  | static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O) | 
| 546 | 6.78k | { | 
| 547 | 6.78k |   SStream_concat0(O, "dword ptr "); | 
| 548 | 6.78k |   MI->x86opsize = 4; | 
| 549 | 6.78k |   printSrcIdx(MI, OpNo, O); | 
| 550 | 6.78k | } | 
| 551 |  |  | 
| 552 |  | static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O) | 
| 553 | 1.66k | { | 
| 554 | 1.66k |   SStream_concat0(O, "qword ptr "); | 
| 555 | 1.66k |   MI->x86opsize = 8; | 
| 556 | 1.66k |   printSrcIdx(MI, OpNo, O); | 
| 557 | 1.66k | } | 
| 558 |  |  | 
| 559 |  | static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O) | 
| 560 | 9.44k | { | 
| 561 | 9.44k |   SStream_concat0(O, "byte ptr "); | 
| 562 | 9.44k |   MI->x86opsize = 1; | 
| 563 | 9.44k |   printDstIdx(MI, OpNo, O); | 
| 564 | 9.44k | } | 
| 565 |  |  | 
| 566 |  | static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O) | 
| 567 | 3.27k | { | 
| 568 | 3.27k |   SStream_concat0(O, "word ptr "); | 
| 569 | 3.27k |   MI->x86opsize = 2; | 
| 570 | 3.27k |   printDstIdx(MI, OpNo, O); | 
| 571 | 3.27k | } | 
| 572 |  |  | 
| 573 |  | static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O) | 
| 574 | 8.63k | { | 
| 575 | 8.63k |   SStream_concat0(O, "dword ptr "); | 
| 576 | 8.63k |   MI->x86opsize = 4; | 
| 577 | 8.63k |   printDstIdx(MI, OpNo, O); | 
| 578 | 8.63k | } | 
| 579 |  |  | 
| 580 |  | static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O) | 
| 581 | 2.23k | { | 
| 582 | 2.23k |   SStream_concat0(O, "qword ptr "); | 
| 583 | 2.23k |   MI->x86opsize = 8; | 
| 584 | 2.23k |   printDstIdx(MI, OpNo, O); | 
| 585 | 2.23k | } | 
| 586 |  |  | 
| 587 |  | static void printMemOffset(MCInst *MI, unsigned Op, SStream *O) | 
| 588 | 3.79k | { | 
| 589 | 3.79k |   MCOperand *DispSpec = MCInst_getOperand(MI, Op); | 
| 590 | 3.79k |   MCOperand *SegReg = MCInst_getOperand(MI, Op + 1); | 
| 591 | 3.79k |   int reg; | 
| 592 |  |  | 
| 593 | 3.79k |   if (MI->csh->detail_opt) { | 
| 594 | 3.79k | #ifndef CAPSTONE_DIET | 
| 595 | 3.79k |     uint8_t access[6]; | 
| 596 | 3.79k | #endif | 
| 597 |  |  | 
| 598 | 3.79k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; | 
| 599 | 3.79k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; | 
| 600 | 3.79k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; | 
| 601 | 3.79k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID; | 
| 602 | 3.79k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID; | 
| 603 | 3.79k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1; | 
| 604 | 3.79k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; | 
| 605 |  |  | 
| 606 | 3.79k | #ifndef CAPSTONE_DIET | 
| 607 | 3.79k |     get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); | 
| 608 | 3.79k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; | 
| 609 | 3.79k | #endif | 
| 610 | 3.79k |   } | 
| 611 |  |  | 
| 612 |  |   // If this has a segment register, print it. | 
| 613 | 3.79k |   reg = MCOperand_getReg(SegReg); | 
| 614 | 3.79k |   if (reg) { | 
| 615 | 235 |     _printOperand(MI, Op + 1, O); | 
| 616 | 235 |     SStream_concat0(O, ":"); | 
| 617 | 235 |     if (MI->csh->detail_opt) { | 
| 618 | 235 |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg); | 
| 619 | 235 |     } | 
| 620 | 235 |   } | 
| 621 |  |  | 
| 622 | 3.79k |   SStream_concat0(O, "["); | 
| 623 |  |  | 
| 624 | 3.79k |   if (MCOperand_isImm(DispSpec)) { | 
| 625 | 3.79k |     int64_t imm = MCOperand_getImm(DispSpec); | 
| 626 | 3.79k |     if (MI->csh->detail_opt) | 
| 627 | 3.79k |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm; | 
| 628 |  |  | 
| 629 | 3.79k |     if (imm < 0) | 
| 630 | 501 |       printImm(MI, O, arch_masks[MI->csh->mode] & imm, true); | 
| 631 | 3.29k |     else | 
| 632 | 3.29k |       printImm(MI, O, imm, true); | 
| 633 | 3.79k |   } | 
| 634 |  |  | 
| 635 | 3.79k |   SStream_concat0(O, "]"); | 
| 636 |  |  | 
| 637 | 3.79k |   if (MI->csh->detail_opt) | 
| 638 | 3.79k |     MI->flat_insn->detail->x86.op_count++; | 
| 639 |  |  | 
| 640 | 3.79k |   if (MI->op1_size == 0) | 
| 641 | 3.79k |     MI->op1_size = MI->x86opsize; | 
| 642 | 3.79k | } | 
| 643 |  |  | 
| 644 |  | static void printU8Imm(MCInst *MI, unsigned Op, SStream *O) | 
| 645 | 22.6k | { | 
| 646 | 22.6k |   uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff; | 
| 647 |  |  | 
| 648 | 22.6k |   printImm(MI, O, val, true); | 
| 649 |  |  | 
| 650 | 22.6k |   if (MI->csh->detail_opt) { | 
| 651 | 22.6k | #ifndef CAPSTONE_DIET | 
| 652 | 22.6k |     uint8_t access[6]; | 
| 653 | 22.6k | #endif | 
| 654 |  |  | 
| 655 | 22.6k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM; | 
| 656 | 22.6k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val; | 
| 657 | 22.6k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1; | 
| 658 |  |  | 
| 659 | 22.6k | #ifndef CAPSTONE_DIET | 
| 660 | 22.6k |     get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); | 
| 661 | 22.6k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; | 
| 662 | 22.6k | #endif | 
| 663 |  |  | 
| 664 | 22.6k |     MI->flat_insn->detail->x86.op_count++; | 
| 665 | 22.6k |   } | 
| 666 | 22.6k | } | 
| 667 |  |  | 
| 668 |  | static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O) | 
| 669 | 2.05k | { | 
| 670 | 2.05k |   SStream_concat0(O, "byte ptr "); | 
| 671 | 2.05k |   MI->x86opsize = 1; | 
| 672 | 2.05k |   printMemOffset(MI, OpNo, O); | 
| 673 | 2.05k | } | 
| 674 |  |  | 
| 675 |  | static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O) | 
| 676 | 639 | { | 
| 677 | 639 |   SStream_concat0(O, "word ptr "); | 
| 678 | 639 |   MI->x86opsize = 2; | 
| 679 | 639 |   printMemOffset(MI, OpNo, O); | 
| 680 | 639 | } | 
| 681 |  |  | 
| 682 |  | static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O) | 
| 683 | 830 | { | 
| 684 | 830 |   SStream_concat0(O, "dword ptr "); | 
| 685 | 830 |   MI->x86opsize = 4; | 
| 686 | 830 |   printMemOffset(MI, OpNo, O); | 
| 687 | 830 | } | 
| 688 |  |  | 
| 689 |  | static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O) | 
| 690 | 274 | { | 
| 691 | 274 |   SStream_concat0(O, "qword ptr "); | 
| 692 | 274 |   MI->x86opsize = 8; | 
| 693 | 274 |   printMemOffset(MI, OpNo, O); | 
| 694 | 274 | } | 
| 695 |  |  | 
| 696 |  | static void printInstruction(MCInst *MI, SStream *O); | 
| 697 |  |  | 
| 698 |  | void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info) | 
| 699 | 428k | { | 
| 700 | 428k |   x86_reg reg, reg2; | 
| 701 | 428k |   enum cs_ac_type access1, access2; | 
| 702 |  |  | 
| 703 |  |   // printf("opcode = %u\n", MCInst_getOpcode(MI)); | 
| 704 |  |  | 
| 705 |  |   // perhaps this instruction does not need printer | 
| 706 | 428k |   if (MI->assembly[0]) { | 
| 707 | 0 |     strncpy(O->buffer, MI->assembly, sizeof(O->buffer)); | 
| 708 | 0 |     return; | 
| 709 | 0 |   } | 
| 710 |  |  | 
| 711 | 428k |   X86_lockrep(MI, O); | 
| 712 | 428k |   printInstruction(MI, O); | 
| 713 |  |  | 
| 714 | 428k |   reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1); | 
| 715 | 428k |   if (MI->csh->detail_opt) { | 
| 716 | 428k | #ifndef CAPSTONE_DIET | 
| 717 | 428k |     uint8_t access[6] = {0}; | 
| 718 | 428k | #endif | 
| 719 |  |  | 
| 720 |  |     // first op can be embedded in the asm by llvm. | 
| 721 |  |     // so we have to add the missing register as the first operand | 
| 722 | 428k |     if (reg) { | 
| 723 |  |       // shift all the ops right to leave 1st slot for this new register op | 
| 724 | 39.5k |       memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]), | 
| 725 | 39.5k |           sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1)); | 
| 726 | 39.5k |       MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG; | 
| 727 | 39.5k |       MI->flat_insn->detail->x86.operands[0].reg = reg; | 
| 728 | 39.5k |       MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg]; | 
| 729 | 39.5k |       MI->flat_insn->detail->x86.operands[0].access = access1; | 
| 730 | 39.5k |       MI->flat_insn->detail->x86.op_count++; | 
| 731 | 389k |     } else { | 
| 732 | 389k |       if (X86_insn_reg_intel2(MCInst_getOpcode(MI), ®, &access1, ®2, &access2)) { | 
| 733 | 5.56k |         MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG; | 
| 734 | 5.56k |         MI->flat_insn->detail->x86.operands[0].reg = reg; | 
| 735 | 5.56k |         MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg]; | 
| 736 | 5.56k |         MI->flat_insn->detail->x86.operands[0].access = access1; | 
| 737 | 5.56k |         MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG; | 
| 738 | 5.56k |         MI->flat_insn->detail->x86.operands[1].reg = reg2; | 
| 739 | 5.56k |         MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2]; | 
| 740 | 5.56k |         MI->flat_insn->detail->x86.operands[1].access = access2; | 
| 741 | 5.56k |         MI->flat_insn->detail->x86.op_count = 2; | 
| 742 | 5.56k |       } | 
| 743 | 389k |     } | 
| 744 |  |  | 
| 745 | 428k | #ifndef CAPSTONE_DIET | 
| 746 | 428k |     get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); | 
| 747 | 428k |     MI->flat_insn->detail->x86.operands[0].access = access[0]; | 
| 748 | 428k |     MI->flat_insn->detail->x86.operands[1].access = access[1]; | 
| 749 | 428k | #endif | 
| 750 | 428k |   } | 
| 751 |  |  | 
| 752 | 428k |   if (MI->op1_size == 0 && reg) | 
| 753 | 28.2k |     MI->op1_size = MI->csh->regsize_map[reg]; | 
| 754 | 428k | } | 
| 755 |  |  | 
| 756 |  | /// printPCRelImm - This is used to print an immediate value that ends up | 
| 757 |  | /// being encoded as a pc-relative value. | 
| 758 |  | static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O) | 
| 759 | 28.4k | { | 
| 760 | 28.4k |   MCOperand *Op = MCInst_getOperand(MI, OpNo); | 
| 761 | 28.4k |   if (MCOperand_isImm(Op)) { | 
| 762 | 28.4k |     int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address; | 
| 763 | 28.4k |     uint8_t opsize = X86_immediate_size(MI->Opcode, NULL); | 
| 764 |  |  | 
| 765 |  |     // truncat imm for non-64bit | 
| 766 | 28.4k |     if (MI->csh->mode != CS_MODE_64) { | 
| 767 | 17.4k |       imm = imm & 0xffffffff; | 
| 768 | 17.4k |     } | 
| 769 |  |  | 
| 770 | 28.4k |     printImm(MI, O, imm, true); | 
| 771 |  |  | 
| 772 | 28.4k |     if (MI->csh->detail_opt) { | 
| 773 | 28.4k | #ifndef CAPSTONE_DIET | 
| 774 | 28.4k |       uint8_t access[6]; | 
| 775 | 28.4k | #endif | 
| 776 |  |  | 
| 777 | 28.4k |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM; | 
| 778 |  |       // if op_count > 0, then this operand's size is taken from the destination op | 
| 779 | 28.4k |       if (MI->flat_insn->detail->x86.op_count > 0) | 
| 780 | 0 |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size; | 
| 781 | 28.4k |       else if (opsize > 0) | 
| 782 | 813 |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize; | 
| 783 | 27.6k |       else | 
| 784 | 27.6k |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size; | 
| 785 | 28.4k |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm; | 
| 786 |  |  | 
| 787 | 28.4k | #ifndef CAPSTONE_DIET | 
| 788 | 28.4k |       get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); | 
| 789 | 28.4k |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; | 
| 790 | 28.4k | #endif | 
| 791 |  |  | 
| 792 | 28.4k |       MI->flat_insn->detail->x86.op_count++; | 
| 793 | 28.4k |     } | 
| 794 |  |  | 
| 795 | 28.4k |     if (MI->op1_size == 0) | 
| 796 | 28.4k |       MI->op1_size = MI->imm_size; | 
| 797 | 28.4k |   } | 
| 798 | 28.4k | } | 
| 799 |  |  | 
| 800 |  | static void printOperand(MCInst *MI, unsigned OpNo, SStream *O) | 
| 801 | 439k | { | 
| 802 | 439k |   MCOperand *Op  = MCInst_getOperand(MI, OpNo); | 
| 803 |  |  | 
| 804 | 439k |   if (MCOperand_isReg(Op)) { | 
| 805 | 388k |     unsigned int reg = MCOperand_getReg(Op); | 
| 806 |  |  | 
| 807 | 388k |     printRegName(O, reg); | 
| 808 | 388k |     if (MI->csh->detail_opt) { | 
| 809 | 388k |       if (MI->csh->doing_mem) { | 
| 810 | 42.2k |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg); | 
| 811 | 345k |       } else { | 
| 812 | 345k | #ifndef CAPSTONE_DIET | 
| 813 | 345k |         uint8_t access[6]; | 
| 814 | 345k | #endif | 
| 815 |  |  | 
| 816 | 345k |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG; | 
| 817 | 345k |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg); | 
| 818 | 345k |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)]; | 
| 819 |  |  | 
| 820 | 345k | #ifndef CAPSTONE_DIET | 
| 821 | 345k |         get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); | 
| 822 | 345k |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; | 
| 823 | 345k | #endif | 
| 824 |  |  | 
| 825 | 345k |         MI->flat_insn->detail->x86.op_count++; | 
| 826 | 345k |       } | 
| 827 | 388k |     } | 
| 828 |  |  | 
| 829 | 388k |     if (MI->op1_size == 0) | 
| 830 | 188k |       MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)]; | 
| 831 | 388k |   } else if (MCOperand_isImm(Op)) { | 
| 832 | 50.8k |     uint8_t encsize; | 
| 833 | 50.8k |     int64_t imm = MCOperand_getImm(Op); | 
| 834 | 50.8k |     uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize); | 
| 835 |  |  | 
| 836 | 50.8k |     if (opsize == 1)    // print 1 byte immediate in positive form | 
| 837 | 23.2k |       imm = imm & 0xff; | 
| 838 |  |  | 
| 839 |  |     // printf(">>> id = %u\n", MI->flat_insn->id); | 
| 840 | 50.8k |     switch(MI->flat_insn->id) { | 
| 841 | 24.5k |       default: | 
| 842 | 24.5k |         printImm(MI, O, imm, MI->csh->imm_unsigned); | 
| 843 | 24.5k |         break; | 
| 844 |  |  | 
| 845 | 211 |       case X86_INS_MOVABS: | 
| 846 | 6.87k |       case X86_INS_MOV: | 
| 847 |  |         // do not print number in negative form | 
| 848 | 6.87k |         printImm(MI, O, imm, true); | 
| 849 | 6.87k |         break; | 
| 850 |  |  | 
| 851 | 0 |       case X86_INS_IN: | 
| 852 | 0 |       case X86_INS_OUT: | 
| 853 | 0 |       case X86_INS_INT: | 
| 854 |  |         // do not print number in negative form | 
| 855 | 0 |         imm = imm & 0xff; | 
| 856 | 0 |         printImm(MI, O, imm, true); | 
| 857 | 0 |         break; | 
| 858 |  |  | 
| 859 | 614 |       case X86_INS_LCALL: | 
| 860 | 1.35k |       case X86_INS_LJMP: | 
| 861 | 1.35k |       case X86_INS_JMP: | 
| 862 |  |         // always print address in positive form | 
| 863 | 1.35k |         if (OpNo == 1) { // ptr16 part | 
| 864 | 676 |           imm = imm & 0xffff; | 
| 865 | 676 |           opsize = 2; | 
| 866 | 676 |         } else | 
| 867 | 676 |           opsize = 4; | 
| 868 | 1.35k |         printImm(MI, O, imm, true); | 
| 869 | 1.35k |         break; | 
| 870 |  |  | 
| 871 | 5.27k |       case X86_INS_AND: | 
| 872 | 9.56k |       case X86_INS_OR: | 
| 873 | 12.7k |       case X86_INS_XOR: | 
| 874 |  |         // do not print number in negative form | 
| 875 | 12.7k |         if (imm >= 0 && imm <= HEX_THRESHOLD) | 
| 876 | 2.15k |           printImm(MI, O, imm, true); | 
| 877 | 10.5k |         else { | 
| 878 | 10.5k |           imm = arch_masks[opsize? opsize : MI->imm_size] & imm; | 
| 879 | 10.5k |           printImm(MI, O, imm, true); | 
| 880 | 10.5k |         } | 
| 881 | 12.7k |         break; | 
| 882 |  |  | 
| 883 | 4.34k |       case X86_INS_RET: | 
| 884 | 5.31k |       case X86_INS_RETF: | 
| 885 |  |         // RET imm16 | 
| 886 | 5.31k |         if (imm >= 0 && imm <= HEX_THRESHOLD) | 
| 887 | 333 |           printImm(MI, O, imm, true); | 
| 888 | 4.97k |         else { | 
| 889 | 4.97k |           imm = 0xffff & imm; | 
| 890 | 4.97k |           printImm(MI, O, imm, true); | 
| 891 | 4.97k |         } | 
| 892 | 5.31k |         break; | 
| 893 | 50.8k |     } | 
| 894 |  |  | 
| 895 | 50.8k |     if (MI->csh->detail_opt) { | 
| 896 | 50.8k |       if (MI->csh->doing_mem) { | 
| 897 | 0 |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm; | 
| 898 | 50.8k |       } else { | 
| 899 | 50.8k | #ifndef CAPSTONE_DIET | 
| 900 | 50.8k |         uint8_t access[6]; | 
| 901 | 50.8k | #endif | 
| 902 |  |  | 
| 903 | 50.8k |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM; | 
| 904 | 50.8k |         if (opsize > 0) { | 
| 905 | 42.8k |           MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize; | 
| 906 | 42.8k |           MI->flat_insn->detail->x86.encoding.imm_size = encsize; | 
| 907 | 42.8k |         } else if (MI->flat_insn->detail->x86.op_count > 0) { | 
| 908 | 1.99k |           if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) { | 
| 909 | 1.99k |             MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = | 
| 910 | 1.99k |               MI->flat_insn->detail->x86.operands[0].size; | 
| 911 | 1.99k |           } else | 
| 912 | 0 |             MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size; | 
| 913 | 1.99k |         } else | 
| 914 | 6.00k |           MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size; | 
| 915 | 50.8k |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm; | 
| 916 |  |  | 
| 917 | 50.8k | #ifndef CAPSTONE_DIET | 
| 918 | 50.8k |         get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); | 
| 919 | 50.8k |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; | 
| 920 | 50.8k | #endif | 
| 921 |  |  | 
| 922 | 50.8k |         MI->flat_insn->detail->x86.op_count++; | 
| 923 | 50.8k |       } | 
| 924 | 50.8k |     } | 
| 925 | 50.8k |   } | 
| 926 | 439k | } | 
| 927 |  |  | 
| 928 |  | static void printMemReference(MCInst *MI, unsigned Op, SStream *O) | 
| 929 | 187k | { | 
| 930 | 187k |   bool NeedPlus = false; | 
| 931 | 187k |   MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg); | 
| 932 | 187k |   uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt)); | 
| 933 | 187k |   MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg); | 
| 934 | 187k |   MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp); | 
| 935 | 187k |   MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg); | 
| 936 | 187k |   int reg; | 
| 937 |  |  | 
| 938 | 187k |   if (MI->csh->detail_opt) { | 
| 939 | 187k | #ifndef CAPSTONE_DIET | 
| 940 | 187k |     uint8_t access[6]; | 
| 941 | 187k | #endif | 
| 942 |  |  | 
| 943 | 187k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; | 
| 944 | 187k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; | 
| 945 | 187k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; | 
| 946 | 187k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg)); | 
| 947 | 187k |         if (MCOperand_getReg(IndexReg) != X86_EIZ) { | 
| 948 | 186k |             MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg)); | 
| 949 | 186k |         } | 
| 950 | 187k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal; | 
| 951 | 187k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; | 
| 952 |  |  | 
| 953 | 187k | #ifndef CAPSTONE_DIET | 
| 954 | 187k |     get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); | 
| 955 | 187k |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; | 
| 956 | 187k | #endif | 
| 957 | 187k |   } | 
| 958 |  |  | 
| 959 |  |   // If this has a segment register, print it. | 
| 960 | 187k |   reg = MCOperand_getReg(SegReg); | 
| 961 | 187k |   if (reg) { | 
| 962 | 5.30k |     _printOperand(MI, Op + X86_AddrSegmentReg, O); | 
| 963 | 5.30k |     if (MI->csh->detail_opt) { | 
| 964 | 5.30k |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg); | 
| 965 | 5.30k |     } | 
| 966 | 5.30k |     SStream_concat0(O, ":"); | 
| 967 | 5.30k |   } | 
| 968 |  |  | 
| 969 | 187k |   SStream_concat0(O, "["); | 
| 970 |  |  | 
| 971 | 187k |   if (MCOperand_getReg(BaseReg)) { | 
| 972 | 183k |     _printOperand(MI, Op + X86_AddrBaseReg, O); | 
| 973 | 183k |     NeedPlus = true; | 
| 974 | 183k |   } | 
| 975 |  |  | 
| 976 | 187k |   if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) { | 
| 977 | 40.7k |     if (NeedPlus) SStream_concat0(O, " + "); | 
| 978 | 40.7k |     _printOperand(MI, Op + X86_AddrIndexReg, O); | 
| 979 | 40.7k |     if (ScaleVal != 1) | 
| 980 | 6.26k |       SStream_concat(O, "*%u", ScaleVal); | 
| 981 | 40.7k |     NeedPlus = true; | 
| 982 | 40.7k |   } | 
| 983 |  |  | 
| 984 | 187k |   if (MCOperand_isImm(DispSpec)) { | 
| 985 | 187k |     int64_t DispVal = MCOperand_getImm(DispSpec); | 
| 986 | 187k |     if (MI->csh->detail_opt) | 
| 987 | 187k |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal; | 
| 988 | 187k |     if (DispVal) { | 
| 989 | 53.3k |       if (NeedPlus) { | 
| 990 | 50.3k |         if (DispVal < 0) { | 
| 991 | 19.4k |           SStream_concat0(O, " - "); | 
| 992 | 19.4k |           printImm(MI, O, -DispVal, true); | 
| 993 | 30.8k |         } else { | 
| 994 | 30.8k |           SStream_concat0(O, " + "); | 
| 995 | 30.8k |           printImm(MI, O, DispVal, true); | 
| 996 | 30.8k |         } | 
| 997 | 50.3k |       } else { | 
| 998 |  |         // memory reference to an immediate address | 
| 999 | 3.03k |         if (MI->csh->mode == CS_MODE_64) | 
| 1000 | 138 |           MI->op1_size = 8; | 
| 1001 | 3.03k |         if (DispVal < 0) { | 
| 1002 | 1.25k |           printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true); | 
| 1003 | 1.78k |         } else { | 
| 1004 | 1.78k |           printImm(MI, O, DispVal, true); | 
| 1005 | 1.78k |         } | 
| 1006 | 3.03k |       } | 
| 1007 |  |  | 
| 1008 | 134k |     } else { | 
| 1009 |  |       // DispVal = 0 | 
| 1010 | 134k |       if (!NeedPlus)  // [0] | 
| 1011 | 331 |         SStream_concat0(O, "0"); | 
| 1012 | 134k |     } | 
| 1013 | 187k |   } | 
| 1014 |  |  | 
| 1015 | 187k |   SStream_concat0(O, "]"); | 
| 1016 |  |  | 
| 1017 | 187k |   if (MI->csh->detail_opt) | 
| 1018 | 187k |     MI->flat_insn->detail->x86.op_count++; | 
| 1019 |  |  | 
| 1020 | 187k |   if (MI->op1_size == 0) | 
| 1021 | 127k |     MI->op1_size = MI->x86opsize; | 
| 1022 | 187k | } | 
| 1023 |  |  | 
| 1024 |  | static void printanymem(MCInst *MI, unsigned OpNo, SStream *O) | 
| 1025 | 4.06k | { | 
| 1026 | 4.06k |   switch(MI->Opcode) { | 
| 1027 | 213 |     default: break; | 
| 1028 | 403 |     case X86_LEA16r: | 
| 1029 | 403 |          MI->x86opsize = 2; | 
| 1030 | 403 |          break; | 
| 1031 | 495 |     case X86_LEA32r: | 
| 1032 | 903 |     case X86_LEA64_32r: | 
| 1033 | 903 |          MI->x86opsize = 4; | 
| 1034 | 903 |          break; | 
| 1035 | 423 |     case X86_LEA64r: | 
| 1036 | 423 |          MI->x86opsize = 8; | 
| 1037 | 423 |          break; | 
| 1038 | 214 |     case X86_BNDCL32rm: | 
| 1039 | 420 |     case X86_BNDCN32rm: | 
| 1040 | 744 |     case X86_BNDCU32rm: | 
| 1041 | 1.14k |     case X86_BNDSTXmr: | 
| 1042 | 1.49k |     case X86_BNDLDXrm: | 
| 1043 | 1.70k |     case X86_BNDCL64rm: | 
| 1044 | 1.90k |     case X86_BNDCN64rm: | 
| 1045 | 2.12k |     case X86_BNDCU64rm: | 
| 1046 | 2.12k |          MI->x86opsize = 16; | 
| 1047 | 2.12k |          break; | 
| 1048 | 4.06k |   } | 
| 1049 |  |  | 
| 1050 | 4.06k |   printMemReference(MI, OpNo, O); | 
| 1051 | 4.06k | } | 
| 1052 |  |  | 
| 1053 |  | #ifdef CAPSTONE_X86_REDUCE | 
| 1054 |  | #include "X86GenAsmWriter1_reduce.inc" | 
| 1055 |  | #else | 
| 1056 |  | #include "X86GenAsmWriter1.inc" | 
| 1057 |  | #endif | 
| 1058 |  |  | 
| 1059 |  | #include "X86GenRegisterName1.inc" | 
| 1060 |  |  | 
| 1061 |  | #endif |