Coverage Report

Created: 2023-09-25 06:24

/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
15.6k
{
38
15.6k
  SStream ss;
39
15.6k
  char *p, *p2, tmp[8];
40
15.6k
  unsigned int unit = 0;
41
15.6k
  int i;
42
15.6k
  cs_tms320c64x *tms320c64x;
43
44
15.6k
  if (mci->csh->detail) {
45
15.6k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
15.6k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
15.6k
      switch(insn->detail->groups[i]) {
49
5.01k
        case TMS320C64X_GRP_FUNIT_D:
50
5.01k
          unit = TMS320C64X_FUNIT_D;
51
5.01k
          break;
52
3.70k
        case TMS320C64X_GRP_FUNIT_L:
53
3.70k
          unit = TMS320C64X_FUNIT_L;
54
3.70k
          break;
55
1.27k
        case TMS320C64X_GRP_FUNIT_M:
56
1.27k
          unit = TMS320C64X_FUNIT_M;
57
1.27k
          break;
58
5.40k
        case TMS320C64X_GRP_FUNIT_S:
59
5.40k
          unit = TMS320C64X_FUNIT_S;
60
5.40k
          break;
61
265
        case TMS320C64X_GRP_FUNIT_NO:
62
265
          unit = TMS320C64X_FUNIT_NO;
63
265
          break;
64
15.6k
      }
65
15.6k
      if (unit != 0)
66
15.6k
        break;
67
15.6k
    }
68
15.6k
    tms320c64x->funit.unit = unit;
69
70
15.6k
    SStream_Init(&ss);
71
15.6k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
10.9k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
15.6k
    p = strchr(insn_asm, '\t');
75
15.6k
    if (p != NULL)
76
15.5k
      *p++ = '\0';
77
78
15.6k
    SStream_concat0(&ss, insn_asm);
79
15.6k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
19.0k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
14.9k
        p2--;
82
4.10k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
4.10k
      if (*p2 == 'a')
87
2.29k
        strcpy(tmp, "1T");
88
1.81k
      else
89
1.81k
        strcpy(tmp, "2T");
90
11.5k
    } else {
91
11.5k
      tmp[0] = '\0';
92
11.5k
    }
93
15.6k
    switch(tms320c64x->funit.unit) {
94
5.01k
      case TMS320C64X_FUNIT_D:
95
5.01k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
5.01k
        break;
97
3.70k
      case TMS320C64X_FUNIT_L:
98
3.70k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
3.70k
        break;
100
1.27k
      case TMS320C64X_FUNIT_M:
101
1.27k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
1.27k
        break;
103
5.40k
      case TMS320C64X_FUNIT_S:
104
5.40k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
5.40k
        break;
106
15.6k
    }
107
15.6k
    if (tms320c64x->funit.crosspath > 0)
108
2.99k
      SStream_concat0(&ss, "X");
109
110
15.6k
    if (p != NULL)
111
15.5k
      SStream_concat(&ss, "\t%s", p);
112
113
15.6k
    if (tms320c64x->parallel != 0)
114
6.88k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
15.6k
    strcpy(insn_asm, ss.buffer);
118
15.6k
  }
119
15.6k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
28.4k
{
129
28.4k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
28.4k
  unsigned reg;
131
132
28.4k
  if (MCOperand_isReg(Op)) {
133
21.0k
    reg = MCOperand_getReg(Op);
134
21.0k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
123
      switch(reg) {
136
27
        case TMS320C64X_REG_EFR:
137
27
          SStream_concat0(O, "EFR");
138
27
          break;
139
19
        case TMS320C64X_REG_IFR:
140
19
          SStream_concat0(O, "IFR");
141
19
          break;
142
77
        default:
143
77
          SStream_concat0(O, getRegisterName(reg));
144
77
          break;
145
123
      }
146
20.8k
    } else {
147
20.8k
      SStream_concat0(O, getRegisterName(reg));
148
20.8k
    }
149
150
21.0k
    if (MI->csh->detail) {
151
21.0k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
21.0k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
21.0k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
21.0k
    }
155
21.0k
  } else if (MCOperand_isImm(Op)) {
156
7.47k
    int64_t Imm = MCOperand_getImm(Op);
157
158
7.47k
    if (Imm >= 0) {
159
6.51k
      if (Imm > HEX_THRESHOLD)
160
4.17k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
2.34k
      else
162
2.34k
        SStream_concat(O, "%"PRIu64, Imm);
163
6.51k
    } else {
164
955
      if (Imm < -HEX_THRESHOLD)
165
770
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
185
      else
167
185
        SStream_concat(O, "-%"PRIu64, -Imm);
168
955
    }
169
170
7.47k
    if (MI->csh->detail) {
171
7.47k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
7.47k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
7.47k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
7.47k
    }
175
7.47k
  }
176
28.4k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
2.29k
{
180
2.29k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
2.29k
  int64_t Val = MCOperand_getImm(Op);
182
2.29k
  unsigned scaled, base, offset, mode, unit;
183
2.29k
  cs_tms320c64x *tms320c64x;
184
2.29k
  char st, nd;
185
186
2.29k
  scaled = (Val >> 19) & 1;
187
2.29k
  base = (Val >> 12) & 0x7f;
188
2.29k
  offset = (Val >> 5) & 0x7f;
189
2.29k
  mode = (Val >> 1) & 0xf;
190
2.29k
  unit = Val & 1;
191
192
2.29k
  if (scaled) {
193
2.22k
    st = '[';
194
2.22k
    nd = ']';
195
2.22k
  } else {
196
66
    st = '(';
197
66
    nd = ')';
198
66
  }
199
200
2.29k
  switch(mode) {
201
80
    case 0:
202
80
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
80
      break;
204
166
    case 1:
205
166
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
166
      break;
207
34
    case 4:
208
34
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
34
      break;
210
37
    case 5:
211
37
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
37
      break;
213
127
    case 8:
214
127
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
127
      break;
216
193
    case 9:
217
193
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
193
      break;
219
862
    case 10:
220
862
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
862
      break;
222
532
    case 11:
223
532
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
532
      break;
225
54
    case 12:
226
54
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
54
      break;
228
98
    case 13:
229
98
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
98
      break;
231
30
    case 14:
232
30
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
30
      break;
234
79
    case 15:
235
79
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
79
      break;
237
2.29k
  }
238
239
2.29k
  if (MI->csh->detail) {
240
2.29k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
2.29k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
2.29k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
2.29k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
2.29k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
2.29k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
2.29k
    switch(mode) {
248
80
      case 0:
249
80
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
80
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
80
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
80
        break;
253
166
      case 1:
254
166
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
166
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
166
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
166
        break;
258
34
      case 4:
259
34
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
34
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
34
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
34
        break;
263
37
      case 5:
264
37
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
37
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
37
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
37
        break;
268
127
      case 8:
269
127
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
127
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
127
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
127
        break;
273
193
      case 9:
274
193
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
193
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
193
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
193
        break;
278
862
      case 10:
279
862
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
862
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
862
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
862
        break;
283
532
      case 11:
284
532
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
532
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
532
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
532
        break;
288
54
      case 12:
289
54
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
54
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
54
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
54
        break;
293
98
      case 13:
294
98
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
98
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
98
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
98
        break;
298
30
      case 14:
299
30
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
30
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
30
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
30
        break;
303
79
      case 15:
304
79
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
79
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
79
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
79
        break;
308
2.29k
    }
309
2.29k
    tms320c64x->op_count++;
310
2.29k
  }
311
2.29k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
1.81k
{
315
1.81k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
1.81k
  int64_t Val = MCOperand_getImm(Op);
317
1.81k
  uint16_t offset;
318
1.81k
  unsigned basereg;
319
1.81k
  cs_tms320c64x *tms320c64x;
320
321
1.81k
  basereg = Val & 0x7f;
322
1.81k
  offset = (Val >> 7) & 0x7fff;
323
1.81k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
1.81k
  if (MI->csh->detail) {
326
1.81k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
1.81k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
1.81k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
1.81k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
1.81k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
1.81k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
1.81k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
1.81k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
1.81k
    tms320c64x->op_count++;
336
1.81k
  }
337
1.81k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
5.37k
{
341
5.37k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
5.37k
  unsigned reg = MCOperand_getReg(Op);
343
5.37k
  cs_tms320c64x *tms320c64x;
344
345
5.37k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
5.37k
  if (MI->csh->detail) {
348
5.37k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
5.37k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
5.37k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
5.37k
    tms320c64x->op_count++;
353
5.37k
  }
354
5.37k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
15.6k
{
358
15.6k
  unsigned opcode = MCInst_getOpcode(MI);
359
15.6k
  MCOperand *op;
360
361
15.6k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
237
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
328
    case TMS320C64x_ADD_l1_irr:
366
429
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
623
    case TMS320C64x_ADD_s1_irr:
369
623
      if ((MCInst_getNumOperands(MI) == 3) &&
370
623
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
623
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
623
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
623
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
237
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
237
        op = MCInst_getOperand(MI, 2);
377
237
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
237
        SStream_concat0(O, "SUB\t");
380
237
        printOperand(MI, 1, O);
381
237
        SStream_concat0(O, ", ");
382
237
        printOperand(MI, 2, O);
383
237
        SStream_concat0(O, ", ");
384
237
        printOperand(MI, 0, O);
385
386
237
        return true;
387
237
      }
388
386
      break;
389
15.6k
  }
390
15.4k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
14
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
42
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
92
    case TMS320C64x_ADD_l1_irr:
397
165
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
192
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
379
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
473
    case TMS320C64x_OR_s1_irr:
404
473
      if ((MCInst_getNumOperands(MI) == 3) &&
405
473
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
473
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
473
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
473
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
30
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
30
        MI->size--;
412
413
30
        SStream_concat0(O, "MV\t");
414
30
        printOperand(MI, 1, O);
415
30
        SStream_concat0(O, ", ");
416
30
        printOperand(MI, 0, O);
417
418
30
        return true;
419
30
      }
420
443
      break;
421
15.4k
  }
422
15.3k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
107
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
202
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
371
    case TMS320C64x_XOR_s1_irr:
429
371
      if ((MCInst_getNumOperands(MI) == 3) &&
430
371
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
371
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
371
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
371
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
162
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
162
        MI->size--;
437
438
162
        SStream_concat0(O, "NOT\t");
439
162
        printOperand(MI, 1, O);
440
162
        SStream_concat0(O, ", ");
441
162
        printOperand(MI, 0, O);
442
443
162
        return true;
444
162
      }
445
209
      break;
446
15.3k
  }
447
15.2k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
54
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
107
    case TMS320C64x_MVK_l2_ir:
452
107
      if ((MCInst_getNumOperands(MI) == 2) &&
453
107
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
107
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
107
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
22
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
22
        MI->size--;
459
460
22
        SStream_concat0(O, "ZERO\t");
461
22
        printOperand(MI, 0, O);
462
463
22
        return true;
464
22
      }
465
85
      break;
466
15.2k
  }
467
15.2k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
249
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
293
    case TMS320C64x_SUB_s1_rrr:
472
293
      if ((MCInst_getNumOperands(MI) == 3) &&
473
293
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
293
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
293
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
293
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
222
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
222
        MI->size -= 2;
480
481
222
        SStream_concat0(O, "ZERO\t");
482
222
        printOperand(MI, 0, O);
483
484
222
        return true;
485
222
      }
486
71
      break;
487
15.2k
  }
488
14.9k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
273
    case TMS320C64x_SUB_l1_irr:
491
322
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
336
    case TMS320C64x_SUB_s1_irr:
494
336
      if ((MCInst_getNumOperands(MI) == 3) &&
495
336
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
336
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
336
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
336
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
138
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
138
        MI->size--;
502
503
138
        SStream_concat0(O, "NEG\t");
504
138
        printOperand(MI, 1, O);
505
138
        SStream_concat0(O, ", ");
506
138
        printOperand(MI, 0, O);
507
508
138
        return true;
509
138
      }
510
198
      break;
511
14.9k
  }
512
14.8k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
54
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
68
    case TMS320C64x_PACKLH2_s1_rrr:
517
68
      if ((MCInst_getNumOperands(MI) == 3) &&
518
68
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
68
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
68
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
68
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
26
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
26
        MI->size--;
525
526
26
        SStream_concat0(O, "SWAP2\t");
527
26
        printOperand(MI, 1, O);
528
26
        SStream_concat0(O, ", ");
529
26
        printOperand(MI, 0, O);
530
531
26
        return true;
532
26
      }
533
42
      break;
534
14.8k
  }
535
14.8k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
265
    case TMS320C64x_NOP_n:
539
265
      if ((MCInst_getNumOperands(MI) == 1) &&
540
265
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
265
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
4
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
4
        MI->size--;
545
546
4
        SStream_concat0(O, "IDLE");
547
548
4
        return true;
549
4
      }
550
261
      if ((MCInst_getNumOperands(MI) == 1) &&
551
261
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
261
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
158
        MI->size--;
555
556
158
        SStream_concat0(O, "NOP");
557
558
158
        return true;
559
158
      }
560
103
      break;
561
14.8k
  }
562
563
14.6k
  return false;
564
14.8k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
15.6k
{
568
15.6k
  if (!printAliasInstruction(MI, O, Info))
569
14.6k
    printInstruction(MI, O, Info);
570
15.6k
}
571
572
#endif