Coverage Report

Created: 2023-12-08 06:05

/src/capstonenext/arch/M68K/M68KDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
1.14k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
1.25k
#define BIT_5(A)  ((A) & 0x00000020)
61
9.80k
#define BIT_6(A)  ((A) & 0x00000040)
62
9.80k
#define BIT_7(A)  ((A) & 0x00000080)
63
23.4k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
224
#define BIT_A(A)  ((A) & 0x00000400)
66
22.6k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
22.7k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
383
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
101k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
175k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
13.6k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
23.4k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
9.80k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
9.80k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
19.8k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
32.0k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
19.8k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
19.8k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
9.80k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
4.98k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
9.80k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
2.40k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
16.2k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
16.2k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
659k
{
149
659k
  const uint16_t v0 = info->code[addr + 0];
150
659k
  const uint16_t v1 = info->code[addr + 1];
151
659k
  return (v0 << 8) | v1;
152
659k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
289k
{
156
289k
  const uint32_t v0 = info->code[addr + 0];
157
289k
  const uint32_t v1 = info->code[addr + 1];
158
289k
  const uint32_t v2 = info->code[addr + 2];
159
289k
  const uint32_t v3 = info->code[addr + 3];
160
289k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
289k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
143
{
165
143
  const uint64_t v0 = info->code[addr + 0];
166
143
  const uint64_t v1 = info->code[addr + 1];
167
143
  const uint64_t v2 = info->code[addr + 2];
168
143
  const uint64_t v3 = info->code[addr + 3];
169
143
  const uint64_t v4 = info->code[addr + 4];
170
143
  const uint64_t v5 = info->code[addr + 5];
171
143
  const uint64_t v6 = info->code[addr + 6];
172
143
  const uint64_t v7 = info->code[addr + 7];
173
143
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
143
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
659k
{
178
659k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
659k
  if (info->code_len < addr + 2) {
180
769
    return 0xaaaa;
181
769
  }
182
659k
  return m68k_read_disassembler_16(info, addr);
183
659k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
292k
{
187
292k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
292k
  if (info->code_len < addr + 4) {
189
2.14k
    return 0xaaaaaaaa;
190
2.14k
  }
191
289k
  return m68k_read_disassembler_32(info, addr);
192
292k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
147
{
196
147
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
147
  if (info->code_len < addr + 8) {
198
4
    return 0xaaaaaaaaaaaaaaaaLL;
199
4
  }
200
143
  return m68k_read_disassembler_64(info, addr);
201
147
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
51.6k
  do {           \
269
51.6k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
16.5k
      d68000_invalid(info);   \
271
16.5k
      return;       \
272
16.5k
    }          \
273
51.6k
  } while (0)
274
275
21.5k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
638k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
292k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
147
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
21.5k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
360k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
14.4k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
147
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
15.7k
{
302
15.7k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
15.7k
}
304
305
static int make_int_16(int value)
306
4.68k
{
307
4.68k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
4.68k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
23.4k
{
312
23.4k
  uint32_t extension = read_imm_16(info);
313
314
23.4k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
23.4k
  if (EXT_FULL(extension)) {
317
9.80k
    uint32_t preindex;
318
9.80k
    uint32_t postindex;
319
320
9.80k
    op->mem.base_reg = M68K_REG_INVALID;
321
9.80k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
9.80k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
9.80k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
9.80k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
5.72k
      if (is_pc) {
335
612
        op->mem.base_reg = M68K_REG_PC;
336
5.11k
      } else {
337
5.11k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
5.11k
      }
339
5.72k
    }
340
341
9.80k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
6.13k
      if (EXT_INDEX_AR(extension)) {
343
2.71k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
3.42k
      } else {
345
3.42k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
3.42k
      }
347
348
6.13k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
6.13k
      if (EXT_INDEX_SCALE(extension)) {
351
4.35k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
4.35k
      }
353
6.13k
    }
354
355
9.80k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
9.80k
    postindex = (extension & 7) > 4;
357
358
9.80k
    if (preindex) {
359
3.51k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
6.29k
    } else if (postindex) {
361
3.21k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
3.21k
    }
363
364
9.80k
    return;
365
9.80k
  }
366
367
13.6k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
13.6k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
13.6k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.00k
    if (is_pc) {
372
230
      op->mem.base_reg = M68K_REG_PC;
373
230
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
778
    } else {
375
778
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
778
    }
377
12.6k
  } else {
378
12.6k
    if (is_pc) {
379
1.21k
      op->mem.base_reg = M68K_REG_PC;
380
1.21k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
11.4k
    } else {
382
11.4k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
11.4k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
11.4k
    }
385
386
12.6k
    op->mem.disp = (int8_t)(extension & 0xff);
387
12.6k
  }
388
389
13.6k
  if (EXT_INDEX_SCALE(extension)) {
390
7.92k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
7.92k
  }
392
13.6k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
195k
{
397
  // default to memory
398
399
195k
  op->type = M68K_OP_MEM;
400
401
195k
  switch (instruction & 0x3f) {
402
60.7k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
60.7k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
60.7k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
60.7k
      op->type = M68K_OP_REG;
407
60.7k
      break;
408
409
8.92k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
8.92k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
8.92k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
8.92k
      op->type = M68K_OP_REG;
414
8.92k
      break;
415
416
23.8k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
23.8k
      op->address_mode = M68K_AM_REGI_ADDR;
419
23.8k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
23.8k
      break;
421
422
18.9k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
18.9k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
18.9k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
18.9k
      break;
427
428
35.9k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
35.9k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
35.9k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
35.9k
      break;
433
434
14.3k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
14.3k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
14.3k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
14.3k
      op->mem.disp = (int16_t)read_imm_16(info);
439
14.3k
      break;
440
441
21.0k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
21.0k
      get_with_index_address_mode(info, op, instruction, size, false);
444
21.0k
      break;
445
446
2.94k
    case 0x38:
447
      /* absolute short address */
448
2.94k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
2.94k
      op->imm = read_imm_16(info);
450
2.94k
      break;
451
452
1.06k
    case 0x39:
453
      /* absolute long address */
454
1.06k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.06k
      op->imm = read_imm_32(info);
456
1.06k
      break;
457
458
2.22k
    case 0x3a:
459
      /* program counter with displacement */
460
2.22k
      op->address_mode = M68K_AM_PCI_DISP;
461
2.22k
      op->mem.disp = (int16_t)read_imm_16(info);
462
2.22k
      break;
463
464
2.46k
    case 0x3b:
465
      /* program counter with index */
466
2.46k
      get_with_index_address_mode(info, op, instruction, size, true);
467
2.46k
      break;
468
469
1.71k
    case 0x3c:
470
1.71k
      op->address_mode = M68K_AM_IMMEDIATE;
471
1.71k
      op->type = M68K_OP_IMM;
472
473
1.71k
      if (size == 1)
474
212
        op->imm = read_imm_8(info) & 0xff;
475
1.50k
      else if (size == 2)
476
737
        op->imm = read_imm_16(info) & 0xffff;
477
765
      else if (size == 4)
478
618
        op->imm = read_imm_32(info);
479
147
      else
480
147
        op->imm = read_imm_64(info);
481
482
1.71k
      break;
483
484
986
    default:
485
986
      break;
486
195k
  }
487
195k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
48.8k
{
491
48.8k
  info->groups[info->groups_count++] = (uint8_t)group;
492
48.8k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
266k
{
496
266k
  cs_m68k* ext;
497
498
266k
  MCInst_setOpcode(info->inst, opcode);
499
500
266k
  ext = &info->extension;
501
502
266k
  ext->op_count = (uint8_t)count;
503
266k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
266k
  ext->op_size.cpu_size = size;
505
506
266k
  return ext;
507
266k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
23.4k
{
511
23.4k
  cs_m68k_op* op0;
512
23.4k
  cs_m68k_op* op1;
513
23.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
23.4k
  op0 = &ext->operands[0];
516
23.4k
  op1 = &ext->operands[1];
517
518
23.4k
  if (isDreg) {
519
23.4k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
23.4k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
23.4k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
23.4k
  get_ea_mode_op(info, op1, info->ir, size);
527
23.4k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
23.4k
{
531
23.4k
  build_re_gen_1(info, true, opcode, size);
532
23.4k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
25.0k
{
536
25.0k
  cs_m68k_op* op0;
537
25.0k
  cs_m68k_op* op1;
538
25.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
25.0k
  op0 = &ext->operands[0];
541
25.0k
  op1 = &ext->operands[1];
542
543
25.0k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
25.0k
  if (isDreg) {
546
25.0k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
25.0k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
25.0k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
25.0k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
4.53k
{
556
4.53k
  cs_m68k_op* op0;
557
4.53k
  cs_m68k_op* op1;
558
4.53k
  cs_m68k_op* op2;
559
4.53k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
4.53k
  op0 = &ext->operands[0];
562
4.53k
  op1 = &ext->operands[1];
563
4.53k
  op2 = &ext->operands[2];
564
565
4.53k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
4.53k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
4.53k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
4.53k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
4.53k
  if (imm > 0) {
572
1.52k
    ext->op_count = 3;
573
1.52k
    op2->type = M68K_OP_IMM;
574
1.52k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.52k
    op2->imm = imm;
576
1.52k
  }
577
4.53k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
6.52k
{
581
6.52k
  cs_m68k_op* op0;
582
6.52k
  cs_m68k_op* op1;
583
6.52k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
6.52k
  op0 = &ext->operands[0];
586
6.52k
  op1 = &ext->operands[1];
587
588
6.52k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
6.52k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
6.52k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
6.52k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
6.52k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
28.7k
{
597
28.7k
  cs_m68k_op* op0;
598
28.7k
  cs_m68k_op* op1;
599
28.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
28.7k
  op0 = &ext->operands[0];
602
28.7k
  op1 = &ext->operands[1];
603
604
28.7k
  op0->type = M68K_OP_IMM;
605
28.7k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
28.7k
  op0->imm = imm;
607
608
28.7k
  get_ea_mode_op(info, op1, info->ir, size);
609
28.7k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
9.05k
{
613
9.05k
  cs_m68k_op* op0;
614
9.05k
  cs_m68k_op* op1;
615
9.05k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
9.05k
  op0 = &ext->operands[0];
618
9.05k
  op1 = &ext->operands[1];
619
620
9.05k
  op0->type = M68K_OP_IMM;
621
9.05k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
9.05k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
9.05k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
9.05k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
9.05k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
8.93k
{
630
8.93k
  cs_m68k_op* op0;
631
8.93k
  cs_m68k_op* op1;
632
8.93k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
8.93k
  op0 = &ext->operands[0];
635
8.93k
  op1 = &ext->operands[1];
636
637
8.93k
  op0->type = M68K_OP_IMM;
638
8.93k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
8.93k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
8.93k
  get_ea_mode_op(info, op1, info->ir, size);
642
8.93k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
3.11k
{
646
3.11k
  cs_m68k_op* op0;
647
3.11k
  cs_m68k_op* op1;
648
3.11k
  cs_m68k_op* op2;
649
3.11k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
3.11k
  op0 = &ext->operands[0];
652
3.11k
  op1 = &ext->operands[1];
653
3.11k
  op2 = &ext->operands[2];
654
655
3.11k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
3.11k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
3.11k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
3.11k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
3.11k
  if (imm > 0) {
662
795
    ext->op_count = 3;
663
795
    op2->type = M68K_OP_IMM;
664
795
    op2->address_mode = M68K_AM_IMMEDIATE;
665
795
    op2->imm = imm;
666
795
  }
667
3.11k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
16.1k
{
671
16.1k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
16.1k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
16.1k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
15.8k
{
677
15.8k
  cs_m68k_op* op0;
678
15.8k
  cs_m68k_op* op1;
679
15.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
15.8k
  op0 = &ext->operands[0];
682
15.8k
  op1 = &ext->operands[1];
683
684
15.8k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
15.8k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
15.8k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
15.8k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
28.7k
{
692
28.7k
  cs_m68k_op* op0;
693
28.7k
  cs_m68k_op* op1;
694
28.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
28.7k
  op0 = &ext->operands[0];
697
28.7k
  op1 = &ext->operands[1];
698
699
28.7k
  get_ea_mode_op(info, op0, info->ir, size);
700
28.7k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
28.7k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
913
{
705
913
  cs_m68k_op* op0;
706
913
  cs_m68k_op* op1;
707
913
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
913
  op0 = &ext->operands[0];
710
913
  op1 = &ext->operands[1];
711
712
913
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
913
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
913
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
913
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
913
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
534
{
721
534
  cs_m68k_op* op0;
722
534
  cs_m68k_op* op1;
723
534
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
534
  op0 = &ext->operands[0];
726
534
  op1 = &ext->operands[1];
727
728
534
  op0->type = M68K_OP_IMM;
729
534
  op0->address_mode = M68K_AM_IMMEDIATE;
730
534
  op0->imm = imm;
731
732
534
  op1->address_mode = M68K_AM_NONE;
733
534
  op1->reg = reg;
734
534
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
18.9k
{
738
18.9k
  cs_m68k_op* op;
739
18.9k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
18.9k
  op = &ext->operands[0];
742
743
18.9k
  op->type = M68K_OP_BR_DISP;
744
18.9k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
18.9k
  op->br_disp.disp = displacement;
746
18.9k
  op->br_disp.disp_size = size;
747
748
18.9k
  set_insn_group(info, M68K_GRP_JUMP);
749
18.9k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
18.9k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
2.54k
{
754
2.54k
  cs_m68k_op* op;
755
2.54k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
2.54k
  op = &ext->operands[0];
758
759
2.54k
  op->type = M68K_OP_IMM;
760
2.54k
  op->address_mode = M68K_AM_IMMEDIATE;
761
2.54k
  op->imm = immediate;
762
763
2.54k
  set_insn_group(info, M68K_GRP_JUMP);
764
2.54k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
14.7k
{
768
14.7k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
14.7k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
407
{
773
407
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
407
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
317
{
778
317
  cs_m68k_op* op0;
779
317
  cs_m68k_op* op1;
780
317
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
317
  op0 = &ext->operands[0];
783
317
  op1 = &ext->operands[1];
784
785
317
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
317
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
317
  op1->type = M68K_OP_BR_DISP;
789
317
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
317
  op1->br_disp.disp = displacement;
791
317
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
317
  set_insn_group(info, M68K_GRP_JUMP);
794
317
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
317
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
101
{
799
101
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
101
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
81
{
804
81
  cs_m68k_op* op0;
805
81
  cs_m68k_op* op1;
806
81
  cs_m68k_op* op2;
807
81
  uint32_t extension = read_imm_16(info);
808
81
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
81
  op0 = &ext->operands[0];
811
81
  op1 = &ext->operands[1];
812
81
  op2 = &ext->operands[2];
813
814
81
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
81
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
81
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
81
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
81
  get_ea_mode_op(info, op2, info->ir, size);
821
81
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
1.25k
{
825
1.25k
  uint8_t offset;
826
1.25k
  uint8_t width;
827
1.25k
  cs_m68k_op* op_ea;
828
1.25k
  cs_m68k_op* op1;
829
1.25k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
1.25k
  uint32_t extension = read_imm_16(info);
831
832
1.25k
  op_ea = &ext->operands[0];
833
1.25k
  op1 = &ext->operands[1];
834
835
1.25k
  if (BIT_B(extension))
836
601
    offset = (extension >> 6) & 7;
837
656
  else
838
656
    offset = (extension >> 6) & 31;
839
840
1.25k
  if (BIT_5(extension))
841
881
    width = extension & 7;
842
376
  else
843
376
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
1.25k
  if (has_d_arg) {
846
952
    ext->op_count = 2;
847
952
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
952
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
952
  }
850
851
1.25k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
1.25k
  op_ea->mem.bitfield = 1;
854
1.25k
  op_ea->mem.width = width;
855
1.25k
  op_ea->mem.offset = offset;
856
1.25k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
514
{
860
514
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
514
  cs_m68k_op* op;
862
863
514
  op = &ext->operands[0];
864
865
514
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
514
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
514
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.44k
{
871
1.44k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.44k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
21.3k
  for (v >>= 1; v; v >>= 1) {
875
19.8k
    r <<= 1;
876
19.8k
    r |= v & 1;
877
19.8k
    s--;
878
19.8k
  }
879
880
1.44k
  return r <<= s; // shift when v's highest bits are zero
881
1.44k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.16k
{
885
1.16k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.16k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
5.55k
  for (v >>= 1; v; v >>= 1) {
889
4.39k
    r <<= 1;
890
4.39k
    r |= v & 1;
891
4.39k
    s--;
892
4.39k
  }
893
894
1.16k
  return r <<= s; // shift when v's highest bits are zero
895
1.16k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
3.28k
{
900
3.28k
  cs_m68k_op* op0;
901
3.28k
  cs_m68k_op* op1;
902
3.28k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
3.28k
  op0 = &ext->operands[0];
905
3.28k
  op1 = &ext->operands[1];
906
907
3.28k
  op0->type = M68K_OP_REG_BITS;
908
3.28k
  op0->register_bits = read_imm_16(info);
909
910
3.28k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
3.28k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.44k
    op0->register_bits = reverse_bits(op0->register_bits);
914
3.28k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
311
{
918
311
  cs_m68k_op* op0;
919
311
  cs_m68k_op* op1;
920
311
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
311
  op0 = &ext->operands[0];
923
311
  op1 = &ext->operands[1];
924
925
311
  op1->type = M68K_OP_REG_BITS;
926
311
  op1->register_bits = read_imm_16(info);
927
928
311
  get_ea_mode_op(info, op0, info->ir, size);
929
311
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
38.4k
{
933
38.4k
  cs_m68k_op* op;
934
38.4k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
38.4k
  MCInst_setOpcode(info->inst, opcode);
937
938
38.4k
  op = &ext->operands[0];
939
940
38.4k
  op->type = M68K_OP_IMM;
941
38.4k
  op->address_mode = M68K_AM_IMMEDIATE;
942
38.4k
  op->imm = data;
943
38.4k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
88
{
947
88
  build_imm(info, M68K_INS_ILLEGAL, data);
948
88
}
949
950
static void build_invalid(m68k_info *info, int data)
951
38.4k
{
952
38.4k
  build_imm(info, M68K_INS_INVALID, data);
953
38.4k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
712
{
957
712
  uint32_t word3;
958
712
  uint32_t extension;
959
712
  cs_m68k_op* op0;
960
712
  cs_m68k_op* op1;
961
712
  cs_m68k_op* op2;
962
712
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
712
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
712
  word3 = peek_imm_32(info) & 0xffff;
967
712
  if (!instruction_is_valid(info, word3))
968
329
    return;
969
970
383
  op0 = &ext->operands[0];
971
383
  op1 = &ext->operands[1];
972
383
  op2 = &ext->operands[2];
973
974
383
  extension = read_imm_32(info);
975
976
383
  op0->address_mode = M68K_AM_NONE;
977
383
  op0->type = M68K_OP_REG_PAIR;
978
383
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
383
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
383
  op1->address_mode = M68K_AM_NONE;
982
383
  op1->type = M68K_OP_REG_PAIR;
983
383
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
383
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
383
  reg_0 = (extension >> 28) & 7;
987
383
  reg_1 = (extension >> 12) & 7;
988
989
383
  op2->address_mode = M68K_AM_NONE;
990
383
  op2->type = M68K_OP_REG_PAIR;
991
383
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
383
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
383
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
391
{
997
391
  cs_m68k_op* op0;
998
391
  cs_m68k_op* op1;
999
391
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
391
  uint32_t extension = read_imm_16(info);
1002
1003
391
  if (BIT_B(extension))
1004
77
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
314
  else
1006
314
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
391
  op0 = &ext->operands[0];
1009
391
  op1 = &ext->operands[1];
1010
1011
391
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
391
  op1->address_mode = M68K_AM_NONE;
1014
391
  op1->type = M68K_OP_REG;
1015
391
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
391
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
764
{
1020
764
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
764
  int i;
1022
1023
2.29k
  for (i = 0; i < 2; ++i) {
1024
1.52k
    cs_m68k_op* op = &ext->operands[i];
1025
1.52k
    const int d = data[i];
1026
1.52k
    const int m = modes[i];
1027
1028
1.52k
    op->type = M68K_OP_MEM;
1029
1030
1.52k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
999
      op->address_mode = m;
1032
999
      op->reg = M68K_REG_A0 + d;
1033
999
    } else {
1034
529
      op->address_mode = m;
1035
529
      op->imm = d;
1036
529
    }
1037
1.52k
  }
1038
764
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
399
{
1042
399
  cs_m68k_op* op0;
1043
399
  cs_m68k_op* op1;
1044
399
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
399
  op0 = &ext->operands[0];
1047
399
  op1 = &ext->operands[1];
1048
1049
399
  op0->address_mode = M68K_AM_NONE;
1050
399
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
399
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
399
  op1->type = M68K_OP_IMM;
1054
399
  op1->imm = disp;
1055
399
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.13k
{
1059
1.13k
  cs_m68k_op* op0;
1060
1.13k
  cs_m68k_op* op1;
1061
1.13k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.13k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
121
    case 0:
1066
121
      d68000_invalid(info);
1067
121
      return;
1068
      // Line
1069
111
    case 1:
1070
111
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
111
      break;
1072
      // Page
1073
488
    case 2:
1074
488
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
488
      break;
1076
      // All
1077
412
    case 3:
1078
412
      ext->op_count = 1;
1079
412
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
412
      break;
1081
1.13k
  }
1082
1083
1.01k
  op0 = &ext->operands[0];
1084
1.01k
  op1 = &ext->operands[1];
1085
1086
1.01k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.01k
  op0->type = M68K_OP_IMM;
1088
1.01k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.01k
  op1->type = M68K_OP_MEM;
1091
1.01k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.01k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.01k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
446
{
1097
446
  cs_m68k_op* op0;
1098
446
  cs_m68k_op* op1;
1099
446
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
446
  op0 = &ext->operands[0];
1102
446
  op1 = &ext->operands[1];
1103
1104
446
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
446
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
446
  op1->type = M68K_OP_MEM;
1108
446
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
446
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
446
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.70k
{
1114
1.70k
  cs_m68k_op* op0;
1115
1.70k
  cs_m68k_op* op1;
1116
1.70k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.70k
  op0 = &ext->operands[0];
1119
1.70k
  op1 = &ext->operands[1];
1120
1121
1.70k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.70k
  op0->type = M68K_OP_MEM;
1123
1.70k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.70k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.70k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.70k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
981
{
1131
981
  cs_m68k_op* op0;
1132
981
  cs_m68k_op* op1;
1133
981
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
981
  uint32_t extension = read_imm_16(info);
1135
1136
981
  op0 = &ext->operands[0];
1137
981
  op1 = &ext->operands[1];
1138
1139
981
  if (BIT_B(extension)) {
1140
724
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
724
    get_ea_mode_op(info, op1, info->ir, size);
1142
724
  } else {
1143
257
    get_ea_mode_op(info, op0, info->ir, size);
1144
257
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
257
  }
1146
981
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
25.0k
{
1150
25.0k
  build_er_gen_1(info, true, opcode, size);
1151
25.0k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
17.9k
{
1194
17.9k
  build_invalid(info, info->ir);
1195
17.9k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
88
{
1199
88
  build_illegal(info, info->ir);
1200
88
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
9.99k
{
1204
9.99k
  build_invalid(info, info->ir);
1205
9.99k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
10.4k
{
1209
10.4k
  build_invalid(info, info->ir);
1210
10.4k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
302
{
1214
302
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
302
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
226
{
1219
226
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
226
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
901
{
1224
901
  build_er_1(info, M68K_INS_ADD, 1);
1225
901
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
490
{
1229
490
  build_er_1(info, M68K_INS_ADD, 2);
1230
490
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
311
{
1234
311
  build_er_1(info, M68K_INS_ADD, 4);
1235
311
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
670
{
1239
670
  build_re_1(info, M68K_INS_ADD, 1);
1240
670
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
369
{
1244
369
  build_re_1(info, M68K_INS_ADD, 2);
1245
369
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
772
{
1249
772
  build_re_1(info, M68K_INS_ADD, 4);
1250
772
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
2.79k
{
1254
2.79k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
2.79k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
2.70k
{
1259
2.70k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
2.70k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
846
{
1264
846
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
846
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
488
{
1269
488
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
488
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
155
{
1274
155
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
155
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.59k
{
1279
1.59k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.59k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
3.29k
{
1284
3.29k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
3.29k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
546
{
1289
546
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
546
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
267
{
1294
267
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
267
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
504
{
1299
504
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
504
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
144
{
1304
144
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
144
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
736
{
1309
736
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
736
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
535
{
1314
535
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
535
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
25
{
1319
25
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
25
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
1.19k
{
1324
1.19k
  build_er_1(info, M68K_INS_AND, 1);
1325
1.19k
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
369
{
1329
369
  build_er_1(info, M68K_INS_AND, 2);
1330
369
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
851
{
1334
851
  build_er_1(info, M68K_INS_AND, 4);
1335
851
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
665
{
1339
665
  build_re_1(info, M68K_INS_AND, 1);
1340
665
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
554
{
1344
554
  build_re_1(info, M68K_INS_AND, 2);
1345
554
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
564
{
1349
564
  build_re_1(info, M68K_INS_AND, 4);
1350
564
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
1.50k
{
1354
1.50k
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
1.50k
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
669
{
1359
669
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
669
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
353
{
1364
353
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
353
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
18
{
1369
18
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
18
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
19
{
1374
19
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
19
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
417
{
1379
417
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
417
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
179
{
1384
179
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
179
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
433
{
1389
433
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
433
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
158
{
1394
158
  build_r(info, M68K_INS_ASR, 1);
1395
158
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
275
{
1399
275
  build_r(info, M68K_INS_ASR, 2);
1400
275
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
384
{
1404
384
  build_r(info, M68K_INS_ASR, 4);
1405
384
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
1.03k
{
1409
1.03k
  build_ea(info, M68K_INS_ASR, 2);
1410
1.03k
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
407
{
1414
407
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
407
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
345
{
1419
345
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
345
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
272
{
1424
272
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
272
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
1.92k
{
1429
1.92k
  build_r(info, M68K_INS_ASL, 1);
1430
1.92k
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
252
{
1434
252
  build_r(info, M68K_INS_ASL, 2);
1435
252
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
89
{
1439
89
  build_r(info, M68K_INS_ASL, 4);
1440
89
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
703
{
1444
703
  build_ea(info, M68K_INS_ASL, 2);
1445
703
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
12.9k
{
1449
12.9k
  build_bcc(info, 1, make_int_8(info->ir));
1450
12.9k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.58k
{
1454
1.58k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.58k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
197
{
1459
197
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
136
  build_bcc(info, 4, read_imm_32(info));
1461
136
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
1.10k
{
1465
1.10k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
1.10k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
18
{
1470
18
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
18
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.49k
{
1475
1.49k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.49k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
38
{
1480
38
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
38
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
1.10k
{
1485
1.10k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
734
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
734
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
121
{
1491
121
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
103
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
103
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
91
{
1498
91
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
44
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
44
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
234
{
1504
234
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
154
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
154
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
563
{
1510
563
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
542
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
542
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
409
{
1516
409
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
203
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
203
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
90
{
1522
90
  cs_m68k* ext = &info->extension;
1523
90
  cs_m68k_op temp;
1524
1525
90
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
53
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
53
  temp = ext->operands[0];
1531
53
  ext->operands[0] = ext->operands[1];
1532
53
  ext->operands[1] = temp;
1533
53
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
174
{
1537
174
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
107
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
107
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
51
{
1543
51
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
51
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
1.01k
{
1548
1.01k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
1.01k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
131
{
1553
131
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
131
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
132
{
1558
132
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
47
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
47
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
1.75k
{
1564
1.75k
  build_re_1(info, M68K_INS_BSET, 1);
1565
1.75k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
12
{
1569
12
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
12
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
1.68k
{
1574
1.68k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
1.68k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
1.06k
{
1579
1.06k
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
1.06k
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
360
{
1584
360
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
283
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
283
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
4.34k
{
1590
4.34k
  build_re_1(info, M68K_INS_BTST, 4);
1591
4.34k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
45
{
1595
45
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
45
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
83
{
1600
83
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
120
{
1606
120
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
19
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
19
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
59
{
1612
59
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
40
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
40
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
35
{
1618
35
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
22
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
22
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
350
{
1624
350
  build_cas2(info, 2);
1625
350
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
362
{
1629
362
  build_cas2(info, 4);
1630
362
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
761
{
1634
761
  build_er_1(info, M68K_INS_CHK, 2);
1635
761
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.89k
{
1639
1.89k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
1.10k
  build_er_1(info, M68K_INS_CHK, 4);
1641
1.10k
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
352
{
1645
352
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
271
  build_chk2_cmp2(info, 1);
1647
271
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
47
{
1651
47
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
23
  build_chk2_cmp2(info, 2);
1653
23
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
140
{
1657
140
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
97
  build_chk2_cmp2(info, 4);
1659
97
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
776
{
1663
776
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
464
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
464
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
175
{
1669
175
  build_ea(info, M68K_INS_CLR, 1);
1670
175
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
1.13k
{
1674
1.13k
  build_ea(info, M68K_INS_CLR, 2);
1675
1.13k
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
319
{
1679
319
  build_ea(info, M68K_INS_CLR, 4);
1680
319
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
645
{
1684
645
  build_er_1(info, M68K_INS_CMP, 1);
1685
645
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
1.01k
{
1689
1.01k
  build_er_1(info, M68K_INS_CMP, 2);
1690
1.01k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.78k
{
1694
1.78k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.78k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
825
{
1699
825
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
825
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
1.91k
{
1704
1.91k
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
1.91k
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
246
{
1709
246
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
246
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
172
{
1714
172
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
87
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
87
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
495
{
1720
495
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
94
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
94
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
582
{
1726
582
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
582
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
235
{
1731
235
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
95
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
95
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
175
{
1737
175
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
94
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
94
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
247
{
1743
247
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
247
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
237
{
1748
237
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
219
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
219
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
413
{
1754
413
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
378
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
378
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
448
{
1760
448
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
448
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
404
{
1765
404
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
404
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
61
{
1770
61
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
61
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
3.44k
{
1775
3.44k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
3.44k
  op->type = M68K_OP_BR_DISP;
1777
3.44k
  op->br_disp.disp = displacement;
1778
3.44k
  op->br_disp.disp_size = size;
1779
3.44k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
1.66k
{
1783
1.66k
  cs_m68k_op* op0;
1784
1.66k
  cs_m68k* ext;
1785
1.66k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.27k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
138
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
138
    info->pc += 2;
1791
138
    return;
1792
138
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.13k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.13k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.13k
  op0 = &ext->operands[0];
1799
1800
1.13k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.13k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.13k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.13k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
3.08k
{
1808
3.08k
  cs_m68k* ext;
1809
3.08k
  cs_m68k_op* op0;
1810
1811
3.08k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.85k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.85k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.85k
  op0 = &ext->operands[0];
1818
1819
1.85k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.85k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.85k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.85k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
774
{
1827
774
  cs_m68k* ext;
1828
774
  cs_m68k_op* op0;
1829
774
  cs_m68k_op* op1;
1830
774
  uint32_t ext1, ext2;
1831
1832
774
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
454
  ext1 = read_imm_16(info);
1835
454
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
454
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
454
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
454
  op0 = &ext->operands[0];
1842
454
  op1 = &ext->operands[1];
1843
1844
454
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
454
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
454
  set_insn_group(info, M68K_GRP_JUMP);
1849
454
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
454
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
2.47k
{
1854
2.47k
  cs_m68k_op* special;
1855
2.47k
  cs_m68k_op* op_ea;
1856
1857
2.47k
  int regsel = (extension >> 10) & 0x7;
1858
2.47k
  int dir = (extension >> 13) & 0x1;
1859
1860
2.47k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
2.47k
  special = &ext->operands[0];
1863
2.47k
  op_ea = &ext->operands[1];
1864
1865
2.47k
  if (!dir) {
1866
928
    cs_m68k_op* t = special;
1867
928
    special = op_ea;
1868
928
    op_ea = t;
1869
928
  }
1870
1871
2.47k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
2.47k
  if (regsel & 4)
1874
1.70k
    special->reg = M68K_REG_FPCR;
1875
763
  else if (regsel & 2)
1876
110
    special->reg = M68K_REG_FPSR;
1877
653
  else if (regsel & 1)
1878
239
    special->reg = M68K_REG_FPIAR;
1879
2.47k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.34k
{
1883
2.34k
  cs_m68k_op* op_reglist;
1884
2.34k
  cs_m68k_op* op_ea;
1885
2.34k
  int dir = (extension >> 13) & 0x1;
1886
2.34k
  int mode = (extension >> 11) & 0x3;
1887
2.34k
  uint32_t reglist = extension & 0xff;
1888
2.34k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.34k
  op_reglist = &ext->operands[0];
1891
2.34k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.34k
  if (!dir) {
1896
451
    cs_m68k_op* t = op_reglist;
1897
451
    op_reglist = op_ea;
1898
451
    op_ea = t;
1899
451
  }
1900
1901
2.34k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.34k
  switch (mode) {
1904
156
    case 1 : // Dynamic list in dn register
1905
156
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
156
      break;
1907
1908
565
    case 0 :
1909
565
      op_reglist->address_mode = M68K_AM_NONE;
1910
565
      op_reglist->type = M68K_OP_REG_BITS;
1911
565
      op_reglist->register_bits = reglist << 16;
1912
565
      break;
1913
1914
1.16k
    case 2 : // Static list
1915
1.16k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.16k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.16k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.16k
      break;
1919
2.34k
  }
1920
2.34k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
16.5k
{
1924
16.5k
  cs_m68k *ext;
1925
16.5k
  cs_m68k_op* op0;
1926
16.5k
  cs_m68k_op* op1;
1927
16.5k
  bool supports_single_op;
1928
16.5k
  uint32_t next;
1929
16.5k
  int rm, src, dst, opmode;
1930
1931
1932
16.5k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
14.8k
  supports_single_op = true;
1935
1936
14.8k
  next = read_imm_16(info);
1937
1938
14.8k
  rm = (next >> 14) & 0x1;
1939
14.8k
  src = (next >> 10) & 0x7;
1940
14.8k
  dst = (next >> 7) & 0x7;
1941
14.8k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
14.8k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
19
    cs_m68k_op* op0;
1947
19
    cs_m68k_op* op1;
1948
19
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
19
    op0 = &ext->operands[0];
1951
19
    op1 = &ext->operands[1];
1952
1953
19
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
19
    op0->type = M68K_OP_IMM;
1955
19
    op0->imm = next & 0x3f;
1956
1957
19
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
19
    return;
1960
19
  }
1961
1962
  // deal with extended move stuff
1963
1964
14.7k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
928
    case 0x4: // FMOVEM ea, FPCR
1967
2.47k
    case 0x5: // FMOVEM FPCR, ea
1968
2.47k
      fmove_fpcr(info, next);
1969
2.47k
      return;
1970
1971
    // fmovem list
1972
451
    case 0x6:
1973
2.34k
    case 0x7:
1974
2.34k
      fmovem(info, next);
1975
2.34k
      return;
1976
14.7k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
9.97k
  if ((next >> 6) & 1)
1981
4.74k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
9.97k
  switch (opmode) {
1986
294
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
867
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
659
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
36
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
311
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
237
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
196
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
115
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
140
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
152
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
25
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
94
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
60
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
608
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
49
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
837
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
673
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
19
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
13
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
503
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
51
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
58
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
88
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
164
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
452
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
114
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
142
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
25
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
447
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
168
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
89
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
229
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
121
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
21
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
103
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
164
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
551
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.10k
    default:
2024
1.10k
      break;
2025
9.97k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
9.97k
  if ((next >> 6) & 1) {
2032
4.74k
    if ((next >> 2) & 1)
2033
2.22k
      info->inst->Opcode += 2;
2034
2.52k
    else
2035
2.52k
      info->inst->Opcode += 1;
2036
4.74k
  }
2037
2038
9.97k
  ext = &info->extension;
2039
2040
9.97k
  ext->op_count = 2;
2041
9.97k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
9.97k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
9.97k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
58
    op0 = &ext->operands[1];
2047
58
    op1 = &ext->operands[0];
2048
9.91k
  } else {
2049
9.91k
    op0 = &ext->operands[0];
2050
9.91k
    op1 = &ext->operands[1];
2051
9.91k
  }
2052
2053
9.97k
  if (rm == 0 && supports_single_op && src == dst) {
2054
1.53k
    ext->op_count = 1;
2055
1.53k
    op0->reg = M68K_REG_FP0 + dst;
2056
1.53k
    return;
2057
1.53k
  }
2058
2059
8.44k
  if (rm == 1) {
2060
4.07k
    switch (src) {
2061
296
      case 0x00 :
2062
296
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
296
        get_ea_mode_op(info, op0, info->ir, 4);
2064
296
        break;
2065
2066
878
      case 0x06 :
2067
878
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
878
        get_ea_mode_op(info, op0, info->ir, 1);
2069
878
        break;
2070
2071
63
      case 0x04 :
2072
63
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
63
        get_ea_mode_op(info, op0, info->ir, 2);
2074
63
        break;
2075
2076
101
      case 0x01 :
2077
101
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
101
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
101
        get_ea_mode_op(info, op0, info->ir, 4);
2080
101
        op0->type = M68K_OP_FP_SINGLE;
2081
101
        break;
2082
2083
1.41k
      case 0x05:
2084
1.41k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
1.41k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
1.41k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
1.41k
        op0->type = M68K_OP_FP_DOUBLE;
2088
1.41k
        break;
2089
2090
1.31k
      default :
2091
1.31k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
1.31k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
1.31k
        break;
2094
4.07k
    }
2095
4.37k
  } else {
2096
4.37k
    op0->reg = M68K_REG_FP0 + src;
2097
4.37k
  }
2098
2099
8.44k
  op1->reg = M68K_REG_FP0 + dst;
2100
8.44k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.08k
{
2104
1.08k
  cs_m68k* ext;
2105
1.08k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
592
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
592
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
592
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.10k
{
2113
1.10k
  cs_m68k* ext;
2114
2115
1.10k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
675
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
675
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
675
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.58k
{
2123
1.58k
  cs_m68k* ext;
2124
2125
1.58k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
880
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
880
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
880
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
880
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
156
{
2136
156
  uint32_t extension1;
2137
156
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
86
  extension1 = read_imm_16(info);
2140
2141
86
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
86
  info->inst->Opcode += (extension1 & 0x2f);
2145
86
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
184
{
2149
184
  uint32_t extension1, extension2;
2150
184
  cs_m68k_op* op0;
2151
184
  cs_m68k* ext;
2152
2153
184
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
107
  extension1 = read_imm_16(info);
2156
107
  extension2 = read_imm_16(info);
2157
2158
107
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
107
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
107
  op0 = &ext->operands[0];
2164
2165
107
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
107
  op0->type = M68K_OP_IMM;
2167
107
  op0->imm = extension2;
2168
107
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
116
{
2172
116
  uint32_t extension1, extension2;
2173
116
  cs_m68k* ext;
2174
116
  cs_m68k_op* op0;
2175
2176
116
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
49
  extension1 = read_imm_16(info);
2179
49
  extension2 = read_imm_32(info);
2180
2181
49
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
49
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
49
  op0 = &ext->operands[0];
2187
2188
49
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
49
  op0->type = M68K_OP_IMM;
2190
49
  op0->imm = extension2;
2191
49
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
925
{
2195
925
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
668
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
668
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
216
{
2201
216
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
216
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
101
{
2206
101
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
101
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
796
{
2211
796
  build_er_1(info, M68K_INS_DIVS, 2);
2212
796
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
978
{
2216
978
  build_er_1(info, M68K_INS_DIVU, 2);
2217
978
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
224
{
2221
224
  uint32_t extension, insn_signed;
2222
224
  cs_m68k* ext;
2223
224
  cs_m68k_op* op0;
2224
224
  cs_m68k_op* op1;
2225
224
  uint32_t reg_0, reg_1;
2226
2227
224
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
140
  extension = read_imm_16(info);
2230
140
  insn_signed = 0;
2231
2232
140
  if (BIT_B((extension)))
2233
25
    insn_signed = 1;
2234
2235
140
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
140
  op0 = &ext->operands[0];
2238
140
  op1 = &ext->operands[1];
2239
2240
140
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
140
  reg_0 = extension & 7;
2243
140
  reg_1 = (extension >> 12) & 7;
2244
2245
140
  op1->address_mode = M68K_AM_NONE;
2246
140
  op1->type = M68K_OP_REG_PAIR;
2247
140
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
140
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
140
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
32
    op1->type = M68K_OP_REG;
2252
32
    op1->reg = M68K_REG_D0 + reg_1;
2253
32
  }
2254
140
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
1.12k
{
2258
1.12k
  build_re_1(info, M68K_INS_EOR, 1);
2259
1.12k
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
622
{
2263
622
  build_re_1(info, M68K_INS_EOR, 2);
2264
622
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.33k
{
2268
1.33k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.33k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
340
{
2273
340
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
340
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
494
{
2278
494
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
494
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
93
{
2283
93
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
93
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
12
{
2288
12
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
12
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
133
{
2293
133
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
133
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
97
{
2298
97
  build_r(info, M68K_INS_EXG, 4);
2299
97
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
151
{
2303
151
  cs_m68k_op* op0;
2304
151
  cs_m68k_op* op1;
2305
151
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
151
  op0 = &ext->operands[0];
2308
151
  op1 = &ext->operands[1];
2309
2310
151
  op0->address_mode = M68K_AM_NONE;
2311
151
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
151
  op1->address_mode = M68K_AM_NONE;
2314
151
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
151
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
55
{
2319
55
  cs_m68k_op* op0;
2320
55
  cs_m68k_op* op1;
2321
55
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
55
  op0 = &ext->operands[0];
2324
55
  op1 = &ext->operands[1];
2325
2326
55
  op0->address_mode = M68K_AM_NONE;
2327
55
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
55
  op1->address_mode = M68K_AM_NONE;
2330
55
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
55
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
139
{
2335
139
  build_d(info, M68K_INS_EXT, 2);
2336
139
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
99
{
2340
99
  build_d(info, M68K_INS_EXT, 4);
2341
99
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
340
{
2345
340
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
250
  build_d(info, M68K_INS_EXTB, 4);
2347
250
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
289
{
2351
289
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
289
  set_insn_group(info, M68K_GRP_JUMP);
2353
289
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
289
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
184
{
2358
184
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
184
  set_insn_group(info, M68K_GRP_JUMP);
2360
184
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
184
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
550
{
2365
550
  build_ea_a(info, M68K_INS_LEA, 4);
2366
550
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
88
{
2370
88
  build_link(info, read_imm_16(info), 2);
2371
88
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
541
{
2375
541
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
311
  build_link(info, read_imm_32(info), 4);
2377
311
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
803
{
2381
803
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
803
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
839
{
2386
839
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
839
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
68
{
2391
68
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
68
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
101
{
2396
101
  build_r(info, M68K_INS_LSR, 1);
2397
101
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
92
{
2401
92
  build_r(info, M68K_INS_LSR, 2);
2402
92
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
49
{
2406
49
  build_r(info, M68K_INS_LSR, 4);
2407
49
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
1.49k
{
2411
1.49k
  build_ea(info, M68K_INS_LSR, 2);
2412
1.49k
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
146
{
2416
146
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
146
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
207
{
2421
207
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
207
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
97
{
2426
97
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
97
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
152
{
2431
152
  build_r(info, M68K_INS_LSL, 1);
2432
152
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
275
{
2436
275
  build_r(info, M68K_INS_LSL, 2);
2437
275
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
77
{
2441
77
  build_r(info, M68K_INS_LSL, 4);
2442
77
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
559
{
2446
559
  build_ea(info, M68K_INS_LSL, 2);
2447
559
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
6.65k
{
2451
6.65k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
6.65k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
7.83k
{
2456
7.83k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
7.83k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
14.2k
{
2461
14.2k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
14.2k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
2.02k
{
2466
2.02k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
2.02k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
2.74k
{
2471
2.74k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
2.74k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
216
{
2476
216
  cs_m68k_op* op0;
2477
216
  cs_m68k_op* op1;
2478
216
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
216
  op0 = &ext->operands[0];
2481
216
  op1 = &ext->operands[1];
2482
2483
216
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
216
  op1->address_mode = M68K_AM_NONE;
2486
216
  op1->reg = M68K_REG_CCR;
2487
216
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
155
{
2491
155
  cs_m68k_op* op0;
2492
155
  cs_m68k_op* op1;
2493
155
  cs_m68k* ext;
2494
2495
155
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
103
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
103
  op0 = &ext->operands[0];
2500
103
  op1 = &ext->operands[1];
2501
2502
103
  op0->address_mode = M68K_AM_NONE;
2503
103
  op0->reg = M68K_REG_CCR;
2504
2505
103
  get_ea_mode_op(info, op1, info->ir, 1);
2506
103
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
516
{
2510
516
  cs_m68k_op* op0;
2511
516
  cs_m68k_op* op1;
2512
516
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
516
  op0 = &ext->operands[0];
2515
516
  op1 = &ext->operands[1];
2516
2517
516
  op0->address_mode = M68K_AM_NONE;
2518
516
  op0->reg = M68K_REG_SR;
2519
2520
516
  get_ea_mode_op(info, op1, info->ir, 2);
2521
516
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
127
{
2525
127
  cs_m68k_op* op0;
2526
127
  cs_m68k_op* op1;
2527
127
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
127
  op0 = &ext->operands[0];
2530
127
  op1 = &ext->operands[1];
2531
2532
127
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
127
  op1->address_mode = M68K_AM_NONE;
2535
127
  op1->reg = M68K_REG_SR;
2536
127
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
245
{
2540
245
  cs_m68k_op* op0;
2541
245
  cs_m68k_op* op1;
2542
245
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
245
  op0 = &ext->operands[0];
2545
245
  op1 = &ext->operands[1];
2546
2547
245
  op0->address_mode = M68K_AM_NONE;
2548
245
  op0->reg = M68K_REG_USP;
2549
2550
245
  op1->address_mode = M68K_AM_NONE;
2551
245
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
245
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
77
{
2556
77
  cs_m68k_op* op0;
2557
77
  cs_m68k_op* op1;
2558
77
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
77
  op0 = &ext->operands[0];
2561
77
  op1 = &ext->operands[1];
2562
2563
77
  op0->address_mode = M68K_AM_NONE;
2564
77
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
77
  op1->address_mode = M68K_AM_NONE;
2567
77
  op1->reg = M68K_REG_USP;
2568
77
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
1.21k
{
2572
1.21k
  uint32_t extension;
2573
1.21k
  m68k_reg reg;
2574
1.21k
  cs_m68k* ext;
2575
1.21k
  cs_m68k_op* op0;
2576
1.21k
  cs_m68k_op* op1;
2577
2578
2579
1.21k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
1.14k
  extension = read_imm_16(info);
2582
1.14k
  reg = M68K_REG_INVALID;
2583
2584
1.14k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
1.14k
  op0 = &ext->operands[0];
2587
1.14k
  op1 = &ext->operands[1];
2588
2589
1.14k
  switch (extension & 0xfff) {
2590
59
    case 0x000: reg = M68K_REG_SFC; break;
2591
23
    case 0x001: reg = M68K_REG_DFC; break;
2592
81
    case 0x800: reg = M68K_REG_USP; break;
2593
13
    case 0x801: reg = M68K_REG_VBR; break;
2594
13
    case 0x002: reg = M68K_REG_CACR; break;
2595
37
    case 0x802: reg = M68K_REG_CAAR; break;
2596
89
    case 0x803: reg = M68K_REG_MSP; break;
2597
239
    case 0x804: reg = M68K_REG_ISP; break;
2598
11
    case 0x003: reg = M68K_REG_TC; break;
2599
41
    case 0x004: reg = M68K_REG_ITT0; break;
2600
14
    case 0x005: reg = M68K_REG_ITT1; break;
2601
77
    case 0x006: reg = M68K_REG_DTT0; break;
2602
68
    case 0x007: reg = M68K_REG_DTT1; break;
2603
13
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
28
    case 0x806: reg = M68K_REG_URP; break;
2605
57
    case 0x807: reg = M68K_REG_SRP; break;
2606
1.14k
  }
2607
2608
1.14k
  if (BIT_0(info->ir)) {
2609
565
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
565
    op1->reg = reg;
2611
575
  } else {
2612
575
    op0->reg = reg;
2613
575
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
575
  }
2615
1.14k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
735
{
2619
735
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
735
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
706
{
2624
706
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
706
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
157
{
2629
157
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
157
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
154
{
2634
154
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
154
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
1.39k
{
2639
1.39k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
1.39k
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
452
{
2644
452
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
452
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
365
{
2649
365
  build_movep_re(info, 2);
2650
365
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
81
{
2654
81
  build_movep_re(info, 4);
2655
81
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
1.12k
{
2659
1.12k
  build_movep_er(info, 2);
2660
1.12k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
585
{
2664
585
  build_movep_er(info, 4);
2665
585
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
371
{
2669
371
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
283
  build_moves(info, 1);
2671
283
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
738
{
2675
  //uint32_t extension;
2676
738
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
549
  build_moves(info, 2);
2678
549
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
360
{
2682
360
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
149
  build_moves(info, 4);
2684
149
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
7.19k
{
2688
7.19k
  cs_m68k_op* op0;
2689
7.19k
  cs_m68k_op* op1;
2690
2691
7.19k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
7.19k
  op0 = &ext->operands[0];
2694
7.19k
  op1 = &ext->operands[1];
2695
2696
7.19k
  op0->type = M68K_OP_IMM;
2697
7.19k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
7.19k
  op0->imm = (info->ir & 0xff);
2699
2700
7.19k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
7.19k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
7.19k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
439
{
2706
439
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
439
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
439
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
235
  build_move16(info, data, modes);
2712
235
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
654
{
2716
654
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
654
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
654
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
322
  build_move16(info, data, modes);
2722
322
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
167
{
2726
167
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
167
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
167
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
41
  build_move16(info, data, modes);
2732
41
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
107
{
2736
107
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
107
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
107
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
87
  build_move16(info, data, modes);
2742
87
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
204
{
2746
204
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
204
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
204
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
79
  build_move16(info, data, modes);
2752
79
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.98k
{
2756
1.98k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.98k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.36k
{
2761
1.36k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.36k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
149
{
2766
149
  uint32_t extension, insn_signed;
2767
149
  cs_m68k* ext;
2768
149
  cs_m68k_op* op0;
2769
149
  cs_m68k_op* op1;
2770
149
  uint32_t reg_0, reg_1;
2771
2772
149
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
106
  extension = read_imm_16(info);
2775
106
  insn_signed = 0;
2776
2777
106
  if (BIT_B((extension)))
2778
21
    insn_signed = 1;
2779
2780
106
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
106
  op0 = &ext->operands[0];
2783
106
  op1 = &ext->operands[1];
2784
2785
106
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
106
  reg_0 = extension & 7;
2788
106
  reg_1 = (extension >> 12) & 7;
2789
2790
106
  op1->address_mode = M68K_AM_NONE;
2791
106
  op1->type = M68K_OP_REG_PAIR;
2792
106
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
106
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
106
  if (!BIT_A(extension)) {
2796
81
    op1->type = M68K_OP_REG;
2797
81
    op1->reg = M68K_REG_D0 + reg_1;
2798
81
  }
2799
106
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
273
{
2803
273
  build_ea(info, M68K_INS_NBCD, 1);
2804
273
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
361
{
2808
361
  build_ea(info, M68K_INS_NEG, 1);
2809
361
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
729
{
2813
729
  build_ea(info, M68K_INS_NEG, 2);
2814
729
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
664
{
2818
664
  build_ea(info, M68K_INS_NEG, 4);
2819
664
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
170
{
2823
170
  build_ea(info, M68K_INS_NEGX, 1);
2824
170
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
836
{
2828
836
  build_ea(info, M68K_INS_NEGX, 2);
2829
836
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
783
{
2833
783
  build_ea(info, M68K_INS_NEGX, 4);
2834
783
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
11
{
2838
11
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
11
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
364
{
2843
364
  build_ea(info, M68K_INS_NOT, 1);
2844
364
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
667
{
2848
667
  build_ea(info, M68K_INS_NOT, 2);
2849
667
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
189
{
2853
189
  build_ea(info, M68K_INS_NOT, 4);
2854
189
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.09k
{
2858
1.09k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.09k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
529
{
2863
529
  build_er_1(info, M68K_INS_OR, 2);
2864
529
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
2.01k
{
2868
2.01k
  build_er_1(info, M68K_INS_OR, 4);
2869
2.01k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
328
{
2873
328
  build_re_1(info, M68K_INS_OR, 1);
2874
328
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
1.50k
{
2878
1.50k
  build_re_1(info, M68K_INS_OR, 2);
2879
1.50k
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.37k
{
2883
1.37k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.37k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
17.1k
{
2888
17.1k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
17.1k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.55k
{
2893
1.55k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.55k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
1.47k
{
2898
1.47k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
1.47k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
89
{
2903
89
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
89
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
263
{
2908
263
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
263
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
1.06k
{
2913
1.06k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
352
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
352
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
549
{
2919
549
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
208
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
208
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
83
{
2925
83
  build_ea(info, M68K_INS_PEA, 4);
2926
83
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
39
{
2930
39
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
39
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
258
{
2935
258
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
258
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
870
{
2940
870
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
870
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
359
{
2945
359
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
359
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
332
{
2950
332
  build_r(info, M68K_INS_ROR, 1);
2951
332
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
229
{
2955
229
  build_r(info, M68K_INS_ROR, 2);
2956
229
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
442
{
2960
442
  build_r(info, M68K_INS_ROR, 4);
2961
442
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
354
{
2965
354
  build_ea(info, M68K_INS_ROR, 2);
2966
354
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
306
{
2970
306
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
306
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
240
{
2975
240
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
240
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
935
{
2980
935
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
935
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
111
{
2985
111
  build_r(info, M68K_INS_ROL, 1);
2986
111
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
379
{
2990
379
  build_r(info, M68K_INS_ROL, 2);
2991
379
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
273
{
2995
273
  build_r(info, M68K_INS_ROL, 4);
2996
273
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
842
{
3000
842
  build_ea(info, M68K_INS_ROL, 2);
3001
842
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
224
{
3005
224
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
224
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
589
{
3010
589
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
589
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
116
{
3015
116
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
116
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
452
{
3020
452
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
452
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
294
{
3025
294
  build_r(info, M68K_INS_ROXR, 2);
3026
294
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
299
{
3030
299
  build_r(info, M68K_INS_ROXR, 4);
3031
299
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
380
{
3035
380
  build_ea(info, M68K_INS_ROXR, 2);
3036
380
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
126
{
3040
126
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
126
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
84
{
3045
84
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
84
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
283
{
3050
283
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
283
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
110
{
3055
110
  build_r(info, M68K_INS_ROXL, 1);
3056
110
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
52
{
3060
52
  build_r(info, M68K_INS_ROXL, 2);
3061
52
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
86
{
3065
86
  build_r(info, M68K_INS_ROXL, 4);
3066
86
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
315
{
3070
315
  build_ea(info, M68K_INS_ROXL, 2);
3071
315
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
197
{
3075
197
  set_insn_group(info, M68K_GRP_RET);
3076
197
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
105
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
105
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
51
{
3082
51
  set_insn_group(info, M68K_GRP_IRET);
3083
51
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
51
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
90
{
3088
90
  cs_m68k* ext;
3089
90
  cs_m68k_op* op;
3090
3091
90
  set_insn_group(info, M68K_GRP_RET);
3092
3093
90
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
12
{
3112
12
  set_insn_group(info, M68K_GRP_RET);
3113
12
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
12
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
115
{
3118
115
  set_insn_group(info, M68K_GRP_RET);
3119
115
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
115
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
695
{
3124
695
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
695
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
202
{
3129
202
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
202
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
1.98k
{
3134
1.98k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
1.98k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
1.98k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
188
{
3140
188
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
188
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.08k
{
3145
1.08k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.08k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
2.12k
{
3150
2.12k
  build_er_1(info, M68K_INS_SUB, 2);
3151
2.12k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
3.61k
{
3155
3.61k
  build_er_1(info, M68K_INS_SUB, 4);
3156
3.61k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
533
{
3160
533
  build_re_1(info, M68K_INS_SUB, 1);
3161
533
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
731
{
3165
731
  build_re_1(info, M68K_INS_SUB, 2);
3166
731
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
3.60k
{
3170
3.60k
  build_re_1(info, M68K_INS_SUB, 4);
3171
3.60k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
1.46k
{
3175
1.46k
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
1.46k
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
812
{
3180
812
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
812
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
818
{
3185
818
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
818
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
461
{
3190
461
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
461
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
161
{
3195
161
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
161
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
1.33k
{
3200
1.33k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
1.33k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
1.66k
{
3205
1.66k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
1.66k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
500
{
3210
500
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
500
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
671
{
3215
671
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
671
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
235
{
3220
235
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
235
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
128
{
3225
128
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
128
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
108
{
3230
108
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
108
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
480
{
3235
480
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
480
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
144
{
3240
144
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
144
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
26
{
3245
26
  build_d(info, M68K_INS_SWAP, 0);
3246
26
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
643
{
3250
643
  build_ea(info, M68K_INS_TAS, 1);
3251
643
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.10k
{
3255
1.10k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.10k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
207
{
3260
207
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
139
  build_trap(info, 0, 0);
3262
3263
139
  info->extension.op_count = 0;
3264
139
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
375
{
3268
375
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
168
  build_trap(info, 2, read_imm_16(info));
3270
168
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
187
{
3274
187
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
100
  build_trap(info, 4, read_imm_32(info));
3276
100
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
76
{
3280
76
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
76
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
252
{
3285
252
  build_ea(info, M68K_INS_TST, 1);
3286
252
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
296
{
3290
296
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
78
  build_ea(info, M68K_INS_TST, 1);
3292
78
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
60
{
3296
60
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
25
  build_ea(info, M68K_INS_TST, 1);
3298
25
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
156
{
3302
156
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
79
  build_ea(info, M68K_INS_TST, 1);
3304
79
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
446
{
3308
446
  build_ea(info, M68K_INS_TST, 2);
3309
446
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
1.53k
{
3313
1.53k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
662
  build_ea(info, M68K_INS_TST, 2);
3315
662
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
423
{
3319
423
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
404
  build_ea(info, M68K_INS_TST, 2);
3321
404
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
222
{
3325
222
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
89
  build_ea(info, M68K_INS_TST, 2);
3327
89
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
169
{
3331
169
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
78
  build_ea(info, M68K_INS_TST, 2);
3333
78
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
621
{
3337
621
  build_ea(info, M68K_INS_TST, 4);
3338
621
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
186
{
3342
186
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
58
  build_ea(info, M68K_INS_TST, 4);
3344
58
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
156
{
3348
156
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
76
  build_ea(info, M68K_INS_TST, 4);
3350
76
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
169
{
3354
169
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
108
  build_ea(info, M68K_INS_TST, 4);
3356
108
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
301
{
3360
301
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
86
  build_ea(info, M68K_INS_TST, 4);
3362
86
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
30
{
3366
30
  cs_m68k_op* op;
3367
30
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
30
  op = &ext->operands[0];
3370
3371
30
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
30
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
30
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
2.58k
{
3377
2.58k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
1.24k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
1.24k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.19k
{
3383
1.19k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
455
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
455
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
277k
{
3392
277k
  const unsigned int instruction = info->ir;
3393
277k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
277k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
277k
    (i->instruction == d68000_invalid) ) {
3397
1.35k
    d68000_invalid(info);
3398
1.35k
    return 0;
3399
1.35k
  }
3400
3401
276k
  return 1;
3402
277k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
359k
{
3406
359k
  uint8_t i;
3407
3408
512k
  for (i = 0; i < count; ++i) {
3409
157k
    if (regs[i] == (uint16_t)reg)
3410
5.11k
      return 1;
3411
157k
  }
3412
3413
354k
  return 0;
3414
359k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
385k
{
3418
385k
  if (reg == M68K_REG_INVALID)
3419
26.6k
    return;
3420
3421
359k
  if (write)
3422
198k
  {
3423
198k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
2.05k
      return;
3425
3426
196k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
196k
    info->regs_write_count++;
3428
196k
  }
3429
160k
  else
3430
160k
  {
3431
160k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
3.05k
      return;
3433
3434
157k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
157k
    info->regs_read_count++;
3436
157k
  }
3437
359k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
127k
{
3441
127k
  switch (op->address_mode) {
3442
765
    case M68K_AM_REG_DIRECT_ADDR:
3443
765
    case M68K_AM_REG_DIRECT_DATA:
3444
765
      add_reg_to_rw_list(info, op->reg, write);
3445
765
      break;
3446
3447
19.8k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
55.7k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
55.7k
      add_reg_to_rw_list(info, op->reg, 1);
3450
55.7k
      break;
3451
3452
23.8k
    case M68K_AM_REGI_ADDR:
3453
40.3k
    case M68K_AM_REGI_ADDR_DISP:
3454
40.3k
      add_reg_to_rw_list(info, op->reg, 0);
3455
40.3k
      break;
3456
3457
11.4k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
15.3k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
18.1k
    case M68K_AM_MEMI_POST_INDEX:
3460
21.2k
    case M68K_AM_MEMI_PRE_INDEX:
3461
22.4k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
22.7k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
23.0k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
23.4k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
23.4k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
23.4k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
23.4k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
7.09k
    default:
3471
7.09k
      break;
3472
127k
  }
3473
127k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
15.9k
{
3477
15.9k
  int i;
3478
3479
143k
  for (i = 0; i < 8; ++i) {
3480
127k
    if (bits & (1 << i)) {
3481
29.8k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
29.8k
    }
3483
127k
  }
3484
15.9k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
5.32k
{
3488
5.32k
  uint32_t bits = op->register_bits;
3489
5.32k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
5.32k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
5.32k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
5.32k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
467k
{
3496
467k
  switch ((int)op->type) {
3497
209k
    case M68K_OP_REG:
3498
209k
      add_reg_to_rw_list(info, op->reg, write);
3499
209k
      break;
3500
3501
127k
    case M68K_OP_MEM:
3502
127k
      update_am_reg_list(info, op, write);
3503
127k
      break;
3504
3505
5.32k
    case M68K_OP_REG_BITS:
3506
5.32k
      update_reg_list_regbits(info, op, write);
3507
5.32k
      break;
3508
3509
1.28k
    case M68K_OP_REG_PAIR:
3510
1.28k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
1.28k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
1.28k
      break;
3513
467k
  }
3514
467k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
275k
{
3518
275k
  int i;
3519
3520
275k
  if (!info->extension.op_count)
3521
667
    return;
3522
3523
275k
  if (info->extension.op_count == 1) {
3524
85.5k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
189k
  } else {
3526
    // first operand is always read
3527
189k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
382k
    for (i = 1; i < info->extension.op_count; ++i)
3531
192k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
189k
  }
3533
275k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
276k
{
3537
276k
  info->inst = inst;
3538
276k
  info->pc = pc;
3539
276k
  info->ir = 0;
3540
276k
  info->type = cpu_type;
3541
276k
  info->address_mask = 0xffffffff;
3542
3543
276k
  switch(info->type) {
3544
101k
    case M68K_CPU_TYPE_68000:
3545
101k
      info->type = TYPE_68000;
3546
101k
      info->address_mask = 0x00ffffff;
3547
101k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
175k
    case M68K_CPU_TYPE_68040:
3565
175k
      info->type = TYPE_68040;
3566
175k
      info->address_mask = 0xffffffff;
3567
175k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
276k
  }
3572
276k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
276k
{
3581
276k
  MCInst *inst = info->inst;
3582
276k
  cs_m68k* ext = &info->extension;
3583
276k
  int i;
3584
276k
  unsigned int size;
3585
3586
276k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
276k
  memset(ext, 0, sizeof(cs_m68k));
3589
276k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.38M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.10M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
276k
  info->ir = peek_imm_16(info);
3595
276k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
275k
    info->ir = read_imm_16(info);
3597
275k
    g_instruction_table[info->ir].instruction(info);
3598
275k
  }
3599
3600
276k
  size = info->pc - (unsigned int)pc;
3601
276k
  info->pc = (unsigned int)pc;
3602
3603
276k
  return size;
3604
276k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
277k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
277k
  int s;
3612
277k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
277k
  cs_struct* handle = instr->csh;
3614
277k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
277k
  if (code_len < 2) {
3619
799
    *size = 0;
3620
799
    return false;
3621
799
  }
3622
3623
276k
  if (instr->flat_insn->detail) {
3624
276k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
276k
  }
3626
3627
276k
  info->groups_count = 0;
3628
276k
  info->regs_read_count = 0;
3629
276k
  info->regs_write_count = 0;
3630
276k
  info->code = code;
3631
276k
  info->code_len = code_len;
3632
276k
  info->baseAddress = address;
3633
3634
276k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
276k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
276k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
276k
  if (handle->mode & CS_MODE_M68K_040)
3641
175k
    cpu_type = M68K_CPU_TYPE_68040;
3642
276k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
276k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
276k
  s = m68k_disassemble(info, address);
3647
3648
276k
  if (s == 0) {
3649
1.02k
    *size = 2;
3650
1.02k
    return false;
3651
1.02k
  }
3652
3653
275k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
275k
  if (s > (int)code_len)
3662
864
    *size = (uint16_t)code_len;
3663
275k
  else
3664
275k
    *size = (uint16_t)s;
3665
3666
275k
  return true;
3667
276k
}
3668