Coverage Report

Created: 2023-12-08 06:05

/src/capstonenext/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
32.7k
{
38
32.7k
  SStream ss;
39
32.7k
  char *p, *p2, tmp[8];
40
32.7k
  unsigned int unit = 0;
41
32.7k
  int i;
42
32.7k
  cs_tms320c64x *tms320c64x;
43
44
32.7k
  if (mci->csh->detail_opt) {
45
32.7k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
32.7k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
32.7k
      switch(insn->detail->groups[i]) {
49
10.8k
        case TMS320C64X_GRP_FUNIT_D:
50
10.8k
          unit = TMS320C64X_FUNIT_D;
51
10.8k
          break;
52
7.88k
        case TMS320C64X_GRP_FUNIT_L:
53
7.88k
          unit = TMS320C64X_FUNIT_L;
54
7.88k
          break;
55
2.19k
        case TMS320C64X_GRP_FUNIT_M:
56
2.19k
          unit = TMS320C64X_FUNIT_M;
57
2.19k
          break;
58
11.0k
        case TMS320C64X_GRP_FUNIT_S:
59
11.0k
          unit = TMS320C64X_FUNIT_S;
60
11.0k
          break;
61
753
        case TMS320C64X_GRP_FUNIT_NO:
62
753
          unit = TMS320C64X_FUNIT_NO;
63
753
          break;
64
32.7k
      }
65
32.7k
      if (unit != 0)
66
32.7k
        break;
67
32.7k
    }
68
32.7k
    tms320c64x->funit.unit = unit;
69
70
32.7k
    SStream_Init(&ss);
71
32.7k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
21.1k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
32.7k
    p = strchr(insn_asm, '\t');
75
32.7k
    if (p != NULL)
76
32.1k
      *p++ = '\0';
77
78
32.7k
    SStream_concat0(&ss, insn_asm);
79
32.7k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
38.6k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
29.3k
        p2--;
82
9.31k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
9.31k
      if (*p2 == 'a')
87
4.73k
        strcpy(tmp, "1T");
88
4.58k
      else
89
4.58k
        strcpy(tmp, "2T");
90
23.4k
    } else {
91
23.4k
      tmp[0] = '\0';
92
23.4k
    }
93
32.7k
    switch(tms320c64x->funit.unit) {
94
10.8k
      case TMS320C64X_FUNIT_D:
95
10.8k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
10.8k
        break;
97
7.88k
      case TMS320C64X_FUNIT_L:
98
7.88k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
7.88k
        break;
100
2.19k
      case TMS320C64X_FUNIT_M:
101
2.19k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.19k
        break;
103
11.0k
      case TMS320C64X_FUNIT_S:
104
11.0k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
11.0k
        break;
106
32.7k
    }
107
32.7k
    if (tms320c64x->funit.crosspath > 0)
108
7.90k
      SStream_concat0(&ss, "X");
109
110
32.7k
    if (p != NULL)
111
32.1k
      SStream_concat(&ss, "\t%s", p);
112
113
32.7k
    if (tms320c64x->parallel != 0)
114
15.0k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
32.7k
    strcpy(insn_asm, ss.buffer);
118
32.7k
  }
119
32.7k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
58.6k
{
129
58.6k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
58.6k
  unsigned reg;
131
132
58.6k
  if (MCOperand_isReg(Op)) {
133
43.3k
    reg = MCOperand_getReg(Op);
134
43.3k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
283
      switch(reg) {
136
116
        case TMS320C64X_REG_EFR:
137
116
          SStream_concat0(O, "EFR");
138
116
          break;
139
86
        case TMS320C64X_REG_IFR:
140
86
          SStream_concat0(O, "IFR");
141
86
          break;
142
81
        default:
143
81
          SStream_concat0(O, getRegisterName(reg));
144
81
          break;
145
283
      }
146
43.0k
    } else {
147
43.0k
      SStream_concat0(O, getRegisterName(reg));
148
43.0k
    }
149
150
43.3k
    if (MI->csh->detail_opt) {
151
43.3k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
43.3k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
43.3k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
43.3k
    }
155
43.3k
  } else if (MCOperand_isImm(Op)) {
156
15.3k
    int64_t Imm = MCOperand_getImm(Op);
157
158
15.3k
    if (Imm >= 0) {
159
12.5k
      if (Imm > HEX_THRESHOLD)
160
7.52k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
4.98k
      else
162
4.98k
        SStream_concat(O, "%"PRIu64, Imm);
163
12.5k
    } else {
164
2.87k
      if (Imm < -HEX_THRESHOLD)
165
2.49k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
379
      else
167
379
        SStream_concat(O, "-%"PRIu64, -Imm);
168
2.87k
    }
169
170
15.3k
    if (MI->csh->detail_opt) {
171
15.3k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
15.3k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
15.3k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
15.3k
    }
175
15.3k
  }
176
58.6k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
4.73k
{
180
4.73k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
4.73k
  int64_t Val = MCOperand_getImm(Op);
182
4.73k
  unsigned scaled, base, offset, mode, unit;
183
4.73k
  cs_tms320c64x *tms320c64x;
184
4.73k
  char st, nd;
185
186
4.73k
  scaled = (Val >> 19) & 1;
187
4.73k
  base = (Val >> 12) & 0x7f;
188
4.73k
  offset = (Val >> 5) & 0x7f;
189
4.73k
  mode = (Val >> 1) & 0xf;
190
4.73k
  unit = Val & 1;
191
192
4.73k
  if (scaled) {
193
4.01k
    st = '[';
194
4.01k
    nd = ']';
195
4.01k
  } else {
196
718
    st = '(';
197
718
    nd = ')';
198
718
  }
199
200
4.73k
  switch(mode) {
201
421
    case 0:
202
421
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
421
      break;
204
361
    case 1:
205
361
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
361
      break;
207
319
    case 4:
208
319
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
319
      break;
210
91
    case 5:
211
91
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
91
      break;
213
273
    case 8:
214
273
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
273
      break;
216
417
    case 9:
217
417
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
417
      break;
219
481
    case 10:
220
481
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
481
      break;
222
353
    case 11:
223
353
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
353
      break;
225
612
    case 12:
226
612
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
612
      break;
228
681
    case 13:
229
681
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
681
      break;
231
600
    case 14:
232
600
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
600
      break;
234
128
    case 15:
235
128
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
128
      break;
237
4.73k
  }
238
239
4.73k
  if (MI->csh->detail_opt) {
240
4.73k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
4.73k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
4.73k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
4.73k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
4.73k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
4.73k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
4.73k
    switch(mode) {
248
421
      case 0:
249
421
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
421
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
421
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
421
        break;
253
361
      case 1:
254
361
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
361
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
361
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
361
        break;
258
319
      case 4:
259
319
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
319
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
319
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
319
        break;
263
91
      case 5:
264
91
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
91
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
91
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
91
        break;
268
273
      case 8:
269
273
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
273
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
273
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
273
        break;
273
417
      case 9:
274
417
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
417
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
417
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
417
        break;
278
481
      case 10:
279
481
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
481
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
481
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
481
        break;
283
353
      case 11:
284
353
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
353
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
353
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
353
        break;
288
612
      case 12:
289
612
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
612
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
612
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
612
        break;
293
681
      case 13:
294
681
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
681
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
681
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
681
        break;
298
600
      case 14:
299
600
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
600
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
600
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
600
        break;
303
128
      case 15:
304
128
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
128
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
128
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
128
        break;
308
4.73k
    }
309
4.73k
    tms320c64x->op_count++;
310
4.73k
  }
311
4.73k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
4.58k
{
315
4.58k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
4.58k
  int64_t Val = MCOperand_getImm(Op);
317
4.58k
  uint16_t offset;
318
4.58k
  unsigned basereg;
319
4.58k
  cs_tms320c64x *tms320c64x;
320
321
4.58k
  basereg = Val & 0x7f;
322
4.58k
  offset = (Val >> 7) & 0x7fff;
323
4.58k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
4.58k
  if (MI->csh->detail_opt) {
326
4.58k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
4.58k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
4.58k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
4.58k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
4.58k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
4.58k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
4.58k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
4.58k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
4.58k
    tms320c64x->op_count++;
336
4.58k
  }
337
4.58k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
11.1k
{
341
11.1k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
11.1k
  unsigned reg = MCOperand_getReg(Op);
343
11.1k
  cs_tms320c64x *tms320c64x;
344
345
11.1k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
11.1k
  if (MI->csh->detail_opt) {
348
11.1k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
11.1k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
11.1k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
11.1k
    tms320c64x->op_count++;
353
11.1k
  }
354
11.1k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
32.7k
{
358
32.7k
  unsigned opcode = MCInst_getOpcode(MI);
359
32.7k
  MCOperand *op;
360
361
32.7k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
124
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
292
    case TMS320C64x_ADD_l1_irr:
366
463
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
784
    case TMS320C64x_ADD_s1_irr:
369
784
      if ((MCInst_getNumOperands(MI) == 3) &&
370
784
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
784
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
784
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
784
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
55
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
55
        op = MCInst_getOperand(MI, 2);
377
55
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
55
        SStream_concat0(O, "SUB\t");
380
55
        printOperand(MI, 1, O);
381
55
        SStream_concat0(O, ", ");
382
55
        printOperand(MI, 2, O);
383
55
        SStream_concat0(O, ", ");
384
55
        printOperand(MI, 0, O);
385
386
55
        return true;
387
55
      }
388
729
      break;
389
32.7k
  }
390
32.7k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
70
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
275
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
426
    case TMS320C64x_ADD_l1_irr:
397
584
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
630
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
933
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
951
    case TMS320C64x_OR_s1_irr:
404
951
      if ((MCInst_getNumOperands(MI) == 3) &&
405
951
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
951
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
951
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
951
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
125
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
125
        MI->size--;
412
413
125
        SStream_concat0(O, "MV\t");
414
125
        printOperand(MI, 1, O);
415
125
        SStream_concat0(O, ", ");
416
125
        printOperand(MI, 0, O);
417
418
125
        return true;
419
125
      }
420
826
      break;
421
32.7k
  }
422
32.5k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
232
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
465
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
759
    case TMS320C64x_XOR_s1_irr:
429
759
      if ((MCInst_getNumOperands(MI) == 3) &&
430
759
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
759
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
759
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
759
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
19
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
19
        MI->size--;
437
438
19
        SStream_concat0(O, "NOT\t");
439
19
        printOperand(MI, 1, O);
440
19
        SStream_concat0(O, ", ");
441
19
        printOperand(MI, 0, O);
442
443
19
        return true;
444
19
      }
445
740
      break;
446
32.5k
  }
447
32.5k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
306
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
664
    case TMS320C64x_MVK_l2_ir:
452
664
      if ((MCInst_getNumOperands(MI) == 2) &&
453
664
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
664
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
664
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
212
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
212
        MI->size--;
459
460
212
        SStream_concat0(O, "ZERO\t");
461
212
        printOperand(MI, 0, O);
462
463
212
        return true;
464
212
      }
465
452
      break;
466
32.5k
  }
467
32.3k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
355
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
462
    case TMS320C64x_SUB_s1_rrr:
472
462
      if ((MCInst_getNumOperands(MI) == 3) &&
473
462
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
462
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
462
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
462
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
14
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
14
        MI->size -= 2;
480
481
14
        SStream_concat0(O, "ZERO\t");
482
14
        printOperand(MI, 0, O);
483
484
14
        return true;
485
14
      }
486
448
      break;
487
32.3k
  }
488
32.3k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
354
    case TMS320C64x_SUB_l1_irr:
491
442
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
535
    case TMS320C64x_SUB_s1_irr:
494
535
      if ((MCInst_getNumOperands(MI) == 3) &&
495
535
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
535
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
535
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
535
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
253
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
253
        MI->size--;
502
503
253
        SStream_concat0(O, "NEG\t");
504
253
        printOperand(MI, 1, O);
505
253
        SStream_concat0(O, ", ");
506
253
        printOperand(MI, 0, O);
507
508
253
        return true;
509
253
      }
510
282
      break;
511
32.3k
  }
512
32.0k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
124
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
318
    case TMS320C64x_PACKLH2_s1_rrr:
517
318
      if ((MCInst_getNumOperands(MI) == 3) &&
518
318
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
318
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
318
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
318
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
24
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
24
        MI->size--;
525
526
24
        SStream_concat0(O, "SWAP2\t");
527
24
        printOperand(MI, 1, O);
528
24
        SStream_concat0(O, ", ");
529
24
        printOperand(MI, 0, O);
530
531
24
        return true;
532
24
      }
533
294
      break;
534
32.0k
  }
535
32.0k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
753
    case TMS320C64x_NOP_n:
539
753
      if ((MCInst_getNumOperands(MI) == 1) &&
540
753
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
753
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
20
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
20
        MI->size--;
545
546
20
        SStream_concat0(O, "IDLE");
547
548
20
        return true;
549
20
      }
550
733
      if ((MCInst_getNumOperands(MI) == 1) &&
551
733
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
733
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
640
        MI->size--;
555
556
640
        SStream_concat0(O, "NOP");
557
558
640
        return true;
559
640
      }
560
93
      break;
561
32.0k
  }
562
563
31.3k
  return false;
564
32.0k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
32.7k
{
568
32.7k
  if (!printAliasInstruction(MI, O, Info))
569
31.3k
    printInstruction(MI, O, Info);
570
32.7k
}
571
572
#endif