Coverage Report

Created: 2023-12-08 06:05

/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && !defined(CAPSTONE_X86_ATT_DISABLE)
20
21
#if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)
22
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
23
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
24
#endif
25
26
#if !defined(CAPSTONE_HAS_OSXKERNEL)
27
#include <ctype.h>
28
#endif
29
#include <capstone/platform.h>
30
31
#if defined(CAPSTONE_HAS_OSXKERNEL)
32
#include <Availability.h>
33
#include <libkern/libkern.h>
34
#else
35
#include <stdio.h>
36
#include <stdlib.h>
37
#endif
38
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
#include "X86Mapping.h"
46
#include "X86BaseInfo.h"
47
#include "X86InstPrinterCommon.h"
48
49
#define GET_INSTRINFO_ENUM
50
#ifdef CAPSTONE_X86_REDUCE
51
#include "X86GenInstrInfo_reduce.inc"
52
#else
53
#include "X86GenInstrInfo.inc"
54
#endif
55
56
#define GET_REGINFO_ENUM
57
#include "X86GenRegisterInfo.inc"
58
59
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
60
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
61
62
63
static void set_mem_access(MCInst *MI, bool status)
64
115k
{
65
115k
  if (MI->csh->detail_opt != CS_OPT_ON)
66
0
    return;
67
68
115k
  MI->csh->doing_mem = status;
69
115k
  if (!status)
70
    // done, create the next operand slot
71
57.9k
    MI->flat_insn->detail->x86.op_count++;
72
115k
}
73
74
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
75
6.70k
{
76
6.70k
  switch(MI->csh->mode) {
77
2.38k
    case CS_MODE_16:
78
2.38k
      switch(MI->flat_insn->id) {
79
782
        default:
80
782
          MI->x86opsize = 2;
81
782
          break;
82
351
        case X86_INS_LJMP:
83
604
        case X86_INS_LCALL:
84
604
          MI->x86opsize = 4;
85
604
          break;
86
286
        case X86_INS_SGDT:
87
499
        case X86_INS_SIDT:
88
882
        case X86_INS_LGDT:
89
994
        case X86_INS_LIDT:
90
994
          MI->x86opsize = 6;
91
994
          break;
92
2.38k
      }
93
2.38k
      break;
94
2.94k
    case CS_MODE_32:
95
2.94k
      switch(MI->flat_insn->id) {
96
529
        default:
97
529
          MI->x86opsize = 4;
98
529
          break;
99
291
        case X86_INS_LJMP:
100
650
        case X86_INS_JMP:
101
729
        case X86_INS_LCALL:
102
1.18k
        case X86_INS_SGDT:
103
1.46k
        case X86_INS_SIDT:
104
2.27k
        case X86_INS_LGDT:
105
2.42k
        case X86_INS_LIDT:
106
2.42k
          MI->x86opsize = 6;
107
2.42k
          break;
108
2.94k
      }
109
2.94k
      break;
110
2.94k
    case CS_MODE_64:
111
1.37k
      switch(MI->flat_insn->id) {
112
391
        default:
113
391
          MI->x86opsize = 8;
114
391
          break;
115
85
        case X86_INS_LJMP:
116
351
        case X86_INS_LCALL:
117
453
        case X86_INS_SGDT:
118
590
        case X86_INS_SIDT:
119
891
        case X86_INS_LGDT:
120
981
        case X86_INS_LIDT:
121
981
          MI->x86opsize = 10;
122
981
          break;
123
1.37k
      }
124
1.37k
      break;
125
1.37k
    default:  // never reach
126
0
      break;
127
6.70k
  }
128
129
6.70k
  printMemReference(MI, OpNo, O);
130
6.70k
}
131
132
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
133
89.5k
{
134
89.5k
  MI->x86opsize = 1;
135
89.5k
  printMemReference(MI, OpNo, O);
136
89.5k
}
137
138
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
139
30.0k
{
140
30.0k
  MI->x86opsize = 2;
141
142
30.0k
  printMemReference(MI, OpNo, O);
143
30.0k
}
144
145
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
146
30.8k
{
147
30.8k
  MI->x86opsize = 4;
148
149
30.8k
  printMemReference(MI, OpNo, O);
150
30.8k
}
151
152
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
153
9.75k
{
154
9.75k
  MI->x86opsize = 8;
155
9.75k
  printMemReference(MI, OpNo, O);
156
9.75k
}
157
158
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
159
3.37k
{
160
3.37k
  MI->x86opsize = 16;
161
3.37k
  printMemReference(MI, OpNo, O);
162
3.37k
}
163
164
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
165
2.75k
{
166
2.75k
  MI->x86opsize = 64;
167
2.75k
  printMemReference(MI, OpNo, O);
168
2.75k
}
169
170
#ifndef CAPSTONE_X86_REDUCE
171
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
172
2.39k
{
173
2.39k
  MI->x86opsize = 32;
174
2.39k
  printMemReference(MI, OpNo, O);
175
2.39k
}
176
177
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
178
5.76k
{
179
5.76k
  switch(MCInst_getOpcode(MI)) {
180
4.34k
    default:
181
4.34k
      MI->x86opsize = 4;
182
4.34k
      break;
183
372
    case X86_FSTENVm:
184
1.42k
    case X86_FLDENVm:
185
      // TODO: fix this in tablegen instead
186
1.42k
      switch(MI->csh->mode) {
187
0
        default:    // never reach
188
0
          break;
189
544
        case CS_MODE_16:
190
544
          MI->x86opsize = 14;
191
544
          break;
192
254
        case CS_MODE_32:
193
882
        case CS_MODE_64:
194
882
          MI->x86opsize = 28;
195
882
          break;
196
1.42k
      }
197
1.42k
      break;
198
5.76k
  }
199
200
5.76k
  printMemReference(MI, OpNo, O);
201
5.76k
}
202
203
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
204
3.58k
{
205
3.58k
  MI->x86opsize = 8;
206
3.58k
  printMemReference(MI, OpNo, O);
207
3.58k
}
208
209
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
210
300
{
211
300
  MI->x86opsize = 10;
212
300
  printMemReference(MI, OpNo, O);
213
300
}
214
215
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
216
2.42k
{
217
2.42k
  MI->x86opsize = 16;
218
2.42k
  printMemReference(MI, OpNo, O);
219
2.42k
}
220
221
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
222
2.04k
{
223
2.04k
  MI->x86opsize = 32;
224
2.04k
  printMemReference(MI, OpNo, O);
225
2.04k
}
226
227
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
228
1.87k
{
229
1.87k
  MI->x86opsize = 64;
230
1.87k
  printMemReference(MI, OpNo, O);
231
1.87k
}
232
233
#endif
234
235
static void printRegName(SStream *OS, unsigned RegNo);
236
237
// local printOperand, without updating public operands
238
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
239
269k
{
240
269k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
241
269k
  if (MCOperand_isReg(Op)) {
242
269k
    printRegName(O, MCOperand_getReg(Op));
243
269k
  } else if (MCOperand_isImm(Op)) {
244
0
    uint8_t encsize;
245
0
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
246
247
    // Print X86 immediates as signed values.
248
0
    int64_t imm = MCOperand_getImm(Op);
249
0
    if (imm < 0) {
250
0
      if (MI->csh->imm_unsigned) {
251
0
        if (opsize) {
252
0
          switch(opsize) {
253
0
            default:
254
0
              break;
255
0
            case 1:
256
0
              imm &= 0xff;
257
0
              break;
258
0
            case 2:
259
0
              imm &= 0xffff;
260
0
              break;
261
0
            case 4:
262
0
              imm &= 0xffffffff;
263
0
              break;
264
0
          }
265
0
        }
266
267
0
        SStream_concat(O, "$0x%"PRIx64, imm);
268
0
      } else {
269
0
        if (imm < -HEX_THRESHOLD)
270
0
          SStream_concat(O, "$-0x%"PRIx64, -imm);
271
0
        else
272
0
          SStream_concat(O, "$-%"PRIu64, -imm);
273
0
      }
274
0
    } else {
275
0
      if (imm > HEX_THRESHOLD)
276
0
        SStream_concat(O, "$0x%"PRIx64, imm);
277
0
      else
278
0
        SStream_concat(O, "$%"PRIu64, imm);
279
0
    }
280
0
  }
281
269k
}
282
283
// convert Intel access info to AT&T access info
284
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
285
1.10M
{
286
1.10M
  uint8_t count, i;
287
1.10M
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
288
289
1.10M
  if (!arr) {
290
0
    access[0] = 0;
291
0
    return;
292
0
  }
293
294
  // find the non-zero last entry
295
3.12M
  for(count = 0; arr[count]; count++);
296
297
1.10M
  if (count == 0)
298
76.9k
    return;
299
300
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
301
1.02M
  count--;
302
3.04M
  for(i = 0; i <= count; i++) {
303
2.01M
    if (arr[count - i] != CS_AC_IGNORE)
304
1.75M
      access[i] = arr[count - i];
305
261k
    else
306
261k
      access[i] = 0;
307
2.01M
  }
308
1.02M
}
309
310
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
311
27.9k
{
312
27.9k
  MCOperand *SegReg;
313
27.9k
  int reg;
314
315
27.9k
  if (MI->csh->detail_opt) {
316
27.9k
    uint8_t access[6];
317
318
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
319
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
320
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
321
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
322
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
323
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
324
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
325
326
27.9k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
327
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
328
27.9k
  }
329
330
27.9k
  SegReg = MCInst_getOperand(MI, Op+1);
331
27.9k
  reg = MCOperand_getReg(SegReg);
332
  // If this has a segment register, print it.
333
27.9k
  if (reg) {
334
331
    _printOperand(MI, Op + 1, O);
335
331
    SStream_concat0(O, ":");
336
337
331
    if (MI->csh->detail_opt) {
338
331
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
339
331
    }
340
331
  }
341
342
27.9k
  SStream_concat0(O, "(");
343
27.9k
  set_mem_access(MI, true);
344
345
27.9k
  printOperand(MI, Op, O);
346
347
27.9k
  SStream_concat0(O, ")");
348
27.9k
  set_mem_access(MI, false);
349
27.9k
}
350
351
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
352
30.0k
{
353
30.0k
  if (MI->csh->detail_opt) {
354
30.0k
    uint8_t access[6];
355
356
30.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
357
30.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
358
30.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
359
30.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
360
30.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
361
30.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
362
30.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
363
364
30.0k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
365
30.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
366
30.0k
  }
367
368
  // DI accesses are always ES-based on non-64bit mode
369
30.0k
  if (MI->csh->mode != CS_MODE_64) {
370
20.7k
    SStream_concat0(O, "%es:(");
371
20.7k
    if (MI->csh->detail_opt) {
372
20.7k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
373
20.7k
    }
374
20.7k
  } else
375
9.26k
    SStream_concat0(O, "(");
376
377
30.0k
  set_mem_access(MI, true);
378
379
30.0k
  printOperand(MI, Op, O);
380
381
30.0k
  SStream_concat0(O, ")");
382
30.0k
  set_mem_access(MI, false);
383
30.0k
}
384
385
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
386
10.2k
{
387
10.2k
  MI->x86opsize = 1;
388
10.2k
  printSrcIdx(MI, OpNo, O);
389
10.2k
}
390
391
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
392
8.08k
{
393
8.08k
  MI->x86opsize = 2;
394
8.08k
  printSrcIdx(MI, OpNo, O);
395
8.08k
}
396
397
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
398
7.61k
{
399
7.61k
  MI->x86opsize = 4;
400
7.61k
  printSrcIdx(MI, OpNo, O);
401
7.61k
}
402
403
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
404
1.92k
{
405
1.92k
  MI->x86opsize = 8;
406
1.92k
  printSrcIdx(MI, OpNo, O);
407
1.92k
}
408
409
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
410
10.7k
{
411
10.7k
  MI->x86opsize = 1;
412
10.7k
  printDstIdx(MI, OpNo, O);
413
10.7k
}
414
415
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
416
9.54k
{
417
9.54k
  MI->x86opsize = 2;
418
9.54k
  printDstIdx(MI, OpNo, O);
419
9.54k
}
420
421
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
422
7.85k
{
423
7.85k
  MI->x86opsize = 4;
424
7.85k
  printDstIdx(MI, OpNo, O);
425
7.85k
}
426
427
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
428
1.83k
{
429
1.83k
  MI->x86opsize = 8;
430
1.83k
  printDstIdx(MI, OpNo, O);
431
1.83k
}
432
433
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
434
6.91k
{
435
6.91k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
436
6.91k
  MCOperand *SegReg = MCInst_getOperand(MI, Op+1);
437
6.91k
  int reg;
438
439
6.91k
  if (MI->csh->detail_opt) {
440
6.91k
    uint8_t access[6];
441
442
6.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
443
6.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
444
6.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
445
6.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
446
6.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
447
6.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
448
6.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
449
450
6.91k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
451
6.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
452
6.91k
  }
453
454
  // If this has a segment register, print it.
455
6.91k
  reg = MCOperand_getReg(SegReg);
456
6.91k
  if (reg) {
457
312
    _printOperand(MI, Op + 1, O);
458
312
    SStream_concat0(O, ":");
459
460
312
    if (MI->csh->detail_opt) {
461
312
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
462
312
    }
463
312
  }
464
465
6.91k
  if (MCOperand_isImm(DispSpec)) {
466
6.91k
    int64_t imm = MCOperand_getImm(DispSpec);
467
6.91k
    if (MI->csh->detail_opt)
468
6.91k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
469
6.91k
    if (imm < 0) {
470
1.02k
      SStream_concat(O, "0x%"PRIx64, arch_masks[MI->csh->mode] & imm);
471
5.88k
    } else {
472
5.88k
      if (imm > HEX_THRESHOLD)
473
5.46k
        SStream_concat(O, "0x%"PRIx64, imm);
474
423
      else
475
423
        SStream_concat(O, "%"PRIu64, imm);
476
5.88k
    }
477
6.91k
  }
478
479
6.91k
  if (MI->csh->detail_opt)
480
6.91k
    MI->flat_insn->detail->x86.op_count++;
481
6.91k
}
482
483
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
484
19.7k
{
485
19.7k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
486
487
19.7k
  if (val > HEX_THRESHOLD)
488
16.4k
    SStream_concat(O, "$0x%x", val);
489
3.25k
  else
490
3.25k
    SStream_concat(O, "$%u", val);
491
492
19.7k
  if (MI->csh->detail_opt) {
493
19.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
494
19.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
495
19.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
496
19.7k
    MI->flat_insn->detail->x86.op_count++;
497
19.7k
  }
498
19.7k
}
499
500
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
501
3.31k
{
502
3.31k
  MI->x86opsize = 1;
503
3.31k
  printMemOffset(MI, OpNo, O);
504
3.31k
}
505
506
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
507
1.82k
{
508
1.82k
  MI->x86opsize = 2;
509
1.82k
  printMemOffset(MI, OpNo, O);
510
1.82k
}
511
512
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
513
1.67k
{
514
1.67k
  MI->x86opsize = 4;
515
1.67k
  printMemOffset(MI, OpNo, O);
516
1.67k
}
517
518
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
519
99
{
520
99
  MI->x86opsize = 8;
521
99
  printMemOffset(MI, OpNo, O);
522
99
}
523
524
/// printPCRelImm - This is used to print an immediate value that ends up
525
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
526
/// print slightly differently than normal immediates.  For example, a $ is not
527
/// emitted.
528
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
529
30.1k
{
530
30.1k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
531
30.1k
  if (MCOperand_isImm(Op)) {
532
30.1k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
533
534
    // truncat imm for non-64bit
535
30.1k
    if (MI->csh->mode != CS_MODE_64) {
536
20.9k
      imm = imm & 0xffffffff;
537
20.9k
    }
538
539
30.1k
    if (imm < 0) {
540
658
      SStream_concat(O, "0x%"PRIx64, imm);
541
29.4k
    } else {
542
29.4k
      if (imm > HEX_THRESHOLD)
543
29.4k
        SStream_concat(O, "0x%"PRIx64, imm);
544
12
      else
545
12
        SStream_concat(O, "%"PRIu64, imm);
546
29.4k
    }
547
30.1k
    if (MI->csh->detail_opt) {
548
30.1k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
549
30.1k
      MI->has_imm = true;
550
30.1k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
551
30.1k
      MI->flat_insn->detail->x86.op_count++;
552
30.1k
    }
553
30.1k
  }
554
30.1k
}
555
556
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
557
464k
{
558
464k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
559
464k
  if (MCOperand_isReg(Op)) {
560
405k
    unsigned int reg = MCOperand_getReg(Op);
561
405k
    printRegName(O, reg);
562
405k
    if (MI->csh->detail_opt) {
563
405k
      if (MI->csh->doing_mem) {
564
57.9k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
565
347k
      } else {
566
347k
        uint8_t access[6];
567
568
347k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
569
347k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
570
347k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
571
572
347k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
573
347k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
574
575
347k
        MI->flat_insn->detail->x86.op_count++;
576
347k
      }
577
405k
    }
578
405k
  } else if (MCOperand_isImm(Op)) {
579
    // Print X86 immediates as signed values.
580
59.0k
    uint8_t encsize;
581
59.0k
    int64_t imm = MCOperand_getImm(Op);
582
59.0k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
583
584
59.0k
    if (opsize == 1)    // print 1 byte immediate in positive form
585
27.6k
      imm = imm & 0xff;
586
587
59.0k
    switch(MI->flat_insn->id) {
588
27.8k
      default:
589
27.8k
        if (imm >= 0) {
590
24.8k
          if (imm > HEX_THRESHOLD)
591
21.6k
            SStream_concat(O, "$0x%"PRIx64, imm);
592
3.22k
          else
593
3.22k
            SStream_concat(O, "$%"PRIu64, imm);
594
24.8k
        } else {
595
2.98k
          if (MI->csh->imm_unsigned) {
596
0
            if (opsize) {
597
0
              switch(opsize) {
598
0
                default:
599
0
                  break;
600
0
                case 1:
601
0
                  imm &= 0xff;
602
0
                  break;
603
0
                case 2:
604
0
                  imm &= 0xffff;
605
0
                  break;
606
0
                case 4:
607
0
                  imm &= 0xffffffff;
608
0
                  break;
609
0
              }
610
0
            }
611
612
0
            SStream_concat(O, "$0x%"PRIx64, imm);
613
2.98k
          } else {
614
2.98k
            if (imm == 0x8000000000000000LL)  // imm == -imm
615
0
              SStream_concat0(O, "$0x8000000000000000");
616
2.98k
            else if (imm < -HEX_THRESHOLD)
617
2.16k
              SStream_concat(O, "$-0x%"PRIx64, -imm);
618
822
            else
619
822
              SStream_concat(O, "$-%"PRIu64, -imm);
620
2.98k
          }
621
2.98k
        }
622
27.8k
        break;
623
624
27.8k
      case X86_INS_MOVABS:
625
11.8k
      case X86_INS_MOV:
626
        // do not print number in negative form
627
11.8k
        if (imm > HEX_THRESHOLD)
628
10.8k
          SStream_concat(O, "$0x%"PRIx64, imm);
629
1.00k
        else
630
1.00k
          SStream_concat(O, "$%"PRIu64, imm);
631
11.8k
        break;
632
633
0
      case X86_INS_IN:
634
0
      case X86_INS_OUT:
635
0
      case X86_INS_INT:
636
        // do not print number in negative form
637
0
        imm = imm & 0xff;
638
0
        if (imm >= 0 && imm <= HEX_THRESHOLD)
639
0
          SStream_concat(O, "$%u", imm);
640
0
        else {
641
0
          SStream_concat(O, "$0x%x", imm);
642
0
        }
643
0
        break;
644
645
898
      case X86_INS_LCALL:
646
2.22k
      case X86_INS_LJMP:
647
2.22k
      case X86_INS_JMP:
648
        // always print address in positive form
649
2.22k
        if (OpNo == 1) { // selector is ptr16
650
1.11k
          imm = imm & 0xffff;
651
1.11k
          opsize = 2;
652
1.11k
        } else
653
1.11k
          opsize = 4;
654
2.22k
        SStream_concat(O, "$0x%"PRIx64, imm);
655
2.22k
        break;
656
657
4.41k
      case X86_INS_AND:
658
6.93k
      case X86_INS_OR:
659
10.7k
      case X86_INS_XOR:
660
        // do not print number in negative form
661
10.7k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
662
1.16k
          SStream_concat(O, "$%u", imm);
663
9.58k
        else {
664
9.58k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
665
9.58k
          SStream_concat(O, "$0x%"PRIx64, imm);
666
9.58k
        }
667
10.7k
        break;
668
669
5.35k
      case X86_INS_RET:
670
6.35k
      case X86_INS_RETF:
671
        // RET imm16
672
6.35k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
673
381
          SStream_concat(O, "$%u", imm);
674
5.96k
        else {
675
5.96k
          imm = 0xffff & imm;
676
5.96k
          SStream_concat(O, "$0x%x", imm);
677
5.96k
        }
678
6.35k
        break;
679
59.0k
    }
680
681
59.0k
    if (MI->csh->detail_opt) {
682
59.0k
      if (MI->csh->doing_mem) {
683
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
684
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
685
59.0k
      } else {
686
59.0k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
687
59.0k
        MI->has_imm = true;
688
59.0k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
689
690
59.0k
        if (opsize > 0) {
691
48.0k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
692
48.0k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
693
48.0k
        } else if (MI->op1_size > 0)
694
0
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->op1_size;
695
10.9k
        else
696
10.9k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
697
698
59.0k
        MI->flat_insn->detail->x86.op_count++;
699
59.0k
      }
700
59.0k
    }
701
59.0k
  }
702
464k
}
703
704
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
705
197k
{
706
197k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
707
197k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
708
197k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
709
197k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
710
197k
  uint64_t ScaleVal;
711
197k
  int segreg;
712
197k
  int64_t DispVal = 1;
713
714
197k
  if (MI->csh->detail_opt) {
715
197k
    uint8_t access[6];
716
717
197k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
718
197k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
719
197k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
720
197k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
721
197k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
722
196k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
723
196k
        }
724
197k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
725
197k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
726
727
197k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
728
197k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
729
197k
  }
730
731
  // If this has a segment register, print it.
732
197k
  segreg = MCOperand_getReg(SegReg);
733
197k
  if (segreg) {
734
3.90k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
735
3.90k
    SStream_concat0(O, ":");
736
737
3.90k
    if (MI->csh->detail_opt) {
738
3.90k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(segreg);
739
3.90k
    }
740
3.90k
  }
741
742
197k
  if (MCOperand_isImm(DispSpec)) {
743
197k
    DispVal = MCOperand_getImm(DispSpec);
744
197k
    if (MI->csh->detail_opt)
745
197k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
746
197k
    if (DispVal) {
747
63.7k
      if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
748
59.8k
        printInt64(O, DispVal);
749
59.8k
      } else {
750
        // only immediate as address of memory
751
3.97k
        if (DispVal < 0) {
752
1.67k
          SStream_concat(O, "0x%"PRIx64, arch_masks[MI->csh->mode] & DispVal);
753
2.29k
        } else {
754
2.29k
          if (DispVal > HEX_THRESHOLD)
755
2.20k
            SStream_concat(O, "0x%"PRIx64, DispVal);
756
97
          else
757
97
            SStream_concat(O, "%"PRIu64, DispVal);
758
2.29k
        }
759
3.97k
      }
760
63.7k
    }
761
197k
  }
762
763
197k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
764
192k
    SStream_concat0(O, "(");
765
766
192k
    if (MCOperand_getReg(BaseReg))
767
192k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
768
769
192k
        if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
770
72.2k
      SStream_concat0(O, ", ");
771
72.2k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
772
72.2k
      ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
773
72.2k
      if (MI->csh->detail_opt)
774
72.2k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
775
72.2k
      if (ScaleVal != 1) {
776
3.25k
        SStream_concat(O, ", %u", ScaleVal);
777
3.25k
      }
778
72.2k
    }
779
780
192k
    SStream_concat0(O, ")");
781
192k
  } else {
782
4.33k
    if (!DispVal)
783
362
      SStream_concat0(O, "0");
784
4.33k
  }
785
786
197k
  if (MI->csh->detail_opt)
787
197k
    MI->flat_insn->detail->x86.op_count++;
788
197k
}
789
790
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
791
5.88k
{
792
5.88k
  switch(MI->Opcode) {
793
84
    default: break;
794
771
    case X86_LEA16r:
795
771
         MI->x86opsize = 2;
796
771
         break;
797
391
    case X86_LEA32r:
798
1.18k
    case X86_LEA64_32r:
799
1.18k
         MI->x86opsize = 4;
800
1.18k
         break;
801
212
    case X86_LEA64r:
802
212
         MI->x86opsize = 8;
803
212
         break;
804
379
    case X86_BNDCL32rm:
805
906
    case X86_BNDCN32rm:
806
1.38k
    case X86_BNDCU32rm:
807
2.06k
    case X86_BNDSTXmr:
808
3.20k
    case X86_BNDLDXrm:
809
3.46k
    case X86_BNDCL64rm:
810
3.55k
    case X86_BNDCN64rm:
811
3.63k
    case X86_BNDCU64rm:
812
3.63k
         MI->x86opsize = 16;
813
3.63k
         break;
814
5.88k
  }
815
816
5.88k
  printMemReference(MI, OpNo, O);
817
5.88k
}
818
819
#include "X86InstPrinter.h"
820
821
// Include the auto-generated portion of the assembly writer.
822
#ifdef CAPSTONE_X86_REDUCE
823
#include "X86GenAsmWriter_reduce.inc"
824
#else
825
#include "X86GenAsmWriter.inc"
826
#endif
827
828
#include "X86GenRegisterName.inc"
829
830
static void printRegName(SStream *OS, unsigned RegNo)
831
674k
{
832
674k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
833
674k
}
834
835
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
836
497k
{
837
497k
  x86_reg reg, reg2;
838
497k
  enum cs_ac_type access1, access2;
839
497k
  int i;
840
841
  // perhaps this instruction does not need printer
842
497k
  if (MI->assembly[0]) {
843
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
844
0
    return;
845
0
  }
846
847
  // Output CALLpcrel32 as "callq" in 64-bit mode.
848
  // In Intel annotation it's always emitted as "call".
849
  //
850
  // TODO: Probably this hack should be redesigned via InstAlias in
851
  // InstrInfo.td as soon as Requires clause is supported properly
852
  // for InstAlias.
853
497k
  if (MI->csh->mode == CS_MODE_64 && MCInst_getOpcode(MI) == X86_CALLpcrel32) {
854
0
    SStream_concat0(OS, "callq\t");
855
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
856
0
    printPCRelImm(MI, 0, OS);
857
0
    return;
858
0
  }
859
860
497k
  X86_lockrep(MI, OS);
861
497k
  printInstruction(MI, OS);
862
863
497k
  if (MI->has_imm) {
864
    // if op_count > 1, then this operand's size is taken from the destination op
865
86.6k
    if (MI->flat_insn->detail->x86.op_count > 1) {
866
47.0k
      if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP && MI->flat_insn->id != X86_INS_JMP) {
867
140k
        for (i = 0; i < MI->flat_insn->detail->x86.op_count; i++) {
868
94.6k
          if (MI->flat_insn->detail->x86.operands[i].type == X86_OP_IMM)
869
47.3k
            MI->flat_insn->detail->x86.operands[i].size =
870
47.3k
              MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count - 1].size;
871
94.6k
        }
872
45.9k
      }
873
47.0k
    } else
874
39.6k
      MI->flat_insn->detail->x86.operands[0].size = MI->imm_size;
875
86.6k
  }
876
877
497k
  if (MI->csh->detail_opt) {
878
497k
    uint8_t access[6] = {0};
879
880
    // some instructions need to supply immediate 1 in the first op
881
497k
    switch(MCInst_getOpcode(MI)) {
882
468k
      default:
883
468k
        break;
884
468k
      case X86_SHL8r1:
885
479
      case X86_SHL16r1:
886
909
      case X86_SHL32r1:
887
1.47k
      case X86_SHL64r1:
888
1.60k
      case X86_SAL8r1:
889
2.11k
      case X86_SAL16r1:
890
2.75k
      case X86_SAL32r1:
891
3.61k
      case X86_SAL64r1:
892
3.86k
      case X86_SHR8r1:
893
4.25k
      case X86_SHR16r1:
894
4.77k
      case X86_SHR32r1:
895
5.47k
      case X86_SHR64r1:
896
5.70k
      case X86_SAR8r1:
897
6.83k
      case X86_SAR16r1:
898
7.06k
      case X86_SAR32r1:
899
7.32k
      case X86_SAR64r1:
900
10.1k
      case X86_RCL8r1:
901
11.1k
      case X86_RCL16r1:
902
12.3k
      case X86_RCL32r1:
903
12.6k
      case X86_RCL64r1:
904
12.9k
      case X86_RCR8r1:
905
13.2k
      case X86_RCR16r1:
906
13.5k
      case X86_RCR32r1:
907
13.7k
      case X86_RCR64r1:
908
14.2k
      case X86_ROL8r1:
909
14.4k
      case X86_ROL16r1:
910
14.5k
      case X86_ROL32r1:
911
14.6k
      case X86_ROL64r1:
912
14.7k
      case X86_ROR8r1:
913
15.1k
      case X86_ROR16r1:
914
15.4k
      case X86_ROR32r1:
915
16.2k
      case X86_ROR64r1:
916
16.4k
      case X86_SHL8m1:
917
17.4k
      case X86_SHL16m1:
918
17.9k
      case X86_SHL32m1:
919
18.0k
      case X86_SHL64m1:
920
18.4k
      case X86_SAL8m1:
921
18.6k
      case X86_SAL16m1:
922
19.1k
      case X86_SAL32m1:
923
19.3k
      case X86_SAL64m1:
924
19.6k
      case X86_SHR8m1:
925
20.0k
      case X86_SHR16m1:
926
20.2k
      case X86_SHR32m1:
927
20.4k
      case X86_SHR64m1:
928
20.6k
      case X86_SAR8m1:
929
20.9k
      case X86_SAR16m1:
930
21.2k
      case X86_SAR32m1:
931
21.3k
      case X86_SAR64m1:
932
21.7k
      case X86_RCL8m1:
933
22.0k
      case X86_RCL16m1:
934
22.3k
      case X86_RCL32m1:
935
22.5k
      case X86_RCL64m1:
936
23.1k
      case X86_RCR8m1:
937
23.6k
      case X86_RCR16m1:
938
23.9k
      case X86_RCR32m1:
939
24.0k
      case X86_RCR64m1:
940
24.7k
      case X86_ROL8m1:
941
25.3k
      case X86_ROL16m1:
942
26.0k
      case X86_ROL32m1:
943
26.3k
      case X86_ROL64m1:
944
26.6k
      case X86_ROR8m1:
945
27.1k
      case X86_ROR16m1:
946
28.1k
      case X86_ROR32m1:
947
29.1k
      case X86_ROR64m1:
948
        // shift all the ops right to leave 1st slot for this new register op
949
29.1k
        memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
950
29.1k
            sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
951
29.1k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_IMM;
952
29.1k
        MI->flat_insn->detail->x86.operands[0].imm = 1;
953
29.1k
        MI->flat_insn->detail->x86.operands[0].size = 1;
954
29.1k
        MI->flat_insn->detail->x86.op_count++;
955
497k
    }
956
957
    // special instruction needs to supply register op
958
    // first op can be embedded in the asm by llvm.
959
    // so we have to add the missing register as the first operand
960
961
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
962
963
497k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
964
497k
    if (reg) {
965
      // shift all the ops right to leave 1st slot for this new register op
966
30.1k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
967
30.1k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
968
30.1k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
969
30.1k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
970
30.1k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
971
30.1k
      MI->flat_insn->detail->x86.operands[0].access = access1;
972
973
30.1k
      MI->flat_insn->detail->x86.op_count++;
974
467k
    } else {
975
467k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
976
977
6.92k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
978
6.92k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
979
6.92k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
980
6.92k
        MI->flat_insn->detail->x86.operands[0].access = access1;
981
6.92k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
982
6.92k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
983
6.92k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
984
6.92k
        MI->flat_insn->detail->x86.operands[0].access = access2;
985
6.92k
        MI->flat_insn->detail->x86.op_count = 2;
986
6.92k
      }
987
467k
    }
988
989
497k
#ifndef CAPSTONE_DIET
990
497k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
991
497k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
992
497k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
993
497k
#endif
994
497k
  }
995
497k
}
996
997
#endif