Coverage Report

Created: 2023-12-08 06:05

/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
39.6k
{
38
39.6k
  SStream ss;
39
39.6k
  char *p, *p2, tmp[8];
40
39.6k
  unsigned int unit = 0;
41
39.6k
  int i;
42
39.6k
  cs_tms320c64x *tms320c64x;
43
44
39.6k
  if (mci->csh->detail) {
45
39.6k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
39.6k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
39.6k
      switch(insn->detail->groups[i]) {
49
12.2k
        case TMS320C64X_GRP_FUNIT_D:
50
12.2k
          unit = TMS320C64X_FUNIT_D;
51
12.2k
          break;
52
8.02k
        case TMS320C64X_GRP_FUNIT_L:
53
8.02k
          unit = TMS320C64X_FUNIT_L;
54
8.02k
          break;
55
3.28k
        case TMS320C64X_GRP_FUNIT_M:
56
3.28k
          unit = TMS320C64X_FUNIT_M;
57
3.28k
          break;
58
15.2k
        case TMS320C64X_GRP_FUNIT_S:
59
15.2k
          unit = TMS320C64X_FUNIT_S;
60
15.2k
          break;
61
885
        case TMS320C64X_GRP_FUNIT_NO:
62
885
          unit = TMS320C64X_FUNIT_NO;
63
885
          break;
64
39.6k
      }
65
39.6k
      if (unit != 0)
66
39.6k
        break;
67
39.6k
    }
68
39.6k
    tms320c64x->funit.unit = unit;
69
70
39.6k
    SStream_Init(&ss);
71
39.6k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
24.4k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
39.6k
    p = strchr(insn_asm, '\t');
75
39.6k
    if (p != NULL)
76
38.8k
      *p++ = '\0';
77
78
39.6k
    SStream_concat0(&ss, insn_asm);
79
39.6k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
40.3k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
30.6k
        p2--;
82
9.78k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
9.78k
      if (*p2 == 'a')
87
5.07k
        strcpy(tmp, "1T");
88
4.71k
      else
89
4.71k
        strcpy(tmp, "2T");
90
29.9k
    } else {
91
29.9k
      tmp[0] = '\0';
92
29.9k
    }
93
39.6k
    switch(tms320c64x->funit.unit) {
94
12.2k
      case TMS320C64X_FUNIT_D:
95
12.2k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
12.2k
        break;
97
8.02k
      case TMS320C64X_FUNIT_L:
98
8.02k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
8.02k
        break;
100
3.28k
      case TMS320C64X_FUNIT_M:
101
3.28k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
3.28k
        break;
103
15.2k
      case TMS320C64X_FUNIT_S:
104
15.2k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
15.2k
        break;
106
39.6k
    }
107
39.6k
    if (tms320c64x->funit.crosspath > 0)
108
9.60k
      SStream_concat0(&ss, "X");
109
110
39.6k
    if (p != NULL)
111
38.8k
      SStream_concat(&ss, "\t%s", p);
112
113
39.6k
    if (tms320c64x->parallel != 0)
114
19.4k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
39.6k
    strcpy(insn_asm, ss.buffer);
118
39.6k
  }
119
39.6k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
73.1k
{
129
73.1k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
73.1k
  unsigned reg;
131
132
73.1k
  if (MCOperand_isReg(Op)) {
133
56.3k
    reg = MCOperand_getReg(Op);
134
56.3k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
695
      switch(reg) {
136
106
        case TMS320C64X_REG_EFR:
137
106
          SStream_concat0(O, "EFR");
138
106
          break;
139
186
        case TMS320C64X_REG_IFR:
140
186
          SStream_concat0(O, "IFR");
141
186
          break;
142
403
        default:
143
403
          SStream_concat0(O, getRegisterName(reg));
144
403
          break;
145
695
      }
146
55.6k
    } else {
147
55.6k
      SStream_concat0(O, getRegisterName(reg));
148
55.6k
    }
149
150
56.3k
    if (MI->csh->detail) {
151
56.3k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
56.3k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
56.3k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
56.3k
    }
155
56.3k
  } else if (MCOperand_isImm(Op)) {
156
16.8k
    int64_t Imm = MCOperand_getImm(Op);
157
158
16.8k
    if (Imm >= 0) {
159
14.3k
      if (Imm > HEX_THRESHOLD)
160
9.71k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
4.68k
      else
162
4.68k
        SStream_concat(O, "%"PRIu64, Imm);
163
14.3k
    } else {
164
2.45k
      if (Imm < -HEX_THRESHOLD)
165
1.97k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
486
      else
167
486
        SStream_concat(O, "-%"PRIu64, -Imm);
168
2.45k
    }
169
170
16.8k
    if (MI->csh->detail) {
171
16.8k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
16.8k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
16.8k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
16.8k
    }
175
16.8k
  }
176
73.1k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
5.07k
{
180
5.07k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
5.07k
  int64_t Val = MCOperand_getImm(Op);
182
5.07k
  unsigned scaled, base, offset, mode, unit;
183
5.07k
  cs_tms320c64x *tms320c64x;
184
5.07k
  char st, nd;
185
186
5.07k
  scaled = (Val >> 19) & 1;
187
5.07k
  base = (Val >> 12) & 0x7f;
188
5.07k
  offset = (Val >> 5) & 0x7f;
189
5.07k
  mode = (Val >> 1) & 0xf;
190
5.07k
  unit = Val & 1;
191
192
5.07k
  if (scaled) {
193
4.29k
    st = '[';
194
4.29k
    nd = ']';
195
4.29k
  } else {
196
779
    st = '(';
197
779
    nd = ')';
198
779
  }
199
200
5.07k
  switch(mode) {
201
560
    case 0:
202
560
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
560
      break;
204
442
    case 1:
205
442
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
442
      break;
207
380
    case 4:
208
380
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
380
      break;
210
208
    case 5:
211
208
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
208
      break;
213
425
    case 8:
214
425
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
425
      break;
216
625
    case 9:
217
625
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
625
      break;
219
711
    case 10:
220
711
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
711
      break;
222
421
    case 11:
223
421
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
421
      break;
225
465
    case 12:
226
465
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
465
      break;
228
343
    case 13:
229
343
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
343
      break;
231
262
    case 14:
232
262
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
262
      break;
234
231
    case 15:
235
231
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
231
      break;
237
5.07k
  }
238
239
5.07k
  if (MI->csh->detail) {
240
5.07k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
5.07k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
5.07k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
5.07k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
5.07k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
5.07k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
5.07k
    switch(mode) {
248
560
      case 0:
249
560
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
560
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
560
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
560
        break;
253
442
      case 1:
254
442
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
442
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
442
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
442
        break;
258
380
      case 4:
259
380
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
380
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
380
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
380
        break;
263
208
      case 5:
264
208
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
208
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
208
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
208
        break;
268
425
      case 8:
269
425
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
425
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
425
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
425
        break;
273
625
      case 9:
274
625
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
625
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
625
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
625
        break;
278
711
      case 10:
279
711
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
711
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
711
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
711
        break;
283
421
      case 11:
284
421
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
421
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
421
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
421
        break;
288
465
      case 12:
289
465
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
465
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
465
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
465
        break;
293
343
      case 13:
294
343
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
343
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
343
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
343
        break;
298
262
      case 14:
299
262
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
262
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
262
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
262
        break;
303
231
      case 15:
304
231
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
231
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
231
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
231
        break;
308
5.07k
    }
309
5.07k
    tms320c64x->op_count++;
310
5.07k
  }
311
5.07k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
4.71k
{
315
4.71k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
4.71k
  int64_t Val = MCOperand_getImm(Op);
317
4.71k
  uint16_t offset;
318
4.71k
  unsigned basereg;
319
4.71k
  cs_tms320c64x *tms320c64x;
320
321
4.71k
  basereg = Val & 0x7f;
322
4.71k
  offset = (Val >> 7) & 0x7fff;
323
4.71k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
4.71k
  if (MI->csh->detail) {
326
4.71k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
4.71k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
4.71k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
4.71k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
4.71k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
4.71k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
4.71k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
4.71k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
4.71k
    tms320c64x->op_count++;
336
4.71k
  }
337
4.71k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
12.4k
{
341
12.4k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
12.4k
  unsigned reg = MCOperand_getReg(Op);
343
12.4k
  cs_tms320c64x *tms320c64x;
344
345
12.4k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
12.4k
  if (MI->csh->detail) {
348
12.4k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
12.4k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
12.4k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
12.4k
    tms320c64x->op_count++;
353
12.4k
  }
354
12.4k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
39.6k
{
358
39.6k
  unsigned opcode = MCInst_getOpcode(MI);
359
39.6k
  MCOperand *op;
360
361
39.6k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
111
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
242
    case TMS320C64x_ADD_l1_irr:
366
572
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
965
    case TMS320C64x_ADD_s1_irr:
369
965
      if ((MCInst_getNumOperands(MI) == 3) &&
370
965
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
965
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
965
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
965
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
221
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
221
        op = MCInst_getOperand(MI, 2);
377
221
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
221
        SStream_concat0(O, "SUB\t");
380
221
        printOperand(MI, 1, O);
381
221
        SStream_concat0(O, ", ");
382
221
        printOperand(MI, 2, O);
383
221
        SStream_concat0(O, ", ");
384
221
        printOperand(MI, 0, O);
385
386
221
        return true;
387
221
      }
388
744
      break;
389
39.6k
  }
390
39.4k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
254
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
502
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
592
    case TMS320C64x_ADD_l1_irr:
397
910
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
985
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.24k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
1.28k
    case TMS320C64x_OR_s1_irr:
404
1.28k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
1.28k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
1.28k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
1.28k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
1.28k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
125
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
125
        MI->size--;
412
413
125
        SStream_concat0(O, "MV\t");
414
125
        printOperand(MI, 1, O);
415
125
        SStream_concat0(O, ", ");
416
125
        printOperand(MI, 0, O);
417
418
125
        return true;
419
125
      }
420
1.16k
      break;
421
39.4k
  }
422
39.3k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
215
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
329
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
712
    case TMS320C64x_XOR_s1_irr:
429
712
      if ((MCInst_getNumOperands(MI) == 3) &&
430
712
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
712
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
712
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
712
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
203
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
203
        MI->size--;
437
438
203
        SStream_concat0(O, "NOT\t");
439
203
        printOperand(MI, 1, O);
440
203
        SStream_concat0(O, ", ");
441
203
        printOperand(MI, 0, O);
442
443
203
        return true;
444
203
      }
445
509
      break;
446
39.3k
  }
447
39.1k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
331
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
512
    case TMS320C64x_MVK_l2_ir:
452
512
      if ((MCInst_getNumOperands(MI) == 2) &&
453
512
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
512
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
512
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
118
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
118
        MI->size--;
459
460
118
        SStream_concat0(O, "ZERO\t");
461
118
        printOperand(MI, 0, O);
462
463
118
        return true;
464
118
      }
465
394
      break;
466
39.1k
  }
467
39.0k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
470
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
700
    case TMS320C64x_SUB_s1_rrr:
472
700
      if ((MCInst_getNumOperands(MI) == 3) &&
473
700
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
700
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
700
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
700
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
274
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
274
        MI->size -= 2;
480
481
274
        SStream_concat0(O, "ZERO\t");
482
274
        printOperand(MI, 0, O);
483
484
274
        return true;
485
274
      }
486
426
      break;
487
39.0k
  }
488
38.7k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
236
    case TMS320C64x_SUB_l1_irr:
491
395
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
486
    case TMS320C64x_SUB_s1_irr:
494
486
      if ((MCInst_getNumOperands(MI) == 3) &&
495
486
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
486
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
486
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
486
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
228
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
228
        MI->size--;
502
503
228
        SStream_concat0(O, "NEG\t");
504
228
        printOperand(MI, 1, O);
505
228
        SStream_concat0(O, ", ");
506
228
        printOperand(MI, 0, O);
507
508
228
        return true;
509
228
      }
510
258
      break;
511
38.7k
  }
512
38.5k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
34
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
276
    case TMS320C64x_PACKLH2_s1_rrr:
517
276
      if ((MCInst_getNumOperands(MI) == 3) &&
518
276
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
276
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
276
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
276
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
34
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
34
        MI->size--;
525
526
34
        SStream_concat0(O, "SWAP2\t");
527
34
        printOperand(MI, 1, O);
528
34
        SStream_concat0(O, ", ");
529
34
        printOperand(MI, 0, O);
530
531
34
        return true;
532
34
      }
533
242
      break;
534
38.5k
  }
535
38.4k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
885
    case TMS320C64x_NOP_n:
539
885
      if ((MCInst_getNumOperands(MI) == 1) &&
540
885
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
885
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
52
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
52
        MI->size--;
545
546
52
        SStream_concat0(O, "IDLE");
547
548
52
        return true;
549
52
      }
550
833
      if ((MCInst_getNumOperands(MI) == 1) &&
551
833
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
833
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
738
        MI->size--;
555
556
738
        SStream_concat0(O, "NOP");
557
558
738
        return true;
559
738
      }
560
95
      break;
561
38.4k
  }
562
563
37.6k
  return false;
564
38.4k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
39.6k
{
568
39.6k
  if (!printAliasInstruction(MI, O, Info))
569
37.6k
    printInstruction(MI, O, Info);
570
39.6k
}
571
572
#endif