/src/capstonev5/arch/X86/X86IntelInstPrinter.c
Line | Count | Source (jump to first uncovered line) |
1 | | //===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===// |
2 | | // |
3 | | // The LLVM Compiler Infrastructure |
4 | | // |
5 | | // This file is distributed under the University of Illinois Open Source |
6 | | // License. See LICENSE.TXT for details. |
7 | | // |
8 | | //===----------------------------------------------------------------------===// |
9 | | // |
10 | | // This file includes code for rendering MCInst instances as Intel-style |
11 | | // assembly. |
12 | | // |
13 | | //===----------------------------------------------------------------------===// |
14 | | |
15 | | /* Capstone Disassembly Engine */ |
16 | | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */ |
17 | | |
18 | | #ifdef CAPSTONE_HAS_X86 |
19 | | |
20 | | #if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64) |
21 | | #pragma warning(disable:4996) // disable MSVC's warning on strncpy() |
22 | | #pragma warning(disable:28719) // disable MSVC's warning on strncpy() |
23 | | #endif |
24 | | |
25 | | #if !defined(CAPSTONE_HAS_OSXKERNEL) |
26 | | #include <ctype.h> |
27 | | #endif |
28 | | #include <capstone/platform.h> |
29 | | |
30 | | #if defined(CAPSTONE_HAS_OSXKERNEL) |
31 | | #include <Availability.h> |
32 | | #include <libkern/libkern.h> |
33 | | #else |
34 | | #include <stdio.h> |
35 | | #include <stdlib.h> |
36 | | #endif |
37 | | #include <string.h> |
38 | | |
39 | | #include "../../utils.h" |
40 | | #include "../../MCInst.h" |
41 | | #include "../../SStream.h" |
42 | | #include "../../MCRegisterInfo.h" |
43 | | |
44 | | #include "X86InstPrinter.h" |
45 | | #include "X86Mapping.h" |
46 | | #include "X86InstPrinterCommon.h" |
47 | | |
48 | | #define GET_INSTRINFO_ENUM |
49 | | #ifdef CAPSTONE_X86_REDUCE |
50 | | #include "X86GenInstrInfo_reduce.inc" |
51 | | #else |
52 | | #include "X86GenInstrInfo.inc" |
53 | | #endif |
54 | | |
55 | | #define GET_REGINFO_ENUM |
56 | | #include "X86GenRegisterInfo.inc" |
57 | | |
58 | | #include "X86BaseInfo.h" |
59 | | |
60 | | static void printMemReference(MCInst *MI, unsigned Op, SStream *O); |
61 | | static void printOperand(MCInst *MI, unsigned OpNo, SStream *O); |
62 | | |
63 | | |
64 | | static void set_mem_access(MCInst *MI, bool status) |
65 | 82.4k | { |
66 | 82.4k | if (MI->csh->detail != CS_OPT_ON) |
67 | 0 | return; |
68 | | |
69 | 82.4k | MI->csh->doing_mem = status; |
70 | 82.4k | if (!status) |
71 | | // done, create the next operand slot |
72 | 41.2k | MI->flat_insn->detail->x86.op_count++; |
73 | | |
74 | 82.4k | } |
75 | | |
76 | | static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O) |
77 | 8.15k | { |
78 | | // FIXME: do this with autogen |
79 | | // printf(">>> ID = %u\n", MI->flat_insn->id); |
80 | 8.15k | switch(MI->flat_insn->id) { |
81 | 3.19k | default: |
82 | 3.19k | SStream_concat0(O, "ptr "); |
83 | 3.19k | break; |
84 | 884 | case X86_INS_SGDT: |
85 | 1.69k | case X86_INS_SIDT: |
86 | 2.17k | case X86_INS_LGDT: |
87 | 2.88k | case X86_INS_LIDT: |
88 | 3.15k | case X86_INS_FXRSTOR: |
89 | 3.42k | case X86_INS_FXSAVE: |
90 | 4.20k | case X86_INS_LJMP: |
91 | 4.96k | case X86_INS_LCALL: |
92 | | // do not print "ptr" |
93 | 4.96k | break; |
94 | 8.15k | } |
95 | | |
96 | 8.15k | switch(MI->csh->mode) { |
97 | 2.04k | case CS_MODE_16: |
98 | 2.04k | switch(MI->flat_insn->id) { |
99 | 740 | default: |
100 | 740 | MI->x86opsize = 2; |
101 | 740 | break; |
102 | 342 | case X86_INS_LJMP: |
103 | 601 | case X86_INS_LCALL: |
104 | 601 | MI->x86opsize = 4; |
105 | 601 | break; |
106 | 223 | case X86_INS_SGDT: |
107 | 435 | case X86_INS_SIDT: |
108 | 501 | case X86_INS_LGDT: |
109 | 700 | case X86_INS_LIDT: |
110 | 700 | MI->x86opsize = 6; |
111 | 700 | break; |
112 | 2.04k | } |
113 | 2.04k | break; |
114 | 3.68k | case CS_MODE_32: |
115 | 3.68k | switch(MI->flat_insn->id) { |
116 | 1.74k | default: |
117 | 1.74k | MI->x86opsize = 4; |
118 | 1.74k | break; |
119 | 204 | case X86_INS_LJMP: |
120 | 646 | case X86_INS_JMP: |
121 | 871 | case X86_INS_LCALL: |
122 | 1.10k | case X86_INS_SGDT: |
123 | 1.45k | case X86_INS_SIDT: |
124 | 1.66k | case X86_INS_LGDT: |
125 | 1.93k | case X86_INS_LIDT: |
126 | 1.93k | MI->x86opsize = 6; |
127 | 1.93k | break; |
128 | 3.68k | } |
129 | 3.68k | break; |
130 | 3.68k | case CS_MODE_64: |
131 | 2.43k | switch(MI->flat_insn->id) { |
132 | 800 | default: |
133 | 800 | MI->x86opsize = 8; |
134 | 800 | break; |
135 | 231 | case X86_INS_LJMP: |
136 | 509 | case X86_INS_LCALL: |
137 | 933 | case X86_INS_SGDT: |
138 | 1.17k | case X86_INS_SIDT: |
139 | 1.39k | case X86_INS_LGDT: |
140 | 1.63k | case X86_INS_LIDT: |
141 | 1.63k | MI->x86opsize = 10; |
142 | 1.63k | break; |
143 | 2.43k | } |
144 | 2.43k | break; |
145 | 2.43k | default: // never reach |
146 | 0 | break; |
147 | 8.15k | } |
148 | | |
149 | 8.15k | printMemReference(MI, OpNo, O); |
150 | 8.15k | } |
151 | | |
152 | | static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O) |
153 | 79.2k | { |
154 | 79.2k | SStream_concat0(O, "byte ptr "); |
155 | 79.2k | MI->x86opsize = 1; |
156 | 79.2k | printMemReference(MI, OpNo, O); |
157 | 79.2k | } |
158 | | |
159 | | static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O) |
160 | 13.3k | { |
161 | 13.3k | MI->x86opsize = 2; |
162 | 13.3k | SStream_concat0(O, "word ptr "); |
163 | 13.3k | printMemReference(MI, OpNo, O); |
164 | 13.3k | } |
165 | | |
166 | | static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O) |
167 | 33.9k | { |
168 | 33.9k | MI->x86opsize = 4; |
169 | 33.9k | SStream_concat0(O, "dword ptr "); |
170 | 33.9k | printMemReference(MI, OpNo, O); |
171 | 33.9k | } |
172 | | |
173 | | static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O) |
174 | 9.31k | { |
175 | 9.31k | SStream_concat0(O, "qword ptr "); |
176 | 9.31k | MI->x86opsize = 8; |
177 | 9.31k | printMemReference(MI, OpNo, O); |
178 | 9.31k | } |
179 | | |
180 | | static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O) |
181 | 3.50k | { |
182 | 3.50k | SStream_concat0(O, "xmmword ptr "); |
183 | 3.50k | MI->x86opsize = 16; |
184 | 3.50k | printMemReference(MI, OpNo, O); |
185 | 3.50k | } |
186 | | |
187 | | static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O) |
188 | 1.55k | { |
189 | 1.55k | SStream_concat0(O, "zmmword ptr "); |
190 | 1.55k | MI->x86opsize = 64; |
191 | 1.55k | printMemReference(MI, OpNo, O); |
192 | 1.55k | } |
193 | | |
194 | | #ifndef CAPSTONE_X86_REDUCE |
195 | | static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O) |
196 | 3.32k | { |
197 | 3.32k | SStream_concat0(O, "ymmword ptr "); |
198 | 3.32k | MI->x86opsize = 32; |
199 | 3.32k | printMemReference(MI, OpNo, O); |
200 | 3.32k | } |
201 | | |
202 | | static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O) |
203 | 5.21k | { |
204 | 5.21k | switch(MCInst_getOpcode(MI)) { |
205 | 3.84k | default: |
206 | 3.84k | SStream_concat0(O, "dword ptr "); |
207 | 3.84k | MI->x86opsize = 4; |
208 | 3.84k | break; |
209 | 273 | case X86_FSTENVm: |
210 | 1.37k | case X86_FLDENVm: |
211 | | // TODO: fix this in tablegen instead |
212 | 1.37k | switch(MI->csh->mode) { |
213 | 0 | default: // never reach |
214 | 0 | break; |
215 | 424 | case CS_MODE_16: |
216 | 424 | MI->x86opsize = 14; |
217 | 424 | break; |
218 | 595 | case CS_MODE_32: |
219 | 946 | case CS_MODE_64: |
220 | 946 | MI->x86opsize = 28; |
221 | 946 | break; |
222 | 1.37k | } |
223 | 1.37k | break; |
224 | 5.21k | } |
225 | | |
226 | 5.21k | printMemReference(MI, OpNo, O); |
227 | 5.21k | } |
228 | | |
229 | | static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O) |
230 | 4.26k | { |
231 | | // TODO: fix COMISD in Tablegen instead (#1456) |
232 | 4.26k | if (MI->op1_size == 16) { |
233 | | // printf("printf64mem id = %u\n", MCInst_getOpcode(MI)); |
234 | 2.42k | switch(MCInst_getOpcode(MI)) { |
235 | 2.22k | default: |
236 | 2.22k | SStream_concat0(O, "qword ptr "); |
237 | 2.22k | MI->x86opsize = 8; |
238 | 2.22k | break; |
239 | 0 | case X86_MOVPQI2QImr: |
240 | 198 | case X86_COMISDrm: |
241 | 198 | SStream_concat0(O, "xmmword ptr "); |
242 | 198 | MI->x86opsize = 16; |
243 | 198 | break; |
244 | 2.42k | } |
245 | 2.42k | } else { |
246 | 1.84k | SStream_concat0(O, "qword ptr "); |
247 | 1.84k | MI->x86opsize = 8; |
248 | 1.84k | } |
249 | | |
250 | 4.26k | printMemReference(MI, OpNo, O); |
251 | 4.26k | } |
252 | | |
253 | | static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O) |
254 | 525 | { |
255 | 525 | switch(MCInst_getOpcode(MI)) { |
256 | 215 | default: |
257 | 215 | SStream_concat0(O, "xword ptr "); |
258 | 215 | break; |
259 | 103 | case X86_FBLDm: |
260 | 310 | case X86_FBSTPm: |
261 | 310 | break; |
262 | 525 | } |
263 | | |
264 | 525 | MI->x86opsize = 10; |
265 | 525 | printMemReference(MI, OpNo, O); |
266 | 525 | } |
267 | | |
268 | | static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O) |
269 | 3.06k | { |
270 | 3.06k | SStream_concat0(O, "xmmword ptr "); |
271 | 3.06k | MI->x86opsize = 16; |
272 | 3.06k | printMemReference(MI, OpNo, O); |
273 | 3.06k | } |
274 | | |
275 | | static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O) |
276 | 1.74k | { |
277 | 1.74k | SStream_concat0(O, "ymmword ptr "); |
278 | 1.74k | MI->x86opsize = 32; |
279 | 1.74k | printMemReference(MI, OpNo, O); |
280 | 1.74k | } |
281 | | |
282 | | static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O) |
283 | 1.21k | { |
284 | 1.21k | SStream_concat0(O, "zmmword ptr "); |
285 | 1.21k | MI->x86opsize = 64; |
286 | 1.21k | printMemReference(MI, OpNo, O); |
287 | 1.21k | } |
288 | | #endif |
289 | | |
290 | | static const char *getRegisterName(unsigned RegNo); |
291 | | static void printRegName(SStream *OS, unsigned RegNo) |
292 | 554k | { |
293 | 554k | SStream_concat0(OS, getRegisterName(RegNo)); |
294 | 554k | } |
295 | | |
296 | | // for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h |
297 | | // this function tell us if we need to have prefix 0 in front of a number |
298 | | static bool need_zero_prefix(uint64_t imm) |
299 | 0 | { |
300 | | // find the first hex letter representing imm |
301 | 0 | while(imm >= 0x10) |
302 | 0 | imm >>= 4; |
303 | |
|
304 | 0 | if (imm < 0xa) |
305 | 0 | return false; |
306 | 0 | else // this need 0 prefix |
307 | 0 | return true; |
308 | 0 | } |
309 | | |
310 | | static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive) |
311 | 154k | { |
312 | 154k | if (positive) { |
313 | | // always print this number in positive form |
314 | 133k | if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) { |
315 | 0 | if (imm < 0) { |
316 | 0 | if (MI->op1_size) { |
317 | 0 | switch(MI->op1_size) { |
318 | 0 | default: |
319 | 0 | break; |
320 | 0 | case 1: |
321 | 0 | imm &= 0xff; |
322 | 0 | break; |
323 | 0 | case 2: |
324 | 0 | imm &= 0xffff; |
325 | 0 | break; |
326 | 0 | case 4: |
327 | 0 | imm &= 0xffffffff; |
328 | 0 | break; |
329 | 0 | } |
330 | 0 | } |
331 | | |
332 | 0 | if (imm == 0x8000000000000000LL) // imm == -imm |
333 | 0 | SStream_concat0(O, "8000000000000000h"); |
334 | 0 | else if (need_zero_prefix(imm)) |
335 | 0 | SStream_concat(O, "0%"PRIx64"h", imm); |
336 | 0 | else |
337 | 0 | SStream_concat(O, "%"PRIx64"h", imm); |
338 | 0 | } else { |
339 | 0 | if (imm > HEX_THRESHOLD) { |
340 | 0 | if (need_zero_prefix(imm)) |
341 | 0 | SStream_concat(O, "0%"PRIx64"h", imm); |
342 | 0 | else |
343 | 0 | SStream_concat(O, "%"PRIx64"h", imm); |
344 | 0 | } else |
345 | 0 | SStream_concat(O, "%"PRIu64, imm); |
346 | 0 | } |
347 | 133k | } else { // Intel syntax |
348 | 133k | if (imm < 0) { |
349 | 1.36k | if (MI->op1_size) { |
350 | 220 | switch(MI->op1_size) { |
351 | 220 | default: |
352 | 220 | break; |
353 | 220 | case 1: |
354 | 0 | imm &= 0xff; |
355 | 0 | break; |
356 | 0 | case 2: |
357 | 0 | imm &= 0xffff; |
358 | 0 | break; |
359 | 0 | case 4: |
360 | 0 | imm &= 0xffffffff; |
361 | 0 | break; |
362 | 220 | } |
363 | 220 | } |
364 | | |
365 | 1.36k | SStream_concat(O, "0x%"PRIx64, imm); |
366 | 132k | } else { |
367 | 132k | if (imm > HEX_THRESHOLD) |
368 | 123k | SStream_concat(O, "0x%"PRIx64, imm); |
369 | 8.56k | else |
370 | 8.56k | SStream_concat(O, "%"PRIu64, imm); |
371 | 132k | } |
372 | 133k | } |
373 | 133k | } else { |
374 | 20.8k | if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) { |
375 | 0 | if (imm < 0) { |
376 | 0 | if (imm == 0x8000000000000000LL) // imm == -imm |
377 | 0 | SStream_concat0(O, "8000000000000000h"); |
378 | 0 | else if (imm < -HEX_THRESHOLD) { |
379 | 0 | if (need_zero_prefix(imm)) |
380 | 0 | SStream_concat(O, "-0%"PRIx64"h", -imm); |
381 | 0 | else |
382 | 0 | SStream_concat(O, "-%"PRIx64"h", -imm); |
383 | 0 | } else |
384 | 0 | SStream_concat(O, "-%"PRIu64, -imm); |
385 | 0 | } else { |
386 | 0 | if (imm > HEX_THRESHOLD) { |
387 | 0 | if (need_zero_prefix(imm)) |
388 | 0 | SStream_concat(O, "0%"PRIx64"h", imm); |
389 | 0 | else |
390 | 0 | SStream_concat(O, "%"PRIx64"h", imm); |
391 | 0 | } else |
392 | 0 | SStream_concat(O, "%"PRIu64, imm); |
393 | 0 | } |
394 | 20.8k | } else { // Intel syntax |
395 | 20.8k | if (imm < 0) { |
396 | 2.61k | if (imm == 0x8000000000000000LL) // imm == -imm |
397 | 0 | SStream_concat0(O, "0x8000000000000000"); |
398 | 2.61k | else if (imm < -HEX_THRESHOLD) |
399 | 2.29k | SStream_concat(O, "-0x%"PRIx64, -imm); |
400 | 324 | else |
401 | 324 | SStream_concat(O, "-%"PRIu64, -imm); |
402 | | |
403 | 18.2k | } else { |
404 | 18.2k | if (imm > HEX_THRESHOLD) |
405 | 15.5k | SStream_concat(O, "0x%"PRIx64, imm); |
406 | 2.68k | else |
407 | 2.68k | SStream_concat(O, "%"PRIu64, imm); |
408 | 18.2k | } |
409 | 20.8k | } |
410 | 20.8k | } |
411 | 154k | } |
412 | | |
413 | | // local printOperand, without updating public operands |
414 | | static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O) |
415 | 203k | { |
416 | 203k | MCOperand *Op = MCInst_getOperand(MI, OpNo); |
417 | 203k | if (MCOperand_isReg(Op)) { |
418 | 203k | printRegName(O, MCOperand_getReg(Op)); |
419 | 203k | } else if (MCOperand_isImm(Op)) { |
420 | 0 | int64_t imm = MCOperand_getImm(Op); |
421 | 0 | printImm(MI, O, imm, MI->csh->imm_unsigned); |
422 | 0 | } |
423 | 203k | } |
424 | | |
425 | | #ifndef CAPSTONE_DIET |
426 | | // copy & normalize access info |
427 | | static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags) |
428 | 1.03M | { |
429 | 1.03M | #ifndef CAPSTONE_DIET |
430 | 1.03M | uint8_t i; |
431 | 1.03M | const uint8_t *arr = X86_get_op_access(h, id, eflags); |
432 | | |
433 | 1.03M | if (!arr) { |
434 | 0 | access[0] = 0; |
435 | 0 | return; |
436 | 0 | } |
437 | | |
438 | | // copy to access but zero out CS_AC_IGNORE |
439 | 2.95M | for(i = 0; arr[i]; i++) { |
440 | 1.91M | if (arr[i] != CS_AC_IGNORE) |
441 | 1.61M | access[i] = arr[i]; |
442 | 299k | else |
443 | 299k | access[i] = 0; |
444 | 1.91M | } |
445 | | |
446 | | // mark the end of array |
447 | 1.03M | access[i] = 0; |
448 | 1.03M | #endif |
449 | 1.03M | } |
450 | | #endif |
451 | | |
452 | | static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O) |
453 | 17.6k | { |
454 | 17.6k | MCOperand *SegReg; |
455 | 17.6k | int reg; |
456 | | |
457 | 17.6k | if (MI->csh->detail) { |
458 | 17.6k | #ifndef CAPSTONE_DIET |
459 | 17.6k | uint8_t access[6]; |
460 | 17.6k | #endif |
461 | | |
462 | 17.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; |
463 | 17.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; |
464 | 17.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; |
465 | 17.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID; |
466 | 17.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID; |
467 | 17.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1; |
468 | 17.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; |
469 | | |
470 | 17.6k | #ifndef CAPSTONE_DIET |
471 | 17.6k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
472 | 17.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
473 | 17.6k | #endif |
474 | 17.6k | } |
475 | | |
476 | 17.6k | SegReg = MCInst_getOperand(MI, Op + 1); |
477 | 17.6k | reg = MCOperand_getReg(SegReg); |
478 | | |
479 | | // If this has a segment register, print it. |
480 | 17.6k | if (reg) { |
481 | 399 | _printOperand(MI, Op + 1, O); |
482 | 399 | if (MI->csh->detail) { |
483 | 399 | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg); |
484 | 399 | } |
485 | 399 | SStream_concat0(O, ":"); |
486 | 399 | } |
487 | | |
488 | 17.6k | SStream_concat0(O, "["); |
489 | 17.6k | set_mem_access(MI, true); |
490 | 17.6k | printOperand(MI, Op, O); |
491 | 17.6k | SStream_concat0(O, "]"); |
492 | 17.6k | set_mem_access(MI, false); |
493 | 17.6k | } |
494 | | |
495 | | static void printDstIdx(MCInst *MI, unsigned Op, SStream *O) |
496 | 23.5k | { |
497 | 23.5k | if (MI->csh->detail) { |
498 | 23.5k | #ifndef CAPSTONE_DIET |
499 | 23.5k | uint8_t access[6]; |
500 | 23.5k | #endif |
501 | | |
502 | 23.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; |
503 | 23.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; |
504 | 23.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; |
505 | 23.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID; |
506 | 23.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID; |
507 | 23.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1; |
508 | 23.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; |
509 | | |
510 | 23.5k | #ifndef CAPSTONE_DIET |
511 | 23.5k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
512 | 23.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
513 | 23.5k | #endif |
514 | 23.5k | } |
515 | | |
516 | | // DI accesses are always ES-based on non-64bit mode |
517 | 23.5k | if (MI->csh->mode != CS_MODE_64) { |
518 | 13.5k | SStream_concat0(O, "es:["); |
519 | 13.5k | if (MI->csh->detail) { |
520 | 13.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES; |
521 | 13.5k | } |
522 | 13.5k | } else |
523 | 9.98k | SStream_concat0(O, "["); |
524 | | |
525 | 23.5k | set_mem_access(MI, true); |
526 | 23.5k | printOperand(MI, Op, O); |
527 | 23.5k | SStream_concat0(O, "]"); |
528 | 23.5k | set_mem_access(MI, false); |
529 | 23.5k | } |
530 | | |
531 | | static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O) |
532 | 6.72k | { |
533 | 6.72k | SStream_concat0(O, "byte ptr "); |
534 | 6.72k | MI->x86opsize = 1; |
535 | 6.72k | printSrcIdx(MI, OpNo, O); |
536 | 6.72k | } |
537 | | |
538 | | static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O) |
539 | 2.67k | { |
540 | 2.67k | SStream_concat0(O, "word ptr "); |
541 | 2.67k | MI->x86opsize = 2; |
542 | 2.67k | printSrcIdx(MI, OpNo, O); |
543 | 2.67k | } |
544 | | |
545 | | static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O) |
546 | 7.30k | { |
547 | 7.30k | SStream_concat0(O, "dword ptr "); |
548 | 7.30k | MI->x86opsize = 4; |
549 | 7.30k | printSrcIdx(MI, OpNo, O); |
550 | 7.30k | } |
551 | | |
552 | | static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O) |
553 | 950 | { |
554 | 950 | SStream_concat0(O, "qword ptr "); |
555 | 950 | MI->x86opsize = 8; |
556 | 950 | printSrcIdx(MI, OpNo, O); |
557 | 950 | } |
558 | | |
559 | | static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O) |
560 | 8.90k | { |
561 | 8.90k | SStream_concat0(O, "byte ptr "); |
562 | 8.90k | MI->x86opsize = 1; |
563 | 8.90k | printDstIdx(MI, OpNo, O); |
564 | 8.90k | } |
565 | | |
566 | | static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O) |
567 | 2.01k | { |
568 | 2.01k | SStream_concat0(O, "word ptr "); |
569 | 2.01k | MI->x86opsize = 2; |
570 | 2.01k | printDstIdx(MI, OpNo, O); |
571 | 2.01k | } |
572 | | |
573 | | static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O) |
574 | 10.6k | { |
575 | 10.6k | SStream_concat0(O, "dword ptr "); |
576 | 10.6k | MI->x86opsize = 4; |
577 | 10.6k | printDstIdx(MI, OpNo, O); |
578 | 10.6k | } |
579 | | |
580 | | static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O) |
581 | 1.94k | { |
582 | 1.94k | SStream_concat0(O, "qword ptr "); |
583 | 1.94k | MI->x86opsize = 8; |
584 | 1.94k | printDstIdx(MI, OpNo, O); |
585 | 1.94k | } |
586 | | |
587 | | static void printMemOffset(MCInst *MI, unsigned Op, SStream *O) |
588 | 4.02k | { |
589 | 4.02k | MCOperand *DispSpec = MCInst_getOperand(MI, Op); |
590 | 4.02k | MCOperand *SegReg = MCInst_getOperand(MI, Op + 1); |
591 | 4.02k | int reg; |
592 | | |
593 | 4.02k | if (MI->csh->detail) { |
594 | 4.02k | #ifndef CAPSTONE_DIET |
595 | 4.02k | uint8_t access[6]; |
596 | 4.02k | #endif |
597 | | |
598 | 4.02k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; |
599 | 4.02k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; |
600 | 4.02k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; |
601 | 4.02k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID; |
602 | 4.02k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID; |
603 | 4.02k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1; |
604 | 4.02k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; |
605 | | |
606 | 4.02k | #ifndef CAPSTONE_DIET |
607 | 4.02k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
608 | 4.02k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
609 | 4.02k | #endif |
610 | 4.02k | } |
611 | | |
612 | | // If this has a segment register, print it. |
613 | 4.02k | reg = MCOperand_getReg(SegReg); |
614 | 4.02k | if (reg) { |
615 | 364 | _printOperand(MI, Op + 1, O); |
616 | 364 | SStream_concat0(O, ":"); |
617 | 364 | if (MI->csh->detail) { |
618 | 364 | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg); |
619 | 364 | } |
620 | 364 | } |
621 | | |
622 | 4.02k | SStream_concat0(O, "["); |
623 | | |
624 | 4.02k | if (MCOperand_isImm(DispSpec)) { |
625 | 4.02k | int64_t imm = MCOperand_getImm(DispSpec); |
626 | 4.02k | if (MI->csh->detail) |
627 | 4.02k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm; |
628 | | |
629 | 4.02k | if (imm < 0) |
630 | 619 | printImm(MI, O, arch_masks[MI->csh->mode] & imm, true); |
631 | 3.40k | else |
632 | 3.40k | printImm(MI, O, imm, true); |
633 | 4.02k | } |
634 | | |
635 | 4.02k | SStream_concat0(O, "]"); |
636 | | |
637 | 4.02k | if (MI->csh->detail) |
638 | 4.02k | MI->flat_insn->detail->x86.op_count++; |
639 | | |
640 | 4.02k | if (MI->op1_size == 0) |
641 | 4.02k | MI->op1_size = MI->x86opsize; |
642 | 4.02k | } |
643 | | |
644 | | static void printU8Imm(MCInst *MI, unsigned Op, SStream *O) |
645 | 21.6k | { |
646 | 21.6k | uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff; |
647 | | |
648 | 21.6k | printImm(MI, O, val, true); |
649 | | |
650 | 21.6k | if (MI->csh->detail) { |
651 | 21.6k | #ifndef CAPSTONE_DIET |
652 | 21.6k | uint8_t access[6]; |
653 | 21.6k | #endif |
654 | | |
655 | 21.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM; |
656 | 21.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val; |
657 | 21.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1; |
658 | | |
659 | 21.6k | #ifndef CAPSTONE_DIET |
660 | 21.6k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
661 | 21.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
662 | 21.6k | #endif |
663 | | |
664 | 21.6k | MI->flat_insn->detail->x86.op_count++; |
665 | 21.6k | } |
666 | 21.6k | } |
667 | | |
668 | | static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O) |
669 | 1.75k | { |
670 | 1.75k | SStream_concat0(O, "byte ptr "); |
671 | 1.75k | MI->x86opsize = 1; |
672 | 1.75k | printMemOffset(MI, OpNo, O); |
673 | 1.75k | } |
674 | | |
675 | | static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O) |
676 | 866 | { |
677 | 866 | SStream_concat0(O, "word ptr "); |
678 | 866 | MI->x86opsize = 2; |
679 | 866 | printMemOffset(MI, OpNo, O); |
680 | 866 | } |
681 | | |
682 | | static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O) |
683 | 1.31k | { |
684 | 1.31k | SStream_concat0(O, "dword ptr "); |
685 | 1.31k | MI->x86opsize = 4; |
686 | 1.31k | printMemOffset(MI, OpNo, O); |
687 | 1.31k | } |
688 | | |
689 | | static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O) |
690 | 95 | { |
691 | 95 | SStream_concat0(O, "qword ptr "); |
692 | 95 | MI->x86opsize = 8; |
693 | 95 | printMemOffset(MI, OpNo, O); |
694 | 95 | } |
695 | | |
696 | | static void printInstruction(MCInst *MI, SStream *O); |
697 | | |
698 | | void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info) |
699 | 413k | { |
700 | 413k | x86_reg reg, reg2; |
701 | 413k | enum cs_ac_type access1, access2; |
702 | | |
703 | | // printf("opcode = %u\n", MCInst_getOpcode(MI)); |
704 | | |
705 | | // perhaps this instruction does not need printer |
706 | 413k | if (MI->assembly[0]) { |
707 | 0 | strncpy(O->buffer, MI->assembly, sizeof(O->buffer)); |
708 | 0 | return; |
709 | 0 | } |
710 | | |
711 | 413k | X86_lockrep(MI, O); |
712 | 413k | printInstruction(MI, O); |
713 | | |
714 | 413k | reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1); |
715 | 413k | if (MI->csh->detail) { |
716 | 413k | #ifndef CAPSTONE_DIET |
717 | 413k | uint8_t access[6] = {0}; |
718 | 413k | #endif |
719 | | |
720 | | // first op can be embedded in the asm by llvm. |
721 | | // so we have to add the missing register as the first operand |
722 | 413k | if (reg) { |
723 | | // shift all the ops right to leave 1st slot for this new register op |
724 | 41.3k | memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]), |
725 | 41.3k | sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1)); |
726 | 41.3k | MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG; |
727 | 41.3k | MI->flat_insn->detail->x86.operands[0].reg = reg; |
728 | 41.3k | MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg]; |
729 | 41.3k | MI->flat_insn->detail->x86.operands[0].access = access1; |
730 | 41.3k | MI->flat_insn->detail->x86.op_count++; |
731 | 372k | } else { |
732 | 372k | if (X86_insn_reg_intel2(MCInst_getOpcode(MI), ®, &access1, ®2, &access2)) { |
733 | 5.50k | MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG; |
734 | 5.50k | MI->flat_insn->detail->x86.operands[0].reg = reg; |
735 | 5.50k | MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg]; |
736 | 5.50k | MI->flat_insn->detail->x86.operands[0].access = access1; |
737 | 5.50k | MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG; |
738 | 5.50k | MI->flat_insn->detail->x86.operands[1].reg = reg2; |
739 | 5.50k | MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2]; |
740 | 5.50k | MI->flat_insn->detail->x86.operands[1].access = access2; |
741 | 5.50k | MI->flat_insn->detail->x86.op_count = 2; |
742 | 5.50k | } |
743 | 372k | } |
744 | | |
745 | 413k | #ifndef CAPSTONE_DIET |
746 | 413k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
747 | 413k | MI->flat_insn->detail->x86.operands[0].access = access[0]; |
748 | 413k | MI->flat_insn->detail->x86.operands[1].access = access[1]; |
749 | 413k | #endif |
750 | 413k | } |
751 | | |
752 | 413k | if (MI->op1_size == 0 && reg) |
753 | 31.4k | MI->op1_size = MI->csh->regsize_map[reg]; |
754 | 413k | } |
755 | | |
756 | | /// printPCRelImm - This is used to print an immediate value that ends up |
757 | | /// being encoded as a pc-relative value. |
758 | | static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O) |
759 | 32.6k | { |
760 | 32.6k | MCOperand *Op = MCInst_getOperand(MI, OpNo); |
761 | 32.6k | if (MCOperand_isImm(Op)) { |
762 | 32.6k | int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address; |
763 | 32.6k | uint8_t opsize = X86_immediate_size(MI->Opcode, NULL); |
764 | | |
765 | | // truncat imm for non-64bit |
766 | 32.6k | if (MI->csh->mode != CS_MODE_64) { |
767 | 20.7k | imm = imm & 0xffffffff; |
768 | 20.7k | } |
769 | | |
770 | 32.6k | printImm(MI, O, imm, true); |
771 | | |
772 | 32.6k | if (MI->csh->detail) { |
773 | 32.6k | #ifndef CAPSTONE_DIET |
774 | 32.6k | uint8_t access[6]; |
775 | 32.6k | #endif |
776 | | |
777 | 32.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM; |
778 | | // if op_count > 0, then this operand's size is taken from the destination op |
779 | 32.6k | if (MI->flat_insn->detail->x86.op_count > 0) |
780 | 0 | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size; |
781 | 32.6k | else if (opsize > 0) |
782 | 1.17k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize; |
783 | 31.5k | else |
784 | 31.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size; |
785 | 32.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm; |
786 | | |
787 | 32.6k | #ifndef CAPSTONE_DIET |
788 | 32.6k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
789 | 32.6k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
790 | 32.6k | #endif |
791 | | |
792 | 32.6k | MI->flat_insn->detail->x86.op_count++; |
793 | 32.6k | } |
794 | | |
795 | 32.6k | if (MI->op1_size == 0) |
796 | 32.6k | MI->op1_size = MI->imm_size; |
797 | 32.6k | } |
798 | 32.6k | } |
799 | | |
800 | | static void printOperand(MCInst *MI, unsigned OpNo, SStream *O) |
801 | 395k | { |
802 | 395k | MCOperand *Op = MCInst_getOperand(MI, OpNo); |
803 | | |
804 | 395k | if (MCOperand_isReg(Op)) { |
805 | 351k | unsigned int reg = MCOperand_getReg(Op); |
806 | | |
807 | 351k | printRegName(O, reg); |
808 | 351k | if (MI->csh->detail) { |
809 | 351k | if (MI->csh->doing_mem) { |
810 | 41.2k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg); |
811 | 310k | } else { |
812 | 310k | #ifndef CAPSTONE_DIET |
813 | 310k | uint8_t access[6]; |
814 | 310k | #endif |
815 | | |
816 | 310k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG; |
817 | 310k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg); |
818 | 310k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)]; |
819 | | |
820 | 310k | #ifndef CAPSTONE_DIET |
821 | 310k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
822 | 310k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
823 | 310k | #endif |
824 | | |
825 | 310k | MI->flat_insn->detail->x86.op_count++; |
826 | 310k | } |
827 | 351k | } |
828 | | |
829 | 351k | if (MI->op1_size == 0) |
830 | 176k | MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)]; |
831 | 351k | } else if (MCOperand_isImm(Op)) { |
832 | 44.2k | uint8_t encsize; |
833 | 44.2k | int64_t imm = MCOperand_getImm(Op); |
834 | 44.2k | uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize); |
835 | | |
836 | 44.2k | if (opsize == 1) // print 1 byte immediate in positive form |
837 | 18.6k | imm = imm & 0xff; |
838 | | |
839 | | // printf(">>> id = %u\n", MI->flat_insn->id); |
840 | 44.2k | switch(MI->flat_insn->id) { |
841 | 20.8k | default: |
842 | 20.8k | printImm(MI, O, imm, MI->csh->imm_unsigned); |
843 | 20.8k | break; |
844 | | |
845 | 213 | case X86_INS_MOVABS: |
846 | 6.73k | case X86_INS_MOV: |
847 | | // do not print number in negative form |
848 | 6.73k | printImm(MI, O, imm, true); |
849 | 6.73k | break; |
850 | | |
851 | 0 | case X86_INS_IN: |
852 | 0 | case X86_INS_OUT: |
853 | 0 | case X86_INS_INT: |
854 | | // do not print number in negative form |
855 | 0 | imm = imm & 0xff; |
856 | 0 | printImm(MI, O, imm, true); |
857 | 0 | break; |
858 | | |
859 | 742 | case X86_INS_LCALL: |
860 | 1.50k | case X86_INS_LJMP: |
861 | 1.50k | case X86_INS_JMP: |
862 | | // always print address in positive form |
863 | 1.50k | if (OpNo == 1) { // ptr16 part |
864 | 752 | imm = imm & 0xffff; |
865 | 752 | opsize = 2; |
866 | 752 | } else |
867 | 752 | opsize = 4; |
868 | 1.50k | printImm(MI, O, imm, true); |
869 | 1.50k | break; |
870 | | |
871 | 4.23k | case X86_INS_AND: |
872 | 6.73k | case X86_INS_OR: |
873 | 9.66k | case X86_INS_XOR: |
874 | | // do not print number in negative form |
875 | 9.66k | if (imm >= 0 && imm <= HEX_THRESHOLD) |
876 | 810 | printImm(MI, O, imm, true); |
877 | 8.85k | else { |
878 | 8.85k | imm = arch_masks[opsize? opsize : MI->imm_size] & imm; |
879 | 8.85k | printImm(MI, O, imm, true); |
880 | 8.85k | } |
881 | 9.66k | break; |
882 | | |
883 | 4.37k | case X86_INS_RET: |
884 | 5.54k | case X86_INS_RETF: |
885 | | // RET imm16 |
886 | 5.54k | if (imm >= 0 && imm <= HEX_THRESHOLD) |
887 | 190 | printImm(MI, O, imm, true); |
888 | 5.35k | else { |
889 | 5.35k | imm = 0xffff & imm; |
890 | 5.35k | printImm(MI, O, imm, true); |
891 | 5.35k | } |
892 | 5.54k | break; |
893 | 44.2k | } |
894 | | |
895 | 44.2k | if (MI->csh->detail) { |
896 | 44.2k | if (MI->csh->doing_mem) { |
897 | 0 | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm; |
898 | 44.2k | } else { |
899 | 44.2k | #ifndef CAPSTONE_DIET |
900 | 44.2k | uint8_t access[6]; |
901 | 44.2k | #endif |
902 | | |
903 | 44.2k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM; |
904 | 44.2k | if (opsize > 0) { |
905 | 36.3k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize; |
906 | 36.3k | MI->flat_insn->detail->x86.encoding.imm_size = encsize; |
907 | 36.3k | } else if (MI->flat_insn->detail->x86.op_count > 0) { |
908 | 1.71k | if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) { |
909 | 1.71k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = |
910 | 1.71k | MI->flat_insn->detail->x86.operands[0].size; |
911 | 1.71k | } else |
912 | 0 | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size; |
913 | 1.71k | } else |
914 | 6.24k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size; |
915 | 44.2k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm; |
916 | | |
917 | 44.2k | #ifndef CAPSTONE_DIET |
918 | 44.2k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
919 | 44.2k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
920 | 44.2k | #endif |
921 | | |
922 | 44.2k | MI->flat_insn->detail->x86.op_count++; |
923 | 44.2k | } |
924 | 44.2k | } |
925 | 44.2k | } |
926 | 395k | } |
927 | | |
928 | | static void printMemReference(MCInst *MI, unsigned Op, SStream *O) |
929 | 172k | { |
930 | 172k | bool NeedPlus = false; |
931 | 172k | MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg); |
932 | 172k | uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt)); |
933 | 172k | MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg); |
934 | 172k | MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp); |
935 | 172k | MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg); |
936 | 172k | int reg; |
937 | | |
938 | 172k | if (MI->csh->detail) { |
939 | 172k | #ifndef CAPSTONE_DIET |
940 | 172k | uint8_t access[6]; |
941 | 172k | #endif |
942 | | |
943 | 172k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; |
944 | 172k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; |
945 | 172k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; |
946 | 172k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg)); |
947 | 172k | if (MCOperand_getReg(IndexReg) != X86_EIZ) { |
948 | 171k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg)); |
949 | 171k | } |
950 | 172k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal; |
951 | 172k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; |
952 | | |
953 | 172k | #ifndef CAPSTONE_DIET |
954 | 172k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
955 | 172k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
956 | 172k | #endif |
957 | 172k | } |
958 | | |
959 | | // If this has a segment register, print it. |
960 | 172k | reg = MCOperand_getReg(SegReg); |
961 | 172k | if (reg) { |
962 | 4.75k | _printOperand(MI, Op + X86_AddrSegmentReg, O); |
963 | 4.75k | if (MI->csh->detail) { |
964 | 4.75k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg); |
965 | 4.75k | } |
966 | 4.75k | SStream_concat0(O, ":"); |
967 | 4.75k | } |
968 | | |
969 | 172k | SStream_concat0(O, "["); |
970 | | |
971 | 172k | if (MCOperand_getReg(BaseReg)) { |
972 | 168k | _printOperand(MI, Op + X86_AddrBaseReg, O); |
973 | 168k | NeedPlus = true; |
974 | 168k | } |
975 | | |
976 | 172k | if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) { |
977 | 28.8k | if (NeedPlus) SStream_concat0(O, " + "); |
978 | 28.8k | _printOperand(MI, Op + X86_AddrIndexReg, O); |
979 | 28.8k | if (ScaleVal != 1) |
980 | 6.88k | SStream_concat(O, "*%u", ScaleVal); |
981 | 28.8k | NeedPlus = true; |
982 | 28.8k | } |
983 | | |
984 | 172k | if (MCOperand_isImm(DispSpec)) { |
985 | 172k | int64_t DispVal = MCOperand_getImm(DispSpec); |
986 | 172k | if (MI->csh->detail) |
987 | 172k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal; |
988 | 172k | if (DispVal) { |
989 | 51.9k | if (NeedPlus) { |
990 | 49.3k | if (DispVal < 0) { |
991 | 20.1k | SStream_concat0(O, " - "); |
992 | 20.1k | printImm(MI, O, -DispVal, true); |
993 | 29.2k | } else { |
994 | 29.2k | SStream_concat0(O, " + "); |
995 | 29.2k | printImm(MI, O, DispVal, true); |
996 | 29.2k | } |
997 | 49.3k | } else { |
998 | | // memory reference to an immediate address |
999 | 2.55k | if (MI->csh->mode == CS_MODE_64) |
1000 | 197 | MI->op1_size = 8; |
1001 | 2.55k | if (DispVal < 0) { |
1002 | 1.07k | printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true); |
1003 | 1.48k | } else { |
1004 | 1.48k | printImm(MI, O, DispVal, true); |
1005 | 1.48k | } |
1006 | 2.55k | } |
1007 | | |
1008 | 120k | } else { |
1009 | | // DispVal = 0 |
1010 | 120k | if (!NeedPlus) // [0] |
1011 | 341 | SStream_concat0(O, "0"); |
1012 | 120k | } |
1013 | 172k | } |
1014 | | |
1015 | 172k | SStream_concat0(O, "]"); |
1016 | | |
1017 | 172k | if (MI->csh->detail) |
1018 | 172k | MI->flat_insn->detail->x86.op_count++; |
1019 | | |
1020 | 172k | if (MI->op1_size == 0) |
1021 | 118k | MI->op1_size = MI->x86opsize; |
1022 | 172k | } |
1023 | | |
1024 | | static void printanymem(MCInst *MI, unsigned OpNo, SStream *O) |
1025 | 3.82k | { |
1026 | 3.82k | switch(MI->Opcode) { |
1027 | 203 | default: break; |
1028 | 382 | case X86_LEA16r: |
1029 | 382 | MI->x86opsize = 2; |
1030 | 382 | break; |
1031 | 338 | case X86_LEA32r: |
1032 | 796 | case X86_LEA64_32r: |
1033 | 796 | MI->x86opsize = 4; |
1034 | 796 | break; |
1035 | 367 | case X86_LEA64r: |
1036 | 367 | MI->x86opsize = 8; |
1037 | 367 | break; |
1038 | 209 | case X86_BNDCL32rm: |
1039 | 448 | case X86_BNDCN32rm: |
1040 | 709 | case X86_BNDCU32rm: |
1041 | 1.32k | case X86_BNDSTXmr: |
1042 | 1.60k | case X86_BNDLDXrm: |
1043 | 1.67k | case X86_BNDCL64rm: |
1044 | 1.88k | case X86_BNDCN64rm: |
1045 | 2.07k | case X86_BNDCU64rm: |
1046 | 2.07k | MI->x86opsize = 16; |
1047 | 2.07k | break; |
1048 | 3.82k | } |
1049 | | |
1050 | 3.82k | printMemReference(MI, OpNo, O); |
1051 | 3.82k | } |
1052 | | |
1053 | | #ifdef CAPSTONE_X86_REDUCE |
1054 | | #include "X86GenAsmWriter1_reduce.inc" |
1055 | | #else |
1056 | | #include "X86GenAsmWriter1.inc" |
1057 | | #endif |
1058 | | |
1059 | | #include "X86GenRegisterName1.inc" |
1060 | | |
1061 | | #endif |