/src/capstonenext/arch/ARC/ARCDisassembler.c
Line | Count | Source (jump to first uncovered line) |
1 | | /* Capstone Disassembly Engine, http://www.capstone-engine.org */ |
2 | | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */ |
3 | | /* Rot127 <unisono@quyllur.org> 2022-2023 */ |
4 | | /* Automatically translated source file from LLVM. */ |
5 | | |
6 | | /* LLVM-commit: <commit> */ |
7 | | /* LLVM-tag: <tag> */ |
8 | | |
9 | | /* Only small edits allowed. */ |
10 | | /* For multiple similar edits, please create a Patch for the translator. */ |
11 | | |
12 | | /* Capstone's C++ file translator: */ |
13 | | /* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */ |
14 | | |
15 | | //===- ARCDisassembler.cpp - Disassembler for ARC ---------------*- C++ -*-===// |
16 | | // |
17 | | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
18 | | // See https://llvm.org/LICENSE.txt for license information. |
19 | | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
20 | | // |
21 | | //===----------------------------------------------------------------------===// |
22 | | /// |
23 | | /// \file |
24 | | /// This file is part of the ARC Disassembler. |
25 | | /// |
26 | | //===----------------------------------------------------------------------===// |
27 | | |
28 | | #ifdef CAPSTONE_HAS_ARC |
29 | | |
30 | | #include <stdio.h> |
31 | | #include <string.h> |
32 | | #include <stdlib.h> |
33 | | #include <capstone/platform.h> |
34 | | |
35 | | #include "../../MCInst.h" |
36 | | #include "../../SStream.h" |
37 | | #include "../../MCDisassembler.h" |
38 | | #include "../../MCFixedLenDisassembler.h" |
39 | | #include "../../MathExtras.h" |
40 | | #include "../../utils.h" |
41 | | #define CONCAT(a, b) CONCAT_(a, b) |
42 | | #define CONCAT_(a, b) a##_##b |
43 | | |
44 | | #define DEBUG_TYPE "arc-disassembler" |
45 | | |
46 | | /// A disassembler class for ARC. |
47 | | static DecodeStatus getInstruction(MCInst *Instr, uint64_t *Size, const uint8_t *Bytes, |
48 | | size_t BytesLen, uint64_t Address, |
49 | | SStream *CStream); |
50 | | |
51 | | // end anonymous namespace |
52 | | |
53 | | static bool readInstruction32(const uint8_t *Bytes, size_t BytesLen, |
54 | | uint64_t Address, uint64_t *Size, uint32_t *Insn) |
55 | 0 | { |
56 | 0 | *Size = 4; |
57 | | // Read 2 16-bit values, but swap hi/lo parts. |
58 | 0 | *Insn = (Bytes[0] << 16) | (Bytes[1] << 24) | (Bytes[2] << 0) | |
59 | 0 | (Bytes[3] << 8); |
60 | 0 | return true; |
61 | 0 | } |
62 | | |
63 | | static bool readInstruction64(const uint8_t *Bytes, size_t BytesLen, |
64 | | uint64_t Address, uint64_t *Size, uint64_t *Insn) |
65 | 0 | { |
66 | 0 | *Size = 8; |
67 | 0 | *Insn = ((uint64_t)Bytes[0] << 16) | ((uint64_t)Bytes[1] << 24) | |
68 | 0 | ((uint64_t)Bytes[2] << 0) | ((uint64_t)Bytes[3] << 8) | |
69 | 0 | ((uint64_t)Bytes[4] << 48) | ((uint64_t)Bytes[5] << 56) | |
70 | 0 | ((uint64_t)Bytes[6] << 32) | ((uint64_t)Bytes[7] << 40); |
71 | 0 | return true; |
72 | 0 | } |
73 | | |
74 | | static bool readInstruction48(const uint8_t *Bytes, size_t BytesLen, |
75 | | uint64_t Address, uint64_t *Size, uint64_t *Insn) |
76 | 0 | { |
77 | 0 | *Size = 6; |
78 | 0 | *Insn = ((uint64_t)Bytes[0] << 0) | ((uint64_t)Bytes[1] << 8) | |
79 | 0 | ((uint64_t)Bytes[2] << 32) | ((uint64_t)Bytes[3] << 40) | |
80 | 0 | ((uint64_t)Bytes[4] << 16) | ((uint64_t)Bytes[5] << 24); |
81 | 0 | return true; |
82 | 0 | } |
83 | | |
84 | | static bool readInstruction16(const uint8_t *Bytes, size_t BytesLen, |
85 | | uint64_t Address, uint64_t *Size, uint32_t *Insn) |
86 | 0 | { |
87 | 0 | *Size = 2; |
88 | 0 | *Insn = (Bytes[0] << 0) | (Bytes[1] << 8); |
89 | 0 | return true; |
90 | 0 | } |
91 | | |
92 | | #define DECLARE_DecodeSignedOperand(B) \ |
93 | | static DecodeStatus CONCAT(DecodeSignedOperand, B)( \ |
94 | | MCInst * Inst, unsigned InsnS, uint64_t Address, \ |
95 | | const void *Decoder); |
96 | | DECLARE_DecodeSignedOperand(11); |
97 | | DECLARE_DecodeSignedOperand(9); |
98 | | DECLARE_DecodeSignedOperand(10); |
99 | | DECLARE_DecodeSignedOperand(12); |
100 | | |
101 | | #define DECLARE_DecodeFromCyclicRange(B) \ |
102 | | static DecodeStatus CONCAT(DecodeFromCyclicRange, B)( \ |
103 | | MCInst * Inst, unsigned InsnS, uint64_t Address, \ |
104 | | const void *Decoder); |
105 | | DECLARE_DecodeFromCyclicRange(3); |
106 | | |
107 | | #define DECLARE_DecodeBranchTargetS(B) \ |
108 | | static DecodeStatus CONCAT(DecodeBranchTargetS, \ |
109 | | B)(MCInst * Inst, unsigned InsnS, \ |
110 | | uint64_t Address, const void *Decoder); |
111 | | DECLARE_DecodeBranchTargetS(8); |
112 | | DECLARE_DecodeBranchTargetS(10); |
113 | | DECLARE_DecodeBranchTargetS(7); |
114 | | DECLARE_DecodeBranchTargetS(13); |
115 | | DECLARE_DecodeBranchTargetS(21); |
116 | | DECLARE_DecodeBranchTargetS(25); |
117 | | DECLARE_DecodeBranchTargetS(9); |
118 | | |
119 | | static DecodeStatus DecodeMEMrs9(MCInst *, unsigned, uint64_t, |
120 | | const void *); |
121 | | |
122 | | static DecodeStatus DecodeLdLImmInstruction(MCInst *, uint64_t, uint64_t, |
123 | | const void *); |
124 | | |
125 | | static DecodeStatus DecodeStLImmInstruction(MCInst *, uint64_t, uint64_t, |
126 | | const void *); |
127 | | |
128 | | static DecodeStatus DecodeLdRLImmInstruction(MCInst *, uint64_t, uint64_t, |
129 | | const void *); |
130 | | |
131 | | static DecodeStatus DecodeSOPwithRS12(MCInst *, uint64_t, uint64_t, |
132 | | const void *); |
133 | | |
134 | | static DecodeStatus DecodeSOPwithRU6(MCInst *, uint64_t, uint64_t, |
135 | | const void *); |
136 | | |
137 | | static DecodeStatus DecodeCCRU6Instruction(MCInst *, uint64_t, uint64_t, |
138 | | const void *); |
139 | | |
140 | | static DecodeStatus DecodeMoveHRegInstruction(MCInst *Inst, uint64_t, uint64_t, |
141 | | const void *); |
142 | | |
143 | | #define GET_REGINFO_ENUM |
144 | | #include "ARCGenRegisterInfo.inc" |
145 | | |
146 | | static const uint16_t GPR32DecoderTable[] = { |
147 | | ARC_R0, ARC_R1, ARC_R2, ARC_R3, ARC_R4, ARC_R5, ARC_R6, |
148 | | ARC_R7, ARC_R8, ARC_R9, ARC_R10, ARC_R11, ARC_R12, ARC_R13, |
149 | | ARC_R14, ARC_R15, ARC_R16, ARC_R17, ARC_R18, ARC_R19, ARC_R20, |
150 | | ARC_R21, ARC_R22, ARC_R23, ARC_R24, ARC_R25, ARC_GP, ARC_FP, |
151 | | ARC_SP, ARC_ILINK, ARC_R30, ARC_BLINK |
152 | | }; |
153 | | |
154 | | static DecodeStatus DecodeGPR32RegisterClass(MCInst *Inst, unsigned RegNo, |
155 | | uint64_t Address, |
156 | | const void *Decoder) |
157 | 0 | { |
158 | 0 | if (RegNo >= 32) { |
159 | 0 | ; |
160 | 0 | return MCDisassembler_Fail; |
161 | 0 | } |
162 | | |
163 | 0 | unsigned Reg = GPR32DecoderTable[RegNo]; |
164 | 0 | MCOperand_CreateReg0(Inst, (Reg)); |
165 | 0 | return MCDisassembler_Success; |
166 | 0 | } |
167 | | |
168 | | static DecodeStatus DecodeGBR32ShortRegister(MCInst *Inst, unsigned RegNo, |
169 | | uint64_t Address, |
170 | | const void *Decoder) |
171 | 0 | { |
172 | | // Enumerates registers from ranges [r0-r3],[r12-r15]. |
173 | 0 | if (RegNo > 3) |
174 | 0 | RegNo += 8; // 4 for r12, etc... |
175 | |
|
176 | 0 | return DecodeGPR32RegisterClass(Inst, RegNo, Address, Decoder); |
177 | 0 | } |
178 | | |
179 | | #include "ARCGenDisassemblerTables.inc" |
180 | | |
181 | | static unsigned decodeCField(unsigned Insn) |
182 | 0 | { |
183 | 0 | return fieldFromInstruction_4(Insn, 6, 6); |
184 | 0 | } |
185 | | |
186 | | static unsigned decodeBField(unsigned Insn) |
187 | 0 | { |
188 | 0 | return (fieldFromInstruction_4(Insn, 12, 3) << 3) | |
189 | 0 | fieldFromInstruction_4(Insn, 24, 3); |
190 | 0 | } |
191 | | |
192 | | static unsigned decodeAField(unsigned Insn) |
193 | 0 | { |
194 | 0 | return fieldFromInstruction_4(Insn, 0, 6); |
195 | 0 | } |
196 | | |
197 | | static DecodeStatus DecodeMEMrs9(MCInst *Inst, unsigned Insn, uint64_t Address, |
198 | | const void *Decoder) |
199 | 0 | { |
200 | | // We have the 9-bit immediate in the low bits, 6-bit register in high bits. |
201 | 0 | unsigned S9 = Insn & 0x1ff; |
202 | 0 | unsigned R = (Insn & (0x7fff & ~0x1ff)) >> 9; |
203 | 0 | if (DecodeGPR32RegisterClass(Inst, R, Address, Decoder) == MCDisassembler_Fail) { |
204 | 0 | return MCDisassembler_Fail; |
205 | 0 | } |
206 | 0 | MCOperand_CreateImm0(Inst, (SignExtend32((S9), 9))); |
207 | 0 | return MCDisassembler_Success; |
208 | 0 | } |
209 | | |
210 | | static void DecodeSymbolicOperandOff(MCInst *Inst, uint64_t Address, |
211 | | uint64_t Offset, const void *Decoder) |
212 | 0 | { |
213 | 0 | uint64_t NextAddress = Address + Offset; |
214 | |
|
215 | 0 | MCOperand_CreateImm0(Inst, (NextAddress)); |
216 | 0 | } |
217 | | |
218 | | #define DEFINE_DecodeBranchTargetS(B) \ |
219 | | static DecodeStatus CONCAT(DecodeBranchTargetS, \ |
220 | | B)(MCInst * Inst, unsigned InsnS, \ |
221 | | uint64_t Address, const void *Decoder) \ |
222 | 0 | { \ |
223 | 0 | CS_ASSERT(B > 0 && "field is empty"); \ |
224 | 0 | DecodeSymbolicOperandOff(Inst, Address, \ |
225 | 0 | SignExtend32((InsnS), B), Decoder); \ |
226 | 0 | return MCDisassembler_Success; \ |
227 | 0 | } Unexecuted instantiation: ARCDisassembler.c:DecodeBranchTargetS_8 Unexecuted instantiation: ARCDisassembler.c:DecodeBranchTargetS_10 Unexecuted instantiation: ARCDisassembler.c:DecodeBranchTargetS_7 Unexecuted instantiation: ARCDisassembler.c:DecodeBranchTargetS_13 Unexecuted instantiation: ARCDisassembler.c:DecodeBranchTargetS_21 Unexecuted instantiation: ARCDisassembler.c:DecodeBranchTargetS_25 Unexecuted instantiation: ARCDisassembler.c:DecodeBranchTargetS_9 |
228 | | DEFINE_DecodeBranchTargetS(8); |
229 | | DEFINE_DecodeBranchTargetS(10); |
230 | | DEFINE_DecodeBranchTargetS(7); |
231 | | DEFINE_DecodeBranchTargetS(13); |
232 | | DEFINE_DecodeBranchTargetS(21); |
233 | | DEFINE_DecodeBranchTargetS(25); |
234 | | DEFINE_DecodeBranchTargetS(9); |
235 | | |
236 | | #define DEFINE_DecodeSignedOperand(B) \ |
237 | | static DecodeStatus CONCAT(DecodeSignedOperand, B)( \ |
238 | | MCInst * Inst, unsigned InsnS, uint64_t Address, \ |
239 | | const void * Decoder) \ |
240 | 0 | { \ |
241 | 0 | CS_ASSERT(B > 0 && "field is empty"); \ |
242 | 0 | MCOperand_CreateImm0( \ |
243 | 0 | Inst, SignExtend32(maskTrailingOnes32(B) & \ |
244 | 0 | InsnS, B) \ |
245 | 0 | ); \ |
246 | 0 | return MCDisassembler_Success; \ |
247 | 0 | } Unexecuted instantiation: ARCDisassembler.c:DecodeSignedOperand_11 Unexecuted instantiation: ARCDisassembler.c:DecodeSignedOperand_9 Unexecuted instantiation: ARCDisassembler.c:DecodeSignedOperand_10 Unexecuted instantiation: ARCDisassembler.c:DecodeSignedOperand_12 |
248 | | DEFINE_DecodeSignedOperand(11); |
249 | | DEFINE_DecodeSignedOperand(9); |
250 | | DEFINE_DecodeSignedOperand(10); |
251 | | DEFINE_DecodeSignedOperand(12); |
252 | | |
253 | | #define DEFINE_DecodeFromCyclicRange(B) \ |
254 | | static DecodeStatus CONCAT(DecodeFromCyclicRange, B)( \ |
255 | | MCInst * Inst, unsigned InsnS, uint64_t Address, \ |
256 | | const void * Decoder) \ |
257 | 0 | { \ |
258 | 0 | CS_ASSERT(B > 0 && "field is empty"); \ |
259 | 0 | const unsigned max = (1u << B) - 1; \ |
260 | 0 | MCOperand_CreateImm0(Inst, (InsnS < max ? (int)(InsnS) : -1)); \ |
261 | 0 | return MCDisassembler_Success; \ |
262 | 0 | } |
263 | | DEFINE_DecodeFromCyclicRange(3); |
264 | | |
265 | | static DecodeStatus DecodeStLImmInstruction(MCInst *Inst, uint64_t Insn, |
266 | | uint64_t Address, |
267 | | const void *Decoder) |
268 | 0 | { |
269 | 0 | unsigned SrcC, DstB, LImm; |
270 | 0 | DstB = decodeBField(Insn); |
271 | 0 | if (DstB != 62) { |
272 | 0 | return MCDisassembler_Fail; |
273 | 0 | } |
274 | 0 | SrcC = decodeCField(Insn); |
275 | 0 | if (DecodeGPR32RegisterClass(Inst, SrcC, Address, Decoder) == MCDisassembler_Fail) { |
276 | 0 | return MCDisassembler_Fail; |
277 | 0 | } |
278 | 0 | LImm = (Insn >> 32); |
279 | 0 | MCOperand_CreateImm0(Inst, (LImm)); |
280 | 0 | MCOperand_CreateImm0(Inst, (0)); |
281 | 0 | return MCDisassembler_Success; |
282 | 0 | } |
283 | | |
284 | | static DecodeStatus DecodeLdLImmInstruction(MCInst *Inst, uint64_t Insn, |
285 | | uint64_t Address, |
286 | | const void *Decoder) |
287 | 0 | { |
288 | 0 | unsigned DstA, SrcB, LImm; |
289 | 0 | ; |
290 | 0 | SrcB = decodeBField(Insn); |
291 | 0 | if (SrcB != 62) { |
292 | 0 | ; |
293 | 0 | return MCDisassembler_Fail; |
294 | 0 | } |
295 | 0 | DstA = decodeAField(Insn); |
296 | 0 | if (DecodeGPR32RegisterClass(Inst, DstA, Address, Decoder) == MCDisassembler_Fail) { |
297 | 0 | return MCDisassembler_Fail; |
298 | 0 | } |
299 | 0 | LImm = (Insn >> 32); |
300 | 0 | MCOperand_CreateImm0(Inst, (LImm)); |
301 | 0 | MCOperand_CreateImm0(Inst, (0)); |
302 | 0 | return MCDisassembler_Success; |
303 | 0 | } |
304 | | |
305 | | static DecodeStatus DecodeLdRLImmInstruction(MCInst *Inst, uint64_t Insn, |
306 | | uint64_t Address, |
307 | | const void *Decoder) |
308 | 0 | { |
309 | 0 | unsigned DstA, SrcB; |
310 | 0 | ; |
311 | 0 | DstA = decodeAField(Insn); |
312 | 0 | if (DecodeGPR32RegisterClass(Inst, DstA, Address, Decoder) == MCDisassembler_Fail) { |
313 | 0 | return MCDisassembler_Fail; |
314 | 0 | } |
315 | 0 | SrcB = decodeBField(Insn); |
316 | 0 | if (DecodeGPR32RegisterClass(Inst, SrcB, Address, Decoder) == MCDisassembler_Fail) { |
317 | 0 | return MCDisassembler_Fail; |
318 | 0 | } |
319 | 0 | if (decodeCField(Insn) != 62) { |
320 | 0 | ; |
321 | 0 | return MCDisassembler_Fail; |
322 | 0 | } |
323 | 0 | MCOperand_CreateImm0(Inst, ((uint32_t)(Insn >> 32))); |
324 | 0 | return MCDisassembler_Success; |
325 | 0 | } |
326 | | |
327 | | static DecodeStatus DecodeRegisterOrImm(MCInst *Inst, uint64_t Address, |
328 | | const void *Decoder, uint64_t RegNum, |
329 | | uint64_t Value) |
330 | 0 | { |
331 | 0 | if (30 == RegNum) { |
332 | 0 | MCOperand_CreateImm0(Inst, (Value)); |
333 | 0 | return MCDisassembler_Success; |
334 | 0 | } |
335 | 0 | return DecodeGPR32RegisterClass(Inst, RegNum, Address, Decoder); |
336 | 0 | } |
337 | | |
338 | | |
339 | | static DecodeStatus DecodeMoveHRegInstruction(MCInst *Inst, uint64_t Insn, |
340 | | uint64_t Address, |
341 | | const void *Decoder) |
342 | 0 | { |
343 | 0 | ; |
344 | |
|
345 | 0 | uint64_t H = fieldFromInstruction_8(Insn, 5, 3) | |
346 | 0 | (fieldFromInstruction_8(Insn, 0, 2) << 3); |
347 | 0 | uint64_t G = fieldFromInstruction_8(Insn, 8, 3) | |
348 | 0 | (fieldFromInstruction_8(Insn, 3, 2) << 3); |
349 | |
|
350 | 0 | if (MCDisassembler_Success != DecodeRegisterOrImm(Inst, Address, |
351 | 0 | Decoder, G, 0)) |
352 | 0 | return MCDisassembler_Fail; |
353 | | |
354 | 0 | return DecodeRegisterOrImm(Inst, Address, Decoder, H, Insn >> 16u); |
355 | 0 | } |
356 | | |
357 | | static DecodeStatus DecodeCCRU6Instruction(MCInst *Inst, uint64_t Insn, |
358 | | uint64_t Address, |
359 | | const void *Decoder) |
360 | 0 | { |
361 | 0 | unsigned DstB; |
362 | 0 | ; |
363 | 0 | DstB = decodeBField(Insn); |
364 | 0 | if (DecodeGPR32RegisterClass(Inst, DstB, Address, Decoder) == MCDisassembler_Fail) { |
365 | 0 | return MCDisassembler_Fail; |
366 | 0 | } |
367 | | |
368 | 0 | uint64_t U6Field = fieldFromInstruction_8(Insn, 6, 6); |
369 | 0 | MCOperand_CreateImm0(Inst, (U6Field)); |
370 | 0 | uint64_t CCField = fieldFromInstruction_8(Insn, 0, 4); |
371 | 0 | MCOperand_CreateImm0(Inst, (CCField)); |
372 | 0 | return MCDisassembler_Success; |
373 | 0 | } |
374 | | |
375 | | static DecodeStatus DecodeSOPwithRU6(MCInst *Inst, uint64_t Insn, |
376 | | uint64_t Address, const void *Decoder) |
377 | 0 | { |
378 | 0 | unsigned DstB = decodeBField(Insn); |
379 | 0 | if (DecodeGPR32RegisterClass(Inst, DstB, Address, Decoder) == MCDisassembler_Fail) { |
380 | 0 | return MCDisassembler_Fail; |
381 | 0 | } |
382 | | |
383 | 0 | uint64_t U6 = fieldFromInstruction_8(Insn, 6, 6); |
384 | 0 | MCOperand_CreateImm0(Inst, (U6)); |
385 | 0 | return MCDisassembler_Success; |
386 | 0 | } |
387 | | |
388 | | static DecodeStatus DecodeSOPwithRS12(MCInst *Inst, uint64_t Insn, |
389 | | uint64_t Address, const void *Decoder) |
390 | 0 | { |
391 | 0 | unsigned DstB = decodeBField(Insn); |
392 | 0 | if (DecodeGPR32RegisterClass(Inst, DstB, Address, Decoder) == MCDisassembler_Fail) { |
393 | 0 | return MCDisassembler_Fail; |
394 | 0 | } |
395 | | |
396 | 0 | uint64_t Lower = fieldFromInstruction_8(Insn, 6, 6); |
397 | 0 | uint64_t Upper = fieldFromInstruction_8(Insn, 0, 5); |
398 | 0 | uint64_t Sign = fieldFromInstruction_8(Insn, 5, 1) ? -1 : 1; |
399 | 0 | uint64_t Result = Sign * ((Upper << 6) + Lower); |
400 | 0 | MCOperand_CreateImm0(Inst, (Result)); |
401 | 0 | return MCDisassembler_Success; |
402 | 0 | } |
403 | | |
404 | | static DecodeStatus getInstruction(MCInst *Instr, uint64_t *Size, const uint8_t *Bytes, |
405 | | size_t BytesLen, uint64_t Address, SStream *cStream) |
406 | 0 | { |
407 | 0 | DecodeStatus Result; |
408 | 0 | if (BytesLen < 2) { |
409 | 0 | *Size = 0; |
410 | 0 | return MCDisassembler_Fail; |
411 | 0 | } |
412 | 0 | uint8_t DecodeByte = (Bytes[1] & 0xF7) >> 3; |
413 | | // 0x00 -> 0x07 are 32-bit instructions. |
414 | | // 0x08 -> 0x1F are 16-bit instructions. |
415 | 0 | if (DecodeByte < 0x08) { |
416 | | // 32-bit instruction. |
417 | 0 | if (BytesLen < 4) { |
418 | | // Did we decode garbage? |
419 | 0 | *Size = 0; |
420 | 0 | return MCDisassembler_Fail; |
421 | 0 | } |
422 | 0 | if (BytesLen >= 8) { |
423 | | // Attempt to decode 64-bit instruction. |
424 | 0 | uint64_t Insn64; |
425 | 0 | if (!readInstruction64(Bytes, BytesLen, Address, Size, &Insn64)) |
426 | 0 | return MCDisassembler_Fail; |
427 | 0 | Result = decodeInstruction_8(DecoderTable64, Instr, |
428 | 0 | Insn64, Address, NULL); |
429 | 0 | if (MCDisassembler_Success == Result) { |
430 | 0 | ; |
431 | 0 | return Result; |
432 | 0 | }; |
433 | 0 | } |
434 | 0 | uint32_t Insn32; |
435 | 0 | if (!readInstruction32(Bytes, BytesLen, Address, Size, &Insn32)) { |
436 | 0 | return MCDisassembler_Fail; |
437 | 0 | } |
438 | | // Calling the auto-generated decoder function. |
439 | 0 | return decodeInstruction_4(DecoderTable32, Instr, Insn32, |
440 | 0 | Address, NULL); |
441 | 0 | } else { |
442 | 0 | if (BytesLen >= 6) { |
443 | | // Attempt to treat as instr. with limm data. |
444 | 0 | uint64_t Insn48; |
445 | 0 | if (!readInstruction48(Bytes, BytesLen, Address, Size, &Insn48)) |
446 | 0 | return MCDisassembler_Fail; |
447 | 0 | Result = decodeInstruction_8(DecoderTable48, Instr, |
448 | 0 | Insn48, Address, NULL); |
449 | 0 | if (MCDisassembler_Success == Result) { |
450 | 0 | ; |
451 | 0 | return Result; |
452 | 0 | }; |
453 | 0 | } |
454 | | |
455 | 0 | uint32_t Insn16; |
456 | 0 | if (!readInstruction16(Bytes, BytesLen, Address, Size, &Insn16)) |
457 | 0 | return MCDisassembler_Fail; |
458 | | |
459 | | // Calling the auto-generated decoder function. |
460 | 0 | return decodeInstruction_2(DecoderTable16, Instr, Insn16, |
461 | 0 | Address, NULL); |
462 | 0 | } |
463 | 0 | } |
464 | | |
465 | | DecodeStatus ARC_LLVM_getInstruction(MCInst *MI, uint64_t *Size, |
466 | | const uint8_t *Bytes, |
467 | | size_t BytesLen, uint64_t Address, |
468 | | SStream *CS) |
469 | 0 | { |
470 | 0 | return getInstruction(MI, Size, Bytes, BytesLen, Address, CS); |
471 | 0 | } |
472 | | |
473 | | #endif |