/src/capstonenext/arch/M68K/M68KInstPrinter.c
Line | Count | Source (jump to first uncovered line) |
1 | | /* Capstone Disassembly Engine */ |
2 | | /* M68K Backend by Daniel Collin <daniel@collin.com> 2015-2016 */ |
3 | | |
4 | | #include <stdio.h> // DEBUG |
5 | | #include <stdlib.h> |
6 | | #include <string.h> |
7 | | |
8 | | #include "M68KInstPrinter.h" |
9 | | |
10 | | #include "M68KDisassembler.h" |
11 | | |
12 | | #include "../../cs_priv.h" |
13 | | #include "../../Mapping.h" |
14 | | #include "../../utils.h" |
15 | | |
16 | | #include "../../MCInst.h" |
17 | | #include "../../MCInstrDesc.h" |
18 | | #include "../../MCRegisterInfo.h" |
19 | | |
20 | | #ifndef CAPSTONE_DIET |
21 | | static const char s_spacing[] = " "; |
22 | | |
23 | | static const char* const s_reg_names[] = { |
24 | | "invalid", |
25 | | "d0", "d1", "d2", "d3", "d4", "d5", "d6", "d7", |
26 | | "a0", "a1", "a2", "a3", "a4", "a5", "a6", "a7", |
27 | | "fp0", "fp1", "fp2", "fp3", "fp4", "fp5", "fp6", "fp7", |
28 | | "pc", |
29 | | "sr", "ccr", "sfc", "dfc", "usp", "vbr", "cacr", |
30 | | "caar", "msp", "isp", "tc", "itt0", "itt1", "dtt0", |
31 | | "dtt1", "mmusr", "urp", "srp", |
32 | | |
33 | | "fpcr", "fpsr", "fpiar", |
34 | | }; |
35 | | |
36 | | static const char* const s_instruction_names[] = { |
37 | | "invalid", |
38 | | "abcd", "add", "adda", "addi", "addq", "addx", "and", "andi", "asl", "asr", "bhs", "blo", "bhi", "bls", "bcc", "bcs", "bne", "beq", "bvc", |
39 | | "bvs", "bpl", "bmi", "bge", "blt", "bgt", "ble", "bra", "bsr", "bchg", "bclr", "bset", "btst", "bfchg", "bfclr", "bfexts", "bfextu", "bfffo", "bfins", |
40 | | "bfset", "bftst", "bkpt", "callm", "cas", "cas2", "chk", "chk2", "clr", "cmp", "cmpa", "cmpi", "cmpm", "cmp2", "cinvl", "cinvp", "cinva", "cpushl", "cpushp", |
41 | | "cpusha", "dbt", "dbf", "dbhi", "dbls", "dbcc", "dbcs", "dbne", "dbeq", "dbvc", "dbvs", "dbpl", "dbmi", "dbge", "dblt", "dbgt", "dble", "dbra", |
42 | | "divs", "divsl", "divu", "divul", "eor", "eori", "exg", "ext", "extb", "fabs", "fsabs", "fdabs", "facos", "fadd", "fsadd", "fdadd", "fasin", |
43 | | "fatan", "fatanh", "fbf", "fbeq", "fbogt", "fboge", "fbolt", "fbole", "fbogl", "fbor", "fbun", "fbueq", "fbugt", "fbuge", "fbult", "fbule", "fbne", "fbt", |
44 | | "fbsf", "fbseq", "fbgt", "fbge", "fblt", "fble", "fbgl", "fbgle", "fbngle", "fbngl", "fbnle", "fbnlt", "fbnge", "fbngt", "fbsne", "fbst", "fcmp", "fcos", |
45 | | "fcosh", "fdbf", "fdbeq", "fdbogt", "fdboge", "fdbolt", "fdbole", "fdbogl", "fdbor", "fdbun", "fdbueq", "fdbugt", "fdbuge", "fdbult", "fdbule", "fdbne", |
46 | | "fdbt", "fdbsf", "fdbseq", "fdbgt", "fdbge", "fdblt", "fdble", "fdbgl", "fdbgle", "fdbngle", "fdbngl", "fdbnle", "fdbnlt", "fdbnge", "fdbngt", "fdbsne", |
47 | | "fdbst", "fdiv", "fsdiv", "fddiv", "fetox", "fetoxm1", "fgetexp", "fgetman", "fint", "fintrz", "flog10", "flog2", "flogn", "flognp1", "fmod", "fmove", |
48 | | "fsmove", "fdmove", "fmovecr", "fmovem", "fmul", "fsmul", "fdmul", "fneg", "fsneg", "fdneg", "fnop", "frem", "frestore", "fsave", "fscale", "fsgldiv", |
49 | | "fsglmul", "fsin", "fsincos", "fsinh", "fsqrt", "fssqrt", "fdsqrt", "fsf", "fseq", "fsogt", "fsoge", "fsolt", "fsole", "fsogl", "fsor", "fsun", "fsueq", |
50 | | "fsugt", "fsuge", "fsult", "fsule", "fsne", "fst", "fssf", "fsseq", "fsgt", "fsge", "fslt", "fsle", "fsgl", "fsgle", "fsngle", |
51 | | "fsngl", "fsnle", "fsnlt", "fsnge", "fsngt", "fssne", "fsst", "fsub", "fssub", "fdsub", "ftan", "ftanh", "ftentox", "ftrapf", "ftrapeq", "ftrapogt", |
52 | | "ftrapoge", "ftrapolt", "ftrapole", "ftrapogl", "ftrapor", "ftrapun", "ftrapueq", "ftrapugt", "ftrapuge", "ftrapult", "ftrapule", "ftrapne", "ftrapt", |
53 | | "ftrapsf", "ftrapseq", "ftrapgt", "ftrapge", "ftraplt", "ftraple", "ftrapgl", "ftrapgle", "ftrapngle", "ftrapngl", "ftrapnle", "ftrapnlt", "ftrapnge", |
54 | | "ftrapngt", "ftrapsne", "ftrapst", "ftst", "ftwotox", "halt", "illegal", "jmp", "jsr", "lea", "link", "lpstop", "lsl", "lsr", "move", "movea", "movec", |
55 | | "movem", "movep", "moveq", "moves", "move16", "muls", "mulu", "nbcd", "neg", "negx", "nop", "not", "or", "ori", "pack", "pea", "pflush", "pflusha", |
56 | | "pflushan", "pflushn", "ploadr", "ploadw", "plpar", "plpaw", "pmove", "pmovefd", "ptestr", "ptestw", "pulse", "rems", "remu", "reset", "rol", "ror", |
57 | | "roxl", "roxr", "rtd", "rte", "rtm", "rtr", "rts", "sbcd", "st", "sf", "shi", "sls", "scc", "shs", "scs", "slo", "sne", "seq", "svc", "svs", "spl", "smi", |
58 | | "sge", "slt", "sgt", "sle", "stop", "sub", "suba", "subi", "subq", "subx", "swap", "tas", "trap", "trapv", "trapt", "trapf", "traphi", "trapls", |
59 | | "trapcc", "traphs", "trapcs", "traplo", "trapne", "trapeq", "trapvc", "trapvs", "trappl", "trapmi", "trapge", "traplt", "trapgt", "traple", "tst", "unlk", "unpk", |
60 | | }; |
61 | | #endif |
62 | | |
63 | | |
64 | | #ifndef CAPSTONE_DIET |
65 | | static const char* getRegName(m68k_reg reg) |
66 | 27.5k | { |
67 | 27.5k | return s_reg_names[(int)reg]; |
68 | 27.5k | } |
69 | | |
70 | | static void printRegbitsRange(char* buffer, size_t buf_len, uint32_t data, const char* prefix) |
71 | 7.10k | { |
72 | 7.10k | unsigned int first = 0; |
73 | 7.10k | unsigned int run_length = 0; |
74 | 7.10k | int i; |
75 | | |
76 | 55.6k | for (i = 0; i < 8; ++i) { |
77 | 48.5k | if (data & (1 << i)) { |
78 | 8.76k | first = i; |
79 | 8.76k | run_length = 0; |
80 | | |
81 | 17.0k | while (i < 7 && (data & (1 << (i + 1)))) { |
82 | 8.28k | i++; |
83 | 8.28k | run_length++; |
84 | 8.28k | } |
85 | | |
86 | 8.76k | if (buffer[0] != 0) |
87 | 6.39k | strncat(buffer, "/", buf_len - 1); |
88 | | |
89 | 8.76k | snprintf(buffer + strlen(buffer), buf_len, "%s%d", prefix, first); |
90 | 8.76k | if (run_length > 0) |
91 | 4.87k | snprintf(buffer + strlen(buffer), buf_len, "-%s%d", prefix, first + run_length); |
92 | 8.76k | } |
93 | 48.5k | } |
94 | 7.10k | } |
95 | | |
96 | | static void registerBits(SStream* O, const cs_m68k_op* op) |
97 | 2.61k | { |
98 | 2.61k | char buffer[128]; |
99 | 2.61k | unsigned int data = op->register_bits; |
100 | | |
101 | 2.61k | buffer[0] = 0; |
102 | | |
103 | 2.61k | if (!data) { |
104 | 251 | SStream_concat(O, "%s", "#$0"); |
105 | 251 | return; |
106 | 251 | } |
107 | | |
108 | 2.36k | printRegbitsRange(buffer, sizeof(buffer), data & 0xff, "d"); |
109 | 2.36k | printRegbitsRange(buffer, sizeof(buffer), (data >> 8) & 0xff, "a"); |
110 | 2.36k | printRegbitsRange(buffer, sizeof(buffer), (data >> 16) & 0xff, "fp"); |
111 | | |
112 | 2.36k | SStream_concat(O, "%s", buffer); |
113 | 2.36k | } |
114 | | |
115 | | static void registerPair(SStream* O, const cs_m68k_op* op) |
116 | 563 | { |
117 | 563 | SStream_concat(O, "%s:%s", s_reg_names[op->reg_pair.reg_0], |
118 | 563 | s_reg_names[op->reg_pair.reg_1]); |
119 | 563 | } |
120 | | |
121 | | static void printAddressingMode(SStream* O, unsigned int pc, const cs_m68k* inst, const cs_m68k_op* op) |
122 | 296k | { |
123 | 296k | switch (op->address_mode) { |
124 | 22.0k | case M68K_AM_NONE: |
125 | 22.0k | switch (op->type) { |
126 | 2.61k | case M68K_OP_REG_BITS: |
127 | 2.61k | registerBits(O, op); |
128 | 2.61k | break; |
129 | 563 | case M68K_OP_REG_PAIR: |
130 | 563 | registerPair(O, op); |
131 | 563 | break; |
132 | 18.4k | case M68K_OP_REG: |
133 | 18.4k | SStream_concat(O, "%s", s_reg_names[op->reg]); |
134 | 18.4k | break; |
135 | 364 | default: |
136 | 364 | break; |
137 | 22.0k | } |
138 | 22.0k | break; |
139 | | |
140 | 98.7k | case M68K_AM_REG_DIRECT_DATA: SStream_concat(O, "d%d", (op->reg - M68K_REG_D0)); break; |
141 | 14.7k | case M68K_AM_REG_DIRECT_ADDR: SStream_concat(O, "a%d", (op->reg - M68K_REG_A0)); break; |
142 | 14.6k | case M68K_AM_REGI_ADDR: SStream_concat(O, "(a%d)", (op->reg - M68K_REG_A0)); break; |
143 | 16.9k | case M68K_AM_REGI_ADDR_POST_INC: SStream_concat(O, "(a%d)+", (op->reg - M68K_REG_A0)); break; |
144 | 31.0k | case M68K_AM_REGI_ADDR_PRE_DEC: SStream_concat(O, "-(a%d)", (op->reg - M68K_REG_A0)); break; |
145 | 12.8k | case M68K_AM_REGI_ADDR_DISP: SStream_concat(O, "%s$%x(a%d)", op->mem.disp < 0 ? "-" : "", abs(op->mem.disp), (op->mem.base_reg - M68K_REG_A0)); break; |
146 | 1.28k | case M68K_AM_PCI_DISP: SStream_concat(O, "$%x(pc)", pc + 2 + op->mem.disp); break; |
147 | 2.43k | case M68K_AM_ABSOLUTE_DATA_SHORT: SStream_concat(O, "$%x.w", op->imm); break; |
148 | 1.35k | case M68K_AM_ABSOLUTE_DATA_LONG: SStream_concat(O, "$%x.l", op->imm); break; |
149 | 46.5k | case M68K_AM_IMMEDIATE: |
150 | 46.5k | if (inst->op_size.type == M68K_SIZE_TYPE_FPU) { |
151 | | #if defined(_KERNEL_MODE) |
152 | | // Issue #681: Windows kernel does not support formatting float point |
153 | | SStream_concat(O, "#<float_point_unsupported>"); |
154 | | break; |
155 | | #else |
156 | 113 | if (inst->op_size.fpu_size == M68K_FPU_SIZE_SINGLE) |
157 | 60 | SStream_concat(O, "#%f", op->simm); |
158 | 53 | else if (inst->op_size.fpu_size == M68K_FPU_SIZE_DOUBLE) |
159 | 53 | SStream_concat(O, "#%f", op->dimm); |
160 | 0 | else |
161 | 0 | SStream_concat(O, "#<unsupported>"); |
162 | 113 | break; |
163 | 113 | #endif |
164 | 113 | } |
165 | 46.4k | SStream_concat(O, "#$%x", op->imm); |
166 | 46.4k | break; |
167 | 983 | case M68K_AM_PCI_INDEX_8_BIT_DISP: |
168 | 983 | SStream_concat(O, "$%x(pc,%s%s.%c)", pc + 2 + op->mem.disp, s_spacing, getRegName(op->mem.index_reg), op->mem.index_size ? 'l' : 'w'); |
169 | 983 | break; |
170 | 8.83k | case M68K_AM_AREGI_INDEX_8_BIT_DISP: |
171 | 8.83k | SStream_concat(O, "%s$%x(%s,%s%s.%c)", op->mem.disp < 0 ? "-" : "", abs(op->mem.disp), getRegName(op->mem.base_reg), s_spacing, getRegName(op->mem.index_reg), op->mem.index_size ? 'l' : 'w'); |
172 | 8.83k | break; |
173 | 137 | case M68K_AM_PCI_INDEX_BASE_DISP: |
174 | 2.45k | case M68K_AM_AREGI_INDEX_BASE_DISP: |
175 | | |
176 | 2.45k | if (op->address_mode == M68K_AM_PCI_INDEX_BASE_DISP) { |
177 | 137 | SStream_concat(O, "$%x", pc + 2 + op->mem.in_disp); |
178 | 2.31k | } else { |
179 | 2.31k | if (op->mem.in_disp > 0) |
180 | 901 | SStream_concat(O, "$%x", op->mem.in_disp); |
181 | 2.31k | } |
182 | | |
183 | 2.45k | SStream_concat0(O, "("); |
184 | | |
185 | 2.45k | if (op->address_mode == M68K_AM_PCI_INDEX_BASE_DISP) { |
186 | 137 | SStream_concat(O, "pc,%s.%c", getRegName(op->mem.index_reg), op->mem.index_size ? 'l' : 'w'); |
187 | 2.31k | } else { |
188 | 2.31k | if (op->mem.base_reg != M68K_REG_INVALID) |
189 | 1.70k | SStream_concat(O, "a%d,%s", op->mem.base_reg - M68K_REG_A0, s_spacing); |
190 | 2.31k | SStream_concat(O, "%s.%c", getRegName(op->mem.index_reg), op->mem.index_size ? 'l' : 'w'); |
191 | 2.31k | } |
192 | | |
193 | 2.45k | if (op->mem.scale > 0) |
194 | 1.23k | SStream_concat(O, "%s*%s%d)", s_spacing, s_spacing, op->mem.scale); |
195 | 1.21k | else |
196 | 1.21k | SStream_concat0(O, ")"); |
197 | 2.45k | break; |
198 | | // It's ok to just use PCMI here as is as we set base_reg to PC in the disassembler. While this is not strictly correct it makes the code |
199 | | // easier and that is what actually happens when the code is executed anyway. |
200 | | |
201 | 235 | case M68K_AM_PC_MEMI_POST_INDEX: |
202 | 815 | case M68K_AM_PC_MEMI_PRE_INDEX: |
203 | 2.41k | case M68K_AM_MEMI_PRE_INDEX: |
204 | 4.67k | case M68K_AM_MEMI_POST_INDEX: |
205 | 4.67k | SStream_concat0(O, "(["); |
206 | | |
207 | 4.67k | if (op->address_mode == M68K_AM_PC_MEMI_POST_INDEX || op->address_mode == M68K_AM_PC_MEMI_PRE_INDEX) { |
208 | 815 | SStream_concat(O, "$%x", pc + 2 + op->mem.in_disp); |
209 | 3.85k | } else { |
210 | 3.85k | if (op->mem.in_disp > 0) |
211 | 2.59k | SStream_concat(O, "$%x", op->mem.in_disp); |
212 | 3.85k | } |
213 | | |
214 | 4.67k | if (op->mem.base_reg != M68K_REG_INVALID) { |
215 | 3.13k | if (op->mem.in_disp > 0) |
216 | 2.06k | SStream_concat(O, ",%s%s", s_spacing, getRegName(op->mem.base_reg)); |
217 | 1.07k | else |
218 | 1.07k | SStream_concat(O, "%s", getRegName(op->mem.base_reg)); |
219 | 3.13k | } |
220 | | |
221 | 4.67k | if (op->address_mode == M68K_AM_MEMI_POST_INDEX || op->address_mode == M68K_AM_PC_MEMI_POST_INDEX) |
222 | 2.49k | SStream_concat0(O, "]"); |
223 | | |
224 | 4.67k | if (op->mem.index_reg != M68K_REG_INVALID) |
225 | 3.26k | SStream_concat(O, ",%s%s.%c", s_spacing, getRegName(op->mem.index_reg), op->mem.index_size ? 'l' : 'w'); |
226 | | |
227 | 4.67k | if (op->mem.scale > 0) |
228 | 2.33k | SStream_concat(O, "%s*%s%d", s_spacing, s_spacing, op->mem.scale); |
229 | | |
230 | 4.67k | if (op->address_mode == M68K_AM_MEMI_PRE_INDEX || op->address_mode == M68K_AM_PC_MEMI_PRE_INDEX) |
231 | 2.17k | SStream_concat0(O, "]"); |
232 | | |
233 | 4.67k | if (op->mem.out_disp > 0) |
234 | 1.72k | SStream_concat(O, ",%s$%x", s_spacing, op->mem.out_disp); |
235 | | |
236 | 4.67k | SStream_concat0(O, ")"); |
237 | 4.67k | break; |
238 | 17.2k | case M68K_AM_BRANCH_DISPLACEMENT: |
239 | 17.2k | SStream_concat(O, "$%x", pc + 2 + op->br_disp.disp); |
240 | 17.2k | default: |
241 | 17.2k | break; |
242 | 296k | } |
243 | | |
244 | 296k | if (op->mem.bitfield) |
245 | 1.28k | SStream_concat(O, "{%d:%d}", op->mem.offset, op->mem.width); |
246 | 296k | } |
247 | | #endif |
248 | | |
249 | | #define m68k_sizeof_array(array) (int)(sizeof(array)/sizeof(array[0])) |
250 | 561k | #define m68k_min(a, b) (a < b) ? a : b |
251 | | |
252 | | void M68K_printInst(MCInst* MI, SStream* O, void* PrinterInfo) |
253 | 187k | { |
254 | 187k | #ifndef CAPSTONE_DIET |
255 | 187k | m68k_info *info = (m68k_info *)PrinterInfo; |
256 | 187k | cs_m68k *ext = &info->extension; |
257 | 187k | cs_detail *detail = NULL; |
258 | 187k | int i = 0; |
259 | | |
260 | 187k | detail = MI->flat_insn->detail; |
261 | 187k | if (detail) { |
262 | 187k | int regs_read_count = m68k_min(m68k_sizeof_array(detail->regs_read), info->regs_read_count); |
263 | 187k | int regs_write_count = m68k_min(m68k_sizeof_array(detail->regs_write), info->regs_write_count); |
264 | 187k | int groups_count = m68k_min(m68k_sizeof_array(detail->groups), info->groups_count); |
265 | | |
266 | 187k | memcpy(&detail->m68k, ext, sizeof(cs_m68k)); |
267 | | |
268 | 187k | memcpy(&detail->regs_read, &info->regs_read, regs_read_count * sizeof(info->regs_read[0])); |
269 | 187k | detail->regs_read_count = regs_read_count; |
270 | | |
271 | 187k | memcpy(&detail->regs_write, &info->regs_write, regs_write_count * sizeof(info->regs_write[0])); |
272 | 187k | detail->regs_write_count = regs_write_count; |
273 | | |
274 | 187k | memcpy(&detail->groups, &info->groups, groups_count); |
275 | 187k | detail->groups_count = groups_count; |
276 | 187k | } |
277 | | |
278 | 187k | if (MI->Opcode == M68K_INS_INVALID) { |
279 | 21.1k | if (ext->op_count) |
280 | 21.1k | SStream_concat(O, "dc.w $%x", ext->operands[0].imm); |
281 | 0 | else |
282 | 0 | SStream_concat(O, "dc.w $<unknown>"); |
283 | 21.1k | return; |
284 | 21.1k | } |
285 | | |
286 | 165k | SStream_concat0(O, (char*)s_instruction_names[MI->Opcode]); |
287 | | |
288 | 165k | switch (ext->op_size.type) { |
289 | 0 | case M68K_SIZE_TYPE_INVALID : |
290 | 0 | break; |
291 | | |
292 | 164k | case M68K_SIZE_TYPE_CPU : |
293 | 164k | switch (ext->op_size.cpu_size) { |
294 | 49.7k | case M68K_CPU_SIZE_BYTE: SStream_concat0(O, ".b"); break; |
295 | 47.6k | case M68K_CPU_SIZE_WORD: SStream_concat0(O, ".w"); break; |
296 | 44.2k | case M68K_CPU_SIZE_LONG: SStream_concat0(O, ".l"); break; |
297 | 22.4k | case M68K_CPU_SIZE_NONE: break; |
298 | 164k | } |
299 | 164k | break; |
300 | | |
301 | 164k | case M68K_SIZE_TYPE_FPU : |
302 | 1.83k | switch (ext->op_size.fpu_size) { |
303 | 271 | case M68K_FPU_SIZE_SINGLE: SStream_concat0(O, ".s"); break; |
304 | 928 | case M68K_FPU_SIZE_DOUBLE: SStream_concat0(O, ".d"); break; |
305 | 631 | case M68K_FPU_SIZE_EXTENDED: SStream_concat0(O, ".x"); break; |
306 | 0 | case M68K_FPU_SIZE_NONE: break; |
307 | 1.83k | } |
308 | 1.83k | break; |
309 | 165k | } |
310 | | |
311 | 165k | SStream_concat0(O, " "); |
312 | | |
313 | | // this one is a bit spacial so we do special things |
314 | | |
315 | 165k | if (MI->Opcode == M68K_INS_CAS2) { |
316 | 196 | int reg_value_0, reg_value_1; |
317 | 196 | printAddressingMode(O, info->pc, ext, &ext->operands[0]); SStream_concat0(O, ","); |
318 | 196 | printAddressingMode(O, info->pc, ext, &ext->operands[1]); SStream_concat0(O, ","); |
319 | 196 | reg_value_0 = ext->operands[2].register_bits >> 4; |
320 | 196 | reg_value_1 = ext->operands[2].register_bits & 0xf; |
321 | 196 | SStream_concat(O, "(%s):(%s)", s_reg_names[M68K_REG_D0 + reg_value_0], s_reg_names[M68K_REG_D0 + reg_value_1]); |
322 | 196 | return; |
323 | 196 | } |
324 | | |
325 | 462k | for (i = 0; i < ext->op_count; ++i) { |
326 | 296k | printAddressingMode(O, info->pc, ext, &ext->operands[i]); |
327 | 296k | if ((i + 1) != ext->op_count) |
328 | 131k | SStream_concat(O, ",%s", s_spacing); |
329 | 296k | } |
330 | 165k | #endif |
331 | 165k | } |
332 | | |
333 | | const char* M68K_reg_name(csh handle, unsigned int reg) |
334 | 237k | { |
335 | | #ifdef CAPSTONE_DIET |
336 | | return NULL; |
337 | | #else |
338 | 237k | if (reg >= ARR_SIZE(s_reg_names)) { |
339 | 0 | return NULL; |
340 | 0 | } |
341 | 237k | return s_reg_names[(int)reg]; |
342 | 237k | #endif |
343 | 237k | } |
344 | | |
345 | | void M68K_get_insn_id(cs_struct* h, cs_insn* insn, unsigned int id) |
346 | 187k | { |
347 | 187k | insn->id = id; // These id's matches for 68k |
348 | 187k | } |
349 | | |
350 | | const char* M68K_insn_name(csh handle, unsigned int id) |
351 | 187k | { |
352 | | #ifdef CAPSTONE_DIET |
353 | | return NULL; |
354 | | #else |
355 | 187k | return s_instruction_names[id]; |
356 | 187k | #endif |
357 | 187k | } |
358 | | |
359 | | #ifndef CAPSTONE_DIET |
360 | | static const name_map group_name_maps[] = { |
361 | | { M68K_GRP_INVALID , NULL }, |
362 | | { M68K_GRP_JUMP, "jump" }, |
363 | | { M68K_GRP_RET , "ret" }, |
364 | | { M68K_GRP_IRET, "iret" }, |
365 | | { M68K_GRP_BRANCH_RELATIVE, "branch_relative" }, |
366 | | }; |
367 | | #endif |
368 | | |
369 | | const char *M68K_group_name(csh handle, unsigned int id) |
370 | 38.4k | { |
371 | 38.4k | #ifndef CAPSTONE_DIET |
372 | 38.4k | return id2name(group_name_maps, ARR_SIZE(group_name_maps), id); |
373 | | #else |
374 | | return NULL; |
375 | | #endif |
376 | 38.4k | } |
377 | | |
378 | | #ifndef CAPSTONE_DIET |
379 | | void M68K_reg_access(const cs_insn *insn, |
380 | | cs_regs regs_read, uint8_t *regs_read_count, |
381 | | cs_regs regs_write, uint8_t *regs_write_count) |
382 | 0 | { |
383 | 0 | uint8_t read_count, write_count; |
384 | |
|
385 | 0 | read_count = insn->detail->regs_read_count; |
386 | 0 | write_count = insn->detail->regs_write_count; |
387 | | |
388 | | // implicit registers |
389 | 0 | memcpy(regs_read, insn->detail->regs_read, |
390 | 0 | read_count * sizeof(insn->detail->regs_read[0])); |
391 | 0 | memcpy(regs_write, insn->detail->regs_write, |
392 | 0 | write_count * sizeof(insn->detail->regs_write[0])); |
393 | |
|
394 | 0 | *regs_read_count = read_count; |
395 | 0 | *regs_write_count = write_count; |
396 | 0 | } |
397 | | #endif |
398 | | |