Coverage Report

Created: 2025-07-01 07:03

/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
32.2k
{
38
32.2k
  SStream ss;
39
32.2k
  char *p, *p2, tmp[8];
40
32.2k
  unsigned int unit = 0;
41
32.2k
  int i;
42
32.2k
  cs_tms320c64x *tms320c64x;
43
44
32.2k
  if (mci->csh->detail) {
45
32.2k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
32.2k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
32.2k
      switch(insn->detail->groups[i]) {
49
7.65k
        case TMS320C64X_GRP_FUNIT_D:
50
7.65k
          unit = TMS320C64X_FUNIT_D;
51
7.65k
          break;
52
7.12k
        case TMS320C64X_GRP_FUNIT_L:
53
7.12k
          unit = TMS320C64X_FUNIT_L;
54
7.12k
          break;
55
1.91k
        case TMS320C64X_GRP_FUNIT_M:
56
1.91k
          unit = TMS320C64X_FUNIT_M;
57
1.91k
          break;
58
14.8k
        case TMS320C64X_GRP_FUNIT_S:
59
14.8k
          unit = TMS320C64X_FUNIT_S;
60
14.8k
          break;
61
730
        case TMS320C64X_GRP_FUNIT_NO:
62
730
          unit = TMS320C64X_FUNIT_NO;
63
730
          break;
64
32.2k
      }
65
32.2k
      if (unit != 0)
66
32.2k
        break;
67
32.2k
    }
68
32.2k
    tms320c64x->funit.unit = unit;
69
70
32.2k
    SStream_Init(&ss);
71
32.2k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
21.0k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
32.2k
    p = strchr(insn_asm, '\t');
75
32.2k
    if (p != NULL)
76
31.7k
      *p++ = '\0';
77
78
32.2k
    SStream_concat0(&ss, insn_asm);
79
32.2k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
24.7k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
18.7k
        p2--;
82
5.99k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
5.99k
      if (*p2 == 'a')
87
2.74k
        strcpy(tmp, "1T");
88
3.25k
      else
89
3.25k
        strcpy(tmp, "2T");
90
26.2k
    } else {
91
26.2k
      tmp[0] = '\0';
92
26.2k
    }
93
32.2k
    switch(tms320c64x->funit.unit) {
94
7.65k
      case TMS320C64X_FUNIT_D:
95
7.65k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
7.65k
        break;
97
7.12k
      case TMS320C64X_FUNIT_L:
98
7.12k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
7.12k
        break;
100
1.91k
      case TMS320C64X_FUNIT_M:
101
1.91k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
1.91k
        break;
103
14.8k
      case TMS320C64X_FUNIT_S:
104
14.8k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
14.8k
        break;
106
32.2k
    }
107
32.2k
    if (tms320c64x->funit.crosspath > 0)
108
8.02k
      SStream_concat0(&ss, "X");
109
110
32.2k
    if (p != NULL)
111
31.7k
      SStream_concat(&ss, "\t%s", p);
112
113
32.2k
    if (tms320c64x->parallel != 0)
114
15.1k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
32.2k
    strcpy(insn_asm, ss.buffer);
118
32.2k
  }
119
32.2k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
61.3k
{
129
61.3k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
61.3k
  unsigned reg;
131
132
61.3k
  if (MCOperand_isReg(Op)) {
133
40.9k
    reg = MCOperand_getReg(Op);
134
40.9k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
766
      switch(reg) {
136
38
        case TMS320C64X_REG_EFR:
137
38
          SStream_concat0(O, "EFR");
138
38
          break;
139
29
        case TMS320C64X_REG_IFR:
140
29
          SStream_concat0(O, "IFR");
141
29
          break;
142
699
        default:
143
699
          SStream_concat0(O, getRegisterName(reg));
144
699
          break;
145
766
      }
146
40.1k
    } else {
147
40.1k
      SStream_concat0(O, getRegisterName(reg));
148
40.1k
    }
149
150
40.9k
    if (MI->csh->detail) {
151
40.9k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
40.9k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
40.9k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
40.9k
    }
155
40.9k
  } else if (MCOperand_isImm(Op)) {
156
20.3k
    int64_t Imm = MCOperand_getImm(Op);
157
158
20.3k
    if (Imm >= 0) {
159
16.3k
      if (Imm > HEX_THRESHOLD)
160
10.6k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
5.62k
      else
162
5.62k
        SStream_concat(O, "%"PRIu64, Imm);
163
16.3k
    } else {
164
4.03k
      if (Imm < -HEX_THRESHOLD)
165
3.85k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
182
      else
167
182
        SStream_concat(O, "-%"PRIu64, -Imm);
168
4.03k
    }
169
170
20.3k
    if (MI->csh->detail) {
171
20.3k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
20.3k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
20.3k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
20.3k
    }
175
20.3k
  }
176
61.3k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
2.74k
{
180
2.74k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
2.74k
  int64_t Val = MCOperand_getImm(Op);
182
2.74k
  unsigned scaled, base, offset, mode, unit;
183
2.74k
  cs_tms320c64x *tms320c64x;
184
2.74k
  char st, nd;
185
186
2.74k
  scaled = (Val >> 19) & 1;
187
2.74k
  base = (Val >> 12) & 0x7f;
188
2.74k
  offset = (Val >> 5) & 0x7f;
189
2.74k
  mode = (Val >> 1) & 0xf;
190
2.74k
  unit = Val & 1;
191
192
2.74k
  if (scaled) {
193
2.37k
    st = '[';
194
2.37k
    nd = ']';
195
2.37k
  } else {
196
372
    st = '(';
197
372
    nd = ')';
198
372
  }
199
200
2.74k
  switch(mode) {
201
284
    case 0:
202
284
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
284
      break;
204
188
    case 1:
205
188
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
188
      break;
207
306
    case 4:
208
306
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
306
      break;
210
112
    case 5:
211
112
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
112
      break;
213
292
    case 8:
214
292
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
292
      break;
216
225
    case 9:
217
225
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
225
      break;
219
286
    case 10:
220
286
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
286
      break;
222
465
    case 11:
223
465
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
465
      break;
225
272
    case 12:
226
272
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
272
      break;
228
85
    case 13:
229
85
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
85
      break;
231
94
    case 14:
232
94
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
94
      break;
234
135
    case 15:
235
135
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
135
      break;
237
2.74k
  }
238
239
2.74k
  if (MI->csh->detail) {
240
2.74k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
2.74k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
2.74k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
2.74k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
2.74k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
2.74k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
2.74k
    switch(mode) {
248
284
      case 0:
249
284
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
284
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
284
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
284
        break;
253
188
      case 1:
254
188
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
188
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
188
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
188
        break;
258
306
      case 4:
259
306
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
306
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
306
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
306
        break;
263
112
      case 5:
264
112
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
112
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
112
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
112
        break;
268
292
      case 8:
269
292
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
292
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
292
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
292
        break;
273
225
      case 9:
274
225
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
225
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
225
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
225
        break;
278
286
      case 10:
279
286
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
286
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
286
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
286
        break;
283
465
      case 11:
284
465
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
465
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
465
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
465
        break;
288
272
      case 12:
289
272
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
272
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
272
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
272
        break;
293
85
      case 13:
294
85
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
85
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
85
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
85
        break;
298
94
      case 14:
299
94
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
94
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
94
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
94
        break;
303
135
      case 15:
304
135
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
135
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
135
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
135
        break;
308
2.74k
    }
309
2.74k
    tms320c64x->op_count++;
310
2.74k
  }
311
2.74k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
3.25k
{
315
3.25k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
3.25k
  int64_t Val = MCOperand_getImm(Op);
317
3.25k
  uint16_t offset;
318
3.25k
  unsigned basereg;
319
3.25k
  cs_tms320c64x *tms320c64x;
320
321
3.25k
  basereg = Val & 0x7f;
322
3.25k
  offset = (Val >> 7) & 0x7fff;
323
3.25k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
3.25k
  if (MI->csh->detail) {
326
3.25k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
3.25k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
3.25k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
3.25k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
3.25k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
3.25k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
3.25k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
3.25k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
3.25k
    tms320c64x->op_count++;
336
3.25k
  }
337
3.25k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
8.47k
{
341
8.47k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
8.47k
  unsigned reg = MCOperand_getReg(Op);
343
8.47k
  cs_tms320c64x *tms320c64x;
344
345
8.47k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
8.47k
  if (MI->csh->detail) {
348
8.47k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
8.47k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
8.47k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
8.47k
    tms320c64x->op_count++;
353
8.47k
  }
354
8.47k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
32.2k
{
358
32.2k
  unsigned opcode = MCInst_getOpcode(MI);
359
32.2k
  MCOperand *op;
360
361
32.2k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
39
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
95
    case TMS320C64x_ADD_l1_irr:
366
258
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
473
    case TMS320C64x_ADD_s1_irr:
369
473
      if ((MCInst_getNumOperands(MI) == 3) &&
370
473
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
473
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
473
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
473
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
151
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
151
        op = MCInst_getOperand(MI, 2);
377
151
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
151
        SStream_concat0(O, "SUB\t");
380
151
        printOperand(MI, 1, O);
381
151
        SStream_concat0(O, ", ");
382
151
        printOperand(MI, 2, O);
383
151
        SStream_concat0(O, ", ");
384
151
        printOperand(MI, 0, O);
385
386
151
        return true;
387
151
      }
388
322
      break;
389
32.2k
  }
390
32.0k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
246
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
301
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
345
    case TMS320C64x_ADD_l1_irr:
397
386
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
664
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
876
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
924
    case TMS320C64x_OR_s1_irr:
404
924
      if ((MCInst_getNumOperands(MI) == 3) &&
405
924
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
924
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
924
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
924
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
56
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
56
        MI->size--;
412
413
56
        SStream_concat0(O, "MV\t");
414
56
        printOperand(MI, 1, O);
415
56
        SStream_concat0(O, ", ");
416
56
        printOperand(MI, 0, O);
417
418
56
        return true;
419
56
      }
420
868
      break;
421
32.0k
  }
422
32.0k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
274
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
459
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
998
    case TMS320C64x_XOR_s1_irr:
429
998
      if ((MCInst_getNumOperands(MI) == 3) &&
430
998
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
998
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
998
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
998
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
140
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
140
        MI->size--;
437
438
140
        SStream_concat0(O, "NOT\t");
439
140
        printOperand(MI, 1, O);
440
140
        SStream_concat0(O, ", ");
441
140
        printOperand(MI, 0, O);
442
443
140
        return true;
444
140
      }
445
858
      break;
446
32.0k
  }
447
31.9k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
297
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
623
    case TMS320C64x_MVK_l2_ir:
452
623
      if ((MCInst_getNumOperands(MI) == 2) &&
453
623
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
623
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
623
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
184
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
184
        MI->size--;
459
460
184
        SStream_concat0(O, "ZERO\t");
461
184
        printOperand(MI, 0, O);
462
463
184
        return true;
464
184
      }
465
439
      break;
466
31.9k
  }
467
31.7k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
538
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
564
    case TMS320C64x_SUB_s1_rrr:
472
564
      if ((MCInst_getNumOperands(MI) == 3) &&
473
564
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
564
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
564
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
564
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
138
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
138
        MI->size -= 2;
480
481
138
        SStream_concat0(O, "ZERO\t");
482
138
        printOperand(MI, 0, O);
483
484
138
        return true;
485
138
      }
486
426
      break;
487
31.7k
  }
488
31.5k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
478
    case TMS320C64x_SUB_l1_irr:
491
644
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
656
    case TMS320C64x_SUB_s1_irr:
494
656
      if ((MCInst_getNumOperands(MI) == 3) &&
495
656
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
656
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
656
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
656
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
159
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
159
        MI->size--;
502
503
159
        SStream_concat0(O, "NEG\t");
504
159
        printOperand(MI, 1, O);
505
159
        SStream_concat0(O, ", ");
506
159
        printOperand(MI, 0, O);
507
508
159
        return true;
509
159
      }
510
497
      break;
511
31.5k
  }
512
31.4k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
144
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
225
    case TMS320C64x_PACKLH2_s1_rrr:
517
225
      if ((MCInst_getNumOperands(MI) == 3) &&
518
225
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
225
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
225
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
225
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
16
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
16
        MI->size--;
525
526
16
        SStream_concat0(O, "SWAP2\t");
527
16
        printOperand(MI, 1, O);
528
16
        SStream_concat0(O, ", ");
529
16
        printOperand(MI, 0, O);
530
531
16
        return true;
532
16
      }
533
209
      break;
534
31.4k
  }
535
31.4k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
730
    case TMS320C64x_NOP_n:
539
730
      if ((MCInst_getNumOperands(MI) == 1) &&
540
730
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
730
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
50
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
50
        MI->size--;
545
546
50
        SStream_concat0(O, "IDLE");
547
548
50
        return true;
549
50
      }
550
680
      if ((MCInst_getNumOperands(MI) == 1) &&
551
680
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
680
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
475
        MI->size--;
555
556
475
        SStream_concat0(O, "NOP");
557
558
475
        return true;
559
475
      }
560
205
      break;
561
31.4k
  }
562
563
30.8k
  return false;
564
31.4k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
32.2k
{
568
32.2k
  if (!printAliasInstruction(MI, O, Info))
569
30.8k
    printInstruction(MI, O, Info);
570
32.2k
}
571
572
#endif