Coverage Report

Created: 2025-07-09 06:32

/src/capstonenext/arch/RISCV/RISCVGenAsmWriter.inc
Line
Count
Source (jump to first uncovered line)
1
/*===- TableGen'erated file -------------------------------------*- C++ -*-===*\
2
|*                                                                            *|
3
|* Assembly Writer Source Fragment                                            *|
4
|*                                                                            *|
5
|* Automatically generated file, do not edit!                                 *|
6
|*                                                                            *|
7
\*===----------------------------------------------------------------------===*/
8
9
/* Capstone Disassembly Engine */
10
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2015 */
11
12
#include <stdio.h>  // debug
13
#include <capstone/platform.h>
14
#include <assert.h>
15
16
17
/// printInstruction - This method is automatically generated by tablegen
18
/// from the instruction set description.
19
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
20
54.4k
{
21
54.4k
#ifndef CAPSTONE_DIET
22
54.4k
  static const char AsmStrs[] = {
23
54.4k
  /* 0 */ 'l', 'l', 'a', 9, 0,
24
54.4k
  /* 5 */ 's', 'f', 'e', 'n', 'c', 'e', '.', 'v', 'm', 'a', 9, 0,
25
54.4k
  /* 17 */ 's', 'r', 'a', 9, 0,
26
54.4k
  /* 22 */ 'l', 'b', 9, 0,
27
54.4k
  /* 26 */ 's', 'b', 9, 0,
28
54.4k
  /* 30 */ 'c', '.', 's', 'u', 'b', 9, 0,
29
54.4k
  /* 37 */ 'a', 'u', 'i', 'p', 'c', 9, 0,
30
54.4k
  /* 44 */ 'c', 's', 'r', 'r', 'c', 9, 0,
31
54.4k
  /* 51 */ 'f', 's', 'u', 'b', '.', 'd', 9, 0,
32
54.4k
  /* 59 */ 'f', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
33
54.4k
  /* 68 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
34
54.4k
  /* 78 */ 's', 'c', '.', 'd', 9, 0,
35
54.4k
  /* 84 */ 'f', 'a', 'd', 'd', '.', 'd', 9, 0,
36
54.4k
  /* 92 */ 'f', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
37
54.4k
  /* 101 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
38
54.4k
  /* 111 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', 9, 0,
39
54.4k
  /* 121 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', 9, 0,
40
54.4k
  /* 131 */ 'f', 'l', 'e', '.', 'd', 9, 0,
41
54.4k
  /* 138 */ 'f', 's', 'g', 'n', 'j', '.', 'd', 9, 0,
42
54.4k
  /* 147 */ 'f', 'c', 'v', 't', '.', 'l', '.', 'd', 9, 0,
43
54.4k
  /* 157 */ 'f', 'm', 'u', 'l', '.', 'd', 9, 0,
44
54.4k
  /* 165 */ 'f', 'm', 'i', 'n', '.', 'd', 9, 0,
45
54.4k
  /* 173 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', 9, 0,
46
54.4k
  /* 183 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 'd', 9, 0,
47
54.4k
  /* 193 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', 9, 0,
48
54.4k
  /* 204 */ 'f', 'e', 'q', '.', 'd', 9, 0,
49
54.4k
  /* 211 */ 'l', 'r', '.', 'd', 9, 0,
50
54.4k
  /* 217 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', 9, 0,
51
54.4k
  /* 226 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', 9, 0,
52
54.4k
  /* 236 */ 'f', 'c', 'v', 't', '.', 's', '.', 'd', 9, 0,
53
54.4k
  /* 246 */ 'f', 'c', 'l', 'a', 's', 's', '.', 'd', 9, 0,
54
54.4k
  /* 256 */ 'f', 'l', 't', '.', 'd', 9, 0,
55
54.4k
  /* 263 */ 'f', 's', 'q', 'r', 't', '.', 'd', 9, 0,
56
54.4k
  /* 272 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 'd', 9, 0,
57
54.4k
  /* 283 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', 9, 0,
58
54.4k
  /* 294 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 'd', 9, 0,
59
54.4k
  /* 305 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', 9, 0,
60
54.4k
  /* 316 */ 'f', 'd', 'i', 'v', '.', 'd', 9, 0,
61
54.4k
  /* 324 */ 'f', 'c', 'v', 't', '.', 'w', '.', 'd', 9, 0,
62
54.4k
  /* 334 */ 'f', 'm', 'v', '.', 'x', '.', 'd', 9, 0,
63
54.4k
  /* 343 */ 'f', 'm', 'a', 'x', '.', 'd', 9, 0,
64
54.4k
  /* 351 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', 9, 0,
65
54.4k
  /* 361 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 'd', 9, 0,
66
54.4k
  /* 371 */ 'c', '.', 'a', 'd', 'd', 9, 0,
67
54.4k
  /* 378 */ 'c', '.', 'l', 'd', 9, 0,
68
54.4k
  /* 384 */ 'c', '.', 'f', 'l', 'd', 9, 0,
69
54.4k
  /* 391 */ 'c', '.', 'a', 'n', 'd', 9, 0,
70
54.4k
  /* 398 */ 'c', '.', 's', 'd', 9, 0,
71
54.4k
  /* 404 */ 'c', '.', 'f', 's', 'd', 9, 0,
72
54.4k
  /* 411 */ 'f', 'e', 'n', 'c', 'e', 9, 0,
73
54.4k
  /* 418 */ 'b', 'g', 'e', 9, 0,
74
54.4k
  /* 423 */ 'b', 'n', 'e', 9, 0,
75
54.4k
  /* 428 */ 'm', 'u', 'l', 'h', 9, 0,
76
54.4k
  /* 434 */ 's', 'h', 9, 0,
77
54.4k
  /* 438 */ 'f', 'e', 'n', 'c', 'e', '.', 'i', 9, 0,
78
54.4k
  /* 447 */ 'c', '.', 's', 'r', 'a', 'i', 9, 0,
79
54.4k
  /* 455 */ 'c', 's', 'r', 'r', 'c', 'i', 9, 0,
80
54.4k
  /* 463 */ 'c', '.', 'a', 'd', 'd', 'i', 9, 0,
81
54.4k
  /* 471 */ 'c', '.', 'a', 'n', 'd', 'i', 9, 0,
82
54.4k
  /* 479 */ 'w', 'f', 'i', 9, 0,
83
54.4k
  /* 484 */ 'c', '.', 'l', 'i', 9, 0,
84
54.4k
  /* 490 */ 'c', '.', 's', 'l', 'l', 'i', 9, 0,
85
54.4k
  /* 498 */ 'c', '.', 's', 'r', 'l', 'i', 9, 0,
86
54.4k
  /* 506 */ 'x', 'o', 'r', 'i', 9, 0,
87
54.4k
  /* 512 */ 'c', 's', 'r', 'r', 's', 'i', 9, 0,
88
54.4k
  /* 520 */ 's', 'l', 't', 'i', 9, 0,
89
54.4k
  /* 526 */ 'c', '.', 'l', 'u', 'i', 9, 0,
90
54.4k
  /* 533 */ 'c', 's', 'r', 'r', 'w', 'i', 9, 0,
91
54.4k
  /* 541 */ 'c', '.', 'j', 9, 0,
92
54.4k
  /* 546 */ 'c', '.', 'e', 'b', 'r', 'e', 'a', 'k', 9, 0,
93
54.4k
  /* 556 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 9, 0,
94
54.4k
  /* 566 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 9, 0,
95
54.4k
  /* 576 */ 'c', '.', 'j', 'a', 'l', 9, 0,
96
54.4k
  /* 583 */ 't', 'a', 'i', 'l', 9, 0,
97
54.4k
  /* 589 */ 'e', 'c', 'a', 'l', 'l', 9, 0,
98
54.4k
  /* 596 */ 's', 'l', 'l', 9, 0,
99
54.4k
  /* 601 */ 's', 'c', '.', 'd', '.', 'r', 'l', 9, 0,
100
54.4k
  /* 610 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
101
54.4k
  /* 623 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
102
54.4k
  /* 636 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'r', 'l', 9, 0,
103
54.4k
  /* 649 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'r', 'l', 9, 0,
104
54.4k
  /* 663 */ 'l', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
105
54.4k
  /* 672 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
106
54.4k
  /* 684 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
107
54.4k
  /* 697 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
108
54.4k
  /* 711 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
109
54.4k
  /* 725 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'r', 'l', 9, 0,
110
54.4k
  /* 738 */ 's', 'c', '.', 'w', '.', 'r', 'l', 9, 0,
111
54.4k
  /* 747 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
112
54.4k
  /* 760 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
113
54.4k
  /* 773 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'r', 'l', 9, 0,
114
54.4k
  /* 786 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'r', 'l', 9, 0,
115
54.4k
  /* 800 */ 'l', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
116
54.4k
  /* 809 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
117
54.4k
  /* 821 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
118
54.4k
  /* 834 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
119
54.4k
  /* 848 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
120
54.4k
  /* 862 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'r', 'l', 9, 0,
121
54.4k
  /* 875 */ 's', 'c', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
122
54.4k
  /* 886 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
123
54.4k
  /* 901 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
124
54.4k
  /* 916 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
125
54.4k
  /* 931 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
126
54.4k
  /* 947 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
127
54.4k
  /* 958 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
128
54.4k
  /* 972 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
129
54.4k
  /* 987 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
130
54.4k
  /* 1003 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
131
54.4k
  /* 1019 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
132
54.4k
  /* 1034 */ 's', 'c', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
133
54.4k
  /* 1045 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
134
54.4k
  /* 1060 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
135
54.4k
  /* 1075 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
136
54.4k
  /* 1090 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
137
54.4k
  /* 1106 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
138
54.4k
  /* 1117 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
139
54.4k
  /* 1131 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
140
54.4k
  /* 1146 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
141
54.4k
  /* 1162 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
142
54.4k
  /* 1178 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
143
54.4k
  /* 1193 */ 's', 'r', 'l', 9, 0,
144
54.4k
  /* 1198 */ 'm', 'u', 'l', 9, 0,
145
54.4k
  /* 1203 */ 'r', 'e', 'm', 9, 0,
146
54.4k
  /* 1208 */ 'c', '.', 'a', 'd', 'd', 'i', '4', 's', 'p', 'n', 9, 0,
147
54.4k
  /* 1220 */ 'f', 'e', 'n', 'c', 'e', '.', 't', 's', 'o', 9, 0,
148
54.4k
  /* 1231 */ 'c', '.', 'u', 'n', 'i', 'm', 'p', 9, 0,
149
54.4k
  /* 1240 */ 'c', '.', 'n', 'o', 'p', 9, 0,
150
54.4k
  /* 1247 */ 'c', '.', 'a', 'd', 'd', 'i', '1', '6', 's', 'p', 9, 0,
151
54.4k
  /* 1259 */ 'c', '.', 'l', 'd', 's', 'p', 9, 0,
152
54.4k
  /* 1267 */ 'c', '.', 'f', 'l', 'd', 's', 'p', 9, 0,
153
54.4k
  /* 1276 */ 'c', '.', 's', 'd', 's', 'p', 9, 0,
154
54.4k
  /* 1284 */ 'c', '.', 'f', 's', 'd', 's', 'p', 9, 0,
155
54.4k
  /* 1293 */ 'c', '.', 'l', 'w', 's', 'p', 9, 0,
156
54.4k
  /* 1301 */ 'c', '.', 'f', 'l', 'w', 's', 'p', 9, 0,
157
54.4k
  /* 1310 */ 'c', '.', 's', 'w', 's', 'p', 9, 0,
158
54.4k
  /* 1318 */ 'c', '.', 'f', 's', 'w', 's', 'p', 9, 0,
159
54.4k
  /* 1327 */ 's', 'c', '.', 'd', '.', 'a', 'q', 9, 0,
160
54.4k
  /* 1336 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
161
54.4k
  /* 1349 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
162
54.4k
  /* 1362 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 9, 0,
163
54.4k
  /* 1375 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 9, 0,
164
54.4k
  /* 1389 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
165
54.4k
  /* 1398 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
166
54.4k
  /* 1410 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
167
54.4k
  /* 1423 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
168
54.4k
  /* 1437 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
169
54.4k
  /* 1451 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 9, 0,
170
54.4k
  /* 1464 */ 's', 'c', '.', 'w', '.', 'a', 'q', 9, 0,
171
54.4k
  /* 1473 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
172
54.4k
  /* 1486 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
173
54.4k
  /* 1499 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 9, 0,
174
54.4k
  /* 1512 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 9, 0,
175
54.4k
  /* 1526 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
176
54.4k
  /* 1535 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
177
54.4k
  /* 1547 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
178
54.4k
  /* 1560 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
179
54.4k
  /* 1574 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
180
54.4k
  /* 1588 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 9, 0,
181
54.4k
  /* 1601 */ 'b', 'e', 'q', 9, 0,
182
54.4k
  /* 1606 */ 'c', '.', 'j', 'r', 9, 0,
183
54.4k
  /* 1612 */ 'c', '.', 'j', 'a', 'l', 'r', 9, 0,
184
54.4k
  /* 1620 */ 'c', '.', 'o', 'r', 9, 0,
185
54.4k
  /* 1626 */ 'c', '.', 'x', 'o', 'r', 9, 0,
186
54.4k
  /* 1633 */ 'f', 's', 'u', 'b', '.', 's', 9, 0,
187
54.4k
  /* 1641 */ 'f', 'm', 's', 'u', 'b', '.', 's', 9, 0,
188
54.4k
  /* 1650 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 's', 9, 0,
189
54.4k
  /* 1660 */ 'f', 'c', 'v', 't', '.', 'd', '.', 's', 9, 0,
190
54.4k
  /* 1670 */ 'f', 'a', 'd', 'd', '.', 's', 9, 0,
191
54.4k
  /* 1678 */ 'f', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
192
54.4k
  /* 1687 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
193
54.4k
  /* 1697 */ 'f', 'l', 'e', '.', 's', 9, 0,
194
54.4k
  /* 1704 */ 'f', 's', 'g', 'n', 'j', '.', 's', 9, 0,
195
54.4k
  /* 1713 */ 'f', 'c', 'v', 't', '.', 'l', '.', 's', 9, 0,
196
54.4k
  /* 1723 */ 'f', 'm', 'u', 'l', '.', 's', 9, 0,
197
54.4k
  /* 1731 */ 'f', 'm', 'i', 'n', '.', 's', 9, 0,
198
54.4k
  /* 1739 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 's', 9, 0,
199
54.4k
  /* 1749 */ 'f', 'e', 'q', '.', 's', 9, 0,
200
54.4k
  /* 1756 */ 'f', 'c', 'l', 'a', 's', 's', '.', 's', 9, 0,
201
54.4k
  /* 1766 */ 'f', 'l', 't', '.', 's', 9, 0,
202
54.4k
  /* 1773 */ 'f', 's', 'q', 'r', 't', '.', 's', 9, 0,
203
54.4k
  /* 1782 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 's', 9, 0,
204
54.4k
  /* 1793 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 's', 9, 0,
205
54.4k
  /* 1804 */ 'f', 'd', 'i', 'v', '.', 's', 9, 0,
206
54.4k
  /* 1812 */ 'f', 'c', 'v', 't', '.', 'w', '.', 's', 9, 0,
207
54.4k
  /* 1822 */ 'f', 'm', 'a', 'x', '.', 's', 9, 0,
208
54.4k
  /* 1830 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 's', 9, 0,
209
54.4k
  /* 1840 */ 'c', 's', 'r', 'r', 's', 9, 0,
210
54.4k
  /* 1847 */ 'm', 'r', 'e', 't', 9, 0,
211
54.4k
  /* 1853 */ 's', 'r', 'e', 't', 9, 0,
212
54.4k
  /* 1859 */ 'u', 'r', 'e', 't', 9, 0,
213
54.4k
  /* 1865 */ 'b', 'l', 't', 9, 0,
214
54.4k
  /* 1870 */ 's', 'l', 't', 9, 0,
215
54.4k
  /* 1875 */ 'l', 'b', 'u', 9, 0,
216
54.4k
  /* 1880 */ 'b', 'g', 'e', 'u', 9, 0,
217
54.4k
  /* 1886 */ 'm', 'u', 'l', 'h', 'u', 9, 0,
218
54.4k
  /* 1893 */ 's', 'l', 't', 'i', 'u', 9, 0,
219
54.4k
  /* 1900 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 'u', 9, 0,
220
54.4k
  /* 1911 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 'u', 9, 0,
221
54.4k
  /* 1922 */ 'r', 'e', 'm', 'u', 9, 0,
222
54.4k
  /* 1928 */ 'm', 'u', 'l', 'h', 's', 'u', 9, 0,
223
54.4k
  /* 1936 */ 'b', 'l', 't', 'u', 9, 0,
224
54.4k
  /* 1942 */ 's', 'l', 't', 'u', 9, 0,
225
54.4k
  /* 1948 */ 'd', 'i', 'v', 'u', 9, 0,
226
54.4k
  /* 1954 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 'u', 9, 0,
227
54.4k
  /* 1965 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 'u', 9, 0,
228
54.4k
  /* 1976 */ 'l', 'w', 'u', 9, 0,
229
54.4k
  /* 1981 */ 'd', 'i', 'v', 9, 0,
230
54.4k
  /* 1986 */ 'c', '.', 'm', 'v', 9, 0,
231
54.4k
  /* 1992 */ 's', 'c', '.', 'w', 9, 0,
232
54.4k
  /* 1998 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 9, 0,
233
54.4k
  /* 2008 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', 9, 0,
234
54.4k
  /* 2018 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', 9, 0,
235
54.4k
  /* 2028 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', 9, 0,
236
54.4k
  /* 2038 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', 9, 0,
237
54.4k
  /* 2049 */ 'l', 'r', '.', 'w', 9, 0,
238
54.4k
  /* 2055 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', 9, 0,
239
54.4k
  /* 2064 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', 9, 0,
240
54.4k
  /* 2074 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 9, 0,
241
54.4k
  /* 2084 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', 9, 0,
242
54.4k
  /* 2095 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', 9, 0,
243
54.4k
  /* 2106 */ 'f', 'm', 'v', '.', 'x', '.', 'w', 9, 0,
244
54.4k
  /* 2115 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', 9, 0,
245
54.4k
  /* 2125 */ 's', 'r', 'a', 'w', 9, 0,
246
54.4k
  /* 2131 */ 'c', '.', 's', 'u', 'b', 'w', 9, 0,
247
54.4k
  /* 2139 */ 'c', '.', 'a', 'd', 'd', 'w', 9, 0,
248
54.4k
  /* 2147 */ 's', 'r', 'a', 'i', 'w', 9, 0,
249
54.4k
  /* 2154 */ 'c', '.', 'a', 'd', 'd', 'i', 'w', 9, 0,
250
54.4k
  /* 2163 */ 's', 'l', 'l', 'i', 'w', 9, 0,
251
54.4k
  /* 2170 */ 's', 'r', 'l', 'i', 'w', 9, 0,
252
54.4k
  /* 2177 */ 'c', '.', 'l', 'w', 9, 0,
253
54.4k
  /* 2183 */ 'c', '.', 'f', 'l', 'w', 9, 0,
254
54.4k
  /* 2190 */ 's', 'l', 'l', 'w', 9, 0,
255
54.4k
  /* 2196 */ 's', 'r', 'l', 'w', 9, 0,
256
54.4k
  /* 2202 */ 'm', 'u', 'l', 'w', 9, 0,
257
54.4k
  /* 2208 */ 'r', 'e', 'm', 'w', 9, 0,
258
54.4k
  /* 2214 */ 'c', 's', 'r', 'r', 'w', 9, 0,
259
54.4k
  /* 2221 */ 'c', '.', 's', 'w', 9, 0,
260
54.4k
  /* 2227 */ 'c', '.', 'f', 's', 'w', 9, 0,
261
54.4k
  /* 2234 */ 'r', 'e', 'm', 'u', 'w', 9, 0,
262
54.4k
  /* 2241 */ 'd', 'i', 'v', 'u', 'w', 9, 0,
263
54.4k
  /* 2248 */ 'd', 'i', 'v', 'w', 9, 0,
264
54.4k
  /* 2254 */ 'f', 'm', 'v', '.', 'd', '.', 'x', 9, 0,
265
54.4k
  /* 2263 */ 'f', 'm', 'v', '.', 'w', '.', 'x', 9, 0,
266
54.4k
  /* 2272 */ 'c', '.', 'b', 'n', 'e', 'z', 9, 0,
267
54.4k
  /* 2280 */ 'c', '.', 'b', 'e', 'q', 'z', 9, 0,
268
54.4k
  /* 2288 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'P', 'a', 't', 'c', 'h', 'a', 'b', 'l', 'e', 32, 'R', 'E', 'T', '.', 0,
269
54.4k
  /* 2319 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'y', 'p', 'e', 'd', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
270
54.4k
  /* 2343 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'C', 'u', 's', 't', 'o', 'm', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
271
54.4k
  /* 2368 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'n', 't', 'e', 'r', '.', 0,
272
54.4k
  /* 2391 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'a', 'i', 'l', 32, 'C', 'a', 'l', 'l', 32, 'E', 'x', 'i', 't', '.', 0,
273
54.4k
  /* 2414 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'x', 'i', 't', '.', 0,
274
54.4k
  /* 2436 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'E', 'N', 'D', 0,
275
54.4k
  /* 2449 */ 'B', 'U', 'N', 'D', 'L', 'E', 0,
276
54.4k
  /* 2456 */ 'D', 'B', 'G', '_', 'V', 'A', 'L', 'U', 'E', 0,
277
54.4k
  /* 2466 */ 'D', 'B', 'G', '_', 'L', 'A', 'B', 'E', 'L', 0,
278
54.4k
  /* 2476 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'S', 'T', 'A', 'R', 'T', 0,
279
54.4k
  /* 2491 */ '#', 32, 'F', 'E', 'n', 't', 'r', 'y', 32, 'c', 'a', 'l', 'l', 0,
280
54.4k
  };
281
54.4k
#endif
282
283
54.4k
  static const uint16_t OpInfo0[] = {
284
54.4k
    0U, // PHI
285
54.4k
    0U, // INLINEASM
286
54.4k
    0U, // INLINEASM_BR
287
54.4k
    0U, // CFI_INSTRUCTION
288
54.4k
    0U, // EH_LABEL
289
54.4k
    0U, // GC_LABEL
290
54.4k
    0U, // ANNOTATION_LABEL
291
54.4k
    0U, // KILL
292
54.4k
    0U, // EXTRACT_SUBREG
293
54.4k
    0U, // INSERT_SUBREG
294
54.4k
    0U, // IMPLICIT_DEF
295
54.4k
    0U, // SUBREG_TO_REG
296
54.4k
    0U, // COPY_TO_REGCLASS
297
54.4k
    2457U,  // DBG_VALUE
298
54.4k
    2467U,  // DBG_LABEL
299
54.4k
    0U, // REG_SEQUENCE
300
54.4k
    0U, // COPY
301
54.4k
    2450U,  // BUNDLE
302
54.4k
    2477U,  // LIFETIME_START
303
54.4k
    2437U,  // LIFETIME_END
304
54.4k
    0U, // STACKMAP
305
54.4k
    2492U,  // FENTRY_CALL
306
54.4k
    0U, // PATCHPOINT
307
54.4k
    0U, // LOAD_STACK_GUARD
308
54.4k
    0U, // STATEPOINT
309
54.4k
    0U, // LOCAL_ESCAPE
310
54.4k
    0U, // FAULTING_OP
311
54.4k
    0U, // PATCHABLE_OP
312
54.4k
    2369U,  // PATCHABLE_FUNCTION_ENTER
313
54.4k
    2289U,  // PATCHABLE_RET
314
54.4k
    2415U,  // PATCHABLE_FUNCTION_EXIT
315
54.4k
    2392U,  // PATCHABLE_TAIL_CALL
316
54.4k
    2344U,  // PATCHABLE_EVENT_CALL
317
54.4k
    2320U,  // PATCHABLE_TYPED_EVENT_CALL
318
54.4k
    0U, // ICALL_BRANCH_FUNNEL
319
54.4k
    0U, // G_ADD
320
54.4k
    0U, // G_SUB
321
54.4k
    0U, // G_MUL
322
54.4k
    0U, // G_SDIV
323
54.4k
    0U, // G_UDIV
324
54.4k
    0U, // G_SREM
325
54.4k
    0U, // G_UREM
326
54.4k
    0U, // G_AND
327
54.4k
    0U, // G_OR
328
54.4k
    0U, // G_XOR
329
54.4k
    0U, // G_IMPLICIT_DEF
330
54.4k
    0U, // G_PHI
331
54.4k
    0U, // G_FRAME_INDEX
332
54.4k
    0U, // G_GLOBAL_VALUE
333
54.4k
    0U, // G_EXTRACT
334
54.4k
    0U, // G_UNMERGE_VALUES
335
54.4k
    0U, // G_INSERT
336
54.4k
    0U, // G_MERGE_VALUES
337
54.4k
    0U, // G_BUILD_VECTOR
338
54.4k
    0U, // G_BUILD_VECTOR_TRUNC
339
54.4k
    0U, // G_CONCAT_VECTORS
340
54.4k
    0U, // G_PTRTOINT
341
54.4k
    0U, // G_INTTOPTR
342
54.4k
    0U, // G_BITCAST
343
54.4k
    0U, // G_INTRINSIC_TRUNC
344
54.4k
    0U, // G_INTRINSIC_ROUND
345
54.4k
    0U, // G_LOAD
346
54.4k
    0U, // G_SEXTLOAD
347
54.4k
    0U, // G_ZEXTLOAD
348
54.4k
    0U, // G_STORE
349
54.4k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
350
54.4k
    0U, // G_ATOMIC_CMPXCHG
351
54.4k
    0U, // G_ATOMICRMW_XCHG
352
54.4k
    0U, // G_ATOMICRMW_ADD
353
54.4k
    0U, // G_ATOMICRMW_SUB
354
54.4k
    0U, // G_ATOMICRMW_AND
355
54.4k
    0U, // G_ATOMICRMW_NAND
356
54.4k
    0U, // G_ATOMICRMW_OR
357
54.4k
    0U, // G_ATOMICRMW_XOR
358
54.4k
    0U, // G_ATOMICRMW_MAX
359
54.4k
    0U, // G_ATOMICRMW_MIN
360
54.4k
    0U, // G_ATOMICRMW_UMAX
361
54.4k
    0U, // G_ATOMICRMW_UMIN
362
54.4k
    0U, // G_BRCOND
363
54.4k
    0U, // G_BRINDIRECT
364
54.4k
    0U, // G_INTRINSIC
365
54.4k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
366
54.4k
    0U, // G_ANYEXT
367
54.4k
    0U, // G_TRUNC
368
54.4k
    0U, // G_CONSTANT
369
54.4k
    0U, // G_FCONSTANT
370
54.4k
    0U, // G_VASTART
371
54.4k
    0U, // G_VAARG
372
54.4k
    0U, // G_SEXT
373
54.4k
    0U, // G_ZEXT
374
54.4k
    0U, // G_SHL
375
54.4k
    0U, // G_LSHR
376
54.4k
    0U, // G_ASHR
377
54.4k
    0U, // G_ICMP
378
54.4k
    0U, // G_FCMP
379
54.4k
    0U, // G_SELECT
380
54.4k
    0U, // G_UADDO
381
54.4k
    0U, // G_UADDE
382
54.4k
    0U, // G_USUBO
383
54.4k
    0U, // G_USUBE
384
54.4k
    0U, // G_SADDO
385
54.4k
    0U, // G_SADDE
386
54.4k
    0U, // G_SSUBO
387
54.4k
    0U, // G_SSUBE
388
54.4k
    0U, // G_UMULO
389
54.4k
    0U, // G_SMULO
390
54.4k
    0U, // G_UMULH
391
54.4k
    0U, // G_SMULH
392
54.4k
    0U, // G_FADD
393
54.4k
    0U, // G_FSUB
394
54.4k
    0U, // G_FMUL
395
54.4k
    0U, // G_FMA
396
54.4k
    0U, // G_FDIV
397
54.4k
    0U, // G_FREM
398
54.4k
    0U, // G_FPOW
399
54.4k
    0U, // G_FEXP
400
54.4k
    0U, // G_FEXP2
401
54.4k
    0U, // G_FLOG
402
54.4k
    0U, // G_FLOG2
403
54.4k
    0U, // G_FLOG10
404
54.4k
    0U, // G_FNEG
405
54.4k
    0U, // G_FPEXT
406
54.4k
    0U, // G_FPTRUNC
407
54.4k
    0U, // G_FPTOSI
408
54.4k
    0U, // G_FPTOUI
409
54.4k
    0U, // G_SITOFP
410
54.4k
    0U, // G_UITOFP
411
54.4k
    0U, // G_FABS
412
54.4k
    0U, // G_FCANONICALIZE
413
54.4k
    0U, // G_GEP
414
54.4k
    0U, // G_PTR_MASK
415
54.4k
    0U, // G_BR
416
54.4k
    0U, // G_INSERT_VECTOR_ELT
417
54.4k
    0U, // G_EXTRACT_VECTOR_ELT
418
54.4k
    0U, // G_SHUFFLE_VECTOR
419
54.4k
    0U, // G_CTTZ
420
54.4k
    0U, // G_CTTZ_ZERO_UNDEF
421
54.4k
    0U, // G_CTLZ
422
54.4k
    0U, // G_CTLZ_ZERO_UNDEF
423
54.4k
    0U, // G_CTPOP
424
54.4k
    0U, // G_BSWAP
425
54.4k
    0U, // G_FCEIL
426
54.4k
    0U, // G_FCOS
427
54.4k
    0U, // G_FSIN
428
54.4k
    0U, // G_FSQRT
429
54.4k
    0U, // G_FFLOOR
430
54.4k
    0U, // G_ADDRSPACE_CAST
431
54.4k
    0U, // G_BLOCK_ADDR
432
54.4k
    4U, // ADJCALLSTACKDOWN
433
54.4k
    4U, // ADJCALLSTACKUP
434
54.4k
    4U, // BuildPairF64Pseudo
435
54.4k
    4U, // PseudoAtomicLoadNand32
436
54.4k
    4U, // PseudoAtomicLoadNand64
437
54.4k
    4U, // PseudoBR
438
54.4k
    4U, // PseudoBRIND
439
54.4k
    4687U,  // PseudoCALL
440
54.4k
    4U, // PseudoCALLIndirect
441
54.4k
    4U, // PseudoCmpXchg32
442
54.4k
    4U, // PseudoCmpXchg64
443
54.4k
    20482U, // PseudoLA
444
54.4k
    20967U, // PseudoLI
445
54.4k
    20481U, // PseudoLLA
446
54.4k
    4U, // PseudoMaskedAtomicLoadAdd32
447
54.4k
    4U, // PseudoMaskedAtomicLoadMax32
448
54.4k
    4U, // PseudoMaskedAtomicLoadMin32
449
54.4k
    4U, // PseudoMaskedAtomicLoadNand32
450
54.4k
    4U, // PseudoMaskedAtomicLoadSub32
451
54.4k
    4U, // PseudoMaskedAtomicLoadUMax32
452
54.4k
    4U, // PseudoMaskedAtomicLoadUMin32
453
54.4k
    4U, // PseudoMaskedAtomicSwap32
454
54.4k
    4U, // PseudoMaskedCmpXchg32
455
54.4k
    4U, // PseudoRET
456
54.4k
    4680U,  // PseudoTAIL
457
54.4k
    4U, // PseudoTAILIndirect
458
54.4k
    4U, // Select_FPR32_Using_CC_GPR
459
54.4k
    4U, // Select_FPR64_Using_CC_GPR
460
54.4k
    4U, // Select_GPR_Using_CC_GPR
461
54.4k
    4U, // SplitF64Pseudo
462
54.4k
    20854U, // ADD
463
54.4k
    20946U, // ADDI
464
54.4k
    22637U, // ADDIW
465
54.4k
    22622U, // ADDW
466
54.4k
    20592U, // AMOADD_D
467
54.4k
    21817U, // AMOADD_D_AQ
468
54.4k
    21367U, // AMOADD_D_AQ_RL
469
54.4k
    21091U, // AMOADD_D_RL
470
54.4k
    22489U, // AMOADD_W
471
54.4k
    21954U, // AMOADD_W_AQ
472
54.4k
    21526U, // AMOADD_W_AQ_RL
473
54.4k
    21228U, // AMOADD_W_RL
474
54.4k
    20602U, // AMOAND_D
475
54.4k
    21830U, // AMOAND_D_AQ
476
54.4k
    21382U, // AMOAND_D_AQ_RL
477
54.4k
    21104U, // AMOAND_D_RL
478
54.4k
    22499U, // AMOAND_W
479
54.4k
    21967U, // AMOAND_W_AQ
480
54.4k
    21541U, // AMOAND_W_AQ_RL
481
54.4k
    21241U, // AMOAND_W_RL
482
54.4k
    20786U, // AMOMAXU_D
483
54.4k
    21918U, // AMOMAXU_D_AQ
484
54.4k
    21484U, // AMOMAXU_D_AQ_RL
485
54.4k
    21192U, // AMOMAXU_D_RL
486
54.4k
    22576U, // AMOMAXU_W
487
54.4k
    22055U, // AMOMAXU_W_AQ
488
54.4k
    21643U, // AMOMAXU_W_AQ_RL
489
54.4k
    21329U, // AMOMAXU_W_RL
490
54.4k
    20832U, // AMOMAX_D
491
54.4k
    21932U, // AMOMAX_D_AQ
492
54.4k
    21500U, // AMOMAX_D_AQ_RL
493
54.4k
    21206U, // AMOMAX_D_RL
494
54.4k
    22596U, // AMOMAX_W
495
54.4k
    22069U, // AMOMAX_W_AQ
496
54.4k
    21659U, // AMOMAX_W_AQ_RL
497
54.4k
    21343U, // AMOMAX_W_RL
498
54.4k
    20764U, // AMOMINU_D
499
54.4k
    21904U, // AMOMINU_D_AQ
500
54.4k
    21468U, // AMOMINU_D_AQ_RL
501
54.4k
    21178U, // AMOMINU_D_RL
502
54.4k
    22565U, // AMOMINU_W
503
54.4k
    22041U, // AMOMINU_W_AQ
504
54.4k
    21627U, // AMOMINU_W_AQ_RL
505
54.4k
    21315U, // AMOMINU_W_RL
506
54.4k
    20654U, // AMOMIN_D
507
54.4k
    21843U, // AMOMIN_D_AQ
508
54.4k
    21397U, // AMOMIN_D_AQ_RL
509
54.4k
    21117U, // AMOMIN_D_RL
510
54.4k
    22509U, // AMOMIN_W
511
54.4k
    21980U, // AMOMIN_W_AQ
512
54.4k
    21556U, // AMOMIN_W_AQ_RL
513
54.4k
    21254U, // AMOMIN_W_RL
514
54.4k
    20698U, // AMOOR_D
515
54.4k
    21879U, // AMOOR_D_AQ
516
54.4k
    21439U, // AMOOR_D_AQ_RL
517
54.4k
    21153U, // AMOOR_D_RL
518
54.4k
    22536U, // AMOOR_W
519
54.4k
    22016U, // AMOOR_W_AQ
520
54.4k
    21598U, // AMOOR_W_AQ_RL
521
54.4k
    21290U, // AMOOR_W_RL
522
54.4k
    20674U, // AMOSWAP_D
523
54.4k
    21856U, // AMOSWAP_D_AQ
524
54.4k
    21412U, // AMOSWAP_D_AQ_RL
525
54.4k
    21130U, // AMOSWAP_D_RL
526
54.4k
    22519U, // AMOSWAP_W
527
54.4k
    21993U, // AMOSWAP_W_AQ
528
54.4k
    21571U, // AMOSWAP_W_AQ_RL
529
54.4k
    21267U, // AMOSWAP_W_RL
530
54.4k
    20707U, // AMOXOR_D
531
54.4k
    21891U, // AMOXOR_D_AQ
532
54.4k
    21453U, // AMOXOR_D_AQ_RL
533
54.4k
    21165U, // AMOXOR_D_RL
534
54.4k
    22545U, // AMOXOR_W
535
54.4k
    22028U, // AMOXOR_W_AQ
536
54.4k
    21612U, // AMOXOR_W_AQ_RL
537
54.4k
    21302U, // AMOXOR_W_RL
538
54.4k
    20874U, // AND
539
54.4k
    20954U, // ANDI
540
54.4k
    20518U, // AUIPC
541
54.4k
    22082U, // BEQ
542
54.4k
    20899U, // BGE
543
54.4k
    22361U, // BGEU
544
54.4k
    22346U, // BLT
545
54.4k
    22417U, // BLTU
546
54.4k
    20904U, // BNE
547
54.4k
    20525U, // CSRRC
548
54.4k
    20936U, // CSRRCI
549
54.4k
    22321U, // CSRRS
550
54.4k
    20993U, // CSRRSI
551
54.4k
    22695U, // CSRRW
552
54.4k
    21014U, // CSRRWI
553
54.4k
    8564U,  // C_ADD
554
54.4k
    8656U,  // C_ADDI
555
54.4k
    9440U,  // C_ADDI16SP
556
54.4k
    21689U, // C_ADDI4SPN
557
54.4k
    10347U, // C_ADDIW
558
54.4k
    10332U, // C_ADDW
559
54.4k
    8584U,  // C_AND
560
54.4k
    8664U,  // C_ANDI
561
54.4k
    22761U, // C_BEQZ
562
54.4k
    22753U, // C_BNEZ
563
54.4k
    547U, // C_EBREAK
564
54.4k
    20865U, // C_FLD
565
54.4k
    21748U, // C_FLDSP
566
54.4k
    22664U, // C_FLW
567
54.4k
    21782U, // C_FLWSP
568
54.4k
    20885U, // C_FSD
569
54.4k
    21765U, // C_FSDSP
570
54.4k
    22708U, // C_FSW
571
54.4k
    21799U, // C_FSWSP
572
54.4k
    4638U,  // C_J
573
54.4k
    4673U,  // C_JAL
574
54.4k
    5709U,  // C_JALR
575
54.4k
    5703U,  // C_JR
576
54.4k
    20859U, // C_LD
577
54.4k
    21740U, // C_LDSP
578
54.4k
    20965U, // C_LI
579
54.4k
    21007U, // C_LUI
580
54.4k
    22658U, // C_LW
581
54.4k
    21774U, // C_LWSP
582
54.4k
    22467U, // C_MV
583
54.4k
    1241U,  // C_NOP
584
54.4k
    9813U,  // C_OR
585
54.4k
    20879U, // C_SD
586
54.4k
    21757U, // C_SDSP
587
54.4k
    8683U,  // C_SLLI
588
54.4k
    8640U,  // C_SRAI
589
54.4k
    8691U,  // C_SRLI
590
54.4k
    8223U,  // C_SUB
591
54.4k
    10324U, // C_SUBW
592
54.4k
    22702U, // C_SW
593
54.4k
    21791U, // C_SWSP
594
54.4k
    1232U,  // C_UNIMP
595
54.4k
    9819U,  // C_XOR
596
54.4k
    22462U, // DIV
597
54.4k
    22429U, // DIVU
598
54.4k
    22722U, // DIVUW
599
54.4k
    22729U, // DIVW
600
54.4k
    549U, // EBREAK
601
54.4k
    590U, // ECALL
602
54.4k
    20565U, // FADD_D
603
54.4k
    22151U, // FADD_S
604
54.4k
    20727U, // FCLASS_D
605
54.4k
    22237U, // FCLASS_S
606
54.4k
    21037U, // FCVT_D_L
607
54.4k
    22381U, // FCVT_D_LU
608
54.4k
    22141U, // FCVT_D_S
609
54.4k
    22479U, // FCVT_D_W
610
54.4k
    22435U, // FCVT_D_WU
611
54.4k
    20753U, // FCVT_LU_D
612
54.4k
    22263U, // FCVT_LU_S
613
54.4k
    20628U, // FCVT_L_D
614
54.4k
    22194U, // FCVT_L_S
615
54.4k
    20717U, // FCVT_S_D
616
54.4k
    21047U, // FCVT_S_L
617
54.4k
    22392U, // FCVT_S_LU
618
54.4k
    22555U, // FCVT_S_W
619
54.4k
    22446U, // FCVT_S_WU
620
54.4k
    20775U, // FCVT_WU_D
621
54.4k
    22274U, // FCVT_WU_S
622
54.4k
    20805U, // FCVT_W_D
623
54.4k
    22293U, // FCVT_W_S
624
54.4k
    20797U, // FDIV_D
625
54.4k
    22285U, // FDIV_S
626
54.4k
    12700U, // FENCE
627
54.4k
    439U, // FENCE_I
628
54.4k
    1221U,  // FENCE_TSO
629
54.4k
    20685U, // FEQ_D
630
54.4k
    22230U, // FEQ_S
631
54.4k
    20867U, // FLD
632
54.4k
    20612U, // FLE_D
633
54.4k
    22178U, // FLE_S
634
54.4k
    20737U, // FLT_D
635
54.4k
    22247U, // FLT_S
636
54.4k
    22666U, // FLW
637
54.4k
    20573U, // FMADD_D
638
54.4k
    22159U, // FMADD_S
639
54.4k
    20824U, // FMAX_D
640
54.4k
    22303U, // FMAX_S
641
54.4k
    20646U, // FMIN_D
642
54.4k
    22212U, // FMIN_S
643
54.4k
    20540U, // FMSUB_D
644
54.4k
    22122U, // FMSUB_S
645
54.4k
    20638U, // FMUL_D
646
54.4k
    22204U, // FMUL_S
647
54.4k
    22735U, // FMV_D_X
648
54.4k
    22744U, // FMV_W_X
649
54.4k
    20815U, // FMV_X_D
650
54.4k
    22587U, // FMV_X_W
651
54.4k
    20582U, // FNMADD_D
652
54.4k
    22168U, // FNMADD_S
653
54.4k
    20549U, // FNMSUB_D
654
54.4k
    22131U, // FNMSUB_S
655
54.4k
    20887U, // FSD
656
54.4k
    20664U, // FSGNJN_D
657
54.4k
    22220U, // FSGNJN_S
658
54.4k
    20842U, // FSGNJX_D
659
54.4k
    22311U, // FSGNJX_S
660
54.4k
    20619U, // FSGNJ_D
661
54.4k
    22185U, // FSGNJ_S
662
54.4k
    20744U, // FSQRT_D
663
54.4k
    22254U, // FSQRT_S
664
54.4k
    20532U, // FSUB_D
665
54.4k
    22114U, // FSUB_S
666
54.4k
    22710U, // FSW
667
54.4k
    21059U, // JAL
668
54.4k
    22095U, // JALR
669
54.4k
    20503U, // LB
670
54.4k
    22356U, // LBU
671
54.4k
    20861U, // LD
672
54.4k
    20911U, // LH
673
54.4k
    22369U, // LHU
674
54.4k
    37076U, // LR_D
675
54.4k
    38254U, // LR_D_AQ
676
54.4k
    37812U, // LR_D_AQ_RL
677
54.4k
    37528U, // LR_D_RL
678
54.4k
    38914U, // LR_W
679
54.4k
    38391U, // LR_W_AQ
680
54.4k
    37971U, // LR_W_AQ_RL
681
54.4k
    37665U, // LR_W_RL
682
54.4k
    21009U, // LUI
683
54.4k
    22660U, // LW
684
54.4k
    22457U, // LWU
685
54.4k
    1848U,  // MRET
686
54.4k
    21679U, // MUL
687
54.4k
    20909U, // MULH
688
54.4k
    22409U, // MULHSU
689
54.4k
    22367U, // MULHU
690
54.4k
    22683U, // MULW
691
54.4k
    22103U, // OR
692
54.4k
    20988U, // ORI
693
54.4k
    21684U, // REM
694
54.4k
    22403U, // REMU
695
54.4k
    22715U, // REMUW
696
54.4k
    22689U, // REMW
697
54.4k
    20507U, // SB
698
54.4k
    20559U, // SC_D
699
54.4k
    21808U, // SC_D_AQ
700
54.4k
    21356U, // SC_D_AQ_RL
701
54.4k
    21082U, // SC_D_RL
702
54.4k
    22473U, // SC_W
703
54.4k
    21945U, // SC_W_AQ
704
54.4k
    21515U, // SC_W_AQ_RL
705
54.4k
    21219U, // SC_W_RL
706
54.4k
    20881U, // SD
707
54.4k
    20486U, // SFENCE_VMA
708
54.4k
    20915U, // SH
709
54.4k
    21077U, // SLL
710
54.4k
    20973U, // SLLI
711
54.4k
    22644U, // SLLIW
712
54.4k
    22671U, // SLLW
713
54.4k
    22351U, // SLT
714
54.4k
    21001U, // SLTI
715
54.4k
    22374U, // SLTIU
716
54.4k
    22423U, // SLTU
717
54.4k
    20498U, // SRA
718
54.4k
    20930U, // SRAI
719
54.4k
    22628U, // SRAIW
720
54.4k
    22606U, // SRAW
721
54.4k
    1854U,  // SRET
722
54.4k
    21674U, // SRL
723
54.4k
    20981U, // SRLI
724
54.4k
    22651U, // SRLIW
725
54.4k
    22677U, // SRLW
726
54.4k
    20513U, // SUB
727
54.4k
    22614U, // SUBW
728
54.4k
    22704U, // SW
729
54.4k
    1234U,  // UNIMP
730
54.4k
    1860U,  // URET
731
54.4k
    480U, // WFI
732
54.4k
    22109U, // XOR
733
54.4k
    20987U, // XORI
734
54.4k
  };
735
736
54.4k
  static const uint8_t OpInfo1[] = {
737
54.4k
    0U, // PHI
738
54.4k
    0U, // INLINEASM
739
54.4k
    0U, // INLINEASM_BR
740
54.4k
    0U, // CFI_INSTRUCTION
741
54.4k
    0U, // EH_LABEL
742
54.4k
    0U, // GC_LABEL
743
54.4k
    0U, // ANNOTATION_LABEL
744
54.4k
    0U, // KILL
745
54.4k
    0U, // EXTRACT_SUBREG
746
54.4k
    0U, // INSERT_SUBREG
747
54.4k
    0U, // IMPLICIT_DEF
748
54.4k
    0U, // SUBREG_TO_REG
749
54.4k
    0U, // COPY_TO_REGCLASS
750
54.4k
    0U, // DBG_VALUE
751
54.4k
    0U, // DBG_LABEL
752
54.4k
    0U, // REG_SEQUENCE
753
54.4k
    0U, // COPY
754
54.4k
    0U, // BUNDLE
755
54.4k
    0U, // LIFETIME_START
756
54.4k
    0U, // LIFETIME_END
757
54.4k
    0U, // STACKMAP
758
54.4k
    0U, // FENTRY_CALL
759
54.4k
    0U, // PATCHPOINT
760
54.4k
    0U, // LOAD_STACK_GUARD
761
54.4k
    0U, // STATEPOINT
762
54.4k
    0U, // LOCAL_ESCAPE
763
54.4k
    0U, // FAULTING_OP
764
54.4k
    0U, // PATCHABLE_OP
765
54.4k
    0U, // PATCHABLE_FUNCTION_ENTER
766
54.4k
    0U, // PATCHABLE_RET
767
54.4k
    0U, // PATCHABLE_FUNCTION_EXIT
768
54.4k
    0U, // PATCHABLE_TAIL_CALL
769
54.4k
    0U, // PATCHABLE_EVENT_CALL
770
54.4k
    0U, // PATCHABLE_TYPED_EVENT_CALL
771
54.4k
    0U, // ICALL_BRANCH_FUNNEL
772
54.4k
    0U, // G_ADD
773
54.4k
    0U, // G_SUB
774
54.4k
    0U, // G_MUL
775
54.4k
    0U, // G_SDIV
776
54.4k
    0U, // G_UDIV
777
54.4k
    0U, // G_SREM
778
54.4k
    0U, // G_UREM
779
54.4k
    0U, // G_AND
780
54.4k
    0U, // G_OR
781
54.4k
    0U, // G_XOR
782
54.4k
    0U, // G_IMPLICIT_DEF
783
54.4k
    0U, // G_PHI
784
54.4k
    0U, // G_FRAME_INDEX
785
54.4k
    0U, // G_GLOBAL_VALUE
786
54.4k
    0U, // G_EXTRACT
787
54.4k
    0U, // G_UNMERGE_VALUES
788
54.4k
    0U, // G_INSERT
789
54.4k
    0U, // G_MERGE_VALUES
790
54.4k
    0U, // G_BUILD_VECTOR
791
54.4k
    0U, // G_BUILD_VECTOR_TRUNC
792
54.4k
    0U, // G_CONCAT_VECTORS
793
54.4k
    0U, // G_PTRTOINT
794
54.4k
    0U, // G_INTTOPTR
795
54.4k
    0U, // G_BITCAST
796
54.4k
    0U, // G_INTRINSIC_TRUNC
797
54.4k
    0U, // G_INTRINSIC_ROUND
798
54.4k
    0U, // G_LOAD
799
54.4k
    0U, // G_SEXTLOAD
800
54.4k
    0U, // G_ZEXTLOAD
801
54.4k
    0U, // G_STORE
802
54.4k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
803
54.4k
    0U, // G_ATOMIC_CMPXCHG
804
54.4k
    0U, // G_ATOMICRMW_XCHG
805
54.4k
    0U, // G_ATOMICRMW_ADD
806
54.4k
    0U, // G_ATOMICRMW_SUB
807
54.4k
    0U, // G_ATOMICRMW_AND
808
54.4k
    0U, // G_ATOMICRMW_NAND
809
54.4k
    0U, // G_ATOMICRMW_OR
810
54.4k
    0U, // G_ATOMICRMW_XOR
811
54.4k
    0U, // G_ATOMICRMW_MAX
812
54.4k
    0U, // G_ATOMICRMW_MIN
813
54.4k
    0U, // G_ATOMICRMW_UMAX
814
54.4k
    0U, // G_ATOMICRMW_UMIN
815
54.4k
    0U, // G_BRCOND
816
54.4k
    0U, // G_BRINDIRECT
817
54.4k
    0U, // G_INTRINSIC
818
54.4k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
819
54.4k
    0U, // G_ANYEXT
820
54.4k
    0U, // G_TRUNC
821
54.4k
    0U, // G_CONSTANT
822
54.4k
    0U, // G_FCONSTANT
823
54.4k
    0U, // G_VASTART
824
54.4k
    0U, // G_VAARG
825
54.4k
    0U, // G_SEXT
826
54.4k
    0U, // G_ZEXT
827
54.4k
    0U, // G_SHL
828
54.4k
    0U, // G_LSHR
829
54.4k
    0U, // G_ASHR
830
54.4k
    0U, // G_ICMP
831
54.4k
    0U, // G_FCMP
832
54.4k
    0U, // G_SELECT
833
54.4k
    0U, // G_UADDO
834
54.4k
    0U, // G_UADDE
835
54.4k
    0U, // G_USUBO
836
54.4k
    0U, // G_USUBE
837
54.4k
    0U, // G_SADDO
838
54.4k
    0U, // G_SADDE
839
54.4k
    0U, // G_SSUBO
840
54.4k
    0U, // G_SSUBE
841
54.4k
    0U, // G_UMULO
842
54.4k
    0U, // G_SMULO
843
54.4k
    0U, // G_UMULH
844
54.4k
    0U, // G_SMULH
845
54.4k
    0U, // G_FADD
846
54.4k
    0U, // G_FSUB
847
54.4k
    0U, // G_FMUL
848
54.4k
    0U, // G_FMA
849
54.4k
    0U, // G_FDIV
850
54.4k
    0U, // G_FREM
851
54.4k
    0U, // G_FPOW
852
54.4k
    0U, // G_FEXP
853
54.4k
    0U, // G_FEXP2
854
54.4k
    0U, // G_FLOG
855
54.4k
    0U, // G_FLOG2
856
54.4k
    0U, // G_FLOG10
857
54.4k
    0U, // G_FNEG
858
54.4k
    0U, // G_FPEXT
859
54.4k
    0U, // G_FPTRUNC
860
54.4k
    0U, // G_FPTOSI
861
54.4k
    0U, // G_FPTOUI
862
54.4k
    0U, // G_SITOFP
863
54.4k
    0U, // G_UITOFP
864
54.4k
    0U, // G_FABS
865
54.4k
    0U, // G_FCANONICALIZE
866
54.4k
    0U, // G_GEP
867
54.4k
    0U, // G_PTR_MASK
868
54.4k
    0U, // G_BR
869
54.4k
    0U, // G_INSERT_VECTOR_ELT
870
54.4k
    0U, // G_EXTRACT_VECTOR_ELT
871
54.4k
    0U, // G_SHUFFLE_VECTOR
872
54.4k
    0U, // G_CTTZ
873
54.4k
    0U, // G_CTTZ_ZERO_UNDEF
874
54.4k
    0U, // G_CTLZ
875
54.4k
    0U, // G_CTLZ_ZERO_UNDEF
876
54.4k
    0U, // G_CTPOP
877
54.4k
    0U, // G_BSWAP
878
54.4k
    0U, // G_FCEIL
879
54.4k
    0U, // G_FCOS
880
54.4k
    0U, // G_FSIN
881
54.4k
    0U, // G_FSQRT
882
54.4k
    0U, // G_FFLOOR
883
54.4k
    0U, // G_ADDRSPACE_CAST
884
54.4k
    0U, // G_BLOCK_ADDR
885
54.4k
    0U, // ADJCALLSTACKDOWN
886
54.4k
    0U, // ADJCALLSTACKUP
887
54.4k
    0U, // BuildPairF64Pseudo
888
54.4k
    0U, // PseudoAtomicLoadNand32
889
54.4k
    0U, // PseudoAtomicLoadNand64
890
54.4k
    0U, // PseudoBR
891
54.4k
    0U, // PseudoBRIND
892
54.4k
    0U, // PseudoCALL
893
54.4k
    0U, // PseudoCALLIndirect
894
54.4k
    0U, // PseudoCmpXchg32
895
54.4k
    0U, // PseudoCmpXchg64
896
54.4k
    0U, // PseudoLA
897
54.4k
    0U, // PseudoLI
898
54.4k
    0U, // PseudoLLA
899
54.4k
    0U, // PseudoMaskedAtomicLoadAdd32
900
54.4k
    0U, // PseudoMaskedAtomicLoadMax32
901
54.4k
    0U, // PseudoMaskedAtomicLoadMin32
902
54.4k
    0U, // PseudoMaskedAtomicLoadNand32
903
54.4k
    0U, // PseudoMaskedAtomicLoadSub32
904
54.4k
    0U, // PseudoMaskedAtomicLoadUMax32
905
54.4k
    0U, // PseudoMaskedAtomicLoadUMin32
906
54.4k
    0U, // PseudoMaskedAtomicSwap32
907
54.4k
    0U, // PseudoMaskedCmpXchg32
908
54.4k
    0U, // PseudoRET
909
54.4k
    0U, // PseudoTAIL
910
54.4k
    0U, // PseudoTAILIndirect
911
54.4k
    0U, // Select_FPR32_Using_CC_GPR
912
54.4k
    0U, // Select_FPR64_Using_CC_GPR
913
54.4k
    0U, // Select_GPR_Using_CC_GPR
914
54.4k
    0U, // SplitF64Pseudo
915
54.4k
    4U, // ADD
916
54.4k
    4U, // ADDI
917
54.4k
    4U, // ADDIW
918
54.4k
    4U, // ADDW
919
54.4k
    9U, // AMOADD_D
920
54.4k
    9U, // AMOADD_D_AQ
921
54.4k
    9U, // AMOADD_D_AQ_RL
922
54.4k
    9U, // AMOADD_D_RL
923
54.4k
    9U, // AMOADD_W
924
54.4k
    9U, // AMOADD_W_AQ
925
54.4k
    9U, // AMOADD_W_AQ_RL
926
54.4k
    9U, // AMOADD_W_RL
927
54.4k
    9U, // AMOAND_D
928
54.4k
    9U, // AMOAND_D_AQ
929
54.4k
    9U, // AMOAND_D_AQ_RL
930
54.4k
    9U, // AMOAND_D_RL
931
54.4k
    9U, // AMOAND_W
932
54.4k
    9U, // AMOAND_W_AQ
933
54.4k
    9U, // AMOAND_W_AQ_RL
934
54.4k
    9U, // AMOAND_W_RL
935
54.4k
    9U, // AMOMAXU_D
936
54.4k
    9U, // AMOMAXU_D_AQ
937
54.4k
    9U, // AMOMAXU_D_AQ_RL
938
54.4k
    9U, // AMOMAXU_D_RL
939
54.4k
    9U, // AMOMAXU_W
940
54.4k
    9U, // AMOMAXU_W_AQ
941
54.4k
    9U, // AMOMAXU_W_AQ_RL
942
54.4k
    9U, // AMOMAXU_W_RL
943
54.4k
    9U, // AMOMAX_D
944
54.4k
    9U, // AMOMAX_D_AQ
945
54.4k
    9U, // AMOMAX_D_AQ_RL
946
54.4k
    9U, // AMOMAX_D_RL
947
54.4k
    9U, // AMOMAX_W
948
54.4k
    9U, // AMOMAX_W_AQ
949
54.4k
    9U, // AMOMAX_W_AQ_RL
950
54.4k
    9U, // AMOMAX_W_RL
951
54.4k
    9U, // AMOMINU_D
952
54.4k
    9U, // AMOMINU_D_AQ
953
54.4k
    9U, // AMOMINU_D_AQ_RL
954
54.4k
    9U, // AMOMINU_D_RL
955
54.4k
    9U, // AMOMINU_W
956
54.4k
    9U, // AMOMINU_W_AQ
957
54.4k
    9U, // AMOMINU_W_AQ_RL
958
54.4k
    9U, // AMOMINU_W_RL
959
54.4k
    9U, // AMOMIN_D
960
54.4k
    9U, // AMOMIN_D_AQ
961
54.4k
    9U, // AMOMIN_D_AQ_RL
962
54.4k
    9U, // AMOMIN_D_RL
963
54.4k
    9U, // AMOMIN_W
964
54.4k
    9U, // AMOMIN_W_AQ
965
54.4k
    9U, // AMOMIN_W_AQ_RL
966
54.4k
    9U, // AMOMIN_W_RL
967
54.4k
    9U, // AMOOR_D
968
54.4k
    9U, // AMOOR_D_AQ
969
54.4k
    9U, // AMOOR_D_AQ_RL
970
54.4k
    9U, // AMOOR_D_RL
971
54.4k
    9U, // AMOOR_W
972
54.4k
    9U, // AMOOR_W_AQ
973
54.4k
    9U, // AMOOR_W_AQ_RL
974
54.4k
    9U, // AMOOR_W_RL
975
54.4k
    9U, // AMOSWAP_D
976
54.4k
    9U, // AMOSWAP_D_AQ
977
54.4k
    9U, // AMOSWAP_D_AQ_RL
978
54.4k
    9U, // AMOSWAP_D_RL
979
54.4k
    9U, // AMOSWAP_W
980
54.4k
    9U, // AMOSWAP_W_AQ
981
54.4k
    9U, // AMOSWAP_W_AQ_RL
982
54.4k
    9U, // AMOSWAP_W_RL
983
54.4k
    9U, // AMOXOR_D
984
54.4k
    9U, // AMOXOR_D_AQ
985
54.4k
    9U, // AMOXOR_D_AQ_RL
986
54.4k
    9U, // AMOXOR_D_RL
987
54.4k
    9U, // AMOXOR_W
988
54.4k
    9U, // AMOXOR_W_AQ
989
54.4k
    9U, // AMOXOR_W_AQ_RL
990
54.4k
    9U, // AMOXOR_W_RL
991
54.4k
    4U, // AND
992
54.4k
    4U, // ANDI
993
54.4k
    0U, // AUIPC
994
54.4k
    4U, // BEQ
995
54.4k
    4U, // BGE
996
54.4k
    4U, // BGEU
997
54.4k
    4U, // BLT
998
54.4k
    4U, // BLTU
999
54.4k
    4U, // BNE
1000
54.4k
    2U, // CSRRC
1001
54.4k
    2U, // CSRRCI
1002
54.4k
    2U, // CSRRS
1003
54.4k
    2U, // CSRRSI
1004
54.4k
    2U, // CSRRW
1005
54.4k
    2U, // CSRRWI
1006
54.4k
    0U, // C_ADD
1007
54.4k
    0U, // C_ADDI
1008
54.4k
    0U, // C_ADDI16SP
1009
54.4k
    4U, // C_ADDI4SPN
1010
54.4k
    0U, // C_ADDIW
1011
54.4k
    0U, // C_ADDW
1012
54.4k
    0U, // C_AND
1013
54.4k
    0U, // C_ANDI
1014
54.4k
    0U, // C_BEQZ
1015
54.4k
    0U, // C_BNEZ
1016
54.4k
    0U, // C_EBREAK
1017
54.4k
    13U,  // C_FLD
1018
54.4k
    13U,  // C_FLDSP
1019
54.4k
    13U,  // C_FLW
1020
54.4k
    13U,  // C_FLWSP
1021
54.4k
    13U,  // C_FSD
1022
54.4k
    13U,  // C_FSDSP
1023
54.4k
    13U,  // C_FSW
1024
54.4k
    13U,  // C_FSWSP
1025
54.4k
    0U, // C_J
1026
54.4k
    0U, // C_JAL
1027
54.4k
    0U, // C_JALR
1028
54.4k
    0U, // C_JR
1029
54.4k
    13U,  // C_LD
1030
54.4k
    13U,  // C_LDSP
1031
54.4k
    0U, // C_LI
1032
54.4k
    0U, // C_LUI
1033
54.4k
    13U,  // C_LW
1034
54.4k
    13U,  // C_LWSP
1035
54.4k
    0U, // C_MV
1036
54.4k
    0U, // C_NOP
1037
54.4k
    0U, // C_OR
1038
54.4k
    13U,  // C_SD
1039
54.4k
    13U,  // C_SDSP
1040
54.4k
    0U, // C_SLLI
1041
54.4k
    0U, // C_SRAI
1042
54.4k
    0U, // C_SRLI
1043
54.4k
    0U, // C_SUB
1044
54.4k
    0U, // C_SUBW
1045
54.4k
    13U,  // C_SW
1046
54.4k
    13U,  // C_SWSP
1047
54.4k
    0U, // C_UNIMP
1048
54.4k
    0U, // C_XOR
1049
54.4k
    4U, // DIV
1050
54.4k
    4U, // DIVU
1051
54.4k
    4U, // DIVUW
1052
54.4k
    4U, // DIVW
1053
54.4k
    0U, // EBREAK
1054
54.4k
    0U, // ECALL
1055
54.4k
    36U,  // FADD_D
1056
54.4k
    36U,  // FADD_S
1057
54.4k
    0U, // FCLASS_D
1058
54.4k
    0U, // FCLASS_S
1059
54.4k
    20U,  // FCVT_D_L
1060
54.4k
    20U,  // FCVT_D_LU
1061
54.4k
    0U, // FCVT_D_S
1062
54.4k
    0U, // FCVT_D_W
1063
54.4k
    0U, // FCVT_D_WU
1064
54.4k
    20U,  // FCVT_LU_D
1065
54.4k
    20U,  // FCVT_LU_S
1066
54.4k
    20U,  // FCVT_L_D
1067
54.4k
    20U,  // FCVT_L_S
1068
54.4k
    20U,  // FCVT_S_D
1069
54.4k
    20U,  // FCVT_S_L
1070
54.4k
    20U,  // FCVT_S_LU
1071
54.4k
    20U,  // FCVT_S_W
1072
54.4k
    20U,  // FCVT_S_WU
1073
54.4k
    20U,  // FCVT_WU_D
1074
54.4k
    20U,  // FCVT_WU_S
1075
54.4k
    20U,  // FCVT_W_D
1076
54.4k
    20U,  // FCVT_W_S
1077
54.4k
    36U,  // FDIV_D
1078
54.4k
    36U,  // FDIV_S
1079
54.4k
    0U, // FENCE
1080
54.4k
    0U, // FENCE_I
1081
54.4k
    0U, // FENCE_TSO
1082
54.4k
    4U, // FEQ_D
1083
54.4k
    4U, // FEQ_S
1084
54.4k
    13U,  // FLD
1085
54.4k
    4U, // FLE_D
1086
54.4k
    4U, // FLE_S
1087
54.4k
    4U, // FLT_D
1088
54.4k
    4U, // FLT_S
1089
54.4k
    13U,  // FLW
1090
54.4k
    100U, // FMADD_D
1091
54.4k
    100U, // FMADD_S
1092
54.4k
    4U, // FMAX_D
1093
54.4k
    4U, // FMAX_S
1094
54.4k
    4U, // FMIN_D
1095
54.4k
    4U, // FMIN_S
1096
54.4k
    100U, // FMSUB_D
1097
54.4k
    100U, // FMSUB_S
1098
54.4k
    36U,  // FMUL_D
1099
54.4k
    36U,  // FMUL_S
1100
54.4k
    0U, // FMV_D_X
1101
54.4k
    0U, // FMV_W_X
1102
54.4k
    0U, // FMV_X_D
1103
54.4k
    0U, // FMV_X_W
1104
54.4k
    100U, // FNMADD_D
1105
54.4k
    100U, // FNMADD_S
1106
54.4k
    100U, // FNMSUB_D
1107
54.4k
    100U, // FNMSUB_S
1108
54.4k
    13U,  // FSD
1109
54.4k
    4U, // FSGNJN_D
1110
54.4k
    4U, // FSGNJN_S
1111
54.4k
    4U, // FSGNJX_D
1112
54.4k
    4U, // FSGNJX_S
1113
54.4k
    4U, // FSGNJ_D
1114
54.4k
    4U, // FSGNJ_S
1115
54.4k
    20U,  // FSQRT_D
1116
54.4k
    20U,  // FSQRT_S
1117
54.4k
    36U,  // FSUB_D
1118
54.4k
    36U,  // FSUB_S
1119
54.4k
    13U,  // FSW
1120
54.4k
    0U, // JAL
1121
54.4k
    4U, // JALR
1122
54.4k
    13U,  // LB
1123
54.4k
    13U,  // LBU
1124
54.4k
    13U,  // LD
1125
54.4k
    13U,  // LH
1126
54.4k
    13U,  // LHU
1127
54.4k
    0U, // LR_D
1128
54.4k
    0U, // LR_D_AQ
1129
54.4k
    0U, // LR_D_AQ_RL
1130
54.4k
    0U, // LR_D_RL
1131
54.4k
    0U, // LR_W
1132
54.4k
    0U, // LR_W_AQ
1133
54.4k
    0U, // LR_W_AQ_RL
1134
54.4k
    0U, // LR_W_RL
1135
54.4k
    0U, // LUI
1136
54.4k
    13U,  // LW
1137
54.4k
    13U,  // LWU
1138
54.4k
    0U, // MRET
1139
54.4k
    4U, // MUL
1140
54.4k
    4U, // MULH
1141
54.4k
    4U, // MULHSU
1142
54.4k
    4U, // MULHU
1143
54.4k
    4U, // MULW
1144
54.4k
    4U, // OR
1145
54.4k
    4U, // ORI
1146
54.4k
    4U, // REM
1147
54.4k
    4U, // REMU
1148
54.4k
    4U, // REMUW
1149
54.4k
    4U, // REMW
1150
54.4k
    13U,  // SB
1151
54.4k
    9U, // SC_D
1152
54.4k
    9U, // SC_D_AQ
1153
54.4k
    9U, // SC_D_AQ_RL
1154
54.4k
    9U, // SC_D_RL
1155
54.4k
    9U, // SC_W
1156
54.4k
    9U, // SC_W_AQ
1157
54.4k
    9U, // SC_W_AQ_RL
1158
54.4k
    9U, // SC_W_RL
1159
54.4k
    13U,  // SD
1160
54.4k
    0U, // SFENCE_VMA
1161
54.4k
    13U,  // SH
1162
54.4k
    4U, // SLL
1163
54.4k
    4U, // SLLI
1164
54.4k
    4U, // SLLIW
1165
54.4k
    4U, // SLLW
1166
54.4k
    4U, // SLT
1167
54.4k
    4U, // SLTI
1168
54.4k
    4U, // SLTIU
1169
54.4k
    4U, // SLTU
1170
54.4k
    4U, // SRA
1171
54.4k
    4U, // SRAI
1172
54.4k
    4U, // SRAIW
1173
54.4k
    4U, // SRAW
1174
54.4k
    0U, // SRET
1175
54.4k
    4U, // SRL
1176
54.4k
    4U, // SRLI
1177
54.4k
    4U, // SRLIW
1178
54.4k
    4U, // SRLW
1179
54.4k
    4U, // SUB
1180
54.4k
    4U, // SUBW
1181
54.4k
    13U,  // SW
1182
54.4k
    0U, // UNIMP
1183
54.4k
    0U, // URET
1184
54.4k
    0U, // WFI
1185
54.4k
    4U, // XOR
1186
54.4k
    4U, // XORI
1187
54.4k
  };
1188
1189
  // Emit the opcode for the instruction.
1190
54.4k
  uint32_t Bits = 0;
1191
54.4k
  Bits |= OpInfo0[MCInst_getOpcode(MI)] << 0;
1192
54.4k
  Bits |= OpInfo1[MCInst_getOpcode(MI)] << 16;
1193
54.4k
  CS_ASSERT(Bits != 0 && "Cannot print this instruction.");
1194
54.4k
#ifndef CAPSTONE_DIET
1195
54.4k
  SStream_concat0(O, AsmStrs+(Bits & 4095)-1);
1196
54.4k
#endif
1197
1198
1199
  // Fragment 0 encoded into 2 bits for 4 unique commands.
1200
54.4k
  switch ((uint32_t)((Bits >> 12) & 3)) {
1201
0
  default:
1202
0
    CS_ASSERT(0 && "Invalid command number.");
1203
0
    return;
1204
129
  case 0:
1205
    // DBG_VALUE, DBG_LABEL, BUNDLE, LIFETIME_START, LIFETIME_END, FENTRY_CAL...
1206
129
    return;
1207
0
    break;
1208
53.2k
  case 1:
1209
    // PseudoCALL, PseudoLA, PseudoLI, PseudoLLA, PseudoTAIL, ADD, ADDI, ADDI...
1210
53.2k
    printOperand(MI, 0, O);
1211
53.2k
    break;
1212
0
  case 2:
1213
    // C_ADD, C_ADDI, C_ADDI16SP, C_ADDIW, C_ADDW, C_AND, C_ANDI, C_OR, C_SLL...
1214
0
    printOperand(MI, 1, O);
1215
0
    SStream_concat0(O, ", ");
1216
0
    printOperand(MI, 2, O);
1217
0
    return;
1218
0
    break;
1219
1.05k
  case 3:
1220
    // FENCE
1221
1.05k
    printFenceArg(MI, 0, O);
1222
1.05k
    SStream_concat0(O, ", ");
1223
1.05k
    printFenceArg(MI, 1, O);
1224
1.05k
    return;
1225
0
    break;
1226
54.4k
  }
1227
1228
1229
  // Fragment 1 encoded into 2 bits for 3 unique commands.
1230
53.2k
  switch ((uint32_t)((Bits >> 14) & 3)) {
1231
0
  default:
1232
0
    CS_ASSERT(0 && "Invalid command number.");
1233
0
    return;
1234
0
  case 0:
1235
    // PseudoCALL, PseudoTAIL, C_J, C_JAL, C_JALR, C_JR
1236
0
    return;
1237
0
    break;
1238
52.8k
  case 1:
1239
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AMOADD_D, AMOAD...
1240
52.8k
    SStream_concat0(O, ", ");
1241
52.8k
    break;
1242
405
  case 2:
1243
    // LR_D, LR_D_AQ, LR_D_AQ_RL, LR_D_RL, LR_W, LR_W_AQ, LR_W_AQ_RL, LR_W_RL
1244
405
    SStream_concat0(O, ", (");
1245
405
    printOperand(MI, 1, O);
1246
405
    SStream_concat0(O, ")");
1247
405
    return;
1248
0
    break;
1249
53.2k
  }
1250
1251
1252
  // Fragment 2 encoded into 2 bits for 3 unique commands.
1253
52.8k
  switch ((uint32_t)((Bits >> 16) & 3)) {
1254
0
  default:
1255
0
    CS_ASSERT(0 && "Invalid command number.");
1256
0
    return;
1257
13.1k
  case 0:
1258
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AND, ANDI, AUIP...
1259
13.1k
    printOperand(MI, 1, O);
1260
13.1k
    break;
1261
9.28k
  case 1:
1262
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1263
9.28k
    printOperand(MI, 2, O);
1264
9.28k
    break;
1265
30.3k
  case 2:
1266
    // CSRRC, CSRRCI, CSRRS, CSRRSI, CSRRW, CSRRWI
1267
30.3k
    printCSRSystemRegister(MI, 1, O);
1268
30.3k
    SStream_concat0(O, ", ");
1269
30.3k
    printOperand(MI, 2, O);
1270
30.3k
    return;
1271
0
    break;
1272
52.8k
  }
1273
1274
1275
  // Fragment 3 encoded into 2 bits for 4 unique commands.
1276
22.4k
  switch ((uint32_t)((Bits >> 18) & 3)) {
1277
0
  default:
1278
0
    CS_ASSERT(0 && "Invalid command number.");
1279
0
    return;
1280
1.01k
  case 0:
1281
    // PseudoLA, PseudoLI, PseudoLLA, AUIPC, C_BEQZ, C_BNEZ, C_LI, C_LUI, C_M...
1282
1.01k
    return;
1283
0
    break;
1284
12.1k
  case 1:
1285
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1286
12.1k
    SStream_concat0(O, ", ");
1287
12.1k
    break;
1288
6.44k
  case 2:
1289
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1290
6.44k
    SStream_concat0(O, ", (");
1291
6.44k
    printOperand(MI, 1, O);
1292
6.44k
    SStream_concat0(O, ")");
1293
6.44k
    return;
1294
0
    break;
1295
2.83k
  case 3:
1296
    // C_FLD, C_FLDSP, C_FLW, C_FLWSP, C_FSD, C_FSDSP, C_FSW, C_FSWSP, C_LD, ...
1297
2.83k
    SStream_concat0(O, "(");
1298
2.83k
    printOperand(MI, 1, O);
1299
2.83k
    SStream_concat0(O, ")");
1300
2.83k
    return;
1301
0
    break;
1302
22.4k
  }
1303
1304
1305
  // Fragment 4 encoded into 1 bits for 2 unique commands.
1306
12.1k
  if ((Bits >> 20) & 1) {
1307
    // FCVT_D_L, FCVT_D_LU, FCVT_LU_D, FCVT_LU_S, FCVT_L_D, FCVT_L_S, FCVT_S_...
1308
4.28k
    printFRMArg(MI, 2, O);
1309
4.28k
    return;
1310
7.87k
  } else {
1311
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1312
7.87k
    printOperand(MI, 2, O);
1313
7.87k
  }
1314
1315
1316
  // Fragment 5 encoded into 1 bits for 2 unique commands.
1317
7.87k
  if ((Bits >> 21) & 1) {
1318
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FM...
1319
3.39k
    SStream_concat0(O, ", ");
1320
4.48k
  } else {
1321
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1322
4.48k
    return;
1323
4.48k
  }
1324
1325
1326
  // Fragment 6 encoded into 1 bits for 2 unique commands.
1327
3.39k
  if ((Bits >> 22) & 1) {
1328
    // FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FNMADD_D, FNMADD_S, FNMSUB_D, FNMS...
1329
1.62k
    printOperand(MI, 3, O);
1330
1.62k
    SStream_concat0(O, ", ");
1331
1.62k
    printFRMArg(MI, 4, O);
1332
1.62k
    return;
1333
1.76k
  } else {
1334
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMUL_D, FMUL_S, FSUB_D, FSUB_S
1335
1.76k
    printFRMArg(MI, 3, O);
1336
1.76k
    return;
1337
1.76k
  }
1338
1339
3.39k
}
1340
1341
1342
/// getRegisterName - This method is automatically generated by tblgen
1343
/// from the register set description.  This returns the assembler name
1344
/// for the specified register.
1345
static const char *
1346
getRegisterName(unsigned RegNo, unsigned AltIdx)
1347
127k
{
1348
127k
  CS_ASSERT(RegNo && RegNo < 97 && "Invalid register number!");
1349
1350
127k
#ifndef CAPSTONE_DIET
1351
127k
  static const char AsmStrsABIRegAltName[] = {
1352
127k
  /* 0 */ 'f', 's', '1', '0', 0,
1353
127k
  /* 5 */ 'f', 't', '1', '0', 0,
1354
127k
  /* 10 */ 'f', 'a', '0', 0,
1355
127k
  /* 14 */ 'f', 's', '0', 0,
1356
127k
  /* 18 */ 'f', 't', '0', 0,
1357
127k
  /* 22 */ 'f', 's', '1', '1', 0,
1358
127k
  /* 27 */ 'f', 't', '1', '1', 0,
1359
127k
  /* 32 */ 'f', 'a', '1', 0,
1360
127k
  /* 36 */ 'f', 's', '1', 0,
1361
127k
  /* 40 */ 'f', 't', '1', 0,
1362
127k
  /* 44 */ 'f', 'a', '2', 0,
1363
127k
  /* 48 */ 'f', 's', '2', 0,
1364
127k
  /* 52 */ 'f', 't', '2', 0,
1365
127k
  /* 56 */ 'f', 'a', '3', 0,
1366
127k
  /* 60 */ 'f', 's', '3', 0,
1367
127k
  /* 64 */ 'f', 't', '3', 0,
1368
127k
  /* 68 */ 'f', 'a', '4', 0,
1369
127k
  /* 72 */ 'f', 's', '4', 0,
1370
127k
  /* 76 */ 'f', 't', '4', 0,
1371
127k
  /* 80 */ 'f', 'a', '5', 0,
1372
127k
  /* 84 */ 'f', 's', '5', 0,
1373
127k
  /* 88 */ 'f', 't', '5', 0,
1374
127k
  /* 92 */ 'f', 'a', '6', 0,
1375
127k
  /* 96 */ 'f', 's', '6', 0,
1376
127k
  /* 100 */ 'f', 't', '6', 0,
1377
127k
  /* 104 */ 'f', 'a', '7', 0,
1378
127k
  /* 108 */ 'f', 's', '7', 0,
1379
127k
  /* 112 */ 'f', 't', '7', 0,
1380
127k
  /* 116 */ 'f', 's', '8', 0,
1381
127k
  /* 120 */ 'f', 't', '8', 0,
1382
127k
  /* 124 */ 'f', 's', '9', 0,
1383
127k
  /* 128 */ 'f', 't', '9', 0,
1384
127k
  /* 132 */ 'r', 'a', 0,
1385
127k
  /* 135 */ 'z', 'e', 'r', 'o', 0,
1386
127k
  /* 140 */ 'g', 'p', 0,
1387
127k
  /* 143 */ 's', 'p', 0,
1388
127k
  /* 146 */ 't', 'p', 0,
1389
127k
  };
1390
1391
127k
  static const uint8_t RegAsmOffsetABIRegAltName[] = {
1392
127k
    135, 132, 143, 140, 146, 19, 41, 53, 15, 37, 11, 33, 45, 57, 
1393
127k
    69, 81, 93, 105, 49, 61, 73, 85, 97, 109, 117, 125, 1, 23, 
1394
127k
    65, 77, 89, 101, 18, 18, 40, 40, 52, 52, 64, 64, 76, 76, 
1395
127k
    88, 88, 100, 100, 112, 112, 14, 14, 36, 36, 10, 10, 32, 32, 
1396
127k
    44, 44, 56, 56, 68, 68, 80, 80, 92, 92, 104, 104, 48, 48, 
1397
127k
    60, 60, 72, 72, 84, 84, 96, 96, 108, 108, 116, 116, 124, 124, 
1398
127k
    0, 0, 22, 22, 120, 120, 128, 128, 5, 5, 27, 27, 
1399
127k
  };
1400
1401
127k
  static const char AsmStrsNoRegAltName[] = {
1402
127k
  /* 0 */ 'f', '1', '0', 0,
1403
127k
  /* 4 */ 'x', '1', '0', 0,
1404
127k
  /* 8 */ 'f', '2', '0', 0,
1405
127k
  /* 12 */ 'x', '2', '0', 0,
1406
127k
  /* 16 */ 'f', '3', '0', 0,
1407
127k
  /* 20 */ 'x', '3', '0', 0,
1408
127k
  /* 24 */ 'f', '0', 0,
1409
127k
  /* 27 */ 'x', '0', 0,
1410
127k
  /* 30 */ 'f', '1', '1', 0,
1411
127k
  /* 34 */ 'x', '1', '1', 0,
1412
127k
  /* 38 */ 'f', '2', '1', 0,
1413
127k
  /* 42 */ 'x', '2', '1', 0,
1414
127k
  /* 46 */ 'f', '3', '1', 0,
1415
127k
  /* 50 */ 'x', '3', '1', 0,
1416
127k
  /* 54 */ 'f', '1', 0,
1417
127k
  /* 57 */ 'x', '1', 0,
1418
127k
  /* 60 */ 'f', '1', '2', 0,
1419
127k
  /* 64 */ 'x', '1', '2', 0,
1420
127k
  /* 68 */ 'f', '2', '2', 0,
1421
127k
  /* 72 */ 'x', '2', '2', 0,
1422
127k
  /* 76 */ 'f', '2', 0,
1423
127k
  /* 79 */ 'x', '2', 0,
1424
127k
  /* 82 */ 'f', '1', '3', 0,
1425
127k
  /* 86 */ 'x', '1', '3', 0,
1426
127k
  /* 90 */ 'f', '2', '3', 0,
1427
127k
  /* 94 */ 'x', '2', '3', 0,
1428
127k
  /* 98 */ 'f', '3', 0,
1429
127k
  /* 101 */ 'x', '3', 0,
1430
127k
  /* 104 */ 'f', '1', '4', 0,
1431
127k
  /* 108 */ 'x', '1', '4', 0,
1432
127k
  /* 112 */ 'f', '2', '4', 0,
1433
127k
  /* 116 */ 'x', '2', '4', 0,
1434
127k
  /* 120 */ 'f', '4', 0,
1435
127k
  /* 123 */ 'x', '4', 0,
1436
127k
  /* 126 */ 'f', '1', '5', 0,
1437
127k
  /* 130 */ 'x', '1', '5', 0,
1438
127k
  /* 134 */ 'f', '2', '5', 0,
1439
127k
  /* 138 */ 'x', '2', '5', 0,
1440
127k
  /* 142 */ 'f', '5', 0,
1441
127k
  /* 145 */ 'x', '5', 0,
1442
127k
  /* 148 */ 'f', '1', '6', 0,
1443
127k
  /* 152 */ 'x', '1', '6', 0,
1444
127k
  /* 156 */ 'f', '2', '6', 0,
1445
127k
  /* 160 */ 'x', '2', '6', 0,
1446
127k
  /* 164 */ 'f', '6', 0,
1447
127k
  /* 167 */ 'x', '6', 0,
1448
127k
  /* 170 */ 'f', '1', '7', 0,
1449
127k
  /* 174 */ 'x', '1', '7', 0,
1450
127k
  /* 178 */ 'f', '2', '7', 0,
1451
127k
  /* 182 */ 'x', '2', '7', 0,
1452
127k
  /* 186 */ 'f', '7', 0,
1453
127k
  /* 189 */ 'x', '7', 0,
1454
127k
  /* 192 */ 'f', '1', '8', 0,
1455
127k
  /* 196 */ 'x', '1', '8', 0,
1456
127k
  /* 200 */ 'f', '2', '8', 0,
1457
127k
  /* 204 */ 'x', '2', '8', 0,
1458
127k
  /* 208 */ 'f', '8', 0,
1459
127k
  /* 211 */ 'x', '8', 0,
1460
127k
  /* 214 */ 'f', '1', '9', 0,
1461
127k
  /* 218 */ 'x', '1', '9', 0,
1462
127k
  /* 222 */ 'f', '2', '9', 0,
1463
127k
  /* 226 */ 'x', '2', '9', 0,
1464
127k
  /* 230 */ 'f', '9', 0,
1465
127k
  /* 233 */ 'x', '9', 0,
1466
127k
  };
1467
1468
127k
  static const uint8_t RegAsmOffsetNoRegAltName[] = {
1469
127k
    27, 57, 79, 101, 123, 145, 167, 189, 211, 233, 4, 34, 64, 86, 
1470
127k
    108, 130, 152, 174, 196, 218, 12, 42, 72, 94, 116, 138, 160, 182, 
1471
127k
    204, 226, 20, 50, 24, 24, 54, 54, 76, 76, 98, 98, 120, 120, 
1472
127k
    142, 142, 164, 164, 186, 186, 208, 208, 230, 230, 0, 0, 30, 30, 
1473
127k
    60, 60, 82, 82, 104, 104, 126, 126, 148, 148, 170, 170, 192, 192, 
1474
127k
    214, 214, 8, 8, 38, 38, 68, 68, 90, 90, 112, 112, 134, 134, 
1475
127k
    156, 156, 178, 178, 200, 200, 222, 222, 16, 16, 46, 46, 
1476
127k
  };
1477
1478
127k
  switch(AltIdx) {
1479
0
  default:
1480
0
    CS_ASSERT(0 && "Invalid register alt name index!");
1481
0
    return 0;
1482
127k
  case RISCV_ABIRegAltName:
1483
127k
    CS_ASSERT(*(AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1]) &&
1484
127k
           "Invalid alt name index for register!");
1485
127k
    return AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1];
1486
0
  case RISCV_NoRegAltName:
1487
0
    CS_ASSERT(*(AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1]) &&
1488
0
           "Invalid alt name index for register!");
1489
0
    return AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1];
1490
127k
  }
1491
#else
1492
  return NULL;
1493
#endif
1494
127k
}
1495
1496
#ifdef PRINT_ALIAS_INSTR
1497
#undef PRINT_ALIAS_INSTR
1498
1499
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
1500
                  unsigned PredicateIndex);
1501
1502
static bool printAliasInstr(MCInst *MI, SStream * OS, void *info)
1503
68.1k
{
1504
68.1k
  MCRegisterInfo *MRI = (MCRegisterInfo *) info;
1505
68.1k
  const char *AsmString;
1506
68.1k
  unsigned I = 0;
1507
68.1k
#define ASMSTRING_CONTAIN_SIZE 64
1508
68.1k
  unsigned AsmStringLen = 0;
1509
68.1k
  char tmpString_[ASMSTRING_CONTAIN_SIZE];
1510
68.1k
  char *tmpString = tmpString_;
1511
68.1k
  switch (MCInst_getOpcode(MI)) {
1512
11.8k
  default: return false;
1513
1.08k
  case RISCV_ADDI:
1514
1.08k
    if (MCInst_getNumOperands(MI) == 3 &&
1515
1.08k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1516
1.08k
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1517
1.08k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1518
1.08k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1519
      // (ADDI X0, X0, 0)
1520
620
      AsmString = "nop";
1521
620
      break;
1522
620
    }
1523
462
    if (MCInst_getNumOperands(MI) == 3 &&
1524
462
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1525
462
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1526
462
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1527
462
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1528
462
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1529
462
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1530
      // (ADDI GPR:$rd, GPR:$rs, 0)
1531
25
      AsmString = "mv $\x01, $\x02";
1532
25
      break;
1533
25
    }
1534
437
    return false;
1535
296
  case RISCV_ADDIW:
1536
296
    if (MCInst_getNumOperands(MI) == 3 &&
1537
296
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1538
296
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1539
296
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1540
296
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1541
296
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1542
296
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1543
      // (ADDIW GPR:$rd, GPR:$rs, 0)
1544
189
      AsmString = "sext.w $\x01, $\x02";
1545
189
      break;
1546
189
    }
1547
107
    return false;
1548
97
  case RISCV_BEQ:
1549
97
    if (MCInst_getNumOperands(MI) == 3 &&
1550
97
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1551
97
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1552
97
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1553
97
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1554
      // (BEQ GPR:$rs, X0, simm13_lsb0:$offset)
1555
20
      AsmString = "beqz $\x01, $\x03";
1556
20
      break;
1557
20
    }
1558
77
    return false;
1559
183
  case RISCV_BGE:
1560
183
    if (MCInst_getNumOperands(MI) == 3 &&
1561
183
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1562
183
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1563
183
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1564
183
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1565
      // (BGE X0, GPR:$rs, simm13_lsb0:$offset)
1566
35
      AsmString = "blez $\x02, $\x03";
1567
35
      break;
1568
35
    }
1569
148
    if (MCInst_getNumOperands(MI) == 3 &&
1570
148
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1571
148
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1572
148
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1573
148
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1574
      // (BGE GPR:$rs, X0, simm13_lsb0:$offset)
1575
14
      AsmString = "bgez $\x01, $\x03";
1576
14
      break;
1577
14
    }
1578
134
    return false;
1579
307
  case RISCV_BLT:
1580
307
    if (MCInst_getNumOperands(MI) == 3 &&
1581
307
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1582
307
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1583
307
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1584
307
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1585
      // (BLT GPR:$rs, X0, simm13_lsb0:$offset)
1586
76
      AsmString = "bltz $\x01, $\x03";
1587
76
      break;
1588
76
    }
1589
231
    if (MCInst_getNumOperands(MI) == 3 &&
1590
231
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1591
231
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1592
231
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1593
231
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1594
      // (BLT X0, GPR:$rs, simm13_lsb0:$offset)
1595
132
      AsmString = "bgtz $\x02, $\x03";
1596
132
      break;
1597
132
    }
1598
99
    return false;
1599
195
  case RISCV_BNE:
1600
195
    if (MCInst_getNumOperands(MI) == 3 &&
1601
195
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1602
195
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1603
195
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1604
195
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1605
      // (BNE GPR:$rs, X0, simm13_lsb0:$offset)
1606
20
      AsmString = "bnez $\x01, $\x03";
1607
20
      break;
1608
20
    }
1609
175
    return false;
1610
3.50k
  case RISCV_CSRRC:
1611
3.50k
    if (MCInst_getNumOperands(MI) == 3 &&
1612
3.50k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1613
3.50k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1614
3.50k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1615
      // (CSRRC X0, csr_sysreg:$csr, GPR:$rs)
1616
301
      AsmString = "csrc $\xFF\x02\x01, $\x03";
1617
301
      break;
1618
301
    }
1619
3.20k
    return false;
1620
4.68k
  case RISCV_CSRRCI:
1621
4.68k
    if (MCInst_getNumOperands(MI) == 3 &&
1622
4.68k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1623
      // (CSRRCI X0, csr_sysreg:$csr, uimm5:$imm)
1624
270
      AsmString = "csrci $\xFF\x02\x01, $\x03";
1625
270
      break;
1626
270
    }
1627
4.41k
    return false;
1628
10.8k
  case RISCV_CSRRS:
1629
10.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1630
10.8k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1631
10.8k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1632
10.8k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1633
10.8k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1634
10.8k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1635
      // (CSRRS GPR:$rd, 3, X0)
1636
18
      AsmString = "frcsr $\x01";
1637
18
      break;
1638
18
    }
1639
10.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1640
10.7k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1641
10.7k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1642
10.7k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1643
10.7k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1644
10.7k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1645
      // (CSRRS GPR:$rd, 2, X0)
1646
73
      AsmString = "frrm $\x01";
1647
73
      break;
1648
73
    }
1649
10.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1650
10.7k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1651
10.7k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1652
10.7k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1653
10.7k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1654
10.7k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1655
      // (CSRRS GPR:$rd, 1, X0)
1656
61
      AsmString = "frflags $\x01";
1657
61
      break;
1658
61
    }
1659
10.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1660
10.6k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1661
10.6k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1662
10.6k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1663
10.6k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3074 &&
1664
10.6k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1665
      // (CSRRS GPR:$rd, 3074, X0)
1666
153
      AsmString = "rdinstret $\x01";
1667
153
      break;
1668
153
    }
1669
10.5k
    if (MCInst_getNumOperands(MI) == 3 &&
1670
10.5k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1671
10.5k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1672
10.5k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1673
10.5k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3072 &&
1674
10.5k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1675
      // (CSRRS GPR:$rd, 3072, X0)
1676
445
      AsmString = "rdcycle $\x01";
1677
445
      break;
1678
445
    }
1679
10.0k
    if (MCInst_getNumOperands(MI) == 3 &&
1680
10.0k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1681
10.0k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1682
10.0k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1683
10.0k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3073 &&
1684
10.0k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1685
      // (CSRRS GPR:$rd, 3073, X0)
1686
142
      AsmString = "rdtime $\x01";
1687
142
      break;
1688
142
    }
1689
9.91k
    if (MCInst_getNumOperands(MI) == 3 &&
1690
9.91k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1691
9.91k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1692
9.91k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1693
9.91k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3202 &&
1694
9.91k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1695
      // (CSRRS GPR:$rd, 3202, X0)
1696
125
      AsmString = "rdinstreth $\x01";
1697
125
      break;
1698
125
    }
1699
9.79k
    if (MCInst_getNumOperands(MI) == 3 &&
1700
9.79k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1701
9.79k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1702
9.79k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1703
9.79k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3200 &&
1704
9.79k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1705
      // (CSRRS GPR:$rd, 3200, X0)
1706
21
      AsmString = "rdcycleh $\x01";
1707
21
      break;
1708
21
    }
1709
9.77k
    if (MCInst_getNumOperands(MI) == 3 &&
1710
9.77k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1711
9.77k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1712
9.77k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1713
9.77k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3201 &&
1714
9.77k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1715
      // (CSRRS GPR:$rd, 3201, X0)
1716
162
      AsmString = "rdtimeh $\x01";
1717
162
      break;
1718
162
    }
1719
9.60k
    if (MCInst_getNumOperands(MI) == 3 &&
1720
9.60k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1721
9.60k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1722
9.60k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1723
      // (CSRRS GPR:$rd, csr_sysreg:$csr, X0)
1724
637
      AsmString = "csrr $\x01, $\xFF\x02\x01";
1725
637
      break;
1726
637
    }
1727
8.97k
    if (MCInst_getNumOperands(MI) == 3 &&
1728
8.97k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1729
8.97k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1730
8.97k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1731
      // (CSRRS X0, csr_sysreg:$csr, GPR:$rs)
1732
162
      AsmString = "csrs $\xFF\x02\x01, $\x03";
1733
162
      break;
1734
162
    }
1735
8.80k
    return false;
1736
5.97k
  case RISCV_CSRRSI:
1737
5.97k
    if (MCInst_getNumOperands(MI) == 3 &&
1738
5.97k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1739
      // (CSRRSI X0, csr_sysreg:$csr, uimm5:$imm)
1740
206
      AsmString = "csrsi $\xFF\x02\x01, $\x03";
1741
206
      break;
1742
206
    }
1743
5.77k
    return false;
1744
7.38k
  case RISCV_CSRRW:
1745
7.38k
    if (MCInst_getNumOperands(MI) == 3 &&
1746
7.38k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1747
7.38k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1748
7.38k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1749
7.38k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1750
7.38k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1751
      // (CSRRW X0, 3, GPR:$rs)
1752
122
      AsmString = "fscsr $\x03";
1753
122
      break;
1754
122
    }
1755
7.26k
    if (MCInst_getNumOperands(MI) == 3 &&
1756
7.26k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1757
7.26k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1758
7.26k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1759
7.26k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1760
7.26k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1761
      // (CSRRW X0, 2, GPR:$rs)
1762
18
      AsmString = "fsrm $\x03";
1763
18
      break;
1764
18
    }
1765
7.24k
    if (MCInst_getNumOperands(MI) == 3 &&
1766
7.24k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1767
7.24k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1768
7.24k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1769
7.24k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1770
7.24k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1771
      // (CSRRW X0, 1, GPR:$rs)
1772
201
      AsmString = "fsflags $\x03";
1773
201
      break;
1774
201
    }
1775
7.04k
    if (MCInst_getNumOperands(MI) == 3 &&
1776
7.04k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1777
7.04k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1778
7.04k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1779
      // (CSRRW X0, csr_sysreg:$csr, GPR:$rs)
1780
1.05k
      AsmString = "csrw $\xFF\x02\x01, $\x03";
1781
1.05k
      break;
1782
1.05k
    }
1783
5.99k
    if (MCInst_getNumOperands(MI) == 3 &&
1784
5.99k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1785
5.99k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1786
5.99k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1787
5.99k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1788
5.99k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1789
5.99k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1790
      // (CSRRW GPR:$rd, 3, GPR:$rs)
1791
132
      AsmString = "fscsr $\x01, $\x03";
1792
132
      break;
1793
132
    }
1794
5.86k
    if (MCInst_getNumOperands(MI) == 3 &&
1795
5.86k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1796
5.86k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1797
5.86k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1798
5.86k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1799
5.86k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1800
5.86k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1801
      // (CSRRW GPR:$rd, 2, GPR:$rs)
1802
276
      AsmString = "fsrm $\x01, $\x03";
1803
276
      break;
1804
276
    }
1805
5.58k
    if (MCInst_getNumOperands(MI) == 3 &&
1806
5.58k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1807
5.58k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1808
5.58k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1809
5.58k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1810
5.58k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1811
5.58k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1812
      // (CSRRW GPR:$rd, 1, GPR:$rs)
1813
254
      AsmString = "fsflags $\x01, $\x03";
1814
254
      break;
1815
254
    }
1816
5.33k
    return false;
1817
3.36k
  case RISCV_CSRRWI:
1818
3.36k
    if (MCInst_getNumOperands(MI) == 3 &&
1819
3.36k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1820
3.36k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1821
3.36k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1822
      // (CSRRWI X0, 2, uimm5:$imm)
1823
42
      AsmString = "fsrmi $\x03";
1824
42
      break;
1825
42
    }
1826
3.32k
    if (MCInst_getNumOperands(MI) == 3 &&
1827
3.32k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1828
3.32k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1829
3.32k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1830
      // (CSRRWI X0, 1, uimm5:$imm)
1831
57
      AsmString = "fsflagsi $\x03";
1832
57
      break;
1833
57
    }
1834
3.26k
    if (MCInst_getNumOperands(MI) == 3 &&
1835
3.26k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1836
      // (CSRRWI X0, csr_sysreg:$csr, uimm5:$imm)
1837
369
      AsmString = "csrwi $\xFF\x02\x01, $\x03";
1838
369
      break;
1839
369
    }
1840
2.89k
    if (MCInst_getNumOperands(MI) == 3 &&
1841
2.89k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1842
2.89k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1843
2.89k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1844
2.89k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1845
      // (CSRRWI GPR:$rd, 2, uimm5:$imm)
1846
46
      AsmString = "fsrmi $\x01, $\x03";
1847
46
      break;
1848
46
    }
1849
2.85k
    if (MCInst_getNumOperands(MI) == 3 &&
1850
2.85k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1851
2.85k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1852
2.85k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1853
2.85k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1854
      // (CSRRWI GPR:$rd, 1, uimm5:$imm)
1855
12
      AsmString = "fsflagsi $\x01, $\x03";
1856
12
      break;
1857
12
    }
1858
2.83k
    return false;
1859
119
  case RISCV_FADD_D:
1860
119
    if (MCInst_getNumOperands(MI) == 4 &&
1861
119
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1862
119
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1863
119
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1864
119
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1865
119
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1866
119
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1867
119
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1868
119
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1869
      // (FADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
1870
75
      AsmString = "fadd.d $\x01, $\x02, $\x03";
1871
75
      break;
1872
75
    }
1873
44
    return false;
1874
1.32k
  case RISCV_FADD_S:
1875
1.32k
    if (MCInst_getNumOperands(MI) == 4 &&
1876
1.32k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1877
1.32k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1878
1.32k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1879
1.32k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1880
1.32k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1881
1.32k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1882
1.32k
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1883
1.32k
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1884
      // (FADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
1885
189
      AsmString = "fadd.s $\x01, $\x02, $\x03";
1886
189
      break;
1887
189
    }
1888
1.13k
    return false;
1889
751
  case RISCV_FCVT_D_L:
1890
751
    if (MCInst_getNumOperands(MI) == 3 &&
1891
751
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1892
751
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1893
751
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1894
751
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1895
751
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1896
751
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1897
      // (FCVT_D_L FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1898
360
      AsmString = "fcvt.d.l $\x01, $\x02";
1899
360
      break;
1900
360
    }
1901
391
    return false;
1902
95
  case RISCV_FCVT_D_LU:
1903
95
    if (MCInst_getNumOperands(MI) == 3 &&
1904
95
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1905
95
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1906
95
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1907
95
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1908
95
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1909
95
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1910
      // (FCVT_D_LU FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1911
73
      AsmString = "fcvt.d.lu $\x01, $\x02";
1912
73
      break;
1913
73
    }
1914
22
    return false;
1915
246
  case RISCV_FCVT_LU_D:
1916
246
    if (MCInst_getNumOperands(MI) == 3 &&
1917
246
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1918
246
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1919
246
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1920
246
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1921
246
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1922
246
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1923
      // (FCVT_LU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1924
163
      AsmString = "fcvt.lu.d $\x01, $\x02";
1925
163
      break;
1926
163
    }
1927
83
    return false;
1928
696
  case RISCV_FCVT_LU_S:
1929
696
    if (MCInst_getNumOperands(MI) == 3 &&
1930
696
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1931
696
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1932
696
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1933
696
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1934
696
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1935
696
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1936
      // (FCVT_LU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1937
247
      AsmString = "fcvt.lu.s $\x01, $\x02";
1938
247
      break;
1939
247
    }
1940
449
    return false;
1941
420
  case RISCV_FCVT_L_D:
1942
420
    if (MCInst_getNumOperands(MI) == 3 &&
1943
420
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1944
420
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1945
420
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1946
420
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1947
420
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1948
420
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1949
      // (FCVT_L_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1950
115
      AsmString = "fcvt.l.d $\x01, $\x02";
1951
115
      break;
1952
115
    }
1953
305
    return false;
1954
835
  case RISCV_FCVT_L_S:
1955
835
    if (MCInst_getNumOperands(MI) == 3 &&
1956
835
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1957
835
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1958
835
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1959
835
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1960
835
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1961
835
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1962
      // (FCVT_L_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1963
119
      AsmString = "fcvt.l.s $\x01, $\x02";
1964
119
      break;
1965
119
    }
1966
716
    return false;
1967
922
  case RISCV_FCVT_S_D:
1968
922
    if (MCInst_getNumOperands(MI) == 3 &&
1969
922
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1970
922
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1971
922
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1972
922
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1973
922
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1974
922
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1975
      // (FCVT_S_D FPR32:$rd, FPR64:$rs1, { 1, 1, 1 })
1976
21
      AsmString = "fcvt.s.d $\x01, $\x02";
1977
21
      break;
1978
21
    }
1979
901
    return false;
1980
243
  case RISCV_FCVT_S_L:
1981
243
    if (MCInst_getNumOperands(MI) == 3 &&
1982
243
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1983
243
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1984
243
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1985
243
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1986
243
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1987
243
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1988
      // (FCVT_S_L FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
1989
157
      AsmString = "fcvt.s.l $\x01, $\x02";
1990
157
      break;
1991
157
    }
1992
86
    return false;
1993
259
  case RISCV_FCVT_S_LU:
1994
259
    if (MCInst_getNumOperands(MI) == 3 &&
1995
259
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1996
259
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1997
259
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1998
259
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1999
259
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2000
259
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2001
      // (FCVT_S_LU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2002
186
      AsmString = "fcvt.s.lu $\x01, $\x02";
2003
186
      break;
2004
186
    }
2005
73
    return false;
2006
175
  case RISCV_FCVT_S_W:
2007
175
    if (MCInst_getNumOperands(MI) == 3 &&
2008
175
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2009
175
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2010
175
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2011
175
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2012
175
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2013
175
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2014
      // (FCVT_S_W FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2015
107
      AsmString = "fcvt.s.w $\x01, $\x02";
2016
107
      break;
2017
107
    }
2018
68
    return false;
2019
90
  case RISCV_FCVT_S_WU:
2020
90
    if (MCInst_getNumOperands(MI) == 3 &&
2021
90
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2022
90
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2023
90
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2024
90
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2025
90
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2026
90
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2027
      // (FCVT_S_WU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2028
77
      AsmString = "fcvt.s.wu $\x01, $\x02";
2029
77
      break;
2030
77
    }
2031
13
    return false;
2032
128
  case RISCV_FCVT_WU_D:
2033
128
    if (MCInst_getNumOperands(MI) == 3 &&
2034
128
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2035
128
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2036
128
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2037
128
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2038
128
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2039
128
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2040
      // (FCVT_WU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2041
37
      AsmString = "fcvt.wu.d $\x01, $\x02";
2042
37
      break;
2043
37
    }
2044
91
    return false;
2045
990
  case RISCV_FCVT_WU_S:
2046
990
    if (MCInst_getNumOperands(MI) == 3 &&
2047
990
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2048
990
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2049
990
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2050
990
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2051
990
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2052
990
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2053
      // (FCVT_WU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2054
462
      AsmString = "fcvt.wu.s $\x01, $\x02";
2055
462
      break;
2056
462
    }
2057
528
    return false;
2058
393
  case RISCV_FCVT_W_D:
2059
393
    if (MCInst_getNumOperands(MI) == 3 &&
2060
393
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2061
393
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2062
393
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2063
393
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2064
393
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2065
393
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2066
      // (FCVT_W_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2067
260
      AsmString = "fcvt.w.d $\x01, $\x02";
2068
260
      break;
2069
260
    }
2070
133
    return false;
2071
427
  case RISCV_FCVT_W_S:
2072
427
    if (MCInst_getNumOperands(MI) == 3 &&
2073
427
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2074
427
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2075
427
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2076
427
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2077
427
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2078
427
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2079
      // (FCVT_W_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2080
217
      AsmString = "fcvt.w.s $\x01, $\x02";
2081
217
      break;
2082
217
    }
2083
210
    return false;
2084
121
  case RISCV_FDIV_D:
2085
121
    if (MCInst_getNumOperands(MI) == 4 &&
2086
121
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2087
121
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2088
121
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2089
121
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2090
121
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2091
121
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2092
121
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2093
121
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2094
      // (FDIV_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2095
11
      AsmString = "fdiv.d $\x01, $\x02, $\x03";
2096
11
      break;
2097
11
    }
2098
110
    return false;
2099
68
  case RISCV_FDIV_S:
2100
68
    if (MCInst_getNumOperands(MI) == 4 &&
2101
68
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2102
68
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2103
68
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2104
68
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2105
68
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2106
68
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2107
68
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2108
68
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2109
      // (FDIV_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2110
34
      AsmString = "fdiv.s $\x01, $\x02, $\x03";
2111
34
      break;
2112
34
    }
2113
34
    return false;
2114
1.07k
  case RISCV_FENCE:
2115
1.07k
    if (MCInst_getNumOperands(MI) == 2 &&
2116
1.07k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
2117
1.07k
        MCOperand_getImm(MCInst_getOperand(MI, 0)) == 15 &&
2118
1.07k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
2119
1.07k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 15) {
2120
      // (FENCE 15, 15)
2121
18
      AsmString = "fence";
2122
18
      break;
2123
18
    }
2124
1.05k
    return false;
2125
280
  case RISCV_FMADD_D:
2126
280
    if (MCInst_getNumOperands(MI) == 5 &&
2127
280
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2128
280
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2129
280
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2130
280
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2131
280
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2132
280
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2133
280
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2134
280
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2135
280
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2136
280
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2137
      // (FMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2138
71
      AsmString = "fmadd.d $\x01, $\x02, $\x03, $\x04";
2139
71
      break;
2140
71
    }
2141
209
    return false;
2142
380
  case RISCV_FMADD_S:
2143
380
    if (MCInst_getNumOperands(MI) == 5 &&
2144
380
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2145
380
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2146
380
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2147
380
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2148
380
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2149
380
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2150
380
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2151
380
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2152
380
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2153
380
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2154
      // (FMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2155
124
      AsmString = "fmadd.s $\x01, $\x02, $\x03, $\x04";
2156
124
      break;
2157
124
    }
2158
256
    return false;
2159
173
  case RISCV_FMSUB_D:
2160
173
    if (MCInst_getNumOperands(MI) == 5 &&
2161
173
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2162
173
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2163
173
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2164
173
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2165
173
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2166
173
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2167
173
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2168
173
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2169
173
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2170
173
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2171
      // (FMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2172
72
      AsmString = "fmsub.d $\x01, $\x02, $\x03, $\x04";
2173
72
      break;
2174
72
    }
2175
101
    return false;
2176
150
  case RISCV_FMSUB_S:
2177
150
    if (MCInst_getNumOperands(MI) == 5 &&
2178
150
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2179
150
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2180
150
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2181
150
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2182
150
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2183
150
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2184
150
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2185
150
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2186
150
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2187
150
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2188
      // (FMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2189
41
      AsmString = "fmsub.s $\x01, $\x02, $\x03, $\x04";
2190
41
      break;
2191
41
    }
2192
109
    return false;
2193
71
  case RISCV_FMUL_D:
2194
71
    if (MCInst_getNumOperands(MI) == 4 &&
2195
71
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2196
71
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2197
71
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2198
71
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2199
71
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2200
71
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2201
71
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2202
71
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2203
      // (FMUL_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2204
11
      AsmString = "fmul.d $\x01, $\x02, $\x03";
2205
11
      break;
2206
11
    }
2207
60
    return false;
2208
222
  case RISCV_FMUL_S:
2209
222
    if (MCInst_getNumOperands(MI) == 4 &&
2210
222
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2211
222
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2212
222
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2213
222
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2214
222
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2215
222
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2216
222
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2217
222
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2218
      // (FMUL_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2219
4
      AsmString = "fmul.s $\x01, $\x02, $\x03";
2220
4
      break;
2221
4
    }
2222
218
    return false;
2223
101
  case RISCV_FNMADD_D:
2224
101
    if (MCInst_getNumOperands(MI) == 5 &&
2225
101
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2226
101
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2227
101
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2228
101
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2229
101
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2230
101
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2231
101
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2232
101
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2233
101
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2234
101
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2235
      // (FNMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2236
79
      AsmString = "fnmadd.d $\x01, $\x02, $\x03, $\x04";
2237
79
      break;
2238
79
    }
2239
22
    return false;
2240
171
  case RISCV_FNMADD_S:
2241
171
    if (MCInst_getNumOperands(MI) == 5 &&
2242
171
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2243
171
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2244
171
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2245
171
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2246
171
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2247
171
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2248
171
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2249
171
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2250
171
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2251
171
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2252
      // (FNMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2253
91
      AsmString = "fnmadd.s $\x01, $\x02, $\x03, $\x04";
2254
91
      break;
2255
91
    }
2256
80
    return false;
2257
476
  case RISCV_FNMSUB_D:
2258
476
    if (MCInst_getNumOperands(MI) == 5 &&
2259
476
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2260
476
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2261
476
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2262
476
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2263
476
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2264
476
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2265
476
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2266
476
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2267
476
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2268
476
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2269
      // (FNMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2270
20
      AsmString = "fnmsub.d $\x01, $\x02, $\x03, $\x04";
2271
20
      break;
2272
20
    }
2273
456
    return false;
2274
522
  case RISCV_FNMSUB_S:
2275
522
    if (MCInst_getNumOperands(MI) == 5 &&
2276
522
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2277
522
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2278
522
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2279
522
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2280
522
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2281
522
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2282
522
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2283
522
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2284
522
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2285
522
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2286
      // (FNMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2287
129
      AsmString = "fnmsub.s $\x01, $\x02, $\x03, $\x04";
2288
129
      break;
2289
129
    }
2290
393
    return false;
2291
60
  case RISCV_FSGNJN_D:
2292
60
    if (MCInst_getNumOperands(MI) == 3 &&
2293
60
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2294
60
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2295
60
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2296
60
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2297
60
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2298
60
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2299
      // (FSGNJN_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2300
25
      AsmString = "fneg.d $\x01, $\x02";
2301
25
      break;
2302
25
    }
2303
35
    return false;
2304
47
  case RISCV_FSGNJN_S:
2305
47
    if (MCInst_getNumOperands(MI) == 3 &&
2306
47
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2307
47
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2308
47
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2309
47
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2310
47
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2311
47
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2312
      // (FSGNJN_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2313
34
      AsmString = "fneg.s $\x01, $\x02";
2314
34
      break;
2315
34
    }
2316
13
    return false;
2317
488
  case RISCV_FSGNJX_D:
2318
488
    if (MCInst_getNumOperands(MI) == 3 &&
2319
488
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2320
488
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2321
488
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2322
488
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2323
488
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2324
488
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2325
      // (FSGNJX_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2326
393
      AsmString = "fabs.d $\x01, $\x02";
2327
393
      break;
2328
393
    }
2329
95
    return false;
2330
871
  case RISCV_FSGNJX_S:
2331
871
    if (MCInst_getNumOperands(MI) == 3 &&
2332
871
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2333
871
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2334
871
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2335
871
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2336
871
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2337
871
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2338
      // (FSGNJX_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2339
142
      AsmString = "fabs.s $\x01, $\x02";
2340
142
      break;
2341
142
    }
2342
729
    return false;
2343
514
  case RISCV_FSGNJ_D:
2344
514
    if (MCInst_getNumOperands(MI) == 3 &&
2345
514
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2346
514
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2347
514
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2348
514
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2349
514
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2350
514
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2351
      // (FSGNJ_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2352
422
      AsmString = "fmv.d $\x01, $\x02";
2353
422
      break;
2354
422
    }
2355
92
    return false;
2356
1.61k
  case RISCV_FSGNJ_S:
2357
1.61k
    if (MCInst_getNumOperands(MI) == 3 &&
2358
1.61k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2359
1.61k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2360
1.61k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2361
1.61k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2362
1.61k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2363
1.61k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2364
      // (FSGNJ_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2365
1.44k
      AsmString = "fmv.s $\x01, $\x02";
2366
1.44k
      break;
2367
1.44k
    }
2368
171
    return false;
2369
314
  case RISCV_FSQRT_D:
2370
314
    if (MCInst_getNumOperands(MI) == 3 &&
2371
314
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2372
314
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2373
314
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2374
314
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2375
314
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2376
314
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2377
      // (FSQRT_D FPR64:$rd, FPR64:$rs1, { 1, 1, 1 })
2378
146
      AsmString = "fsqrt.d $\x01, $\x02";
2379
146
      break;
2380
146
    }
2381
168
    return false;
2382
84
  case RISCV_FSQRT_S:
2383
84
    if (MCInst_getNumOperands(MI) == 3 &&
2384
84
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2385
84
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2386
84
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2387
84
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2388
84
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2389
84
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2390
      // (FSQRT_S FPR32:$rd, FPR32:$rs1, { 1, 1, 1 })
2391
35
      AsmString = "fsqrt.s $\x01, $\x02";
2392
35
      break;
2393
35
    }
2394
49
    return false;
2395
180
  case RISCV_FSUB_D:
2396
180
    if (MCInst_getNumOperands(MI) == 4 &&
2397
180
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2398
180
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2399
180
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2400
180
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2401
180
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2402
180
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2403
180
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2404
180
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2405
      // (FSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2406
60
      AsmString = "fsub.d $\x01, $\x02, $\x03";
2407
60
      break;
2408
60
    }
2409
120
    return false;
2410
56
  case RISCV_FSUB_S:
2411
56
    if (MCInst_getNumOperands(MI) == 4 &&
2412
56
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2413
56
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2414
56
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2415
56
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2416
56
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2417
56
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2418
56
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2419
56
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2420
      // (FSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2421
14
      AsmString = "fsub.s $\x01, $\x02, $\x03";
2422
14
      break;
2423
14
    }
2424
42
    return false;
2425
614
  case RISCV_JAL:
2426
614
    if (MCInst_getNumOperands(MI) == 2 &&
2427
614
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2428
614
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2429
      // (JAL X0, simm21_lsb0_jal:$offset)
2430
101
      AsmString = "j $\x02";
2431
101
      break;
2432
101
    }
2433
513
    if (MCInst_getNumOperands(MI) == 2 &&
2434
513
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2435
513
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2436
      // (JAL X1, simm21_lsb0_jal:$offset)
2437
207
      AsmString = "jal $\x02";
2438
207
      break;
2439
207
    }
2440
306
    return false;
2441
288
  case RISCV_JALR:
2442
288
    if (MCInst_getNumOperands(MI) == 3 &&
2443
288
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2444
288
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X1 &&
2445
288
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2446
288
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2447
      // (JALR X0, X1, 0)
2448
34
      AsmString = "ret";
2449
34
      break;
2450
34
    }
2451
254
    if (MCInst_getNumOperands(MI) == 3 &&
2452
254
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2453
254
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2454
254
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2455
254
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2456
254
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2457
      // (JALR X0, GPR:$rs, 0)
2458
36
      AsmString = "jr $\x02";
2459
36
      break;
2460
36
    }
2461
218
    if (MCInst_getNumOperands(MI) == 3 &&
2462
218
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2463
218
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2464
218
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2465
218
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2466
218
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2467
      // (JALR X1, GPR:$rs, 0)
2468
18
      AsmString = "jalr $\x02";
2469
18
      break;
2470
18
    }
2471
200
    return false;
2472
665
  case RISCV_SFENCE_VMA:
2473
665
    if (MCInst_getNumOperands(MI) == 2 &&
2474
665
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2475
665
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2476
      // (SFENCE_VMA X0, X0)
2477
83
      AsmString = "sfence.vma";
2478
83
      break;
2479
83
    }
2480
582
    if (MCInst_getNumOperands(MI) == 2 &&
2481
582
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2482
582
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2483
582
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2484
      // (SFENCE_VMA GPR:$rs, X0)
2485
231
      AsmString = "sfence.vma $\x01";
2486
231
      break;
2487
231
    }
2488
351
    return false;
2489
149
  case RISCV_SLT:
2490
149
    if (MCInst_getNumOperands(MI) == 3 &&
2491
149
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2492
149
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2493
149
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2494
149
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2495
149
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
2496
      // (SLT GPR:$rd, GPR:$rs, X0)
2497
35
      AsmString = "sltz $\x01, $\x02";
2498
35
      break;
2499
35
    }
2500
114
    if (MCInst_getNumOperands(MI) == 3 &&
2501
114
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2502
114
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2503
114
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2504
114
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2505
114
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2506
      // (SLT GPR:$rd, X0, GPR:$rs)
2507
86
      AsmString = "sgtz $\x01, $\x03";
2508
86
      break;
2509
86
    }
2510
28
    return false;
2511
105
  case RISCV_SLTIU:
2512
105
    if (MCInst_getNumOperands(MI) == 3 &&
2513
105
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2514
105
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2515
105
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2516
105
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2517
105
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2518
105
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 1) {
2519
      // (SLTIU GPR:$rd, GPR:$rs, 1)
2520
19
      AsmString = "seqz $\x01, $\x02";
2521
19
      break;
2522
19
    }
2523
86
    return false;
2524
52
  case RISCV_SLTU:
2525
52
    if (MCInst_getNumOperands(MI) == 3 &&
2526
52
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2527
52
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2528
52
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2529
52
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2530
52
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2531
      // (SLTU GPR:$rd, X0, GPR:$rs)
2532
21
      AsmString = "snez $\x01, $\x03";
2533
21
      break;
2534
21
    }
2535
31
    return false;
2536
54
  case RISCV_SUB:
2537
54
    if (MCInst_getNumOperands(MI) == 3 &&
2538
54
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2539
54
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2540
54
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2541
54
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2542
54
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2543
      // (SUB GPR:$rd, X0, GPR:$rs)
2544
34
      AsmString = "neg $\x01, $\x03";
2545
34
      break;
2546
34
    }
2547
20
    return false;
2548
36
  case RISCV_SUBW:
2549
36
    if (MCInst_getNumOperands(MI) == 3 &&
2550
36
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2551
36
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2552
36
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2553
36
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2554
36
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2555
      // (SUBW GPR:$rd, X0, GPR:$rs)
2556
10
      AsmString = "negw $\x01, $\x03";
2557
10
      break;
2558
10
    }
2559
26
    return false;
2560
247
  case RISCV_XORI:
2561
247
    if (MCInst_getNumOperands(MI) == 3 &&
2562
247
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2563
247
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2564
247
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2565
247
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2566
247
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2567
247
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1) {
2568
      // (XORI GPR:$rd, GPR:$rs, -1)
2569
18
      AsmString = "not $\x01, $\x02";
2570
18
      break;
2571
18
    }
2572
229
    return false;
2573
68.1k
  }
2574
2575
13.7k
  AsmStringLen = strlen(AsmString);
2576
13.7k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2577
0
    tmpString = cs_strdup(AsmString);
2578
13.7k
  else
2579
13.7k
    tmpString = memcpy(tmpString, AsmString, 1 + AsmStringLen);
2580
2581
94.4k
  while (AsmString[I] != ' ' && AsmString[I] != '\t' &&
2582
94.4k
         AsmString[I] != '$' && AsmString[I] != '\0')
2583
80.7k
    ++I;
2584
13.7k
  tmpString[I] = 0;
2585
13.7k
  SStream_concat0(OS, tmpString);
2586
13.7k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2587
    /* Free the possible cs_strdup() memory. PR#1424. */
2588
0
    cs_mem_free(tmpString);
2589
13.7k
#undef ASMSTRING_CONTAIN_SIZE
2590
2591
13.7k
  if (AsmString[I] != '\0') {
2592
12.9k
    if (AsmString[I] == ' ' || AsmString[I] == '\t') {
2593
12.9k
      SStream_concat0(OS, " ");
2594
12.9k
      ++I;
2595
12.9k
    }
2596
50.0k
    do {
2597
50.0k
      if (AsmString[I] == '$') {
2598
25.3k
        ++I;
2599
25.3k
        if (AsmString[I] == (char)0xff) {
2600
3.00k
          ++I;
2601
3.00k
          int OpIdx = AsmString[I++] - 1;
2602
3.00k
          int PrintMethodIdx = AsmString[I++] - 1;
2603
3.00k
          printCustomAliasOperand(MI, OpIdx, PrintMethodIdx, OS);
2604
3.00k
        } else
2605
22.3k
          printOperand(MI, (unsigned)(AsmString[I++]) - 1, OS);
2606
25.3k
      } else {
2607
24.7k
        SStream_concat1(OS, AsmString[I++]);
2608
24.7k
      }
2609
50.0k
    } while (AsmString[I] != '\0');
2610
12.9k
  }
2611
2612
13.7k
  return true;
2613
68.1k
}
2614
2615
static void printCustomAliasOperand(
2616
         MCInst *MI, unsigned OpIdx,
2617
         unsigned PrintMethodIdx,
2618
3.00k
         SStream *OS) {
2619
3.00k
  switch (PrintMethodIdx) {
2620
0
  default:
2621
0
    CS_ASSERT(0 && "Unknown PrintMethod kind");
2622
0
    break;
2623
3.00k
  case 0:
2624
3.00k
    printCSRSystemRegister(MI, OpIdx, OS);
2625
3.00k
    break;
2626
3.00k
  }
2627
3.00k
}
2628
2629
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
2630
605
                  unsigned PredicateIndex) {
2631
  // TODO: need some constant untils operate the MCOperand,
2632
  // but current CAPSTONE doesn't have.
2633
  // So, We just return true
2634
605
  return true;
2635
2636
#if 0
2637
  switch (PredicateIndex) {
2638
  default:
2639
    llvm_unreachable("Unknown MCOperandPredicate kind");
2640
    break;
2641
  case 1: {
2642
2643
    int64_t Imm;
2644
    if (MCOp.evaluateAsConstantImm(Imm))
2645
      return isShiftedInt<12, 1>(Imm);
2646
    return MCOp.isBareSymbolRef();
2647
  
2648
    }
2649
  case 2: {
2650
2651
    int64_t Imm;
2652
    if (MCOp.evaluateAsConstantImm(Imm))
2653
      return isShiftedInt<20, 1>(Imm);
2654
    return MCOp.isBareSymbolRef();
2655
  
2656
    }
2657
  }
2658
#endif
2659
605
}
2660
2661
#endif // PRINT_ALIAS_INSTR