Coverage Report

Created: 2025-07-09 06:32

/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
22
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
23
#endif
24
25
#if !defined(CAPSTONE_HAS_OSXKERNEL)
26
#include <ctype.h>
27
#endif
28
#include <capstone/platform.h>
29
30
#if defined(CAPSTONE_HAS_OSXKERNEL)
31
#include <Availability.h>
32
#include <libkern/libkern.h>
33
#else
34
#include <stdio.h>
35
#include <stdlib.h>
36
#endif
37
#include <string.h>
38
39
#include "../../utils.h"
40
#include "../../MCInst.h"
41
#include "../../SStream.h"
42
#include "../../MCRegisterInfo.h"
43
44
#include "X86InstPrinter.h"
45
#include "X86Mapping.h"
46
#include "X86InstPrinterCommon.h"
47
48
#define GET_INSTRINFO_ENUM
49
#ifdef CAPSTONE_X86_REDUCE
50
#include "X86GenInstrInfo_reduce.inc"
51
#else
52
#include "X86GenInstrInfo.inc"
53
#endif
54
55
#define GET_REGINFO_ENUM
56
#include "X86GenRegisterInfo.inc"
57
58
#include "X86BaseInfo.h"
59
60
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
61
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
62
63
64
static void set_mem_access(MCInst *MI, bool status)
65
78.3k
{
66
78.3k
  if (MI->csh->detail_opt != CS_OPT_ON)
67
0
    return;
68
69
78.3k
  MI->csh->doing_mem = status;
70
78.3k
  if (!status)
71
    // done, create the next operand slot
72
39.1k
    MI->flat_insn->detail->x86.op_count++;
73
74
78.3k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
7.69k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
7.69k
  switch(MI->flat_insn->id) {
81
2.20k
    default:
82
2.20k
      SStream_concat0(O, "ptr ");
83
2.20k
      break;
84
854
    case X86_INS_SGDT:
85
1.81k
    case X86_INS_SIDT:
86
2.64k
    case X86_INS_LGDT:
87
3.32k
    case X86_INS_LIDT:
88
3.66k
    case X86_INS_FXRSTOR:
89
3.92k
    case X86_INS_FXSAVE:
90
4.77k
    case X86_INS_LJMP:
91
5.49k
    case X86_INS_LCALL:
92
      // do not print "ptr"
93
5.49k
      break;
94
7.69k
  }
95
96
7.69k
  switch(MI->csh->mode) {
97
2.20k
    case CS_MODE_16:
98
2.20k
      switch(MI->flat_insn->id) {
99
729
        default:
100
729
          MI->x86opsize = 2;
101
729
          break;
102
259
        case X86_INS_LJMP:
103
562
        case X86_INS_LCALL:
104
562
          MI->x86opsize = 4;
105
562
          break;
106
271
        case X86_INS_SGDT:
107
473
        case X86_INS_SIDT:
108
697
        case X86_INS_LGDT:
109
911
        case X86_INS_LIDT:
110
911
          MI->x86opsize = 6;
111
911
          break;
112
2.20k
      }
113
2.20k
      break;
114
2.81k
    case CS_MODE_32:
115
2.81k
      switch(MI->flat_insn->id) {
116
987
        default:
117
987
          MI->x86opsize = 4;
118
987
          break;
119
235
        case X86_INS_LJMP:
120
579
        case X86_INS_JMP:
121
783
        case X86_INS_LCALL:
122
1.03k
        case X86_INS_SGDT:
123
1.31k
        case X86_INS_SIDT:
124
1.60k
        case X86_INS_LGDT:
125
1.82k
        case X86_INS_LIDT:
126
1.82k
          MI->x86opsize = 6;
127
1.82k
          break;
128
2.81k
      }
129
2.81k
      break;
130
2.81k
    case CS_MODE_64:
131
2.68k
      switch(MI->flat_insn->id) {
132
743
        default:
133
743
          MI->x86opsize = 8;
134
743
          break;
135
358
        case X86_INS_LJMP:
136
564
        case X86_INS_LCALL:
137
891
        case X86_INS_SGDT:
138
1.36k
        case X86_INS_SIDT:
139
1.69k
        case X86_INS_LGDT:
140
1.93k
        case X86_INS_LIDT:
141
1.93k
          MI->x86opsize = 10;
142
1.93k
          break;
143
2.68k
      }
144
2.68k
      break;
145
2.68k
    default:  // never reach
146
0
      break;
147
7.69k
  }
148
149
7.69k
  printMemReference(MI, OpNo, O);
150
7.69k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
61.1k
{
154
61.1k
  SStream_concat0(O, "byte ptr ");
155
61.1k
  MI->x86opsize = 1;
156
61.1k
  printMemReference(MI, OpNo, O);
157
61.1k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
14.1k
{
161
14.1k
  MI->x86opsize = 2;
162
14.1k
  SStream_concat0(O, "word ptr ");
163
14.1k
  printMemReference(MI, OpNo, O);
164
14.1k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
29.2k
{
168
29.2k
  MI->x86opsize = 4;
169
29.2k
  SStream_concat0(O, "dword ptr ");
170
29.2k
  printMemReference(MI, OpNo, O);
171
29.2k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
12.3k
{
175
12.3k
  SStream_concat0(O, "qword ptr ");
176
12.3k
  MI->x86opsize = 8;
177
12.3k
  printMemReference(MI, OpNo, O);
178
12.3k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
4.36k
{
182
4.36k
  SStream_concat0(O, "xmmword ptr ");
183
4.36k
  MI->x86opsize = 16;
184
4.36k
  printMemReference(MI, OpNo, O);
185
4.36k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
2.25k
{
189
2.25k
  SStream_concat0(O, "zmmword ptr ");
190
2.25k
  MI->x86opsize = 64;
191
2.25k
  printMemReference(MI, OpNo, O);
192
2.25k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
1.80k
{
197
1.80k
  SStream_concat0(O, "ymmword ptr ");
198
1.80k
  MI->x86opsize = 32;
199
1.80k
  printMemReference(MI, OpNo, O);
200
1.80k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
3.74k
{
204
3.74k
  switch(MCInst_getOpcode(MI)) {
205
2.93k
    default:
206
2.93k
      SStream_concat0(O, "dword ptr ");
207
2.93k
      MI->x86opsize = 4;
208
2.93k
      break;
209
288
    case X86_FSTENVm:
210
814
    case X86_FLDENVm:
211
      // TODO: fix this in tablegen instead
212
814
      switch(MI->csh->mode) {
213
0
        default:    // never reach
214
0
          break;
215
375
        case CS_MODE_16:
216
375
          MI->x86opsize = 14;
217
375
          break;
218
223
        case CS_MODE_32:
219
439
        case CS_MODE_64:
220
439
          MI->x86opsize = 28;
221
439
          break;
222
814
      }
223
814
      break;
224
3.74k
  }
225
226
3.74k
  printMemReference(MI, OpNo, O);
227
3.74k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
3.41k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
3.41k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
1.71k
    switch(MCInst_getOpcode(MI)) {
235
1.65k
      default:
236
1.65k
        SStream_concat0(O, "qword ptr ");
237
1.65k
        MI->x86opsize = 8;
238
1.65k
        break;
239
0
      case X86_MOVPQI2QImr:
240
66
      case X86_COMISDrm:
241
66
        SStream_concat0(O, "xmmword ptr ");
242
66
        MI->x86opsize = 16;
243
66
        break;
244
1.71k
    }
245
1.71k
  } else {
246
1.69k
    SStream_concat0(O, "qword ptr ");
247
1.69k
    MI->x86opsize = 8;
248
1.69k
  }
249
250
3.41k
  printMemReference(MI, OpNo, O);
251
3.41k
}
252
253
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
254
471
{
255
471
  switch(MCInst_getOpcode(MI)) {
256
215
    default:
257
215
      SStream_concat0(O, "xword ptr ");
258
215
      break;
259
213
    case X86_FBLDm:
260
256
    case X86_FBSTPm:
261
256
      break;
262
471
  }
263
264
471
  MI->x86opsize = 10;
265
471
  printMemReference(MI, OpNo, O);
266
471
}
267
268
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
269
1.95k
{
270
1.95k
  SStream_concat0(O, "xmmword ptr ");
271
1.95k
  MI->x86opsize = 16;
272
1.95k
  printMemReference(MI, OpNo, O);
273
1.95k
}
274
275
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
276
1.87k
{
277
1.87k
  SStream_concat0(O, "ymmword ptr ");
278
1.87k
  MI->x86opsize = 32;
279
1.87k
  printMemReference(MI, OpNo, O);
280
1.87k
}
281
282
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
283
1.22k
{
284
1.22k
  SStream_concat0(O, "zmmword ptr ");
285
1.22k
  MI->x86opsize = 64;
286
1.22k
  printMemReference(MI, OpNo, O);
287
1.22k
}
288
#endif
289
290
static const char *getRegisterName(unsigned RegNo);
291
static void printRegName(SStream *OS, unsigned RegNo)
292
498k
{
293
498k
  SStream_concat0(OS, getRegisterName(RegNo));
294
498k
}
295
296
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
297
// this function tell us if we need to have prefix 0 in front of a number
298
static bool need_zero_prefix(uint64_t imm)
299
0
{
300
  // find the first hex letter representing imm
301
0
  while(imm >= 0x10)
302
0
    imm >>= 4;
303
304
0
  if (imm < 0xa)
305
0
    return false;
306
0
  else  // this need 0 prefix
307
0
    return true;
308
0
}
309
310
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
311
134k
{
312
134k
  if (positive) {
313
    // always print this number in positive form
314
115k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
315
0
      if (imm < 0) {
316
0
        if (MI->op1_size) {
317
0
          switch(MI->op1_size) {
318
0
            default:
319
0
              break;
320
0
            case 1:
321
0
              imm &= 0xff;
322
0
              break;
323
0
            case 2:
324
0
              imm &= 0xffff;
325
0
              break;
326
0
            case 4:
327
0
              imm &= 0xffffffff;
328
0
              break;
329
0
          }
330
0
        }
331
332
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
333
0
          SStream_concat0(O, "8000000000000000h");
334
0
        else if (need_zero_prefix(imm))
335
0
          SStream_concat(O, "0%"PRIx64"h", imm);
336
0
        else
337
0
          SStream_concat(O, "%"PRIx64"h", imm);
338
0
      } else {
339
0
        if (imm > HEX_THRESHOLD) {
340
0
          if (need_zero_prefix(imm))
341
0
            SStream_concat(O, "0%"PRIx64"h", imm);
342
0
          else
343
0
            SStream_concat(O, "%"PRIx64"h", imm);
344
0
        } else
345
0
          SStream_concat(O, "%"PRIu64, imm);
346
0
      }
347
115k
    } else { // Intel syntax
348
115k
      if (imm < 0) {
349
1.76k
        if (MI->op1_size) {
350
650
          switch(MI->op1_size) {
351
650
            default:
352
650
              break;
353
650
            case 1:
354
0
              imm &= 0xff;
355
0
              break;
356
0
            case 2:
357
0
              imm &= 0xffff;
358
0
              break;
359
0
            case 4:
360
0
              imm &= 0xffffffff;
361
0
              break;
362
650
          }
363
650
        }
364
365
1.76k
        SStream_concat(O, "0x%"PRIx64, imm);
366
113k
      } else {
367
113k
        if (imm > HEX_THRESHOLD)
368
104k
          SStream_concat(O, "0x%"PRIx64, imm);
369
9.04k
        else
370
9.04k
          SStream_concat(O, "%"PRIu64, imm);
371
113k
      }
372
115k
    }
373
115k
  } else {
374
19.3k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
375
0
      if (imm < 0) {
376
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
377
0
          SStream_concat0(O, "8000000000000000h");
378
0
        else if (imm < -HEX_THRESHOLD) {
379
0
          if (need_zero_prefix(imm))
380
0
            SStream_concat(O, "-0%"PRIx64"h", -imm);
381
0
          else
382
0
            SStream_concat(O, "-%"PRIx64"h", -imm);
383
0
        } else
384
0
          SStream_concat(O, "-%"PRIu64, -imm);
385
0
      } else {
386
0
        if (imm > HEX_THRESHOLD) {
387
0
          if (need_zero_prefix(imm))
388
0
            SStream_concat(O, "0%"PRIx64"h", imm);
389
0
          else
390
0
            SStream_concat(O, "%"PRIx64"h", imm);
391
0
        } else
392
0
          SStream_concat(O, "%"PRIu64, imm);
393
0
      }
394
19.3k
    } else { // Intel syntax
395
19.3k
      if (imm < 0) {
396
3.49k
        if (imm == 0x8000000000000000LL)  // imm == -imm
397
0
          SStream_concat0(O, "0x8000000000000000");
398
3.49k
        else if (imm < -HEX_THRESHOLD)
399
3.22k
          SStream_concat(O, "-0x%"PRIx64, -imm);
400
269
        else
401
269
          SStream_concat(O, "-%"PRIu64, -imm);
402
403
15.8k
      } else {
404
15.8k
        if (imm > HEX_THRESHOLD)
405
13.6k
          SStream_concat(O, "0x%"PRIx64, imm);
406
2.19k
        else
407
2.19k
          SStream_concat(O, "%"PRIu64, imm);
408
15.8k
      }
409
19.3k
    }
410
19.3k
  }
411
134k
}
412
413
// local printOperand, without updating public operands
414
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
415
183k
{
416
183k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
417
183k
  if (MCOperand_isReg(Op)) {
418
183k
    printRegName(O, MCOperand_getReg(Op));
419
183k
  } else if (MCOperand_isImm(Op)) {
420
0
    int64_t imm = MCOperand_getImm(Op);
421
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
422
0
  }
423
183k
}
424
425
#ifndef CAPSTONE_DIET
426
// copy & normalize access info
427
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
428
912k
{
429
912k
#ifndef CAPSTONE_DIET
430
912k
  uint8_t i;
431
912k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
432
433
  // initialize access
434
912k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
435
436
912k
  if (!arr) {
437
0
    access[0] = 0;
438
0
    return;
439
0
  }
440
441
  // copy to access but zero out CS_AC_IGNORE
442
2.62M
  for(i = 0; arr[i]; i++) {
443
1.71M
    if (arr[i] != CS_AC_IGNORE)
444
1.46M
      access[i] = arr[i];
445
251k
    else
446
251k
      access[i] = 0;
447
1.71M
  }
448
449
  // mark the end of array
450
912k
  access[i] = 0;
451
912k
#endif
452
912k
}
453
#endif
454
455
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
456
18.3k
{
457
18.3k
  MCOperand *SegReg;
458
18.3k
  int reg;
459
460
18.3k
  if (MI->csh->detail_opt) {
461
18.3k
#ifndef CAPSTONE_DIET
462
18.3k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
463
18.3k
#endif
464
465
18.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
466
18.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
467
18.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
468
18.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
469
18.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
470
18.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
471
18.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
472
473
18.3k
#ifndef CAPSTONE_DIET
474
18.3k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
475
18.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
476
18.3k
#endif
477
18.3k
  }
478
479
18.3k
  SegReg = MCInst_getOperand(MI, Op + 1);
480
18.3k
  reg = MCOperand_getReg(SegReg);
481
482
  // If this has a segment register, print it.
483
18.3k
  if (reg) {
484
594
    _printOperand(MI, Op + 1, O);
485
594
    if (MI->csh->detail_opt) {
486
594
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
487
594
    }
488
594
    SStream_concat0(O, ":");
489
594
  }
490
491
18.3k
  SStream_concat0(O, "[");
492
18.3k
  set_mem_access(MI, true);
493
18.3k
  printOperand(MI, Op, O);
494
18.3k
  SStream_concat0(O, "]");
495
18.3k
  set_mem_access(MI, false);
496
18.3k
}
497
498
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
499
20.8k
{
500
20.8k
  if (MI->csh->detail_opt) {
501
20.8k
#ifndef CAPSTONE_DIET
502
20.8k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
503
20.8k
#endif
504
505
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
506
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
507
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
508
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
509
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
510
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
511
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
512
513
20.8k
#ifndef CAPSTONE_DIET
514
20.8k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
515
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
516
20.8k
#endif
517
20.8k
  }
518
519
  // DI accesses are always ES-based on non-64bit mode
520
20.8k
  if (MI->csh->mode != CS_MODE_64) {
521
13.9k
    SStream_concat0(O, "es:[");
522
13.9k
    if (MI->csh->detail_opt) {
523
13.9k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
524
13.9k
    }
525
13.9k
  } else
526
6.89k
    SStream_concat0(O, "[");
527
528
20.8k
  set_mem_access(MI, true);
529
20.8k
  printOperand(MI, Op, O);
530
20.8k
  SStream_concat0(O, "]");
531
20.8k
  set_mem_access(MI, false);
532
20.8k
}
533
534
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
535
7.03k
{
536
7.03k
  SStream_concat0(O, "byte ptr ");
537
7.03k
  MI->x86opsize = 1;
538
7.03k
  printSrcIdx(MI, OpNo, O);
539
7.03k
}
540
541
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
542
2.99k
{
543
2.99k
  SStream_concat0(O, "word ptr ");
544
2.99k
  MI->x86opsize = 2;
545
2.99k
  printSrcIdx(MI, OpNo, O);
546
2.99k
}
547
548
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
549
7.31k
{
550
7.31k
  SStream_concat0(O, "dword ptr ");
551
7.31k
  MI->x86opsize = 4;
552
7.31k
  printSrcIdx(MI, OpNo, O);
553
7.31k
}
554
555
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
556
986
{
557
986
  SStream_concat0(O, "qword ptr ");
558
986
  MI->x86opsize = 8;
559
986
  printSrcIdx(MI, OpNo, O);
560
986
}
561
562
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
563
8.33k
{
564
8.33k
  SStream_concat0(O, "byte ptr ");
565
8.33k
  MI->x86opsize = 1;
566
8.33k
  printDstIdx(MI, OpNo, O);
567
8.33k
}
568
569
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
570
4.17k
{
571
4.17k
  SStream_concat0(O, "word ptr ");
572
4.17k
  MI->x86opsize = 2;
573
4.17k
  printDstIdx(MI, OpNo, O);
574
4.17k
}
575
576
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
577
7.41k
{
578
7.41k
  SStream_concat0(O, "dword ptr ");
579
7.41k
  MI->x86opsize = 4;
580
7.41k
  printDstIdx(MI, OpNo, O);
581
7.41k
}
582
583
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
584
935
{
585
935
  SStream_concat0(O, "qword ptr ");
586
935
  MI->x86opsize = 8;
587
935
  printDstIdx(MI, OpNo, O);
588
935
}
589
590
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
591
4.99k
{
592
4.99k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
593
4.99k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
594
4.99k
  int reg;
595
596
4.99k
  if (MI->csh->detail_opt) {
597
4.99k
#ifndef CAPSTONE_DIET
598
4.99k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
599
4.99k
#endif
600
601
4.99k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
602
4.99k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
603
4.99k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
604
4.99k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
605
4.99k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
606
4.99k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
607
4.99k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
608
609
4.99k
#ifndef CAPSTONE_DIET
610
4.99k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
611
4.99k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
612
4.99k
#endif
613
4.99k
  }
614
615
  // If this has a segment register, print it.
616
4.99k
  reg = MCOperand_getReg(SegReg);
617
4.99k
  if (reg) {
618
233
    _printOperand(MI, Op + 1, O);
619
233
    SStream_concat0(O, ":");
620
233
    if (MI->csh->detail_opt) {
621
233
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
622
233
    }
623
233
  }
624
625
4.99k
  SStream_concat0(O, "[");
626
627
4.99k
  if (MCOperand_isImm(DispSpec)) {
628
4.99k
    int64_t imm = MCOperand_getImm(DispSpec);
629
4.99k
    if (MI->csh->detail_opt)
630
4.99k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
631
632
4.99k
    if (imm < 0)
633
541
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
634
4.45k
    else
635
4.45k
      printImm(MI, O, imm, true);
636
4.99k
  }
637
638
4.99k
  SStream_concat0(O, "]");
639
640
4.99k
  if (MI->csh->detail_opt)
641
4.99k
    MI->flat_insn->detail->x86.op_count++;
642
643
4.99k
  if (MI->op1_size == 0)
644
4.99k
    MI->op1_size = MI->x86opsize;
645
4.99k
}
646
647
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
648
20.1k
{
649
20.1k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
650
651
20.1k
  printImm(MI, O, val, true);
652
653
20.1k
  if (MI->csh->detail_opt) {
654
20.1k
#ifndef CAPSTONE_DIET
655
20.1k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
656
20.1k
#endif
657
658
20.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
659
20.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
660
20.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
661
662
20.1k
#ifndef CAPSTONE_DIET
663
20.1k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
664
20.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
665
20.1k
#endif
666
667
20.1k
    MI->flat_insn->detail->x86.op_count++;
668
20.1k
  }
669
20.1k
}
670
671
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
672
2.76k
{
673
2.76k
  SStream_concat0(O, "byte ptr ");
674
2.76k
  MI->x86opsize = 1;
675
2.76k
  printMemOffset(MI, OpNo, O);
676
2.76k
}
677
678
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
679
928
{
680
928
  SStream_concat0(O, "word ptr ");
681
928
  MI->x86opsize = 2;
682
928
  printMemOffset(MI, OpNo, O);
683
928
}
684
685
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
686
1.20k
{
687
1.20k
  SStream_concat0(O, "dword ptr ");
688
1.20k
  MI->x86opsize = 4;
689
1.20k
  printMemOffset(MI, OpNo, O);
690
1.20k
}
691
692
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
693
99
{
694
99
  SStream_concat0(O, "qword ptr ");
695
99
  MI->x86opsize = 8;
696
99
  printMemOffset(MI, OpNo, O);
697
99
}
698
699
static void printInstruction(MCInst *MI, SStream *O);
700
701
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
702
361k
{
703
361k
  x86_reg reg, reg2;
704
361k
  enum cs_ac_type access1, access2;
705
706
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
707
708
  // perhaps this instruction does not need printer
709
361k
  if (MI->assembly[0]) {
710
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
711
0
    return;
712
0
  }
713
714
361k
  X86_lockrep(MI, O);
715
361k
  printInstruction(MI, O);
716
717
361k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
718
361k
  if (MI->csh->detail_opt) {
719
361k
#ifndef CAPSTONE_DIET
720
361k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = {0};
721
361k
#endif
722
723
    // first op can be embedded in the asm by llvm.
724
    // so we have to add the missing register as the first operand
725
361k
    if (reg) {
726
      // shift all the ops right to leave 1st slot for this new register op
727
38.3k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
728
38.3k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
729
38.3k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
730
38.3k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
731
38.3k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
732
38.3k
      MI->flat_insn->detail->x86.operands[0].access = access1;
733
38.3k
      MI->flat_insn->detail->x86.op_count++;
734
322k
    } else {
735
322k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
736
8.00k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
737
8.00k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
738
8.00k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
739
8.00k
        MI->flat_insn->detail->x86.operands[0].access = access1;
740
8.00k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
741
8.00k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
742
8.00k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
743
8.00k
        MI->flat_insn->detail->x86.operands[1].access = access2;
744
8.00k
        MI->flat_insn->detail->x86.op_count = 2;
745
8.00k
      }
746
322k
    }
747
748
361k
#ifndef CAPSTONE_DIET
749
361k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
750
361k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
751
361k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
752
361k
#endif
753
361k
  }
754
755
361k
  if (MI->op1_size == 0 && reg)
756
29.9k
    MI->op1_size = MI->csh->regsize_map[reg];
757
361k
}
758
759
/// printPCRelImm - This is used to print an immediate value that ends up
760
/// being encoded as a pc-relative value.
761
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
762
21.7k
{
763
21.7k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
764
21.7k
  if (MCOperand_isImm(Op)) {
765
21.7k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
766
21.7k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
767
768
    // truncate imm for non-64bit
769
21.7k
    if (MI->csh->mode != CS_MODE_64) {
770
14.2k
      imm = imm & 0xffffffff;
771
14.2k
    }
772
773
21.7k
    printImm(MI, O, imm, true);
774
775
21.7k
    if (MI->csh->detail_opt) {
776
21.7k
#ifndef CAPSTONE_DIET
777
21.7k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
778
21.7k
#endif
779
780
21.7k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
781
      // if op_count > 0, then this operand's size is taken from the destination op
782
21.7k
      if (MI->flat_insn->detail->x86.op_count > 0)
783
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size;
784
21.7k
      else if (opsize > 0)
785
846
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
786
20.9k
      else
787
20.9k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
788
21.7k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
789
790
21.7k
#ifndef CAPSTONE_DIET
791
21.7k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
792
21.7k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
793
21.7k
#endif
794
795
21.7k
      MI->flat_insn->detail->x86.op_count++;
796
21.7k
    }
797
798
21.7k
    if (MI->op1_size == 0)
799
21.7k
      MI->op1_size = MI->imm_size;
800
21.7k
  }
801
21.7k
}
802
803
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
804
355k
{
805
355k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
806
807
355k
  if (MCOperand_isReg(Op)) {
808
314k
    unsigned int reg = MCOperand_getReg(Op);
809
810
314k
    printRegName(O, reg);
811
314k
    if (MI->csh->detail_opt) {
812
314k
      if (MI->csh->doing_mem) {
813
39.1k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
814
275k
      } else {
815
275k
#ifndef CAPSTONE_DIET
816
275k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
817
275k
#endif
818
819
275k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
820
275k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
821
275k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
822
823
275k
#ifndef CAPSTONE_DIET
824
275k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
825
275k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
826
275k
#endif
827
828
275k
        MI->flat_insn->detail->x86.op_count++;
829
275k
      }
830
314k
    }
831
832
314k
    if (MI->op1_size == 0)
833
159k
      MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)];
834
314k
  } else if (MCOperand_isImm(Op)) {
835
40.6k
    uint8_t encsize;
836
40.6k
    int64_t imm = MCOperand_getImm(Op);
837
40.6k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
838
839
40.6k
    if (opsize == 1)    // print 1 byte immediate in positive form
840
17.9k
      imm = imm & 0xff;
841
842
    // printf(">>> id = %u\n", MI->flat_insn->id);
843
40.6k
    switch(MI->flat_insn->id) {
844
19.3k
      default:
845
19.3k
        printImm(MI, O, imm, MI->csh->imm_unsigned);
846
19.3k
        break;
847
848
238
      case X86_INS_MOVABS:
849
6.84k
      case X86_INS_MOV:
850
        // do not print number in negative form
851
6.84k
        printImm(MI, O, imm, true);
852
6.84k
        break;
853
854
0
      case X86_INS_IN:
855
0
      case X86_INS_OUT:
856
0
      case X86_INS_INT:
857
        // do not print number in negative form
858
0
        imm = imm & 0xff;
859
0
        printImm(MI, O, imm, true);
860
0
        break;
861
862
736
      case X86_INS_LCALL:
863
1.57k
      case X86_INS_LJMP:
864
1.57k
      case X86_INS_JMP:
865
        // always print address in positive form
866
1.57k
        if (OpNo == 1) { // ptr16 part
867
786
          imm = imm & 0xffff;
868
786
          opsize = 2;
869
786
        } else
870
786
          opsize = 4;
871
1.57k
        printImm(MI, O, imm, true);
872
1.57k
        break;
873
874
3.23k
      case X86_INS_AND:
875
6.30k
      case X86_INS_OR:
876
9.23k
      case X86_INS_XOR:
877
        // do not print number in negative form
878
9.23k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
879
1.30k
          printImm(MI, O, imm, true);
880
7.93k
        else {
881
7.93k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
882
7.93k
          printImm(MI, O, imm, true);
883
7.93k
        }
884
9.23k
        break;
885
886
2.85k
      case X86_INS_RET:
887
3.60k
      case X86_INS_RETF:
888
        // RET imm16
889
3.60k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
890
332
          printImm(MI, O, imm, true);
891
3.27k
        else {
892
3.27k
          imm = 0xffff & imm;
893
3.27k
          printImm(MI, O, imm, true);
894
3.27k
        }
895
3.60k
        break;
896
40.6k
    }
897
898
40.6k
    if (MI->csh->detail_opt) {
899
40.6k
      if (MI->csh->doing_mem) {
900
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
901
40.6k
      } else {
902
40.6k
#ifndef CAPSTONE_DIET
903
40.6k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
904
40.6k
#endif
905
906
40.6k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
907
40.6k
        if (opsize > 0) {
908
34.1k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
909
34.1k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
910
34.1k
        } else if (MI->flat_insn->detail->x86.op_count > 0) {
911
1.69k
          if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) {
912
1.69k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size =
913
1.69k
              MI->flat_insn->detail->x86.operands[0].size;
914
1.69k
          } else
915
0
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
916
1.69k
        } else
917
4.82k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
918
40.6k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
919
920
40.6k
#ifndef CAPSTONE_DIET
921
40.6k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
922
40.6k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
923
40.6k
#endif
924
925
40.6k
        MI->flat_insn->detail->x86.op_count++;
926
40.6k
      }
927
40.6k
    }
928
40.6k
  }
929
355k
}
930
931
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
932
148k
{
933
148k
  bool NeedPlus = false;
934
148k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
935
148k
  uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
936
148k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
937
148k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
938
148k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
939
148k
  int reg;
940
941
148k
  if (MI->csh->detail_opt) {
942
148k
#ifndef CAPSTONE_DIET
943
148k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
944
148k
#endif
945
946
148k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
947
148k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
948
148k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
949
148k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
950
148k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
951
147k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
952
147k
        }
953
148k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
954
148k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
955
956
148k
#ifndef CAPSTONE_DIET
957
148k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
958
148k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
959
148k
#endif
960
148k
  }
961
962
  // If this has a segment register, print it.
963
148k
  reg = MCOperand_getReg(SegReg);
964
148k
  if (reg) {
965
4.30k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
966
4.30k
    if (MI->csh->detail_opt) {
967
4.30k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
968
4.30k
    }
969
4.30k
    SStream_concat0(O, ":");
970
4.30k
  }
971
972
148k
  SStream_concat0(O, "[");
973
974
148k
  if (MCOperand_getReg(BaseReg)) {
975
145k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
976
145k
    NeedPlus = true;
977
145k
  }
978
979
148k
  if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
980
33.0k
    if (NeedPlus) SStream_concat0(O, " + ");
981
33.0k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
982
33.0k
    if (ScaleVal != 1)
983
4.92k
      SStream_concat(O, "*%u", ScaleVal);
984
33.0k
    NeedPlus = true;
985
33.0k
  }
986
987
148k
  if (MCOperand_isImm(DispSpec)) {
988
148k
    int64_t DispVal = MCOperand_getImm(DispSpec);
989
148k
    if (MI->csh->detail_opt)
990
148k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
991
148k
    if (DispVal) {
992
47.2k
      if (NeedPlus) {
993
44.7k
        if (DispVal < 0) {
994
17.1k
          SStream_concat0(O, " - ");
995
17.1k
          printImm(MI, O, -DispVal, true);
996
27.6k
        } else {
997
27.6k
          SStream_concat0(O, " + ");
998
27.6k
          printImm(MI, O, DispVal, true);
999
27.6k
        }
1000
44.7k
      } else {
1001
        // memory reference to an immediate address
1002
2.41k
        if (MI->csh->mode == CS_MODE_64)
1003
227
          MI->op1_size = 8;
1004
2.41k
        if (DispVal < 0) {
1005
878
          printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true);
1006
1.54k
        } else {
1007
1.54k
          printImm(MI, O, DispVal, true);
1008
1.54k
        }
1009
2.41k
      }
1010
1011
101k
    } else {
1012
      // DispVal = 0
1013
101k
      if (!NeedPlus)  // [0]
1014
290
        SStream_concat0(O, "0");
1015
101k
    }
1016
148k
  }
1017
1018
148k
  SStream_concat0(O, "]");
1019
1020
148k
  if (MI->csh->detail_opt)
1021
148k
    MI->flat_insn->detail->x86.op_count++;
1022
1023
148k
  if (MI->op1_size == 0)
1024
99.3k
    MI->op1_size = MI->x86opsize;
1025
148k
}
1026
1027
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1028
2.93k
{
1029
2.93k
  switch(MI->Opcode) {
1030
197
    default: break;
1031
323
    case X86_LEA16r:
1032
323
         MI->x86opsize = 2;
1033
323
         break;
1034
399
    case X86_LEA32r:
1035
726
    case X86_LEA64_32r:
1036
726
         MI->x86opsize = 4;
1037
726
         break;
1038
229
    case X86_LEA64r:
1039
229
         MI->x86opsize = 8;
1040
229
         break;
1041
0
#ifndef CAPSTONE_X86_REDUCE
1042
240
    case X86_BNDCL32rm:
1043
311
    case X86_BNDCN32rm:
1044
507
    case X86_BNDCU32rm:
1045
808
    case X86_BNDSTXmr:
1046
1.12k
    case X86_BNDLDXrm:
1047
1.18k
    case X86_BNDCL64rm:
1048
1.38k
    case X86_BNDCN64rm:
1049
1.45k
    case X86_BNDCU64rm:
1050
1.45k
         MI->x86opsize = 16;
1051
1.45k
         break;
1052
2.93k
#endif
1053
2.93k
  }
1054
1055
2.93k
  printMemReference(MI, OpNo, O);
1056
2.93k
}
1057
1058
#ifdef CAPSTONE_X86_REDUCE
1059
#include "X86GenAsmWriter1_reduce.inc"
1060
#else
1061
#include "X86GenAsmWriter1.inc"
1062
#endif
1063
1064
#include "X86GenRegisterName1.inc"
1065
1066
#endif