Coverage Report

Created: 2025-07-09 06:32

/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
42.2k
{
38
42.2k
  SStream ss;
39
42.2k
  char *p, *p2, tmp[8];
40
42.2k
  unsigned int unit = 0;
41
42.2k
  int i;
42
42.2k
  cs_tms320c64x *tms320c64x;
43
44
42.2k
  if (mci->csh->detail) {
45
42.2k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
42.2k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
42.2k
      switch(insn->detail->groups[i]) {
49
10.7k
        case TMS320C64X_GRP_FUNIT_D:
50
10.7k
          unit = TMS320C64X_FUNIT_D;
51
10.7k
          break;
52
9.86k
        case TMS320C64X_GRP_FUNIT_L:
53
9.86k
          unit = TMS320C64X_FUNIT_L;
54
9.86k
          break;
55
2.13k
        case TMS320C64X_GRP_FUNIT_M:
56
2.13k
          unit = TMS320C64X_FUNIT_M;
57
2.13k
          break;
58
18.5k
        case TMS320C64X_GRP_FUNIT_S:
59
18.5k
          unit = TMS320C64X_FUNIT_S;
60
18.5k
          break;
61
919
        case TMS320C64X_GRP_FUNIT_NO:
62
919
          unit = TMS320C64X_FUNIT_NO;
63
919
          break;
64
42.2k
      }
65
42.2k
      if (unit != 0)
66
42.2k
        break;
67
42.2k
    }
68
42.2k
    tms320c64x->funit.unit = unit;
69
70
42.2k
    SStream_Init(&ss);
71
42.2k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
26.8k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
42.2k
    p = strchr(insn_asm, '\t');
75
42.2k
    if (p != NULL)
76
41.5k
      *p++ = '\0';
77
78
42.2k
    SStream_concat0(&ss, insn_asm);
79
42.2k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
33.2k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
25.1k
        p2--;
82
8.03k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
8.03k
      if (*p2 == 'a')
87
4.49k
        strcpy(tmp, "1T");
88
3.54k
      else
89
3.54k
        strcpy(tmp, "2T");
90
34.1k
    } else {
91
34.1k
      tmp[0] = '\0';
92
34.1k
    }
93
42.2k
    switch(tms320c64x->funit.unit) {
94
10.7k
      case TMS320C64X_FUNIT_D:
95
10.7k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
10.7k
        break;
97
9.86k
      case TMS320C64X_FUNIT_L:
98
9.86k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
9.86k
        break;
100
2.13k
      case TMS320C64X_FUNIT_M:
101
2.13k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.13k
        break;
103
18.5k
      case TMS320C64X_FUNIT_S:
104
18.5k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
18.5k
        break;
106
42.2k
    }
107
42.2k
    if (tms320c64x->funit.crosspath > 0)
108
12.3k
      SStream_concat0(&ss, "X");
109
110
42.2k
    if (p != NULL)
111
41.5k
      SStream_concat(&ss, "\t%s", p);
112
113
42.2k
    if (tms320c64x->parallel != 0)
114
19.9k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
42.2k
    strcpy(insn_asm, ss.buffer);
118
42.2k
  }
119
42.2k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
79.2k
{
129
79.2k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
79.2k
  unsigned reg;
131
132
79.2k
  if (MCOperand_isReg(Op)) {
133
56.9k
    reg = MCOperand_getReg(Op);
134
56.9k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
1.96k
      switch(reg) {
136
545
        case TMS320C64X_REG_EFR:
137
545
          SStream_concat0(O, "EFR");
138
545
          break;
139
239
        case TMS320C64X_REG_IFR:
140
239
          SStream_concat0(O, "IFR");
141
239
          break;
142
1.17k
        default:
143
1.17k
          SStream_concat0(O, getRegisterName(reg));
144
1.17k
          break;
145
1.96k
      }
146
55.0k
    } else {
147
55.0k
      SStream_concat0(O, getRegisterName(reg));
148
55.0k
    }
149
150
56.9k
    if (MI->csh->detail) {
151
56.9k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
56.9k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
56.9k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
56.9k
    }
155
56.9k
  } else if (MCOperand_isImm(Op)) {
156
22.2k
    int64_t Imm = MCOperand_getImm(Op);
157
158
22.2k
    if (Imm >= 0) {
159
18.0k
      if (Imm > HEX_THRESHOLD)
160
9.96k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
8.08k
      else
162
8.08k
        SStream_concat(O, "%"PRIu64, Imm);
163
18.0k
    } else {
164
4.20k
      if (Imm < -HEX_THRESHOLD)
165
3.81k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
398
      else
167
398
        SStream_concat(O, "-%"PRIu64, -Imm);
168
4.20k
    }
169
170
22.2k
    if (MI->csh->detail) {
171
22.2k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
22.2k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
22.2k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
22.2k
    }
175
22.2k
  }
176
79.2k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
4.49k
{
180
4.49k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
4.49k
  int64_t Val = MCOperand_getImm(Op);
182
4.49k
  unsigned scaled, base, offset, mode, unit;
183
4.49k
  cs_tms320c64x *tms320c64x;
184
4.49k
  char st, nd;
185
186
4.49k
  scaled = (Val >> 19) & 1;
187
4.49k
  base = (Val >> 12) & 0x7f;
188
4.49k
  offset = (Val >> 5) & 0x7f;
189
4.49k
  mode = (Val >> 1) & 0xf;
190
4.49k
  unit = Val & 1;
191
192
4.49k
  if (scaled) {
193
3.95k
    st = '[';
194
3.95k
    nd = ']';
195
3.95k
  } else {
196
541
    st = '(';
197
541
    nd = ')';
198
541
  }
199
200
4.49k
  switch(mode) {
201
463
    case 0:
202
463
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
463
      break;
204
260
    case 1:
205
260
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
260
      break;
207
348
    case 4:
208
348
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
348
      break;
210
259
    case 5:
211
259
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
259
      break;
213
277
    case 8:
214
277
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
277
      break;
216
522
    case 9:
217
522
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
522
      break;
219
539
    case 10:
220
539
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
539
      break;
222
779
    case 11:
223
779
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
779
      break;
225
470
    case 12:
226
470
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
470
      break;
228
234
    case 13:
229
234
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
234
      break;
231
223
    case 14:
232
223
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
223
      break;
234
122
    case 15:
235
122
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
122
      break;
237
4.49k
  }
238
239
4.49k
  if (MI->csh->detail) {
240
4.49k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
4.49k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
4.49k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
4.49k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
4.49k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
4.49k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
4.49k
    switch(mode) {
248
463
      case 0:
249
463
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
463
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
463
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
463
        break;
253
260
      case 1:
254
260
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
260
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
260
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
260
        break;
258
348
      case 4:
259
348
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
348
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
348
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
348
        break;
263
259
      case 5:
264
259
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
259
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
259
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
259
        break;
268
277
      case 8:
269
277
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
277
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
277
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
277
        break;
273
522
      case 9:
274
522
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
522
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
522
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
522
        break;
278
539
      case 10:
279
539
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
539
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
539
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
539
        break;
283
779
      case 11:
284
779
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
779
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
779
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
779
        break;
288
470
      case 12:
289
470
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
470
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
470
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
470
        break;
293
234
      case 13:
294
234
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
234
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
234
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
234
        break;
298
223
      case 14:
299
223
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
223
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
223
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
223
        break;
303
122
      case 15:
304
122
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
122
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
122
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
122
        break;
308
4.49k
    }
309
4.49k
    tms320c64x->op_count++;
310
4.49k
  }
311
4.49k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
3.54k
{
315
3.54k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
3.54k
  int64_t Val = MCOperand_getImm(Op);
317
3.54k
  uint16_t offset;
318
3.54k
  unsigned basereg;
319
3.54k
  cs_tms320c64x *tms320c64x;
320
321
3.54k
  basereg = Val & 0x7f;
322
3.54k
  offset = (Val >> 7) & 0x7fff;
323
3.54k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
3.54k
  if (MI->csh->detail) {
326
3.54k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
3.54k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
3.54k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
3.54k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
3.54k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
3.54k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
3.54k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
3.54k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
3.54k
    tms320c64x->op_count++;
336
3.54k
  }
337
3.54k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
12.0k
{
341
12.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
12.0k
  unsigned reg = MCOperand_getReg(Op);
343
12.0k
  cs_tms320c64x *tms320c64x;
344
345
12.0k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
12.0k
  if (MI->csh->detail) {
348
12.0k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
12.0k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
12.0k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
12.0k
    tms320c64x->op_count++;
353
12.0k
  }
354
12.0k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
42.2k
{
358
42.2k
  unsigned opcode = MCInst_getOpcode(MI);
359
42.2k
  MCOperand *op;
360
361
42.2k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
214
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
614
    case TMS320C64x_ADD_l1_irr:
366
949
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
1.26k
    case TMS320C64x_ADD_s1_irr:
369
1.26k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
1.26k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
1.26k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
1.26k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
1.26k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
580
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
580
        op = MCInst_getOperand(MI, 2);
377
580
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
580
        SStream_concat0(O, "SUB\t");
380
580
        printOperand(MI, 1, O);
381
580
        SStream_concat0(O, ", ");
382
580
        printOperand(MI, 2, O);
383
580
        SStream_concat0(O, ", ");
384
580
        printOperand(MI, 0, O);
385
386
580
        return true;
387
580
      }
388
684
      break;
389
42.2k
  }
390
41.6k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
434
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
521
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
604
    case TMS320C64x_ADD_l1_irr:
397
820
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
1.29k
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.60k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
1.84k
    case TMS320C64x_OR_s1_irr:
404
1.84k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
1.84k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
1.84k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
1.84k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
1.84k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
105
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
105
        MI->size--;
412
413
105
        SStream_concat0(O, "MV\t");
414
105
        printOperand(MI, 1, O);
415
105
        SStream_concat0(O, ", ");
416
105
        printOperand(MI, 0, O);
417
418
105
        return true;
419
105
      }
420
1.73k
      break;
421
41.6k
  }
422
41.5k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
465
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
666
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
1.00k
    case TMS320C64x_XOR_s1_irr:
429
1.00k
      if ((MCInst_getNumOperands(MI) == 3) &&
430
1.00k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
1.00k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
1.00k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
1.00k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
194
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
194
        MI->size--;
437
438
194
        SStream_concat0(O, "NOT\t");
439
194
        printOperand(MI, 1, O);
440
194
        SStream_concat0(O, ", ");
441
194
        printOperand(MI, 0, O);
442
443
194
        return true;
444
194
      }
445
815
      break;
446
41.5k
  }
447
41.3k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
543
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
1.71k
    case TMS320C64x_MVK_l2_ir:
452
1.71k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
1.71k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
1.71k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
1.71k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
232
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
232
        MI->size--;
459
460
232
        SStream_concat0(O, "ZERO\t");
461
232
        printOperand(MI, 0, O);
462
463
232
        return true;
464
232
      }
465
1.48k
      break;
466
41.3k
  }
467
41.1k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
904
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
974
    case TMS320C64x_SUB_s1_rrr:
472
974
      if ((MCInst_getNumOperands(MI) == 3) &&
473
974
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
974
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
974
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
974
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
335
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
335
        MI->size -= 2;
480
481
335
        SStream_concat0(O, "ZERO\t");
482
335
        printOperand(MI, 0, O);
483
484
335
        return true;
485
335
      }
486
639
      break;
487
41.1k
  }
488
40.7k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
639
    case TMS320C64x_SUB_l1_irr:
491
860
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
899
    case TMS320C64x_SUB_s1_irr:
494
899
      if ((MCInst_getNumOperands(MI) == 3) &&
495
899
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
899
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
899
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
899
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
207
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
207
        MI->size--;
502
503
207
        SStream_concat0(O, "NEG\t");
504
207
        printOperand(MI, 1, O);
505
207
        SStream_concat0(O, ", ");
506
207
        printOperand(MI, 0, O);
507
508
207
        return true;
509
207
      }
510
692
      break;
511
40.7k
  }
512
40.5k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
203
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
470
    case TMS320C64x_PACKLH2_s1_rrr:
517
470
      if ((MCInst_getNumOperands(MI) == 3) &&
518
470
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
470
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
470
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
470
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
35
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
35
        MI->size--;
525
526
35
        SStream_concat0(O, "SWAP2\t");
527
35
        printOperand(MI, 1, O);
528
35
        SStream_concat0(O, ", ");
529
35
        printOperand(MI, 0, O);
530
531
35
        return true;
532
35
      }
533
435
      break;
534
40.5k
  }
535
40.5k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
919
    case TMS320C64x_NOP_n:
539
919
      if ((MCInst_getNumOperands(MI) == 1) &&
540
919
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
919
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
79
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
79
        MI->size--;
545
546
79
        SStream_concat0(O, "IDLE");
547
548
79
        return true;
549
79
      }
550
840
      if ((MCInst_getNumOperands(MI) == 1) &&
551
840
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
840
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
547
        MI->size--;
555
556
547
        SStream_concat0(O, "NOP");
557
558
547
        return true;
559
547
      }
560
293
      break;
561
40.5k
  }
562
563
39.9k
  return false;
564
40.5k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
42.2k
{
568
42.2k
  if (!printAliasInstruction(MI, O, Info))
569
39.9k
    printInstruction(MI, O, Info);
570
42.2k
}
571
572
#endif