Coverage Report

Created: 2025-07-11 06:32

/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
22
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
23
#endif
24
25
#if !defined(CAPSTONE_HAS_OSXKERNEL)
26
#include <ctype.h>
27
#endif
28
#include <capstone/platform.h>
29
30
#if defined(CAPSTONE_HAS_OSXKERNEL)
31
#include <Availability.h>
32
#include <libkern/libkern.h>
33
#else
34
#include <stdio.h>
35
#include <stdlib.h>
36
#endif
37
#include <string.h>
38
39
#include "../../utils.h"
40
#include "../../MCInst.h"
41
#include "../../SStream.h"
42
#include "../../MCRegisterInfo.h"
43
44
#include "X86InstPrinter.h"
45
#include "X86Mapping.h"
46
#include "X86InstPrinterCommon.h"
47
48
#define GET_INSTRINFO_ENUM
49
#ifdef CAPSTONE_X86_REDUCE
50
#include "X86GenInstrInfo_reduce.inc"
51
#else
52
#include "X86GenInstrInfo.inc"
53
#endif
54
55
#define GET_REGINFO_ENUM
56
#include "X86GenRegisterInfo.inc"
57
58
#include "X86BaseInfo.h"
59
60
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
61
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
62
63
64
static void set_mem_access(MCInst *MI, bool status)
65
78.9k
{
66
78.9k
  if (MI->csh->detail_opt != CS_OPT_ON)
67
0
    return;
68
69
78.9k
  MI->csh->doing_mem = status;
70
78.9k
  if (!status)
71
    // done, create the next operand slot
72
39.4k
    MI->flat_insn->detail->x86.op_count++;
73
74
78.9k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
7.76k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
7.76k
  switch(MI->flat_insn->id) {
81
2.30k
    default:
82
2.30k
      SStream_concat0(O, "ptr ");
83
2.30k
      break;
84
850
    case X86_INS_SGDT:
85
1.81k
    case X86_INS_SIDT:
86
2.65k
    case X86_INS_LGDT:
87
3.33k
    case X86_INS_LIDT:
88
3.67k
    case X86_INS_FXRSTOR:
89
3.93k
    case X86_INS_FXSAVE:
90
4.78k
    case X86_INS_LJMP:
91
5.46k
    case X86_INS_LCALL:
92
      // do not print "ptr"
93
5.46k
      break;
94
7.76k
  }
95
96
7.76k
  switch(MI->csh->mode) {
97
2.27k
    case CS_MODE_16:
98
2.27k
      switch(MI->flat_insn->id) {
99
824
        default:
100
824
          MI->x86opsize = 2;
101
824
          break;
102
258
        case X86_INS_LJMP:
103
533
        case X86_INS_LCALL:
104
533
          MI->x86opsize = 4;
105
533
          break;
106
271
        case X86_INS_SGDT:
107
473
        case X86_INS_SIDT:
108
704
        case X86_INS_LGDT:
109
918
        case X86_INS_LIDT:
110
918
          MI->x86opsize = 6;
111
918
          break;
112
2.27k
      }
113
2.27k
      break;
114
2.81k
    case CS_MODE_32:
115
2.81k
      switch(MI->flat_insn->id) {
116
987
        default:
117
987
          MI->x86opsize = 4;
118
987
          break;
119
235
        case X86_INS_LJMP:
120
582
        case X86_INS_JMP:
121
782
        case X86_INS_LCALL:
122
1.03k
        case X86_INS_SGDT:
123
1.32k
        case X86_INS_SIDT:
124
1.60k
        case X86_INS_LGDT:
125
1.82k
        case X86_INS_LIDT:
126
1.82k
          MI->x86opsize = 6;
127
1.82k
          break;
128
2.81k
      }
129
2.81k
      break;
130
2.81k
    case CS_MODE_64:
131
2.67k
      switch(MI->flat_insn->id) {
132
743
        default:
133
743
          MI->x86opsize = 8;
134
743
          break;
135
358
        case X86_INS_LJMP:
136
564
        case X86_INS_LCALL:
137
891
        case X86_INS_SGDT:
138
1.36k
        case X86_INS_SIDT:
139
1.69k
        case X86_INS_LGDT:
140
1.93k
        case X86_INS_LIDT:
141
1.93k
          MI->x86opsize = 10;
142
1.93k
          break;
143
2.67k
      }
144
2.67k
      break;
145
2.67k
    default:  // never reach
146
0
      break;
147
7.76k
  }
148
149
7.76k
  printMemReference(MI, OpNo, O);
150
7.76k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
61.7k
{
154
61.7k
  SStream_concat0(O, "byte ptr ");
155
61.7k
  MI->x86opsize = 1;
156
61.7k
  printMemReference(MI, OpNo, O);
157
61.7k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
14.8k
{
161
14.8k
  MI->x86opsize = 2;
162
14.8k
  SStream_concat0(O, "word ptr ");
163
14.8k
  printMemReference(MI, OpNo, O);
164
14.8k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
29.3k
{
168
29.3k
  MI->x86opsize = 4;
169
29.3k
  SStream_concat0(O, "dword ptr ");
170
29.3k
  printMemReference(MI, OpNo, O);
171
29.3k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
12.1k
{
175
12.1k
  SStream_concat0(O, "qword ptr ");
176
12.1k
  MI->x86opsize = 8;
177
12.1k
  printMemReference(MI, OpNo, O);
178
12.1k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
4.37k
{
182
4.37k
  SStream_concat0(O, "xmmword ptr ");
183
4.37k
  MI->x86opsize = 16;
184
4.37k
  printMemReference(MI, OpNo, O);
185
4.37k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
2.25k
{
189
2.25k
  SStream_concat0(O, "zmmword ptr ");
190
2.25k
  MI->x86opsize = 64;
191
2.25k
  printMemReference(MI, OpNo, O);
192
2.25k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
1.84k
{
197
1.84k
  SStream_concat0(O, "ymmword ptr ");
198
1.84k
  MI->x86opsize = 32;
199
1.84k
  printMemReference(MI, OpNo, O);
200
1.84k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
3.93k
{
204
3.93k
  switch(MCInst_getOpcode(MI)) {
205
3.08k
    default:
206
3.08k
      SStream_concat0(O, "dword ptr ");
207
3.08k
      MI->x86opsize = 4;
208
3.08k
      break;
209
294
    case X86_FSTENVm:
210
856
    case X86_FLDENVm:
211
      // TODO: fix this in tablegen instead
212
856
      switch(MI->csh->mode) {
213
0
        default:    // never reach
214
0
          break;
215
405
        case CS_MODE_16:
216
405
          MI->x86opsize = 14;
217
405
          break;
218
235
        case CS_MODE_32:
219
451
        case CS_MODE_64:
220
451
          MI->x86opsize = 28;
221
451
          break;
222
856
      }
223
856
      break;
224
3.93k
  }
225
226
3.93k
  printMemReference(MI, OpNo, O);
227
3.93k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
3.49k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
3.49k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
1.72k
    switch(MCInst_getOpcode(MI)) {
235
1.72k
      default:
236
1.72k
        SStream_concat0(O, "qword ptr ");
237
1.72k
        MI->x86opsize = 8;
238
1.72k
        break;
239
0
      case X86_MOVPQI2QImr:
240
0
        SStream_concat0(O, "xmmword ptr ");
241
0
        MI->x86opsize = 16;
242
0
        break;
243
1.72k
    }
244
1.76k
  } else {
245
1.76k
    SStream_concat0(O, "qword ptr ");
246
1.76k
    MI->x86opsize = 8;
247
1.76k
  }
248
249
3.49k
  printMemReference(MI, OpNo, O);
250
3.49k
}
251
252
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
253
464
{
254
464
  switch(MCInst_getOpcode(MI)) {
255
215
    default:
256
215
      SStream_concat0(O, "xword ptr ");
257
215
      break;
258
214
    case X86_FBLDm:
259
249
    case X86_FBSTPm:
260
249
      break;
261
464
  }
262
263
464
  MI->x86opsize = 10;
264
464
  printMemReference(MI, OpNo, O);
265
464
}
266
267
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
268
2.22k
{
269
2.22k
  SStream_concat0(O, "xmmword ptr ");
270
2.22k
  MI->x86opsize = 16;
271
2.22k
  printMemReference(MI, OpNo, O);
272
2.22k
}
273
274
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
275
1.83k
{
276
1.83k
  SStream_concat0(O, "ymmword ptr ");
277
1.83k
  MI->x86opsize = 32;
278
1.83k
  printMemReference(MI, OpNo, O);
279
1.83k
}
280
281
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
282
1.23k
{
283
1.23k
  SStream_concat0(O, "zmmword ptr ");
284
1.23k
  MI->x86opsize = 64;
285
1.23k
  printMemReference(MI, OpNo, O);
286
1.23k
}
287
#endif
288
289
static const char *getRegisterName(unsigned RegNo);
290
static void printRegName(SStream *OS, unsigned RegNo)
291
505k
{
292
505k
  SStream_concat0(OS, getRegisterName(RegNo));
293
505k
}
294
295
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
296
// this function tell us if we need to have prefix 0 in front of a number
297
static bool need_zero_prefix(uint64_t imm)
298
0
{
299
  // find the first hex letter representing imm
300
0
  while(imm >= 0x10)
301
0
    imm >>= 4;
302
303
0
  if (imm < 0xa)
304
0
    return false;
305
0
  else  // this need 0 prefix
306
0
    return true;
307
0
}
308
309
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
310
136k
{
311
136k
  if (positive) {
312
    // always print this number in positive form
313
116k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
314
0
      if (imm < 0) {
315
0
        if (MI->op1_size) {
316
0
          switch(MI->op1_size) {
317
0
            default:
318
0
              break;
319
0
            case 1:
320
0
              imm &= 0xff;
321
0
              break;
322
0
            case 2:
323
0
              imm &= 0xffff;
324
0
              break;
325
0
            case 4:
326
0
              imm &= 0xffffffff;
327
0
              break;
328
0
          }
329
0
        }
330
331
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
332
0
          SStream_concat0(O, "8000000000000000h");
333
0
        else if (need_zero_prefix(imm))
334
0
          SStream_concat(O, "0%"PRIx64"h", imm);
335
0
        else
336
0
          SStream_concat(O, "%"PRIx64"h", imm);
337
0
      } else {
338
0
        if (imm > HEX_THRESHOLD) {
339
0
          if (need_zero_prefix(imm))
340
0
            SStream_concat(O, "0%"PRIx64"h", imm);
341
0
          else
342
0
            SStream_concat(O, "%"PRIx64"h", imm);
343
0
        } else
344
0
          SStream_concat(O, "%"PRIu64, imm);
345
0
      }
346
116k
    } else { // Intel syntax
347
116k
      if (imm < 0) {
348
1.76k
        if (MI->op1_size) {
349
644
          switch(MI->op1_size) {
350
644
            default:
351
644
              break;
352
644
            case 1:
353
0
              imm &= 0xff;
354
0
              break;
355
0
            case 2:
356
0
              imm &= 0xffff;
357
0
              break;
358
0
            case 4:
359
0
              imm &= 0xffffffff;
360
0
              break;
361
644
          }
362
644
        }
363
364
1.76k
        SStream_concat(O, "0x%"PRIx64, imm);
365
114k
      } else {
366
114k
        if (imm > HEX_THRESHOLD)
367
105k
          SStream_concat(O, "0x%"PRIx64, imm);
368
8.97k
        else
369
8.97k
          SStream_concat(O, "%"PRIu64, imm);
370
114k
      }
371
116k
    }
372
116k
  } else {
373
19.7k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
374
0
      if (imm < 0) {
375
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
376
0
          SStream_concat0(O, "8000000000000000h");
377
0
        else if (imm < -HEX_THRESHOLD) {
378
0
          if (need_zero_prefix(imm))
379
0
            SStream_concat(O, "-0%"PRIx64"h", -imm);
380
0
          else
381
0
            SStream_concat(O, "-%"PRIx64"h", -imm);
382
0
        } else
383
0
          SStream_concat(O, "-%"PRIu64, -imm);
384
0
      } else {
385
0
        if (imm > HEX_THRESHOLD) {
386
0
          if (need_zero_prefix(imm))
387
0
            SStream_concat(O, "0%"PRIx64"h", imm);
388
0
          else
389
0
            SStream_concat(O, "%"PRIx64"h", imm);
390
0
        } else
391
0
          SStream_concat(O, "%"PRIu64, imm);
392
0
      }
393
19.7k
    } else { // Intel syntax
394
19.7k
      if (imm < 0) {
395
3.31k
        if (imm == 0x8000000000000000LL)  // imm == -imm
396
0
          SStream_concat0(O, "0x8000000000000000");
397
3.31k
        else if (imm < -HEX_THRESHOLD)
398
2.92k
          SStream_concat(O, "-0x%"PRIx64, -imm);
399
390
        else
400
390
          SStream_concat(O, "-%"PRIu64, -imm);
401
402
16.4k
      } else {
403
16.4k
        if (imm > HEX_THRESHOLD)
404
14.1k
          SStream_concat(O, "0x%"PRIx64, imm);
405
2.32k
        else
406
2.32k
          SStream_concat(O, "%"PRIu64, imm);
407
16.4k
      }
408
19.7k
    }
409
19.7k
  }
410
136k
}
411
412
// local printOperand, without updating public operands
413
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
414
187k
{
415
187k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
416
187k
  if (MCOperand_isReg(Op)) {
417
187k
    printRegName(O, MCOperand_getReg(Op));
418
187k
  } else if (MCOperand_isImm(Op)) {
419
0
    int64_t imm = MCOperand_getImm(Op);
420
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
421
0
  }
422
187k
}
423
424
#ifndef CAPSTONE_DIET
425
// copy & normalize access info
426
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
427
921k
{
428
921k
#ifndef CAPSTONE_DIET
429
921k
  uint8_t i;
430
921k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
431
432
  // initialize access
433
921k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
434
435
921k
  if (!arr) {
436
0
    access[0] = 0;
437
0
    return;
438
0
  }
439
440
  // copy to access but zero out CS_AC_IGNORE
441
2.65M
  for(i = 0; arr[i]; i++) {
442
1.73M
    if (arr[i] != CS_AC_IGNORE)
443
1.47M
      access[i] = arr[i];
444
253k
    else
445
253k
      access[i] = 0;
446
1.73M
  }
447
448
  // mark the end of array
449
921k
  access[i] = 0;
450
921k
#endif
451
921k
}
452
#endif
453
454
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
455
18.5k
{
456
18.5k
  MCOperand *SegReg;
457
18.5k
  int reg;
458
459
18.5k
  if (MI->csh->detail_opt) {
460
18.5k
#ifndef CAPSTONE_DIET
461
18.5k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
462
18.5k
#endif
463
464
18.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
465
18.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
466
18.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
467
18.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
468
18.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
469
18.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
470
18.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
471
472
18.5k
#ifndef CAPSTONE_DIET
473
18.5k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
474
18.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
475
18.5k
#endif
476
18.5k
  }
477
478
18.5k
  SegReg = MCInst_getOperand(MI, Op + 1);
479
18.5k
  reg = MCOperand_getReg(SegReg);
480
481
  // If this has a segment register, print it.
482
18.5k
  if (reg) {
483
595
    _printOperand(MI, Op + 1, O);
484
595
    if (MI->csh->detail_opt) {
485
595
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
486
595
    }
487
595
    SStream_concat0(O, ":");
488
595
  }
489
490
18.5k
  SStream_concat0(O, "[");
491
18.5k
  set_mem_access(MI, true);
492
18.5k
  printOperand(MI, Op, O);
493
18.5k
  SStream_concat0(O, "]");
494
18.5k
  set_mem_access(MI, false);
495
18.5k
}
496
497
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
498
20.8k
{
499
20.8k
  if (MI->csh->detail_opt) {
500
20.8k
#ifndef CAPSTONE_DIET
501
20.8k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
502
20.8k
#endif
503
504
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
505
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
506
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
507
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
508
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
509
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
510
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
511
512
20.8k
#ifndef CAPSTONE_DIET
513
20.8k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
514
20.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
515
20.8k
#endif
516
20.8k
  }
517
518
  // DI accesses are always ES-based on non-64bit mode
519
20.8k
  if (MI->csh->mode != CS_MODE_64) {
520
14.0k
    SStream_concat0(O, "es:[");
521
14.0k
    if (MI->csh->detail_opt) {
522
14.0k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
523
14.0k
    }
524
14.0k
  } else
525
6.82k
    SStream_concat0(O, "[");
526
527
20.8k
  set_mem_access(MI, true);
528
20.8k
  printOperand(MI, Op, O);
529
20.8k
  SStream_concat0(O, "]");
530
20.8k
  set_mem_access(MI, false);
531
20.8k
}
532
533
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
534
7.09k
{
535
7.09k
  SStream_concat0(O, "byte ptr ");
536
7.09k
  MI->x86opsize = 1;
537
7.09k
  printSrcIdx(MI, OpNo, O);
538
7.09k
}
539
540
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
541
3.21k
{
542
3.21k
  SStream_concat0(O, "word ptr ");
543
3.21k
  MI->x86opsize = 2;
544
3.21k
  printSrcIdx(MI, OpNo, O);
545
3.21k
}
546
547
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
548
7.27k
{
549
7.27k
  SStream_concat0(O, "dword ptr ");
550
7.27k
  MI->x86opsize = 4;
551
7.27k
  printSrcIdx(MI, OpNo, O);
552
7.27k
}
553
554
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
555
982
{
556
982
  SStream_concat0(O, "qword ptr ");
557
982
  MI->x86opsize = 8;
558
982
  printSrcIdx(MI, OpNo, O);
559
982
}
560
561
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
562
8.22k
{
563
8.22k
  SStream_concat0(O, "byte ptr ");
564
8.22k
  MI->x86opsize = 1;
565
8.22k
  printDstIdx(MI, OpNo, O);
566
8.22k
}
567
568
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
569
4.41k
{
570
4.41k
  SStream_concat0(O, "word ptr ");
571
4.41k
  MI->x86opsize = 2;
572
4.41k
  printDstIdx(MI, OpNo, O);
573
4.41k
}
574
575
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
576
7.31k
{
577
7.31k
  SStream_concat0(O, "dword ptr ");
578
7.31k
  MI->x86opsize = 4;
579
7.31k
  printDstIdx(MI, OpNo, O);
580
7.31k
}
581
582
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
583
931
{
584
931
  SStream_concat0(O, "qword ptr ");
585
931
  MI->x86opsize = 8;
586
931
  printDstIdx(MI, OpNo, O);
587
931
}
588
589
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
590
5.23k
{
591
5.23k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
592
5.23k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
593
5.23k
  int reg;
594
595
5.23k
  if (MI->csh->detail_opt) {
596
5.23k
#ifndef CAPSTONE_DIET
597
5.23k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
598
5.23k
#endif
599
600
5.23k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
601
5.23k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
602
5.23k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
603
5.23k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
604
5.23k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
605
5.23k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
606
5.23k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
607
608
5.23k
#ifndef CAPSTONE_DIET
609
5.23k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
610
5.23k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
611
5.23k
#endif
612
5.23k
  }
613
614
  // If this has a segment register, print it.
615
5.23k
  reg = MCOperand_getReg(SegReg);
616
5.23k
  if (reg) {
617
233
    _printOperand(MI, Op + 1, O);
618
233
    SStream_concat0(O, ":");
619
233
    if (MI->csh->detail_opt) {
620
233
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
621
233
    }
622
233
  }
623
624
5.23k
  SStream_concat0(O, "[");
625
626
5.23k
  if (MCOperand_isImm(DispSpec)) {
627
5.23k
    int64_t imm = MCOperand_getImm(DispSpec);
628
5.23k
    if (MI->csh->detail_opt)
629
5.23k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
630
631
5.23k
    if (imm < 0)
632
539
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
633
4.69k
    else
634
4.69k
      printImm(MI, O, imm, true);
635
5.23k
  }
636
637
5.23k
  SStream_concat0(O, "]");
638
639
5.23k
  if (MI->csh->detail_opt)
640
5.23k
    MI->flat_insn->detail->x86.op_count++;
641
642
5.23k
  if (MI->op1_size == 0)
643
5.23k
    MI->op1_size = MI->x86opsize;
644
5.23k
}
645
646
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
647
20.5k
{
648
20.5k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
649
650
20.5k
  printImm(MI, O, val, true);
651
652
20.5k
  if (MI->csh->detail_opt) {
653
20.5k
#ifndef CAPSTONE_DIET
654
20.5k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
655
20.5k
#endif
656
657
20.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
658
20.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
659
20.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
660
661
20.5k
#ifndef CAPSTONE_DIET
662
20.5k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
663
20.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
664
20.5k
#endif
665
666
20.5k
    MI->flat_insn->detail->x86.op_count++;
667
20.5k
  }
668
20.5k
}
669
670
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
671
2.90k
{
672
2.90k
  SStream_concat0(O, "byte ptr ");
673
2.90k
  MI->x86opsize = 1;
674
2.90k
  printMemOffset(MI, OpNo, O);
675
2.90k
}
676
677
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
678
919
{
679
919
  SStream_concat0(O, "word ptr ");
680
919
  MI->x86opsize = 2;
681
919
  printMemOffset(MI, OpNo, O);
682
919
}
683
684
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
685
1.31k
{
686
1.31k
  SStream_concat0(O, "dword ptr ");
687
1.31k
  MI->x86opsize = 4;
688
1.31k
  printMemOffset(MI, OpNo, O);
689
1.31k
}
690
691
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
692
99
{
693
99
  SStream_concat0(O, "qword ptr ");
694
99
  MI->x86opsize = 8;
695
99
  printMemOffset(MI, OpNo, O);
696
99
}
697
698
static void printInstruction(MCInst *MI, SStream *O);
699
700
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
701
364k
{
702
364k
  x86_reg reg, reg2;
703
364k
  enum cs_ac_type access1, access2;
704
705
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
706
707
  // perhaps this instruction does not need printer
708
364k
  if (MI->assembly[0]) {
709
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
710
0
    return;
711
0
  }
712
713
364k
  X86_lockrep(MI, O);
714
364k
  printInstruction(MI, O);
715
716
364k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
717
364k
  if (MI->csh->detail_opt) {
718
364k
#ifndef CAPSTONE_DIET
719
364k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = {0};
720
364k
#endif
721
722
    // first op can be embedded in the asm by llvm.
723
    // so we have to add the missing register as the first operand
724
364k
    if (reg) {
725
      // shift all the ops right to leave 1st slot for this new register op
726
38.9k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
727
38.9k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
728
38.9k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
729
38.9k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
730
38.9k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
731
38.9k
      MI->flat_insn->detail->x86.operands[0].access = access1;
732
38.9k
      MI->flat_insn->detail->x86.op_count++;
733
325k
    } else {
734
325k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
735
7.99k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
736
7.99k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
737
7.99k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
738
7.99k
        MI->flat_insn->detail->x86.operands[0].access = access1;
739
7.99k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
740
7.99k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
741
7.99k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
742
7.99k
        MI->flat_insn->detail->x86.operands[1].access = access2;
743
7.99k
        MI->flat_insn->detail->x86.op_count = 2;
744
7.99k
      }
745
325k
    }
746
747
364k
#ifndef CAPSTONE_DIET
748
364k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
749
364k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
750
364k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
751
364k
#endif
752
364k
  }
753
754
364k
  if (MI->op1_size == 0 && reg)
755
30.2k
    MI->op1_size = MI->csh->regsize_map[reg];
756
364k
}
757
758
/// printPCRelImm - This is used to print an immediate value that ends up
759
/// being encoded as a pc-relative value.
760
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
761
21.6k
{
762
21.6k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
763
21.6k
  if (MCOperand_isImm(Op)) {
764
21.6k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
765
21.6k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
766
767
    // truncate imm for non-64bit
768
21.6k
    if (MI->csh->mode != CS_MODE_64) {
769
14.1k
      imm = imm & 0xffffffff;
770
14.1k
    }
771
772
21.6k
    printImm(MI, O, imm, true);
773
774
21.6k
    if (MI->csh->detail_opt) {
775
21.6k
#ifndef CAPSTONE_DIET
776
21.6k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
777
21.6k
#endif
778
779
21.6k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
780
      // if op_count > 0, then this operand's size is taken from the destination op
781
21.6k
      if (MI->flat_insn->detail->x86.op_count > 0)
782
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size;
783
21.6k
      else if (opsize > 0)
784
850
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
785
20.7k
      else
786
20.7k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
787
21.6k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
788
789
21.6k
#ifndef CAPSTONE_DIET
790
21.6k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
791
21.6k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
792
21.6k
#endif
793
794
21.6k
      MI->flat_insn->detail->x86.op_count++;
795
21.6k
    }
796
797
21.6k
    if (MI->op1_size == 0)
798
21.6k
      MI->op1_size = MI->imm_size;
799
21.6k
  }
800
21.6k
}
801
802
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
803
359k
{
804
359k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
805
806
359k
  if (MCOperand_isReg(Op)) {
807
317k
    unsigned int reg = MCOperand_getReg(Op);
808
809
317k
    printRegName(O, reg);
810
317k
    if (MI->csh->detail_opt) {
811
317k
      if (MI->csh->doing_mem) {
812
39.4k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
813
278k
      } else {
814
278k
#ifndef CAPSTONE_DIET
815
278k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
816
278k
#endif
817
818
278k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
819
278k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
820
278k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
821
822
278k
#ifndef CAPSTONE_DIET
823
278k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
824
278k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
825
278k
#endif
826
827
278k
        MI->flat_insn->detail->x86.op_count++;
828
278k
      }
829
317k
    }
830
831
317k
    if (MI->op1_size == 0)
832
162k
      MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)];
833
317k
  } else if (MCOperand_isImm(Op)) {
834
41.3k
    uint8_t encsize;
835
41.3k
    int64_t imm = MCOperand_getImm(Op);
836
41.3k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
837
838
41.3k
    if (opsize == 1)    // print 1 byte immediate in positive form
839
18.5k
      imm = imm & 0xff;
840
841
    // printf(">>> id = %u\n", MI->flat_insn->id);
842
41.3k
    switch(MI->flat_insn->id) {
843
19.7k
      default:
844
19.7k
        printImm(MI, O, imm, MI->csh->imm_unsigned);
845
19.7k
        break;
846
847
236
      case X86_INS_MOVABS:
848
6.88k
      case X86_INS_MOV:
849
        // do not print number in negative form
850
6.88k
        printImm(MI, O, imm, true);
851
6.88k
        break;
852
853
0
      case X86_INS_IN:
854
0
      case X86_INS_OUT:
855
0
      case X86_INS_INT:
856
        // do not print number in negative form
857
0
        imm = imm & 0xff;
858
0
        printImm(MI, O, imm, true);
859
0
        break;
860
861
736
      case X86_INS_LCALL:
862
1.58k
      case X86_INS_LJMP:
863
1.58k
      case X86_INS_JMP:
864
        // always print address in positive form
865
1.58k
        if (OpNo == 1) { // ptr16 part
866
791
          imm = imm & 0xffff;
867
791
          opsize = 2;
868
791
        } else
869
791
          opsize = 4;
870
1.58k
        printImm(MI, O, imm, true);
871
1.58k
        break;
872
873
3.56k
      case X86_INS_AND:
874
6.57k
      case X86_INS_OR:
875
9.45k
      case X86_INS_XOR:
876
        // do not print number in negative form
877
9.45k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
878
1.29k
          printImm(MI, O, imm, true);
879
8.15k
        else {
880
8.15k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
881
8.15k
          printImm(MI, O, imm, true);
882
8.15k
        }
883
9.45k
        break;
884
885
2.90k
      case X86_INS_RET:
886
3.65k
      case X86_INS_RETF:
887
        // RET imm16
888
3.65k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
889
328
          printImm(MI, O, imm, true);
890
3.33k
        else {
891
3.33k
          imm = 0xffff & imm;
892
3.33k
          printImm(MI, O, imm, true);
893
3.33k
        }
894
3.65k
        break;
895
41.3k
    }
896
897
41.3k
    if (MI->csh->detail_opt) {
898
41.3k
      if (MI->csh->doing_mem) {
899
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
900
41.3k
      } else {
901
41.3k
#ifndef CAPSTONE_DIET
902
41.3k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
903
41.3k
#endif
904
905
41.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
906
41.3k
        if (opsize > 0) {
907
35.0k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
908
35.0k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
909
35.0k
        } else if (MI->flat_insn->detail->x86.op_count > 0) {
910
1.63k
          if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) {
911
1.63k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size =
912
1.63k
              MI->flat_insn->detail->x86.operands[0].size;
913
1.63k
          } else
914
0
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
915
1.63k
        } else
916
4.69k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
917
41.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
918
919
41.3k
#ifndef CAPSTONE_DIET
920
41.3k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
921
41.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
922
41.3k
#endif
923
924
41.3k
        MI->flat_insn->detail->x86.op_count++;
925
41.3k
      }
926
41.3k
    }
927
41.3k
  }
928
359k
}
929
930
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
931
150k
{
932
150k
  bool NeedPlus = false;
933
150k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
934
150k
  uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
935
150k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
936
150k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
937
150k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
938
150k
  int reg;
939
940
150k
  if (MI->csh->detail_opt) {
941
150k
#ifndef CAPSTONE_DIET
942
150k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
943
150k
#endif
944
945
150k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
946
150k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
947
150k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
948
150k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
949
150k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
950
149k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
951
149k
        }
952
150k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
953
150k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
954
955
150k
#ifndef CAPSTONE_DIET
956
150k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
957
150k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
958
150k
#endif
959
150k
  }
960
961
  // If this has a segment register, print it.
962
150k
  reg = MCOperand_getReg(SegReg);
963
150k
  if (reg) {
964
4.29k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
965
4.29k
    if (MI->csh->detail_opt) {
966
4.29k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
967
4.29k
    }
968
4.29k
    SStream_concat0(O, ":");
969
4.29k
  }
970
971
150k
  SStream_concat0(O, "[");
972
973
150k
  if (MCOperand_getReg(BaseReg)) {
974
147k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
975
147k
    NeedPlus = true;
976
147k
  }
977
978
150k
  if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
979
35.2k
    if (NeedPlus) SStream_concat0(O, " + ");
980
35.2k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
981
35.2k
    if (ScaleVal != 1)
982
4.86k
      SStream_concat(O, "*%u", ScaleVal);
983
35.2k
    NeedPlus = true;
984
35.2k
  }
985
986
150k
  if (MCOperand_isImm(DispSpec)) {
987
150k
    int64_t DispVal = MCOperand_getImm(DispSpec);
988
150k
    if (MI->csh->detail_opt)
989
150k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
990
150k
    if (DispVal) {
991
47.6k
      if (NeedPlus) {
992
45.1k
        if (DispVal < 0) {
993
17.4k
          SStream_concat0(O, " - ");
994
17.4k
          printImm(MI, O, -DispVal, true);
995
27.7k
        } else {
996
27.7k
          SStream_concat0(O, " + ");
997
27.7k
          printImm(MI, O, DispVal, true);
998
27.7k
        }
999
45.1k
      } else {
1000
        // memory reference to an immediate address
1001
2.48k
        if (MI->csh->mode == CS_MODE_64)
1002
223
          MI->op1_size = 8;
1003
2.48k
        if (DispVal < 0) {
1004
992
          printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true);
1005
1.49k
        } else {
1006
1.49k
          printImm(MI, O, DispVal, true);
1007
1.49k
        }
1008
2.48k
      }
1009
1010
102k
    } else {
1011
      // DispVal = 0
1012
102k
      if (!NeedPlus)  // [0]
1013
288
        SStream_concat0(O, "0");
1014
102k
    }
1015
150k
  }
1016
1017
150k
  SStream_concat0(O, "]");
1018
1019
150k
  if (MI->csh->detail_opt)
1020
150k
    MI->flat_insn->detail->x86.op_count++;
1021
1022
150k
  if (MI->op1_size == 0)
1023
100k
    MI->op1_size = MI->x86opsize;
1024
150k
}
1025
1026
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1027
3.07k
{
1028
3.07k
  switch(MI->Opcode) {
1029
197
    default: break;
1030
320
    case X86_LEA16r:
1031
320
         MI->x86opsize = 2;
1032
320
         break;
1033
404
    case X86_LEA32r:
1034
728
    case X86_LEA64_32r:
1035
728
         MI->x86opsize = 4;
1036
728
         break;
1037
227
    case X86_LEA64r:
1038
227
         MI->x86opsize = 8;
1039
227
         break;
1040
0
#ifndef CAPSTONE_X86_REDUCE
1041
230
    case X86_BNDCL32rm:
1042
302
    case X86_BNDCN32rm:
1043
498
    case X86_BNDCU32rm:
1044
797
    case X86_BNDSTXmr:
1045
1.13k
    case X86_BNDLDXrm:
1046
1.20k
    case X86_BNDCL64rm:
1047
1.40k
    case X86_BNDCN64rm:
1048
1.60k
    case X86_BNDCU64rm:
1049
1.60k
         MI->x86opsize = 16;
1050
1.60k
         break;
1051
3.07k
#endif
1052
3.07k
  }
1053
1054
3.07k
  printMemReference(MI, OpNo, O);
1055
3.07k
}
1056
1057
#ifdef CAPSTONE_X86_REDUCE
1058
#include "X86GenAsmWriter1_reduce.inc"
1059
#else
1060
#include "X86GenAsmWriter1.inc"
1061
#endif
1062
1063
#include "X86GenRegisterName1.inc"
1064
1065
#endif