Coverage Report

Created: 2025-07-11 06:32

/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
2.04k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
2.33k
#define BIT_5(A)  ((A) & 0x00000020)
61
5.98k
#define BIT_6(A)  ((A) & 0x00000040)
62
5.98k
#define BIT_7(A)  ((A) & 0x00000080)
63
15.6k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.05k
#define BIT_A(A)  ((A) & 0x00000400)
66
18.2k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
17.8k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.05k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
82.3k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
147k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
9.68k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
15.6k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
5.98k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
5.98k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
13.3k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
22.3k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
13.3k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
13.3k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
5.98k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
3.08k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
5.98k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.58k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
15.9k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
15.9k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
546k
{
149
546k
  const uint16_t v0 = info->code[addr + 0];
150
546k
  const uint16_t v1 = info->code[addr + 1];
151
546k
  return (v0 << 8) | v1;
152
546k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
239k
{
156
239k
  const uint32_t v0 = info->code[addr + 0];
157
239k
  const uint32_t v1 = info->code[addr + 1];
158
239k
  const uint32_t v2 = info->code[addr + 2];
159
239k
  const uint32_t v3 = info->code[addr + 3];
160
239k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
239k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
112
{
165
112
  const uint64_t v0 = info->code[addr + 0];
166
112
  const uint64_t v1 = info->code[addr + 1];
167
112
  const uint64_t v2 = info->code[addr + 2];
168
112
  const uint64_t v3 = info->code[addr + 3];
169
112
  const uint64_t v4 = info->code[addr + 4];
170
112
  const uint64_t v5 = info->code[addr + 5];
171
112
  const uint64_t v6 = info->code[addr + 6];
172
112
  const uint64_t v7 = info->code[addr + 7];
173
112
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
112
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
547k
{
178
547k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
547k
  if (info->code_len < addr + 2) {
180
1.00k
    return 0xaaaa;
181
1.00k
  }
182
546k
  return m68k_read_disassembler_16(info, addr);
183
547k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
242k
{
187
242k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
242k
  if (info->code_len < addr + 4) {
189
3.08k
    return 0xaaaaaaaa;
190
3.08k
  }
191
239k
  return m68k_read_disassembler_32(info, addr);
192
242k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
122
{
196
122
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
122
  if (info->code_len < addr + 8) {
198
10
    return 0xaaaaaaaaaaaaaaaaLL;
199
10
  }
200
112
  return m68k_read_disassembler_64(info, addr);
201
122
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
52.8k
  do {           \
269
52.8k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
16.6k
      d68000_invalid(info);   \
271
16.6k
      return;       \
272
16.6k
    }          \
273
52.8k
  } while (0)
274
275
15.7k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
531k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
242k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
122
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
15.7k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
302k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
11.2k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
122
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
13.1k
{
302
13.1k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
13.1k
}
304
305
static int make_int_16(int value)
306
3.96k
{
307
3.96k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
3.96k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
15.6k
{
312
15.6k
  uint32_t extension = read_imm_16(info);
313
314
15.6k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
15.6k
  if (EXT_FULL(extension)) {
317
5.98k
    uint32_t preindex;
318
5.98k
    uint32_t postindex;
319
320
5.98k
    op->mem.base_reg = M68K_REG_INVALID;
321
5.98k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
5.98k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
5.98k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
5.98k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
2.71k
      if (is_pc) {
335
425
        op->mem.base_reg = M68K_REG_PC;
336
2.29k
      } else {
337
2.29k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
2.29k
      }
339
2.71k
    }
340
341
5.98k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
3.63k
      if (EXT_INDEX_AR(extension)) {
343
1.87k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
1.87k
      } else {
345
1.75k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
1.75k
      }
347
348
3.63k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
3.63k
      if (EXT_INDEX_SCALE(extension)) {
351
2.80k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.80k
      }
353
3.63k
    }
354
355
5.98k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
5.98k
    postindex = (extension & 7) > 4;
357
358
5.98k
    if (preindex) {
359
2.15k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.82k
    } else if (postindex) {
361
2.16k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
2.16k
    }
363
364
5.98k
    return;
365
5.98k
  }
366
367
9.68k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
9.68k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
9.68k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
851
    if (is_pc) {
372
214
      op->mem.base_reg = M68K_REG_PC;
373
214
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
637
    } else {
375
637
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
637
    }
377
8.83k
  } else {
378
8.83k
    if (is_pc) {
379
1.11k
      op->mem.base_reg = M68K_REG_PC;
380
1.11k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
7.72k
    } else {
382
7.72k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
7.72k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
7.72k
    }
385
386
8.83k
    op->mem.disp = (int8_t)(extension & 0xff);
387
8.83k
  }
388
389
9.68k
  if (EXT_INDEX_SCALE(extension)) {
390
6.25k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
6.25k
  }
392
9.68k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
148k
{
397
  // default to memory
398
399
148k
  op->type = M68K_OP_MEM;
400
401
148k
  switch (instruction & 0x3f) {
402
46.5k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
46.5k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
46.5k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
46.5k
      op->type = M68K_OP_REG;
407
46.5k
      break;
408
409
6.17k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
6.17k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
6.17k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
6.17k
      op->type = M68K_OP_REG;
414
6.17k
      break;
415
416
17.2k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
17.2k
      op->address_mode = M68K_AM_REGI_ADDR;
419
17.2k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
17.2k
      break;
421
422
16.1k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
16.1k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
16.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
16.1k
      break;
427
428
29.0k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
29.0k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
29.0k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
29.0k
      break;
433
434
10.6k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
10.6k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
10.6k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
10.6k
      op->mem.disp = (int16_t)read_imm_16(info);
439
10.6k
      break;
440
441
13.6k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
13.6k
      get_with_index_address_mode(info, op, instruction, size, false);
444
13.6k
      break;
445
446
1.25k
    case 0x38:
447
      /* absolute short address */
448
1.25k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
1.25k
      op->imm = read_imm_16(info);
450
1.25k
      break;
451
452
1.03k
    case 0x39:
453
      /* absolute long address */
454
1.03k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.03k
      op->imm = read_imm_32(info);
456
1.03k
      break;
457
458
2.76k
    case 0x3a:
459
      /* program counter with displacement */
460
2.76k
      op->address_mode = M68K_AM_PCI_DISP;
461
2.76k
      op->mem.disp = (int16_t)read_imm_16(info);
462
2.76k
      break;
463
464
2.07k
    case 0x3b:
465
      /* program counter with index */
466
2.07k
      get_with_index_address_mode(info, op, instruction, size, true);
467
2.07k
      break;
468
469
2.25k
    case 0x3c:
470
2.25k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.25k
      op->type = M68K_OP_IMM;
472
473
2.25k
      if (size == 1)
474
320
        op->imm = read_imm_8(info) & 0xff;
475
1.93k
      else if (size == 2)
476
1.27k
        op->imm = read_imm_16(info) & 0xffff;
477
659
      else if (size == 4)
478
537
        op->imm = read_imm_32(info);
479
122
      else
480
122
        op->imm = read_imm_64(info);
481
482
2.25k
      break;
483
484
163
    default:
485
163
      break;
486
148k
  }
487
148k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
42.0k
{
491
42.0k
  info->groups[info->groups_count++] = (uint8_t)group;
492
42.0k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
220k
{
496
220k
  cs_m68k* ext;
497
498
220k
  MCInst_setOpcode(info->inst, opcode);
499
500
220k
  ext = &info->extension;
501
502
220k
  ext->op_count = (uint8_t)count;
503
220k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
220k
  ext->op_size.cpu_size = size;
505
506
220k
  return ext;
507
220k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
18.9k
{
511
18.9k
  cs_m68k_op* op0;
512
18.9k
  cs_m68k_op* op1;
513
18.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
18.9k
  op0 = &ext->operands[0];
516
18.9k
  op1 = &ext->operands[1];
517
518
18.9k
  if (isDreg) {
519
18.9k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
18.9k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
18.9k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
18.9k
  get_ea_mode_op(info, op1, info->ir, size);
527
18.9k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
18.9k
{
531
18.9k
  build_re_gen_1(info, true, opcode, size);
532
18.9k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
18.2k
{
536
18.2k
  cs_m68k_op* op0;
537
18.2k
  cs_m68k_op* op1;
538
18.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
18.2k
  op0 = &ext->operands[0];
541
18.2k
  op1 = &ext->operands[1];
542
543
18.2k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
18.2k
  if (isDreg) {
546
18.2k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
18.2k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
18.2k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
18.2k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
4.23k
{
556
4.23k
  cs_m68k_op* op0;
557
4.23k
  cs_m68k_op* op1;
558
4.23k
  cs_m68k_op* op2;
559
4.23k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
4.23k
  op0 = &ext->operands[0];
562
4.23k
  op1 = &ext->operands[1];
563
4.23k
  op2 = &ext->operands[2];
564
565
4.23k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
4.23k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
4.23k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
4.23k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
4.23k
  if (imm > 0) {
572
985
    ext->op_count = 3;
573
985
    op2->type = M68K_OP_IMM;
574
985
    op2->address_mode = M68K_AM_IMMEDIATE;
575
985
    op2->imm = imm;
576
985
  }
577
4.23k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
7.03k
{
581
7.03k
  cs_m68k_op* op0;
582
7.03k
  cs_m68k_op* op1;
583
7.03k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
7.03k
  op0 = &ext->operands[0];
586
7.03k
  op1 = &ext->operands[1];
587
588
7.03k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
7.03k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
7.03k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
7.03k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
7.03k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
20.6k
{
597
20.6k
  cs_m68k_op* op0;
598
20.6k
  cs_m68k_op* op1;
599
20.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
20.6k
  op0 = &ext->operands[0];
602
20.6k
  op1 = &ext->operands[1];
603
604
20.6k
  op0->type = M68K_OP_IMM;
605
20.6k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
20.6k
  op0->imm = imm;
607
608
20.6k
  get_ea_mode_op(info, op1, info->ir, size);
609
20.6k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
7.89k
{
613
7.89k
  cs_m68k_op* op0;
614
7.89k
  cs_m68k_op* op1;
615
7.89k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
7.89k
  op0 = &ext->operands[0];
618
7.89k
  op1 = &ext->operands[1];
619
620
7.89k
  op0->type = M68K_OP_IMM;
621
7.89k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
7.89k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
7.89k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
7.89k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
7.89k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
6.73k
{
630
6.73k
  cs_m68k_op* op0;
631
6.73k
  cs_m68k_op* op1;
632
6.73k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
6.73k
  op0 = &ext->operands[0];
635
6.73k
  op1 = &ext->operands[1];
636
637
6.73k
  op0->type = M68K_OP_IMM;
638
6.73k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
6.73k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
6.73k
  get_ea_mode_op(info, op1, info->ir, size);
642
6.73k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
4.25k
{
646
4.25k
  cs_m68k_op* op0;
647
4.25k
  cs_m68k_op* op1;
648
4.25k
  cs_m68k_op* op2;
649
4.25k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
4.25k
  op0 = &ext->operands[0];
652
4.25k
  op1 = &ext->operands[1];
653
4.25k
  op2 = &ext->operands[2];
654
655
4.25k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
4.25k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
4.25k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
4.25k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
4.25k
  if (imm > 0) {
662
1.12k
    ext->op_count = 3;
663
1.12k
    op2->type = M68K_OP_IMM;
664
1.12k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.12k
    op2->imm = imm;
666
1.12k
  }
667
4.25k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
15.1k
{
671
15.1k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
15.1k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
15.1k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
7.48k
{
677
7.48k
  cs_m68k_op* op0;
678
7.48k
  cs_m68k_op* op1;
679
7.48k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
7.48k
  op0 = &ext->operands[0];
682
7.48k
  op1 = &ext->operands[1];
683
684
7.48k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
7.48k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
7.48k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
7.48k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
20.0k
{
692
20.0k
  cs_m68k_op* op0;
693
20.0k
  cs_m68k_op* op1;
694
20.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
20.0k
  op0 = &ext->operands[0];
697
20.0k
  op1 = &ext->operands[1];
698
699
20.0k
  get_ea_mode_op(info, op0, info->ir, size);
700
20.0k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
20.0k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
1.42k
{
705
1.42k
  cs_m68k_op* op0;
706
1.42k
  cs_m68k_op* op1;
707
1.42k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
1.42k
  op0 = &ext->operands[0];
710
1.42k
  op1 = &ext->operands[1];
711
712
1.42k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
1.42k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
1.42k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
1.42k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
1.42k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.17k
{
721
1.17k
  cs_m68k_op* op0;
722
1.17k
  cs_m68k_op* op1;
723
1.17k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.17k
  op0 = &ext->operands[0];
726
1.17k
  op1 = &ext->operands[1];
727
728
1.17k
  op0->type = M68K_OP_IMM;
729
1.17k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.17k
  op0->imm = imm;
731
732
1.17k
  op1->address_mode = M68K_AM_NONE;
733
1.17k
  op1->reg = reg;
734
1.17k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
15.7k
{
738
15.7k
  cs_m68k_op* op;
739
15.7k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
15.7k
  op = &ext->operands[0];
742
743
15.7k
  op->type = M68K_OP_BR_DISP;
744
15.7k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
15.7k
  op->br_disp.disp = displacement;
746
15.7k
  op->br_disp.disp_size = size;
747
748
15.7k
  set_insn_group(info, M68K_GRP_JUMP);
749
15.7k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
15.7k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
2.77k
{
754
2.77k
  cs_m68k_op* op;
755
2.77k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
2.77k
  op = &ext->operands[0];
758
759
2.77k
  op->type = M68K_OP_IMM;
760
2.77k
  op->address_mode = M68K_AM_IMMEDIATE;
761
2.77k
  op->imm = immediate;
762
763
2.77k
  set_insn_group(info, M68K_GRP_JUMP);
764
2.77k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
9.10k
{
768
9.10k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
9.10k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
627
{
773
627
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
627
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
490
{
778
490
  cs_m68k_op* op0;
779
490
  cs_m68k_op* op1;
780
490
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
490
  op0 = &ext->operands[0];
783
490
  op1 = &ext->operands[1];
784
785
490
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
490
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
490
  op1->type = M68K_OP_BR_DISP;
789
490
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
490
  op1->br_disp.disp = displacement;
791
490
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
490
  set_insn_group(info, M68K_GRP_JUMP);
794
490
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
490
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
165
{
799
165
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
165
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
477
{
804
477
  cs_m68k_op* op0;
805
477
  cs_m68k_op* op1;
806
477
  cs_m68k_op* op2;
807
477
  uint32_t extension = read_imm_16(info);
808
477
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
477
  op0 = &ext->operands[0];
811
477
  op1 = &ext->operands[1];
812
477
  op2 = &ext->operands[2];
813
814
477
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
477
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
477
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
477
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
477
  get_ea_mode_op(info, op2, info->ir, size);
821
477
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
2.33k
{
825
2.33k
  uint8_t offset;
826
2.33k
  uint8_t width;
827
2.33k
  cs_m68k_op* op_ea;
828
2.33k
  cs_m68k_op* op1;
829
2.33k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
2.33k
  uint32_t extension = read_imm_16(info);
831
832
2.33k
  op_ea = &ext->operands[0];
833
2.33k
  op1 = &ext->operands[1];
834
835
2.33k
  if (BIT_B(extension))
836
1.45k
    offset = (extension >> 6) & 7;
837
877
  else
838
877
    offset = (extension >> 6) & 31;
839
840
2.33k
  if (BIT_5(extension))
841
1.61k
    width = extension & 7;
842
720
  else
843
720
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
2.33k
  if (has_d_arg) {
846
1.28k
    ext->op_count = 2;
847
1.28k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.28k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.28k
  }
850
851
2.33k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
2.33k
  op_ea->mem.bitfield = 1;
854
2.33k
  op_ea->mem.width = width;
855
2.33k
  op_ea->mem.offset = offset;
856
2.33k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
492
{
860
492
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
492
  cs_m68k_op* op;
862
863
492
  op = &ext->operands[0];
864
865
492
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
492
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
492
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
849
{
871
849
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
849
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
8.81k
  for (v >>= 1; v; v >>= 1) {
875
7.96k
    r <<= 1;
876
7.96k
    r |= v & 1;
877
7.96k
    s--;
878
7.96k
  }
879
880
849
  return r <<= s; // shift when v's highest bits are zero
881
849
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.14k
{
885
1.14k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.14k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
5.89k
  for (v >>= 1; v; v >>= 1) {
889
4.75k
    r <<= 1;
890
4.75k
    r |= v & 1;
891
4.75k
    s--;
892
4.75k
  }
893
894
1.14k
  return r <<= s; // shift when v's highest bits are zero
895
1.14k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
1.79k
{
900
1.79k
  cs_m68k_op* op0;
901
1.79k
  cs_m68k_op* op1;
902
1.79k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
1.79k
  op0 = &ext->operands[0];
905
1.79k
  op1 = &ext->operands[1];
906
907
1.79k
  op0->type = M68K_OP_REG_BITS;
908
1.79k
  op0->register_bits = read_imm_16(info);
909
910
1.79k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
1.79k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
849
    op0->register_bits = reverse_bits(op0->register_bits);
914
1.79k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.94k
{
918
1.94k
  cs_m68k_op* op0;
919
1.94k
  cs_m68k_op* op1;
920
1.94k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.94k
  op0 = &ext->operands[0];
923
1.94k
  op1 = &ext->operands[1];
924
925
1.94k
  op1->type = M68K_OP_REG_BITS;
926
1.94k
  op1->register_bits = read_imm_16(info);
927
928
1.94k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.94k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
32.8k
{
933
32.8k
  cs_m68k_op* op;
934
32.8k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
32.8k
  MCInst_setOpcode(info->inst, opcode);
937
938
32.8k
  op = &ext->operands[0];
939
940
32.8k
  op->type = M68K_OP_IMM;
941
32.8k
  op->address_mode = M68K_AM_IMMEDIATE;
942
32.8k
  op->imm = data;
943
32.8k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
211
{
947
211
  build_imm(info, M68K_INS_ILLEGAL, data);
948
211
}
949
950
static void build_invalid(m68k_info *info, int data)
951
32.6k
{
952
32.6k
  build_imm(info, M68K_INS_INVALID, data);
953
32.6k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.75k
{
957
1.75k
  uint32_t word3;
958
1.75k
  uint32_t extension;
959
1.75k
  cs_m68k_op* op0;
960
1.75k
  cs_m68k_op* op1;
961
1.75k
  cs_m68k_op* op2;
962
1.75k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.75k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.75k
  word3 = peek_imm_32(info) & 0xffff;
967
1.75k
  if (!instruction_is_valid(info, word3))
968
703
    return;
969
970
1.05k
  op0 = &ext->operands[0];
971
1.05k
  op1 = &ext->operands[1];
972
1.05k
  op2 = &ext->operands[2];
973
974
1.05k
  extension = read_imm_32(info);
975
976
1.05k
  op0->address_mode = M68K_AM_NONE;
977
1.05k
  op0->type = M68K_OP_REG_PAIR;
978
1.05k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.05k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.05k
  op1->address_mode = M68K_AM_NONE;
982
1.05k
  op1->type = M68K_OP_REG_PAIR;
983
1.05k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.05k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.05k
  reg_0 = (extension >> 28) & 7;
987
1.05k
  reg_1 = (extension >> 12) & 7;
988
989
1.05k
  op2->address_mode = M68K_AM_NONE;
990
1.05k
  op2->type = M68K_OP_REG_PAIR;
991
1.05k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.05k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.05k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
837
{
997
837
  cs_m68k_op* op0;
998
837
  cs_m68k_op* op1;
999
837
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
837
  uint32_t extension = read_imm_16(info);
1002
1003
837
  if (BIT_B(extension))
1004
347
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
490
  else
1006
490
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
837
  op0 = &ext->operands[0];
1009
837
  op1 = &ext->operands[1];
1010
1011
837
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
837
  op1->address_mode = M68K_AM_NONE;
1014
837
  op1->type = M68K_OP_REG;
1015
837
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
837
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
882
{
1020
882
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
882
  int i;
1022
1023
2.64k
  for (i = 0; i < 2; ++i) {
1024
1.76k
    cs_m68k_op* op = &ext->operands[i];
1025
1.76k
    const int d = data[i];
1026
1.76k
    const int m = modes[i];
1027
1028
1.76k
    op->type = M68K_OP_MEM;
1029
1030
1.76k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
980
      op->address_mode = m;
1032
980
      op->reg = M68K_REG_A0 + d;
1033
980
    } else {
1034
784
      op->address_mode = m;
1035
784
      op->imm = d;
1036
784
    }
1037
1.76k
  }
1038
882
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
407
{
1042
407
  cs_m68k_op* op0;
1043
407
  cs_m68k_op* op1;
1044
407
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
407
  op0 = &ext->operands[0];
1047
407
  op1 = &ext->operands[1];
1048
1049
407
  op0->address_mode = M68K_AM_NONE;
1050
407
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
407
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
407
  op1->type = M68K_OP_IMM;
1054
407
  op1->imm = disp;
1055
407
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.71k
{
1059
1.71k
  cs_m68k_op* op0;
1060
1.71k
  cs_m68k_op* op1;
1061
1.71k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.71k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
228
    case 0:
1066
228
      d68000_invalid(info);
1067
228
      return;
1068
      // Line
1069
313
    case 1:
1070
313
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
313
      break;
1072
      // Page
1073
960
    case 2:
1074
960
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
960
      break;
1076
      // All
1077
212
    case 3:
1078
212
      ext->op_count = 1;
1079
212
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
212
      break;
1081
1.71k
  }
1082
1083
1.48k
  op0 = &ext->operands[0];
1084
1.48k
  op1 = &ext->operands[1];
1085
1086
1.48k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.48k
  op0->type = M68K_OP_IMM;
1088
1.48k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.48k
  op1->type = M68K_OP_MEM;
1091
1.48k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.48k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.48k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
764
{
1097
764
  cs_m68k_op* op0;
1098
764
  cs_m68k_op* op1;
1099
764
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
764
  op0 = &ext->operands[0];
1102
764
  op1 = &ext->operands[1];
1103
1104
764
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
764
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
764
  op1->type = M68K_OP_MEM;
1108
764
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
764
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
764
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
920
{
1114
920
  cs_m68k_op* op0;
1115
920
  cs_m68k_op* op1;
1116
920
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
920
  op0 = &ext->operands[0];
1119
920
  op1 = &ext->operands[1];
1120
1121
920
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
920
  op0->type = M68K_OP_MEM;
1123
920
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
920
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
920
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
920
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
548
{
1131
548
  cs_m68k_op* op0;
1132
548
  cs_m68k_op* op1;
1133
548
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
548
  uint32_t extension = read_imm_16(info);
1135
1136
548
  op0 = &ext->operands[0];
1137
548
  op1 = &ext->operands[1];
1138
1139
548
  if (BIT_B(extension)) {
1140
333
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
333
    get_ea_mode_op(info, op1, info->ir, size);
1142
333
  } else {
1143
215
    get_ea_mode_op(info, op0, info->ir, size);
1144
215
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
215
  }
1146
548
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
18.2k
{
1150
18.2k
  build_er_gen_1(info, true, opcode, size);
1151
18.2k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
18.2k
{
1194
18.2k
  build_invalid(info, info->ir);
1195
18.2k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
211
{
1199
211
  build_illegal(info, info->ir);
1200
211
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
6.65k
{
1204
6.65k
  build_invalid(info, info->ir);
1205
6.65k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
7.77k
{
1209
7.77k
  build_invalid(info, info->ir);
1210
7.77k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
375
{
1214
375
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
375
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
219
{
1219
219
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
219
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
451
{
1224
451
  build_er_1(info, M68K_INS_ADD, 1);
1225
451
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
391
{
1229
391
  build_er_1(info, M68K_INS_ADD, 2);
1230
391
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
676
{
1234
676
  build_er_1(info, M68K_INS_ADD, 4);
1235
676
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
277
{
1239
277
  build_re_1(info, M68K_INS_ADD, 1);
1240
277
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
284
{
1244
284
  build_re_1(info, M68K_INS_ADD, 2);
1245
284
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
362
{
1249
362
  build_re_1(info, M68K_INS_ADD, 4);
1250
362
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
742
{
1254
742
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
742
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
1.38k
{
1259
1.38k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
1.38k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
486
{
1264
486
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
486
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
267
{
1269
267
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
267
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
247
{
1274
247
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
247
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
713
{
1279
713
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
713
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
2.53k
{
1284
2.53k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
2.53k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
445
{
1289
445
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
445
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
132
{
1294
132
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
132
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
237
{
1299
237
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
237
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
205
{
1304
205
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
205
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
333
{
1309
333
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
333
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
669
{
1314
669
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
669
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
288
{
1319
288
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
288
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
388
{
1324
388
  build_er_1(info, M68K_INS_AND, 1);
1325
388
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
396
{
1329
396
  build_er_1(info, M68K_INS_AND, 2);
1330
396
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
517
{
1334
517
  build_er_1(info, M68K_INS_AND, 4);
1335
517
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
281
{
1339
281
  build_re_1(info, M68K_INS_AND, 1);
1340
281
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
550
{
1344
550
  build_re_1(info, M68K_INS_AND, 2);
1345
550
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
509
{
1349
509
  build_re_1(info, M68K_INS_AND, 4);
1350
509
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
581
{
1354
581
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
581
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
362
{
1359
362
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
362
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
360
{
1364
360
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
360
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
34
{
1369
34
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
34
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
288
{
1374
288
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
288
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
979
{
1379
979
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
979
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
93
{
1384
93
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
93
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
446
{
1389
446
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
446
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
244
{
1394
244
  build_r(info, M68K_INS_ASR, 1);
1395
244
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
237
{
1399
237
  build_r(info, M68K_INS_ASR, 2);
1400
237
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
307
{
1404
307
  build_r(info, M68K_INS_ASR, 4);
1405
307
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
367
{
1409
367
  build_ea(info, M68K_INS_ASR, 2);
1410
367
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
581
{
1414
581
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
581
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
608
{
1419
608
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
608
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
214
{
1424
214
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
214
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
264
{
1429
264
  build_r(info, M68K_INS_ASL, 1);
1430
264
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
343
{
1434
343
  build_r(info, M68K_INS_ASL, 2);
1435
343
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
641
{
1439
641
  build_r(info, M68K_INS_ASL, 4);
1440
641
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
704
{
1444
704
  build_ea(info, M68K_INS_ASL, 2);
1445
704
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
8.03k
{
1449
8.03k
  build_bcc(info, 1, make_int_8(info->ir));
1450
8.03k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
829
{
1454
829
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
829
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
593
{
1459
593
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
238
  build_bcc(info, 4, read_imm_32(info));
1461
238
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
1.01k
{
1465
1.01k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
1.01k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
72
{
1470
72
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
72
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.00k
{
1475
1.00k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.00k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
31
{
1480
31
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
31
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
1.11k
{
1485
1.11k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
440
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
440
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
399
{
1491
399
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
202
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
202
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
450
{
1498
450
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
255
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
255
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
469
{
1504
469
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
269
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
269
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
435
{
1510
435
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
203
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
203
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
562
{
1516
562
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
366
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
366
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
528
{
1522
528
  cs_m68k* ext = &info->extension;
1523
528
  cs_m68k_op temp;
1524
1525
528
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
446
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
446
  temp = ext->operands[0];
1531
446
  ext->operands[0] = ext->operands[1];
1532
446
  ext->operands[1] = temp;
1533
446
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
567
{
1537
567
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
368
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
368
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
223
{
1543
223
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
223
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
2.47k
{
1548
2.47k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
2.47k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
464
{
1553
464
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
464
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
593
{
1558
593
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
268
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
268
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
1.96k
{
1564
1.96k
  build_re_1(info, M68K_INS_BSET, 1);
1565
1.96k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
205
{
1569
205
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
205
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
2.61k
{
1574
2.61k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
2.61k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
737
{
1579
737
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
737
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
301
{
1584
301
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
78
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
78
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
3.83k
{
1590
3.83k
  build_re_1(info, M68K_INS_BTST, 4);
1591
3.83k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
326
{
1595
326
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
326
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
201
{
1600
201
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
101
{
1606
101
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
67
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
67
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
639
{
1612
639
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
208
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
208
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
396
{
1618
396
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
202
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
202
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
1.56k
{
1624
1.56k
  build_cas2(info, 2);
1625
1.56k
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
188
{
1629
188
  build_cas2(info, 4);
1630
188
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
384
{
1634
384
  build_er_1(info, M68K_INS_CHK, 2);
1635
384
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
857
{
1639
857
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
480
  build_er_1(info, M68K_INS_CHK, 4);
1641
480
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
233
{
1645
233
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
136
  build_chk2_cmp2(info, 1);
1647
136
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
420
{
1651
420
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
226
  build_chk2_cmp2(info, 2);
1653
226
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
669
{
1657
669
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
475
  build_chk2_cmp2(info, 4);
1659
475
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
659
{
1663
659
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
446
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
446
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
245
{
1669
245
  build_ea(info, M68K_INS_CLR, 1);
1670
245
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
690
{
1674
690
  build_ea(info, M68K_INS_CLR, 2);
1675
690
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
285
{
1679
285
  build_ea(info, M68K_INS_CLR, 4);
1680
285
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
1.05k
{
1684
1.05k
  build_er_1(info, M68K_INS_CMP, 1);
1685
1.05k
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
666
{
1689
666
  build_er_1(info, M68K_INS_CMP, 2);
1690
666
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
2.09k
{
1694
2.09k
  build_er_1(info, M68K_INS_CMP, 4);
1695
2.09k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
457
{
1699
457
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
457
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
439
{
1704
439
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
439
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
452
{
1709
452
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
452
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
266
{
1714
266
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
197
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
197
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
274
{
1720
274
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
203
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
203
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
305
{
1726
305
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
305
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
283
{
1731
283
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
216
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
216
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
144
{
1737
144
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
76
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
76
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
99
{
1743
99
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
99
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
151
{
1748
151
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
71
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
71
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
346
{
1754
346
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
279
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
279
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
706
{
1760
706
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
706
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
442
{
1765
442
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
442
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
281
{
1770
281
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
281
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
2.54k
{
1775
2.54k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
2.54k
  op->type = M68K_OP_BR_DISP;
1777
2.54k
  op->br_disp.disp = displacement;
1778
2.54k
  op->br_disp.disp_size = size;
1779
2.54k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
1.34k
{
1783
1.34k
  cs_m68k_op* op0;
1784
1.34k
  cs_m68k* ext;
1785
1.34k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
947
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
68
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
68
    info->pc += 2;
1791
68
    return;
1792
68
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
879
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
879
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
879
  op0 = &ext->operands[0];
1799
1800
879
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
879
  set_insn_group(info, M68K_GRP_JUMP);
1803
879
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
879
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
1.70k
{
1808
1.70k
  cs_m68k* ext;
1809
1.70k
  cs_m68k_op* op0;
1810
1811
1.70k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.10k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.10k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.10k
  op0 = &ext->operands[0];
1818
1819
1.10k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.10k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.10k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.10k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
965
{
1827
965
  cs_m68k* ext;
1828
965
  cs_m68k_op* op0;
1829
965
  cs_m68k_op* op1;
1830
965
  uint32_t ext1, ext2;
1831
1832
965
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
561
  ext1 = read_imm_16(info);
1835
561
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
561
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
561
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
561
  op0 = &ext->operands[0];
1842
561
  op1 = &ext->operands[1];
1843
1844
561
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
561
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
561
  set_insn_group(info, M68K_GRP_JUMP);
1849
561
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
561
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
827
{
1854
827
  cs_m68k_op* special;
1855
827
  cs_m68k_op* op_ea;
1856
1857
827
  int regsel = (extension >> 10) & 0x7;
1858
827
  int dir = (extension >> 13) & 0x1;
1859
1860
827
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
827
  special = &ext->operands[0];
1863
827
  op_ea = &ext->operands[1];
1864
1865
827
  if (!dir) {
1866
423
    cs_m68k_op* t = special;
1867
423
    special = op_ea;
1868
423
    op_ea = t;
1869
423
  }
1870
1871
827
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
827
  if (regsel & 4)
1874
326
    special->reg = M68K_REG_FPCR;
1875
501
  else if (regsel & 2)
1876
160
    special->reg = M68K_REG_FPSR;
1877
341
  else if (regsel & 1)
1878
75
    special->reg = M68K_REG_FPIAR;
1879
827
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.39k
{
1883
2.39k
  cs_m68k_op* op_reglist;
1884
2.39k
  cs_m68k_op* op_ea;
1885
2.39k
  int dir = (extension >> 13) & 0x1;
1886
2.39k
  int mode = (extension >> 11) & 0x3;
1887
2.39k
  uint32_t reglist = extension & 0xff;
1888
2.39k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.39k
  op_reglist = &ext->operands[0];
1891
2.39k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.39k
  if (!dir) {
1896
463
    cs_m68k_op* t = op_reglist;
1897
463
    op_reglist = op_ea;
1898
463
    op_ea = t;
1899
463
  }
1900
1901
2.39k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.39k
  switch (mode) {
1904
269
    case 1 : // Dynamic list in dn register
1905
269
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
269
      break;
1907
1908
522
    case 0 :
1909
522
      op_reglist->address_mode = M68K_AM_NONE;
1910
522
      op_reglist->type = M68K_OP_REG_BITS;
1911
522
      op_reglist->register_bits = reglist << 16;
1912
522
      break;
1913
1914
1.14k
    case 2 : // Static list
1915
1.14k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.14k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.14k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.14k
      break;
1919
2.39k
  }
1920
2.39k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
13.6k
{
1924
13.6k
  cs_m68k *ext;
1925
13.6k
  cs_m68k_op* op0;
1926
13.6k
  cs_m68k_op* op1;
1927
13.6k
  bool supports_single_op;
1928
13.6k
  uint32_t next;
1929
13.6k
  int rm, src, dst, opmode;
1930
1931
1932
13.6k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
12.9k
  supports_single_op = true;
1935
1936
12.9k
  next = read_imm_16(info);
1937
1938
12.9k
  rm = (next >> 14) & 0x1;
1939
12.9k
  src = (next >> 10) & 0x7;
1940
12.9k
  dst = (next >> 7) & 0x7;
1941
12.9k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
12.9k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
69
    cs_m68k_op* op0;
1947
69
    cs_m68k_op* op1;
1948
69
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
69
    op0 = &ext->operands[0];
1951
69
    op1 = &ext->operands[1];
1952
1953
69
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
69
    op0->type = M68K_OP_IMM;
1955
69
    op0->imm = next & 0x3f;
1956
1957
69
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
69
    return;
1960
69
  }
1961
1962
  // deal with extended move stuff
1963
1964
12.8k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
423
    case 0x4: // FMOVEM ea, FPCR
1967
827
    case 0x5: // FMOVEM FPCR, ea
1968
827
      fmove_fpcr(info, next);
1969
827
      return;
1970
1971
    // fmovem list
1972
463
    case 0x6:
1973
2.39k
    case 0x7:
1974
2.39k
      fmovem(info, next);
1975
2.39k
      return;
1976
12.8k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
9.62k
  if ((next >> 6) & 1)
1981
3.68k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
9.62k
  switch (opmode) {
1986
568
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
452
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
219
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
88
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
322
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
197
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
492
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
86
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
201
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
78
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
241
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
260
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
83
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
232
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
216
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
76
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
74
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
70
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
111
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
246
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
219
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
199
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
185
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
74
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
125
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
445
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
260
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
283
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
229
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
562
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
106
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
67
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
613
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
53
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
76
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
96
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
658
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.05k
    default:
2024
1.05k
      break;
2025
9.62k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
9.62k
  if ((next >> 6) & 1) {
2032
3.68k
    if ((next >> 2) & 1)
2033
1.32k
      info->inst->Opcode += 2;
2034
2.35k
    else
2035
2.35k
      info->inst->Opcode += 1;
2036
3.68k
  }
2037
2038
9.62k
  ext = &info->extension;
2039
2040
9.62k
  ext->op_count = 2;
2041
9.62k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
9.62k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
9.62k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
176
    op0 = &ext->operands[1];
2047
176
    op1 = &ext->operands[0];
2048
9.44k
  } else {
2049
9.44k
    op0 = &ext->operands[0];
2050
9.44k
    op1 = &ext->operands[1];
2051
9.44k
  }
2052
2053
9.62k
  if (rm == 0 && supports_single_op && src == dst) {
2054
738
    ext->op_count = 1;
2055
738
    op0->reg = M68K_REG_FP0 + dst;
2056
738
    return;
2057
738
  }
2058
2059
8.88k
  if (rm == 1) {
2060
5.39k
    switch (src) {
2061
1.68k
      case 0x00 :
2062
1.68k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
1.68k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
1.68k
        break;
2065
2066
426
      case 0x06 :
2067
426
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
426
        get_ea_mode_op(info, op0, info->ir, 1);
2069
426
        break;
2070
2071
1.12k
      case 0x04 :
2072
1.12k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.12k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.12k
        break;
2075
2076
552
      case 0x01 :
2077
552
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
552
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
552
        get_ea_mode_op(info, op0, info->ir, 4);
2080
552
        op0->type = M68K_OP_FP_SINGLE;
2081
552
        break;
2082
2083
1.06k
      case 0x05:
2084
1.06k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
1.06k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
1.06k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
1.06k
        op0->type = M68K_OP_FP_DOUBLE;
2088
1.06k
        break;
2089
2090
543
      default :
2091
543
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
543
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
543
        break;
2094
5.39k
    }
2095
5.39k
  } else {
2096
3.49k
    op0->reg = M68K_REG_FP0 + src;
2097
3.49k
  }
2098
2099
8.88k
  op1->reg = M68K_REG_FP0 + dst;
2100
8.88k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.12k
{
2104
1.12k
  cs_m68k* ext;
2105
1.12k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
758
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
758
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
758
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
801
{
2113
801
  cs_m68k* ext;
2114
2115
801
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
469
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
469
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
469
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
957
{
2123
957
  cs_m68k* ext;
2124
2125
957
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
564
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
564
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
564
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
564
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
423
{
2136
423
  uint32_t extension1;
2137
423
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
227
  extension1 = read_imm_16(info);
2140
2141
227
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
227
  info->inst->Opcode += (extension1 & 0x2f);
2145
227
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
594
{
2149
594
  uint32_t extension1, extension2;
2150
594
  cs_m68k_op* op0;
2151
594
  cs_m68k* ext;
2152
2153
594
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
376
  extension1 = read_imm_16(info);
2156
376
  extension2 = read_imm_16(info);
2157
2158
376
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
376
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
376
  op0 = &ext->operands[0];
2164
2165
376
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
376
  op0->type = M68K_OP_IMM;
2167
376
  op0->imm = extension2;
2168
376
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
134
{
2172
134
  uint32_t extension1, extension2;
2173
134
  cs_m68k* ext;
2174
134
  cs_m68k_op* op0;
2175
2176
134
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
61
  extension1 = read_imm_16(info);
2179
61
  extension2 = read_imm_32(info);
2180
2181
61
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
61
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
61
  op0 = &ext->operands[0];
2187
2188
61
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
61
  op0->type = M68K_OP_IMM;
2190
61
  op0->imm = extension2;
2191
61
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
1.53k
{
2195
1.53k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
1.26k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
1.26k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
325
{
2201
325
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
325
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
165
{
2206
165
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
165
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
981
{
2211
981
  build_er_1(info, M68K_INS_DIVS, 2);
2212
981
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
664
{
2216
664
  build_er_1(info, M68K_INS_DIVU, 2);
2217
664
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.04k
{
2221
1.04k
  uint32_t extension, insn_signed;
2222
1.04k
  cs_m68k* ext;
2223
1.04k
  cs_m68k_op* op0;
2224
1.04k
  cs_m68k_op* op1;
2225
1.04k
  uint32_t reg_0, reg_1;
2226
2227
1.04k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
844
  extension = read_imm_16(info);
2230
844
  insn_signed = 0;
2231
2232
844
  if (BIT_B((extension)))
2233
92
    insn_signed = 1;
2234
2235
844
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
844
  op0 = &ext->operands[0];
2238
844
  op1 = &ext->operands[1];
2239
2240
844
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
844
  reg_0 = extension & 7;
2243
844
  reg_1 = (extension >> 12) & 7;
2244
2245
844
  op1->address_mode = M68K_AM_NONE;
2246
844
  op1->type = M68K_OP_REG_PAIR;
2247
844
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
844
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
844
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
261
    op1->type = M68K_OP_REG;
2252
261
    op1->reg = M68K_REG_D0 + reg_1;
2253
261
  }
2254
844
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
780
{
2258
780
  build_re_1(info, M68K_INS_EOR, 1);
2259
780
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
608
{
2263
608
  build_re_1(info, M68K_INS_EOR, 2);
2264
608
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.42k
{
2268
1.42k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.42k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
247
{
2273
247
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
247
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
297
{
2278
297
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
297
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
152
{
2283
152
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
152
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
212
{
2288
212
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
212
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
90
{
2293
90
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
90
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
205
{
2298
205
  build_r(info, M68K_INS_EXG, 4);
2299
205
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
319
{
2303
319
  cs_m68k_op* op0;
2304
319
  cs_m68k_op* op1;
2305
319
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
319
  op0 = &ext->operands[0];
2308
319
  op1 = &ext->operands[1];
2309
2310
319
  op0->address_mode = M68K_AM_NONE;
2311
319
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
319
  op1->address_mode = M68K_AM_NONE;
2314
319
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
319
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
291
{
2319
291
  cs_m68k_op* op0;
2320
291
  cs_m68k_op* op1;
2321
291
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
291
  op0 = &ext->operands[0];
2324
291
  op1 = &ext->operands[1];
2325
2326
291
  op0->address_mode = M68K_AM_NONE;
2327
291
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
291
  op1->address_mode = M68K_AM_NONE;
2330
291
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
291
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
136
{
2335
136
  build_d(info, M68K_INS_EXT, 2);
2336
136
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
204
{
2340
204
  build_d(info, M68K_INS_EXT, 4);
2341
204
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
137
{
2345
137
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
71
  build_d(info, M68K_INS_EXTB, 4);
2347
71
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
333
{
2351
333
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
333
  set_insn_group(info, M68K_GRP_JUMP);
2353
333
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
333
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
270
{
2358
270
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
270
  set_insn_group(info, M68K_GRP_JUMP);
2360
270
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
270
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
331
{
2365
331
  build_ea_a(info, M68K_INS_LEA, 4);
2366
331
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
234
{
2370
234
  build_link(info, read_imm_16(info), 2);
2371
234
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
241
{
2375
241
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
173
  build_link(info, read_imm_32(info), 4);
2377
173
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
324
{
2381
324
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
324
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
368
{
2386
368
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
368
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
267
{
2391
267
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
267
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
290
{
2396
290
  build_r(info, M68K_INS_LSR, 1);
2397
290
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
179
{
2401
179
  build_r(info, M68K_INS_LSR, 2);
2402
179
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
225
{
2406
225
  build_r(info, M68K_INS_LSR, 4);
2407
225
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
328
{
2411
328
  build_ea(info, M68K_INS_LSR, 2);
2412
328
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
241
{
2416
241
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
241
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
794
{
2421
794
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
794
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
203
{
2426
203
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
203
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
368
{
2431
368
  build_r(info, M68K_INS_LSL, 1);
2432
368
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
227
{
2436
227
  build_r(info, M68K_INS_LSL, 2);
2437
227
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
314
{
2441
314
  build_r(info, M68K_INS_LSL, 4);
2442
314
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
257
{
2446
257
  build_ea(info, M68K_INS_LSL, 2);
2447
257
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
5.72k
{
2451
5.72k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
5.72k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
5.41k
{
2456
5.41k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
5.41k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
8.87k
{
2461
8.87k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
8.87k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
886
{
2466
886
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
886
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
1.96k
{
2471
1.96k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
1.96k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
428
{
2476
428
  cs_m68k_op* op0;
2477
428
  cs_m68k_op* op1;
2478
428
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
428
  op0 = &ext->operands[0];
2481
428
  op1 = &ext->operands[1];
2482
2483
428
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
428
  op1->address_mode = M68K_AM_NONE;
2486
428
  op1->reg = M68K_REG_CCR;
2487
428
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
425
{
2491
425
  cs_m68k_op* op0;
2492
425
  cs_m68k_op* op1;
2493
425
  cs_m68k* ext;
2494
2495
425
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
215
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
215
  op0 = &ext->operands[0];
2500
215
  op1 = &ext->operands[1];
2501
2502
215
  op0->address_mode = M68K_AM_NONE;
2503
215
  op0->reg = M68K_REG_CCR;
2504
2505
215
  get_ea_mode_op(info, op1, info->ir, 1);
2506
215
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
442
{
2510
442
  cs_m68k_op* op0;
2511
442
  cs_m68k_op* op1;
2512
442
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
442
  op0 = &ext->operands[0];
2515
442
  op1 = &ext->operands[1];
2516
2517
442
  op0->address_mode = M68K_AM_NONE;
2518
442
  op0->reg = M68K_REG_SR;
2519
2520
442
  get_ea_mode_op(info, op1, info->ir, 2);
2521
442
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
263
{
2525
263
  cs_m68k_op* op0;
2526
263
  cs_m68k_op* op1;
2527
263
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
263
  op0 = &ext->operands[0];
2530
263
  op1 = &ext->operands[1];
2531
2532
263
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
263
  op1->address_mode = M68K_AM_NONE;
2535
263
  op1->reg = M68K_REG_SR;
2536
263
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
84
{
2540
84
  cs_m68k_op* op0;
2541
84
  cs_m68k_op* op1;
2542
84
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
84
  op0 = &ext->operands[0];
2545
84
  op1 = &ext->operands[1];
2546
2547
84
  op0->address_mode = M68K_AM_NONE;
2548
84
  op0->reg = M68K_REG_USP;
2549
2550
84
  op1->address_mode = M68K_AM_NONE;
2551
84
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
84
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
205
{
2556
205
  cs_m68k_op* op0;
2557
205
  cs_m68k_op* op1;
2558
205
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
205
  op0 = &ext->operands[0];
2561
205
  op1 = &ext->operands[1];
2562
2563
205
  op0->address_mode = M68K_AM_NONE;
2564
205
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
205
  op1->address_mode = M68K_AM_NONE;
2567
205
  op1->reg = M68K_REG_USP;
2568
205
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
2.24k
{
2572
2.24k
  uint32_t extension;
2573
2.24k
  m68k_reg reg;
2574
2.24k
  cs_m68k* ext;
2575
2.24k
  cs_m68k_op* op0;
2576
2.24k
  cs_m68k_op* op1;
2577
2578
2579
2.24k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
2.04k
  extension = read_imm_16(info);
2582
2.04k
  reg = M68K_REG_INVALID;
2583
2584
2.04k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
2.04k
  op0 = &ext->operands[0];
2587
2.04k
  op1 = &ext->operands[1];
2588
2589
2.04k
  switch (extension & 0xfff) {
2590
96
    case 0x000: reg = M68K_REG_SFC; break;
2591
66
    case 0x001: reg = M68K_REG_DFC; break;
2592
42
    case 0x800: reg = M68K_REG_USP; break;
2593
66
    case 0x801: reg = M68K_REG_VBR; break;
2594
67
    case 0x002: reg = M68K_REG_CACR; break;
2595
194
    case 0x802: reg = M68K_REG_CAAR; break;
2596
69
    case 0x803: reg = M68K_REG_MSP; break;
2597
119
    case 0x804: reg = M68K_REG_ISP; break;
2598
38
    case 0x003: reg = M68K_REG_TC; break;
2599
305
    case 0x004: reg = M68K_REG_ITT0; break;
2600
35
    case 0x005: reg = M68K_REG_ITT1; break;
2601
98
    case 0x006: reg = M68K_REG_DTT0; break;
2602
72
    case 0x007: reg = M68K_REG_DTT1; break;
2603
37
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
67
    case 0x806: reg = M68K_REG_URP; break;
2605
196
    case 0x807: reg = M68K_REG_SRP; break;
2606
2.04k
  }
2607
2608
2.04k
  if (BIT_0(info->ir)) {
2609
567
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
567
    op1->reg = reg;
2611
1.47k
  } else {
2612
1.47k
    op0->reg = reg;
2613
1.47k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
1.47k
  }
2615
2.04k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
506
{
2619
506
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
506
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
343
{
2624
343
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
343
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
1.26k
{
2629
1.26k
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
1.26k
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
679
{
2634
679
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
679
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
253
{
2639
253
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
253
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
688
{
2644
688
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
688
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
265
{
2649
265
  build_movep_re(info, 2);
2650
265
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
499
{
2654
499
  build_movep_re(info, 4);
2655
499
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
514
{
2659
514
  build_movep_er(info, 2);
2660
514
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
406
{
2664
406
  build_movep_er(info, 4);
2665
406
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
248
{
2669
248
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
155
  build_moves(info, 1);
2671
155
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
240
{
2675
  //uint32_t extension;
2676
240
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
206
  build_moves(info, 2);
2678
206
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
296
{
2682
296
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
187
  build_moves(info, 4);
2684
187
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
4.81k
{
2688
4.81k
  cs_m68k_op* op0;
2689
4.81k
  cs_m68k_op* op1;
2690
2691
4.81k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
4.81k
  op0 = &ext->operands[0];
2694
4.81k
  op1 = &ext->operands[1];
2695
2696
4.81k
  op0->type = M68K_OP_IMM;
2697
4.81k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
4.81k
  op0->imm = (info->ir & 0xff);
2699
2700
4.81k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
4.81k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
4.81k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
164
{
2706
164
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
164
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
164
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
98
  build_move16(info, data, modes);
2712
98
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
499
{
2716
499
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
499
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
499
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
249
  build_move16(info, data, modes);
2722
249
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
292
{
2726
292
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
292
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
292
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
200
  build_move16(info, data, modes);
2732
200
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
190
{
2736
190
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
190
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
190
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
79
  build_move16(info, data, modes);
2742
79
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
356
{
2746
356
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
356
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
356
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
256
  build_move16(info, data, modes);
2752
256
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.42k
{
2756
1.42k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.42k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.44k
{
2761
1.44k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.44k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
521
{
2766
521
  uint32_t extension, insn_signed;
2767
521
  cs_m68k* ext;
2768
521
  cs_m68k_op* op0;
2769
521
  cs_m68k_op* op1;
2770
521
  uint32_t reg_0, reg_1;
2771
2772
521
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
415
  extension = read_imm_16(info);
2775
415
  insn_signed = 0;
2776
2777
415
  if (BIT_B((extension)))
2778
285
    insn_signed = 1;
2779
2780
415
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
415
  op0 = &ext->operands[0];
2783
415
  op1 = &ext->operands[1];
2784
2785
415
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
415
  reg_0 = extension & 7;
2788
415
  reg_1 = (extension >> 12) & 7;
2789
2790
415
  op1->address_mode = M68K_AM_NONE;
2791
415
  op1->type = M68K_OP_REG_PAIR;
2792
415
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
415
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
415
  if (!BIT_A(extension)) {
2796
92
    op1->type = M68K_OP_REG;
2797
92
    op1->reg = M68K_REG_D0 + reg_1;
2798
92
  }
2799
415
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
478
{
2803
478
  build_ea(info, M68K_INS_NBCD, 1);
2804
478
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
1.13k
{
2808
1.13k
  build_ea(info, M68K_INS_NEG, 1);
2809
1.13k
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
1.00k
{
2813
1.00k
  build_ea(info, M68K_INS_NEG, 2);
2814
1.00k
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
226
{
2818
226
  build_ea(info, M68K_INS_NEG, 4);
2819
226
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
510
{
2823
510
  build_ea(info, M68K_INS_NEGX, 1);
2824
510
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
510
{
2828
510
  build_ea(info, M68K_INS_NEGX, 2);
2829
510
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
341
{
2833
341
  build_ea(info, M68K_INS_NEGX, 4);
2834
341
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
70
{
2838
70
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
70
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
270
{
2843
270
  build_ea(info, M68K_INS_NOT, 1);
2844
270
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
1.18k
{
2848
1.18k
  build_ea(info, M68K_INS_NOT, 2);
2849
1.18k
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
383
{
2853
383
  build_ea(info, M68K_INS_NOT, 4);
2854
383
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.24k
{
2858
1.24k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.24k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
388
{
2863
388
  build_er_1(info, M68K_INS_OR, 2);
2864
388
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
778
{
2868
778
  build_er_1(info, M68K_INS_OR, 4);
2869
778
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
701
{
2873
701
  build_re_1(info, M68K_INS_OR, 1);
2874
701
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
838
{
2878
838
  build_re_1(info, M68K_INS_OR, 2);
2879
838
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
958
{
2883
958
  build_re_1(info, M68K_INS_OR, 4);
2884
958
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
11.6k
{
2888
11.6k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
11.6k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.13k
{
2893
1.13k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.13k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
1.20k
{
2898
1.20k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
1.20k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
198
{
2903
198
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
198
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
352
{
2908
352
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
352
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
748
{
2913
748
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
316
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
316
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
975
{
2919
975
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
511
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
511
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
262
{
2925
262
  build_ea(info, M68K_INS_PEA, 4);
2926
262
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
75
{
2930
75
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
75
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
209
{
2935
209
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
209
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
232
{
2940
232
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
232
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
79
{
2945
79
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
79
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
275
{
2950
275
  build_r(info, M68K_INS_ROR, 1);
2951
275
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
230
{
2955
230
  build_r(info, M68K_INS_ROR, 2);
2956
230
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
160
{
2960
160
  build_r(info, M68K_INS_ROR, 4);
2961
160
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
213
{
2965
213
  build_ea(info, M68K_INS_ROR, 2);
2966
213
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
227
{
2970
227
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
227
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
310
{
2975
310
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
310
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
351
{
2980
351
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
351
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
268
{
2985
268
  build_r(info, M68K_INS_ROL, 1);
2986
268
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
258
{
2990
258
  build_r(info, M68K_INS_ROL, 2);
2991
258
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
311
{
2995
311
  build_r(info, M68K_INS_ROL, 4);
2996
311
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
811
{
3000
811
  build_ea(info, M68K_INS_ROL, 2);
3001
811
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
280
{
3005
280
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
280
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
228
{
3010
228
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
228
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
75
{
3015
75
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
75
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
149
{
3020
149
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
149
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
214
{
3025
214
  build_r(info, M68K_INS_ROXR, 2);
3026
214
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
448
{
3030
448
  build_r(info, M68K_INS_ROXR, 4);
3031
448
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
550
{
3035
550
  build_ea(info, M68K_INS_ROXR, 2);
3036
550
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
218
{
3040
218
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
218
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
203
{
3045
203
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
203
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
218
{
3050
218
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
218
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
206
{
3055
206
  build_r(info, M68K_INS_ROXL, 1);
3056
206
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
261
{
3060
261
  build_r(info, M68K_INS_ROXL, 2);
3061
261
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
559
{
3065
559
  build_r(info, M68K_INS_ROXL, 4);
3066
559
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
345
{
3070
345
  build_ea(info, M68K_INS_ROXL, 2);
3071
345
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
467
{
3075
467
  set_insn_group(info, M68K_GRP_RET);
3076
467
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
257
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
257
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
195
{
3082
195
  set_insn_group(info, M68K_GRP_IRET);
3083
195
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
195
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
200
{
3088
200
  cs_m68k* ext;
3089
200
  cs_m68k_op* op;
3090
3091
200
  set_insn_group(info, M68K_GRP_RET);
3092
3093
200
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
71
{
3112
71
  set_insn_group(info, M68K_GRP_RET);
3113
71
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
71
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
194
{
3118
194
  set_insn_group(info, M68K_GRP_RET);
3119
194
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
194
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
1.28k
{
3124
1.28k
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
1.28k
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
561
{
3129
561
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
561
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
818
{
3134
818
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
818
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
818
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
230
{
3140
230
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
230
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
723
{
3145
723
  build_er_1(info, M68K_INS_SUB, 1);
3146
723
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
983
{
3150
983
  build_er_1(info, M68K_INS_SUB, 2);
3151
983
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
2.13k
{
3155
2.13k
  build_er_1(info, M68K_INS_SUB, 4);
3156
2.13k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
1.11k
{
3160
1.11k
  build_re_1(info, M68K_INS_SUB, 1);
3161
1.11k
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
622
{
3165
622
  build_re_1(info, M68K_INS_SUB, 2);
3166
622
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
1.77k
{
3170
1.77k
  build_re_1(info, M68K_INS_SUB, 4);
3171
1.77k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
898
{
3175
898
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
898
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
390
{
3180
390
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
390
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
578
{
3185
578
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
578
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
274
{
3190
274
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
274
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
235
{
3195
235
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
235
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
681
{
3200
681
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
681
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
1.92k
{
3205
1.92k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
1.92k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
431
{
3210
431
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
431
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
350
{
3215
350
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
350
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
355
{
3220
355
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
355
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
205
{
3225
205
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
205
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
425
{
3230
425
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
425
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
317
{
3235
317
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
317
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
390
{
3240
390
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
390
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
81
{
3245
81
  build_d(info, M68K_INS_SWAP, 0);
3246
81
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
314
{
3250
314
  build_ea(info, M68K_INS_TAS, 1);
3251
314
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.22k
{
3255
1.22k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.22k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
495
{
3260
495
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
261
  build_trap(info, 0, 0);
3262
3263
261
  info->extension.op_count = 0;
3264
261
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
489
{
3268
489
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
289
  build_trap(info, 2, read_imm_16(info));
3270
289
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
147
{
3274
147
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
77
  build_trap(info, 4, read_imm_32(info));
3276
77
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
68
{
3280
68
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
68
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
551
{
3285
551
  build_ea(info, M68K_INS_TST, 1);
3286
551
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
336
{
3290
336
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
135
  build_ea(info, M68K_INS_TST, 1);
3292
135
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
399
{
3296
399
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
197
  build_ea(info, M68K_INS_TST, 1);
3298
197
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
310
{
3302
310
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
86
  build_ea(info, M68K_INS_TST, 1);
3304
86
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
469
{
3308
469
  build_ea(info, M68K_INS_TST, 2);
3309
469
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
1.30k
{
3313
1.30k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
645
  build_ea(info, M68K_INS_TST, 2);
3315
645
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
397
{
3319
397
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
198
  build_ea(info, M68K_INS_TST, 2);
3321
198
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
139
{
3325
139
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
68
  build_ea(info, M68K_INS_TST, 2);
3327
68
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
289
{
3331
289
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
218
  build_ea(info, M68K_INS_TST, 2);
3333
218
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
360
{
3337
360
  build_ea(info, M68K_INS_TST, 4);
3338
360
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
614
{
3342
614
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
321
  build_ea(info, M68K_INS_TST, 4);
3344
321
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
300
{
3348
300
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
84
  build_ea(info, M68K_INS_TST, 4);
3350
84
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
402
{
3354
402
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
198
  build_ea(info, M68K_INS_TST, 4);
3356
198
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
399
{
3360
399
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
200
  build_ea(info, M68K_INS_TST, 4);
3362
200
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
221
{
3366
221
  cs_m68k_op* op;
3367
221
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
221
  op = &ext->operands[0];
3370
3371
221
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
221
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
221
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.18k
{
3377
1.18k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
771
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
771
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.49k
{
3383
1.49k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
538
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
538
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
231k
{
3392
231k
  const unsigned int instruction = info->ir;
3393
231k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
231k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
231k
    (i->instruction == d68000_invalid) ) {
3397
1.38k
    d68000_invalid(info);
3398
1.38k
    return 0;
3399
1.38k
  }
3400
3401
230k
  return 1;
3402
231k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
301k
{
3406
301k
  uint8_t i;
3407
3408
456k
  for (i = 0; i < count; ++i) {
3409
160k
    if (regs[i] == (uint16_t)reg)
3410
5.93k
      return 1;
3411
160k
  }
3412
3413
295k
  return 0;
3414
301k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
321k
{
3418
321k
  if (reg == M68K_REG_INVALID)
3419
19.7k
    return;
3420
3421
301k
  if (write)
3422
178k
  {
3423
178k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
3.46k
      return;
3425
3426
174k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
174k
    info->regs_write_count++;
3428
174k
  }
3429
123k
  else
3430
123k
  {
3431
123k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
2.47k
      return;
3433
3434
120k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
120k
    info->regs_read_count++;
3436
120k
  }
3437
301k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
98.2k
{
3441
98.2k
  switch (op->address_mode) {
3442
1.60k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.60k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.60k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.60k
      break;
3446
3447
16.5k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
45.5k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
45.5k
      add_reg_to_rw_list(info, op->reg, 1);
3450
45.5k
      break;
3451
3452
17.2k
    case M68K_AM_REGI_ADDR:
3453
29.5k
    case M68K_AM_REGI_ADDR_DISP:
3454
29.5k
      add_reg_to_rw_list(info, op->reg, 0);
3455
29.5k
      break;
3456
3457
7.72k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
10.0k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
11.9k
    case M68K_AM_MEMI_POST_INDEX:
3460
13.6k
    case M68K_AM_MEMI_PRE_INDEX:
3461
14.7k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
15.0k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
15.4k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
15.6k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
15.6k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
15.6k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
15.6k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
5.95k
    default:
3471
5.95k
      break;
3472
98.2k
  }
3473
98.2k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
16.1k
{
3477
16.1k
  int i;
3478
3479
145k
  for (i = 0; i < 8; ++i) {
3480
129k
    if (bits & (1 << i)) {
3481
30.5k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
30.5k
    }
3483
129k
  }
3484
16.1k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
5.39k
{
3488
5.39k
  uint32_t bits = op->register_bits;
3489
5.39k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
5.39k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
5.39k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
5.39k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
385k
{
3496
385k
  switch ((int)op->type) {
3497
174k
    case M68K_OP_REG:
3498
174k
      add_reg_to_rw_list(info, op->reg, write);
3499
174k
      break;
3500
3501
98.2k
    case M68K_OP_MEM:
3502
98.2k
      update_am_reg_list(info, op, write);
3503
98.2k
      break;
3504
3505
5.39k
    case M68K_OP_REG_BITS:
3506
5.39k
      update_reg_list_regbits(info, op, write);
3507
5.39k
      break;
3508
3509
4.05k
    case M68K_OP_REG_PAIR:
3510
4.05k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
4.05k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
4.05k
      break;
3513
385k
  }
3514
385k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
228k
{
3518
228k
  int i;
3519
3520
228k
  if (!info->extension.op_count)
3521
1.22k
    return;
3522
3523
227k
  if (info->extension.op_count == 1) {
3524
73.9k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
153k
  } else {
3526
    // first operand is always read
3527
153k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
311k
    for (i = 1; i < info->extension.op_count; ++i)
3531
157k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
153k
  }
3533
227k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
229k
{
3537
229k
  info->inst = inst;
3538
229k
  info->pc = pc;
3539
229k
  info->ir = 0;
3540
229k
  info->type = cpu_type;
3541
229k
  info->address_mask = 0xffffffff;
3542
3543
229k
  switch(info->type) {
3544
82.3k
    case M68K_CPU_TYPE_68000:
3545
82.3k
      info->type = TYPE_68000;
3546
82.3k
      info->address_mask = 0x00ffffff;
3547
82.3k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
147k
    case M68K_CPU_TYPE_68040:
3565
147k
      info->type = TYPE_68040;
3566
147k
      info->address_mask = 0xffffffff;
3567
147k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
229k
  }
3572
229k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
229k
{
3581
229k
  MCInst *inst = info->inst;
3582
229k
  cs_m68k* ext = &info->extension;
3583
229k
  int i;
3584
229k
  unsigned int size;
3585
3586
229k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
229k
  memset(ext, 0, sizeof(cs_m68k));
3589
229k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.14M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
918k
    ext->operands[i].type = M68K_OP_REG;
3593
3594
229k
  info->ir = peek_imm_16(info);
3595
229k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
228k
    info->ir = read_imm_16(info);
3597
228k
    g_instruction_table[info->ir].instruction(info);
3598
228k
  }
3599
3600
229k
  size = info->pc - (unsigned int)pc;
3601
229k
  info->pc = (unsigned int)pc;
3602
3603
229k
  return size;
3604
229k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
230k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
230k
  int s;
3612
230k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
230k
  cs_struct* handle = instr->csh;
3614
230k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
230k
  if (code_len < 2) {
3619
837
    *size = 0;
3620
837
    return false;
3621
837
  }
3622
3623
229k
  if (instr->flat_insn->detail) {
3624
229k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
229k
  }
3626
3627
229k
  info->groups_count = 0;
3628
229k
  info->regs_read_count = 0;
3629
229k
  info->regs_write_count = 0;
3630
229k
  info->code = code;
3631
229k
  info->code_len = code_len;
3632
229k
  info->baseAddress = address;
3633
3634
229k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
229k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
229k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
229k
  if (handle->mode & CS_MODE_M68K_040)
3641
147k
    cpu_type = M68K_CPU_TYPE_68040;
3642
229k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
229k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
229k
  s = m68k_disassemble(info, address);
3647
3648
229k
  if (s == 0) {
3649
678
    *size = 2;
3650
678
    return false;
3651
678
  }
3652
3653
228k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
228k
  if (s > (int)code_len)
3662
1.10k
    *size = (uint16_t)code_len;
3663
227k
  else
3664
227k
    *size = (uint16_t)s;
3665
3666
228k
  return true;
3667
229k
}
3668