Coverage Report

Created: 2025-07-11 06:32

/src/capstonev5/arch/RISCV/RISCVGenAsmWriter.inc
Line
Count
Source (jump to first uncovered line)
1
/*===- TableGen'erated file -------------------------------------*- C++ -*-===*\
2
|*                                                                            *|
3
|* Assembly Writer Source Fragment                                            *|
4
|*                                                                            *|
5
|* Automatically generated file, do not edit!                                 *|
6
|*                                                                            *|
7
\*===----------------------------------------------------------------------===*/
8
9
/* Capstone Disassembly Engine */
10
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2015 */
11
12
#include <stdio.h>  // debug
13
#include <capstone/platform.h>
14
#include <assert.h>
15
16
17
/// printInstruction - This method is automatically generated by tablegen
18
/// from the instruction set description.
19
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
20
75.3k
{
21
75.3k
#ifndef CAPSTONE_DIET
22
75.3k
  static const char AsmStrs[] = {
23
75.3k
  /* 0 */ 'l', 'l', 'a', 9, 0,
24
75.3k
  /* 5 */ 's', 'f', 'e', 'n', 'c', 'e', '.', 'v', 'm', 'a', 9, 0,
25
75.3k
  /* 17 */ 's', 'r', 'a', 9, 0,
26
75.3k
  /* 22 */ 'l', 'b', 9, 0,
27
75.3k
  /* 26 */ 's', 'b', 9, 0,
28
75.3k
  /* 30 */ 'c', '.', 's', 'u', 'b', 9, 0,
29
75.3k
  /* 37 */ 'a', 'u', 'i', 'p', 'c', 9, 0,
30
75.3k
  /* 44 */ 'c', 's', 'r', 'r', 'c', 9, 0,
31
75.3k
  /* 51 */ 'f', 's', 'u', 'b', '.', 'd', 9, 0,
32
75.3k
  /* 59 */ 'f', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
33
75.3k
  /* 68 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
34
75.3k
  /* 78 */ 's', 'c', '.', 'd', 9, 0,
35
75.3k
  /* 84 */ 'f', 'a', 'd', 'd', '.', 'd', 9, 0,
36
75.3k
  /* 92 */ 'f', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
37
75.3k
  /* 101 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
38
75.3k
  /* 111 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', 9, 0,
39
75.3k
  /* 121 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', 9, 0,
40
75.3k
  /* 131 */ 'f', 'l', 'e', '.', 'd', 9, 0,
41
75.3k
  /* 138 */ 'f', 's', 'g', 'n', 'j', '.', 'd', 9, 0,
42
75.3k
  /* 147 */ 'f', 'c', 'v', 't', '.', 'l', '.', 'd', 9, 0,
43
75.3k
  /* 157 */ 'f', 'm', 'u', 'l', '.', 'd', 9, 0,
44
75.3k
  /* 165 */ 'f', 'm', 'i', 'n', '.', 'd', 9, 0,
45
75.3k
  /* 173 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', 9, 0,
46
75.3k
  /* 183 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 'd', 9, 0,
47
75.3k
  /* 193 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', 9, 0,
48
75.3k
  /* 204 */ 'f', 'e', 'q', '.', 'd', 9, 0,
49
75.3k
  /* 211 */ 'l', 'r', '.', 'd', 9, 0,
50
75.3k
  /* 217 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', 9, 0,
51
75.3k
  /* 226 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', 9, 0,
52
75.3k
  /* 236 */ 'f', 'c', 'v', 't', '.', 's', '.', 'd', 9, 0,
53
75.3k
  /* 246 */ 'f', 'c', 'l', 'a', 's', 's', '.', 'd', 9, 0,
54
75.3k
  /* 256 */ 'f', 'l', 't', '.', 'd', 9, 0,
55
75.3k
  /* 263 */ 'f', 's', 'q', 'r', 't', '.', 'd', 9, 0,
56
75.3k
  /* 272 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 'd', 9, 0,
57
75.3k
  /* 283 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', 9, 0,
58
75.3k
  /* 294 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 'd', 9, 0,
59
75.3k
  /* 305 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', 9, 0,
60
75.3k
  /* 316 */ 'f', 'd', 'i', 'v', '.', 'd', 9, 0,
61
75.3k
  /* 324 */ 'f', 'c', 'v', 't', '.', 'w', '.', 'd', 9, 0,
62
75.3k
  /* 334 */ 'f', 'm', 'v', '.', 'x', '.', 'd', 9, 0,
63
75.3k
  /* 343 */ 'f', 'm', 'a', 'x', '.', 'd', 9, 0,
64
75.3k
  /* 351 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', 9, 0,
65
75.3k
  /* 361 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 'd', 9, 0,
66
75.3k
  /* 371 */ 'c', '.', 'a', 'd', 'd', 9, 0,
67
75.3k
  /* 378 */ 'c', '.', 'l', 'd', 9, 0,
68
75.3k
  /* 384 */ 'c', '.', 'f', 'l', 'd', 9, 0,
69
75.3k
  /* 391 */ 'c', '.', 'a', 'n', 'd', 9, 0,
70
75.3k
  /* 398 */ 'c', '.', 's', 'd', 9, 0,
71
75.3k
  /* 404 */ 'c', '.', 'f', 's', 'd', 9, 0,
72
75.3k
  /* 411 */ 'f', 'e', 'n', 'c', 'e', 9, 0,
73
75.3k
  /* 418 */ 'b', 'g', 'e', 9, 0,
74
75.3k
  /* 423 */ 'b', 'n', 'e', 9, 0,
75
75.3k
  /* 428 */ 'm', 'u', 'l', 'h', 9, 0,
76
75.3k
  /* 434 */ 's', 'h', 9, 0,
77
75.3k
  /* 438 */ 'f', 'e', 'n', 'c', 'e', '.', 'i', 9, 0,
78
75.3k
  /* 447 */ 'c', '.', 's', 'r', 'a', 'i', 9, 0,
79
75.3k
  /* 455 */ 'c', 's', 'r', 'r', 'c', 'i', 9, 0,
80
75.3k
  /* 463 */ 'c', '.', 'a', 'd', 'd', 'i', 9, 0,
81
75.3k
  /* 471 */ 'c', '.', 'a', 'n', 'd', 'i', 9, 0,
82
75.3k
  /* 479 */ 'w', 'f', 'i', 9, 0,
83
75.3k
  /* 484 */ 'c', '.', 'l', 'i', 9, 0,
84
75.3k
  /* 490 */ 'c', '.', 's', 'l', 'l', 'i', 9, 0,
85
75.3k
  /* 498 */ 'c', '.', 's', 'r', 'l', 'i', 9, 0,
86
75.3k
  /* 506 */ 'x', 'o', 'r', 'i', 9, 0,
87
75.3k
  /* 512 */ 'c', 's', 'r', 'r', 's', 'i', 9, 0,
88
75.3k
  /* 520 */ 's', 'l', 't', 'i', 9, 0,
89
75.3k
  /* 526 */ 'c', '.', 'l', 'u', 'i', 9, 0,
90
75.3k
  /* 533 */ 'c', 's', 'r', 'r', 'w', 'i', 9, 0,
91
75.3k
  /* 541 */ 'c', '.', 'j', 9, 0,
92
75.3k
  /* 546 */ 'c', '.', 'e', 'b', 'r', 'e', 'a', 'k', 9, 0,
93
75.3k
  /* 556 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 9, 0,
94
75.3k
  /* 566 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 9, 0,
95
75.3k
  /* 576 */ 'c', '.', 'j', 'a', 'l', 9, 0,
96
75.3k
  /* 583 */ 't', 'a', 'i', 'l', 9, 0,
97
75.3k
  /* 589 */ 'e', 'c', 'a', 'l', 'l', 9, 0,
98
75.3k
  /* 596 */ 's', 'l', 'l', 9, 0,
99
75.3k
  /* 601 */ 's', 'c', '.', 'd', '.', 'r', 'l', 9, 0,
100
75.3k
  /* 610 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
101
75.3k
  /* 623 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
102
75.3k
  /* 636 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'r', 'l', 9, 0,
103
75.3k
  /* 649 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'r', 'l', 9, 0,
104
75.3k
  /* 663 */ 'l', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
105
75.3k
  /* 672 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
106
75.3k
  /* 684 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
107
75.3k
  /* 697 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
108
75.3k
  /* 711 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
109
75.3k
  /* 725 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'r', 'l', 9, 0,
110
75.3k
  /* 738 */ 's', 'c', '.', 'w', '.', 'r', 'l', 9, 0,
111
75.3k
  /* 747 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
112
75.3k
  /* 760 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
113
75.3k
  /* 773 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'r', 'l', 9, 0,
114
75.3k
  /* 786 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'r', 'l', 9, 0,
115
75.3k
  /* 800 */ 'l', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
116
75.3k
  /* 809 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
117
75.3k
  /* 821 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
118
75.3k
  /* 834 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
119
75.3k
  /* 848 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
120
75.3k
  /* 862 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'r', 'l', 9, 0,
121
75.3k
  /* 875 */ 's', 'c', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
122
75.3k
  /* 886 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
123
75.3k
  /* 901 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
124
75.3k
  /* 916 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
125
75.3k
  /* 931 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
126
75.3k
  /* 947 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
127
75.3k
  /* 958 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
128
75.3k
  /* 972 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
129
75.3k
  /* 987 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
130
75.3k
  /* 1003 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
131
75.3k
  /* 1019 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
132
75.3k
  /* 1034 */ 's', 'c', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
133
75.3k
  /* 1045 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
134
75.3k
  /* 1060 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
135
75.3k
  /* 1075 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
136
75.3k
  /* 1090 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
137
75.3k
  /* 1106 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
138
75.3k
  /* 1117 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
139
75.3k
  /* 1131 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
140
75.3k
  /* 1146 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
141
75.3k
  /* 1162 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
142
75.3k
  /* 1178 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
143
75.3k
  /* 1193 */ 's', 'r', 'l', 9, 0,
144
75.3k
  /* 1198 */ 'm', 'u', 'l', 9, 0,
145
75.3k
  /* 1203 */ 'r', 'e', 'm', 9, 0,
146
75.3k
  /* 1208 */ 'c', '.', 'a', 'd', 'd', 'i', '4', 's', 'p', 'n', 9, 0,
147
75.3k
  /* 1220 */ 'f', 'e', 'n', 'c', 'e', '.', 't', 's', 'o', 9, 0,
148
75.3k
  /* 1231 */ 'c', '.', 'u', 'n', 'i', 'm', 'p', 9, 0,
149
75.3k
  /* 1240 */ 'c', '.', 'n', 'o', 'p', 9, 0,
150
75.3k
  /* 1247 */ 'c', '.', 'a', 'd', 'd', 'i', '1', '6', 's', 'p', 9, 0,
151
75.3k
  /* 1259 */ 'c', '.', 'l', 'd', 's', 'p', 9, 0,
152
75.3k
  /* 1267 */ 'c', '.', 'f', 'l', 'd', 's', 'p', 9, 0,
153
75.3k
  /* 1276 */ 'c', '.', 's', 'd', 's', 'p', 9, 0,
154
75.3k
  /* 1284 */ 'c', '.', 'f', 's', 'd', 's', 'p', 9, 0,
155
75.3k
  /* 1293 */ 'c', '.', 'l', 'w', 's', 'p', 9, 0,
156
75.3k
  /* 1301 */ 'c', '.', 'f', 'l', 'w', 's', 'p', 9, 0,
157
75.3k
  /* 1310 */ 'c', '.', 's', 'w', 's', 'p', 9, 0,
158
75.3k
  /* 1318 */ 'c', '.', 'f', 's', 'w', 's', 'p', 9, 0,
159
75.3k
  /* 1327 */ 's', 'c', '.', 'd', '.', 'a', 'q', 9, 0,
160
75.3k
  /* 1336 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
161
75.3k
  /* 1349 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
162
75.3k
  /* 1362 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 9, 0,
163
75.3k
  /* 1375 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 9, 0,
164
75.3k
  /* 1389 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
165
75.3k
  /* 1398 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
166
75.3k
  /* 1410 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
167
75.3k
  /* 1423 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
168
75.3k
  /* 1437 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
169
75.3k
  /* 1451 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 9, 0,
170
75.3k
  /* 1464 */ 's', 'c', '.', 'w', '.', 'a', 'q', 9, 0,
171
75.3k
  /* 1473 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
172
75.3k
  /* 1486 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
173
75.3k
  /* 1499 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 9, 0,
174
75.3k
  /* 1512 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 9, 0,
175
75.3k
  /* 1526 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
176
75.3k
  /* 1535 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
177
75.3k
  /* 1547 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
178
75.3k
  /* 1560 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
179
75.3k
  /* 1574 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
180
75.3k
  /* 1588 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 9, 0,
181
75.3k
  /* 1601 */ 'b', 'e', 'q', 9, 0,
182
75.3k
  /* 1606 */ 'c', '.', 'j', 'r', 9, 0,
183
75.3k
  /* 1612 */ 'c', '.', 'j', 'a', 'l', 'r', 9, 0,
184
75.3k
  /* 1620 */ 'c', '.', 'o', 'r', 9, 0,
185
75.3k
  /* 1626 */ 'c', '.', 'x', 'o', 'r', 9, 0,
186
75.3k
  /* 1633 */ 'f', 's', 'u', 'b', '.', 's', 9, 0,
187
75.3k
  /* 1641 */ 'f', 'm', 's', 'u', 'b', '.', 's', 9, 0,
188
75.3k
  /* 1650 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 's', 9, 0,
189
75.3k
  /* 1660 */ 'f', 'c', 'v', 't', '.', 'd', '.', 's', 9, 0,
190
75.3k
  /* 1670 */ 'f', 'a', 'd', 'd', '.', 's', 9, 0,
191
75.3k
  /* 1678 */ 'f', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
192
75.3k
  /* 1687 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
193
75.3k
  /* 1697 */ 'f', 'l', 'e', '.', 's', 9, 0,
194
75.3k
  /* 1704 */ 'f', 's', 'g', 'n', 'j', '.', 's', 9, 0,
195
75.3k
  /* 1713 */ 'f', 'c', 'v', 't', '.', 'l', '.', 's', 9, 0,
196
75.3k
  /* 1723 */ 'f', 'm', 'u', 'l', '.', 's', 9, 0,
197
75.3k
  /* 1731 */ 'f', 'm', 'i', 'n', '.', 's', 9, 0,
198
75.3k
  /* 1739 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 's', 9, 0,
199
75.3k
  /* 1749 */ 'f', 'e', 'q', '.', 's', 9, 0,
200
75.3k
  /* 1756 */ 'f', 'c', 'l', 'a', 's', 's', '.', 's', 9, 0,
201
75.3k
  /* 1766 */ 'f', 'l', 't', '.', 's', 9, 0,
202
75.3k
  /* 1773 */ 'f', 's', 'q', 'r', 't', '.', 's', 9, 0,
203
75.3k
  /* 1782 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 's', 9, 0,
204
75.3k
  /* 1793 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 's', 9, 0,
205
75.3k
  /* 1804 */ 'f', 'd', 'i', 'v', '.', 's', 9, 0,
206
75.3k
  /* 1812 */ 'f', 'c', 'v', 't', '.', 'w', '.', 's', 9, 0,
207
75.3k
  /* 1822 */ 'f', 'm', 'a', 'x', '.', 's', 9, 0,
208
75.3k
  /* 1830 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 's', 9, 0,
209
75.3k
  /* 1840 */ 'c', 's', 'r', 'r', 's', 9, 0,
210
75.3k
  /* 1847 */ 'm', 'r', 'e', 't', 9, 0,
211
75.3k
  /* 1853 */ 's', 'r', 'e', 't', 9, 0,
212
75.3k
  /* 1859 */ 'u', 'r', 'e', 't', 9, 0,
213
75.3k
  /* 1865 */ 'b', 'l', 't', 9, 0,
214
75.3k
  /* 1870 */ 's', 'l', 't', 9, 0,
215
75.3k
  /* 1875 */ 'l', 'b', 'u', 9, 0,
216
75.3k
  /* 1880 */ 'b', 'g', 'e', 'u', 9, 0,
217
75.3k
  /* 1886 */ 'm', 'u', 'l', 'h', 'u', 9, 0,
218
75.3k
  /* 1893 */ 's', 'l', 't', 'i', 'u', 9, 0,
219
75.3k
  /* 1900 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 'u', 9, 0,
220
75.3k
  /* 1911 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 'u', 9, 0,
221
75.3k
  /* 1922 */ 'r', 'e', 'm', 'u', 9, 0,
222
75.3k
  /* 1928 */ 'm', 'u', 'l', 'h', 's', 'u', 9, 0,
223
75.3k
  /* 1936 */ 'b', 'l', 't', 'u', 9, 0,
224
75.3k
  /* 1942 */ 's', 'l', 't', 'u', 9, 0,
225
75.3k
  /* 1948 */ 'd', 'i', 'v', 'u', 9, 0,
226
75.3k
  /* 1954 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 'u', 9, 0,
227
75.3k
  /* 1965 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 'u', 9, 0,
228
75.3k
  /* 1976 */ 'l', 'w', 'u', 9, 0,
229
75.3k
  /* 1981 */ 'd', 'i', 'v', 9, 0,
230
75.3k
  /* 1986 */ 'c', '.', 'm', 'v', 9, 0,
231
75.3k
  /* 1992 */ 's', 'c', '.', 'w', 9, 0,
232
75.3k
  /* 1998 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 9, 0,
233
75.3k
  /* 2008 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', 9, 0,
234
75.3k
  /* 2018 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', 9, 0,
235
75.3k
  /* 2028 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', 9, 0,
236
75.3k
  /* 2038 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', 9, 0,
237
75.3k
  /* 2049 */ 'l', 'r', '.', 'w', 9, 0,
238
75.3k
  /* 2055 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', 9, 0,
239
75.3k
  /* 2064 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', 9, 0,
240
75.3k
  /* 2074 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 9, 0,
241
75.3k
  /* 2084 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', 9, 0,
242
75.3k
  /* 2095 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', 9, 0,
243
75.3k
  /* 2106 */ 'f', 'm', 'v', '.', 'x', '.', 'w', 9, 0,
244
75.3k
  /* 2115 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', 9, 0,
245
75.3k
  /* 2125 */ 's', 'r', 'a', 'w', 9, 0,
246
75.3k
  /* 2131 */ 'c', '.', 's', 'u', 'b', 'w', 9, 0,
247
75.3k
  /* 2139 */ 'c', '.', 'a', 'd', 'd', 'w', 9, 0,
248
75.3k
  /* 2147 */ 's', 'r', 'a', 'i', 'w', 9, 0,
249
75.3k
  /* 2154 */ 'c', '.', 'a', 'd', 'd', 'i', 'w', 9, 0,
250
75.3k
  /* 2163 */ 's', 'l', 'l', 'i', 'w', 9, 0,
251
75.3k
  /* 2170 */ 's', 'r', 'l', 'i', 'w', 9, 0,
252
75.3k
  /* 2177 */ 'c', '.', 'l', 'w', 9, 0,
253
75.3k
  /* 2183 */ 'c', '.', 'f', 'l', 'w', 9, 0,
254
75.3k
  /* 2190 */ 's', 'l', 'l', 'w', 9, 0,
255
75.3k
  /* 2196 */ 's', 'r', 'l', 'w', 9, 0,
256
75.3k
  /* 2202 */ 'm', 'u', 'l', 'w', 9, 0,
257
75.3k
  /* 2208 */ 'r', 'e', 'm', 'w', 9, 0,
258
75.3k
  /* 2214 */ 'c', 's', 'r', 'r', 'w', 9, 0,
259
75.3k
  /* 2221 */ 'c', '.', 's', 'w', 9, 0,
260
75.3k
  /* 2227 */ 'c', '.', 'f', 's', 'w', 9, 0,
261
75.3k
  /* 2234 */ 'r', 'e', 'm', 'u', 'w', 9, 0,
262
75.3k
  /* 2241 */ 'd', 'i', 'v', 'u', 'w', 9, 0,
263
75.3k
  /* 2248 */ 'd', 'i', 'v', 'w', 9, 0,
264
75.3k
  /* 2254 */ 'f', 'm', 'v', '.', 'd', '.', 'x', 9, 0,
265
75.3k
  /* 2263 */ 'f', 'm', 'v', '.', 'w', '.', 'x', 9, 0,
266
75.3k
  /* 2272 */ 'c', '.', 'b', 'n', 'e', 'z', 9, 0,
267
75.3k
  /* 2280 */ 'c', '.', 'b', 'e', 'q', 'z', 9, 0,
268
75.3k
  /* 2288 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'P', 'a', 't', 'c', 'h', 'a', 'b', 'l', 'e', 32, 'R', 'E', 'T', '.', 0,
269
75.3k
  /* 2319 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'y', 'p', 'e', 'd', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
270
75.3k
  /* 2343 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'C', 'u', 's', 't', 'o', 'm', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
271
75.3k
  /* 2368 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'n', 't', 'e', 'r', '.', 0,
272
75.3k
  /* 2391 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'a', 'i', 'l', 32, 'C', 'a', 'l', 'l', 32, 'E', 'x', 'i', 't', '.', 0,
273
75.3k
  /* 2414 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'x', 'i', 't', '.', 0,
274
75.3k
  /* 2436 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'E', 'N', 'D', 0,
275
75.3k
  /* 2449 */ 'B', 'U', 'N', 'D', 'L', 'E', 0,
276
75.3k
  /* 2456 */ 'D', 'B', 'G', '_', 'V', 'A', 'L', 'U', 'E', 0,
277
75.3k
  /* 2466 */ 'D', 'B', 'G', '_', 'L', 'A', 'B', 'E', 'L', 0,
278
75.3k
  /* 2476 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'S', 'T', 'A', 'R', 'T', 0,
279
75.3k
  /* 2491 */ '#', 32, 'F', 'E', 'n', 't', 'r', 'y', 32, 'c', 'a', 'l', 'l', 0,
280
75.3k
  };
281
75.3k
#endif
282
283
75.3k
  static const uint16_t OpInfo0[] = {
284
75.3k
    0U, // PHI
285
75.3k
    0U, // INLINEASM
286
75.3k
    0U, // INLINEASM_BR
287
75.3k
    0U, // CFI_INSTRUCTION
288
75.3k
    0U, // EH_LABEL
289
75.3k
    0U, // GC_LABEL
290
75.3k
    0U, // ANNOTATION_LABEL
291
75.3k
    0U, // KILL
292
75.3k
    0U, // EXTRACT_SUBREG
293
75.3k
    0U, // INSERT_SUBREG
294
75.3k
    0U, // IMPLICIT_DEF
295
75.3k
    0U, // SUBREG_TO_REG
296
75.3k
    0U, // COPY_TO_REGCLASS
297
75.3k
    2457U,  // DBG_VALUE
298
75.3k
    2467U,  // DBG_LABEL
299
75.3k
    0U, // REG_SEQUENCE
300
75.3k
    0U, // COPY
301
75.3k
    2450U,  // BUNDLE
302
75.3k
    2477U,  // LIFETIME_START
303
75.3k
    2437U,  // LIFETIME_END
304
75.3k
    0U, // STACKMAP
305
75.3k
    2492U,  // FENTRY_CALL
306
75.3k
    0U, // PATCHPOINT
307
75.3k
    0U, // LOAD_STACK_GUARD
308
75.3k
    0U, // STATEPOINT
309
75.3k
    0U, // LOCAL_ESCAPE
310
75.3k
    0U, // FAULTING_OP
311
75.3k
    0U, // PATCHABLE_OP
312
75.3k
    2369U,  // PATCHABLE_FUNCTION_ENTER
313
75.3k
    2289U,  // PATCHABLE_RET
314
75.3k
    2415U,  // PATCHABLE_FUNCTION_EXIT
315
75.3k
    2392U,  // PATCHABLE_TAIL_CALL
316
75.3k
    2344U,  // PATCHABLE_EVENT_CALL
317
75.3k
    2320U,  // PATCHABLE_TYPED_EVENT_CALL
318
75.3k
    0U, // ICALL_BRANCH_FUNNEL
319
75.3k
    0U, // G_ADD
320
75.3k
    0U, // G_SUB
321
75.3k
    0U, // G_MUL
322
75.3k
    0U, // G_SDIV
323
75.3k
    0U, // G_UDIV
324
75.3k
    0U, // G_SREM
325
75.3k
    0U, // G_UREM
326
75.3k
    0U, // G_AND
327
75.3k
    0U, // G_OR
328
75.3k
    0U, // G_XOR
329
75.3k
    0U, // G_IMPLICIT_DEF
330
75.3k
    0U, // G_PHI
331
75.3k
    0U, // G_FRAME_INDEX
332
75.3k
    0U, // G_GLOBAL_VALUE
333
75.3k
    0U, // G_EXTRACT
334
75.3k
    0U, // G_UNMERGE_VALUES
335
75.3k
    0U, // G_INSERT
336
75.3k
    0U, // G_MERGE_VALUES
337
75.3k
    0U, // G_BUILD_VECTOR
338
75.3k
    0U, // G_BUILD_VECTOR_TRUNC
339
75.3k
    0U, // G_CONCAT_VECTORS
340
75.3k
    0U, // G_PTRTOINT
341
75.3k
    0U, // G_INTTOPTR
342
75.3k
    0U, // G_BITCAST
343
75.3k
    0U, // G_INTRINSIC_TRUNC
344
75.3k
    0U, // G_INTRINSIC_ROUND
345
75.3k
    0U, // G_LOAD
346
75.3k
    0U, // G_SEXTLOAD
347
75.3k
    0U, // G_ZEXTLOAD
348
75.3k
    0U, // G_STORE
349
75.3k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
350
75.3k
    0U, // G_ATOMIC_CMPXCHG
351
75.3k
    0U, // G_ATOMICRMW_XCHG
352
75.3k
    0U, // G_ATOMICRMW_ADD
353
75.3k
    0U, // G_ATOMICRMW_SUB
354
75.3k
    0U, // G_ATOMICRMW_AND
355
75.3k
    0U, // G_ATOMICRMW_NAND
356
75.3k
    0U, // G_ATOMICRMW_OR
357
75.3k
    0U, // G_ATOMICRMW_XOR
358
75.3k
    0U, // G_ATOMICRMW_MAX
359
75.3k
    0U, // G_ATOMICRMW_MIN
360
75.3k
    0U, // G_ATOMICRMW_UMAX
361
75.3k
    0U, // G_ATOMICRMW_UMIN
362
75.3k
    0U, // G_BRCOND
363
75.3k
    0U, // G_BRINDIRECT
364
75.3k
    0U, // G_INTRINSIC
365
75.3k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
366
75.3k
    0U, // G_ANYEXT
367
75.3k
    0U, // G_TRUNC
368
75.3k
    0U, // G_CONSTANT
369
75.3k
    0U, // G_FCONSTANT
370
75.3k
    0U, // G_VASTART
371
75.3k
    0U, // G_VAARG
372
75.3k
    0U, // G_SEXT
373
75.3k
    0U, // G_ZEXT
374
75.3k
    0U, // G_SHL
375
75.3k
    0U, // G_LSHR
376
75.3k
    0U, // G_ASHR
377
75.3k
    0U, // G_ICMP
378
75.3k
    0U, // G_FCMP
379
75.3k
    0U, // G_SELECT
380
75.3k
    0U, // G_UADDO
381
75.3k
    0U, // G_UADDE
382
75.3k
    0U, // G_USUBO
383
75.3k
    0U, // G_USUBE
384
75.3k
    0U, // G_SADDO
385
75.3k
    0U, // G_SADDE
386
75.3k
    0U, // G_SSUBO
387
75.3k
    0U, // G_SSUBE
388
75.3k
    0U, // G_UMULO
389
75.3k
    0U, // G_SMULO
390
75.3k
    0U, // G_UMULH
391
75.3k
    0U, // G_SMULH
392
75.3k
    0U, // G_FADD
393
75.3k
    0U, // G_FSUB
394
75.3k
    0U, // G_FMUL
395
75.3k
    0U, // G_FMA
396
75.3k
    0U, // G_FDIV
397
75.3k
    0U, // G_FREM
398
75.3k
    0U, // G_FPOW
399
75.3k
    0U, // G_FEXP
400
75.3k
    0U, // G_FEXP2
401
75.3k
    0U, // G_FLOG
402
75.3k
    0U, // G_FLOG2
403
75.3k
    0U, // G_FLOG10
404
75.3k
    0U, // G_FNEG
405
75.3k
    0U, // G_FPEXT
406
75.3k
    0U, // G_FPTRUNC
407
75.3k
    0U, // G_FPTOSI
408
75.3k
    0U, // G_FPTOUI
409
75.3k
    0U, // G_SITOFP
410
75.3k
    0U, // G_UITOFP
411
75.3k
    0U, // G_FABS
412
75.3k
    0U, // G_FCANONICALIZE
413
75.3k
    0U, // G_GEP
414
75.3k
    0U, // G_PTR_MASK
415
75.3k
    0U, // G_BR
416
75.3k
    0U, // G_INSERT_VECTOR_ELT
417
75.3k
    0U, // G_EXTRACT_VECTOR_ELT
418
75.3k
    0U, // G_SHUFFLE_VECTOR
419
75.3k
    0U, // G_CTTZ
420
75.3k
    0U, // G_CTTZ_ZERO_UNDEF
421
75.3k
    0U, // G_CTLZ
422
75.3k
    0U, // G_CTLZ_ZERO_UNDEF
423
75.3k
    0U, // G_CTPOP
424
75.3k
    0U, // G_BSWAP
425
75.3k
    0U, // G_FCEIL
426
75.3k
    0U, // G_FCOS
427
75.3k
    0U, // G_FSIN
428
75.3k
    0U, // G_FSQRT
429
75.3k
    0U, // G_FFLOOR
430
75.3k
    0U, // G_ADDRSPACE_CAST
431
75.3k
    0U, // G_BLOCK_ADDR
432
75.3k
    4U, // ADJCALLSTACKDOWN
433
75.3k
    4U, // ADJCALLSTACKUP
434
75.3k
    4U, // BuildPairF64Pseudo
435
75.3k
    4U, // PseudoAtomicLoadNand32
436
75.3k
    4U, // PseudoAtomicLoadNand64
437
75.3k
    4U, // PseudoBR
438
75.3k
    4U, // PseudoBRIND
439
75.3k
    4687U,  // PseudoCALL
440
75.3k
    4U, // PseudoCALLIndirect
441
75.3k
    4U, // PseudoCmpXchg32
442
75.3k
    4U, // PseudoCmpXchg64
443
75.3k
    20482U, // PseudoLA
444
75.3k
    20967U, // PseudoLI
445
75.3k
    20481U, // PseudoLLA
446
75.3k
    4U, // PseudoMaskedAtomicLoadAdd32
447
75.3k
    4U, // PseudoMaskedAtomicLoadMax32
448
75.3k
    4U, // PseudoMaskedAtomicLoadMin32
449
75.3k
    4U, // PseudoMaskedAtomicLoadNand32
450
75.3k
    4U, // PseudoMaskedAtomicLoadSub32
451
75.3k
    4U, // PseudoMaskedAtomicLoadUMax32
452
75.3k
    4U, // PseudoMaskedAtomicLoadUMin32
453
75.3k
    4U, // PseudoMaskedAtomicSwap32
454
75.3k
    4U, // PseudoMaskedCmpXchg32
455
75.3k
    4U, // PseudoRET
456
75.3k
    4680U,  // PseudoTAIL
457
75.3k
    4U, // PseudoTAILIndirect
458
75.3k
    4U, // Select_FPR32_Using_CC_GPR
459
75.3k
    4U, // Select_FPR64_Using_CC_GPR
460
75.3k
    4U, // Select_GPR_Using_CC_GPR
461
75.3k
    4U, // SplitF64Pseudo
462
75.3k
    20854U, // ADD
463
75.3k
    20946U, // ADDI
464
75.3k
    22637U, // ADDIW
465
75.3k
    22622U, // ADDW
466
75.3k
    20592U, // AMOADD_D
467
75.3k
    21817U, // AMOADD_D_AQ
468
75.3k
    21367U, // AMOADD_D_AQ_RL
469
75.3k
    21091U, // AMOADD_D_RL
470
75.3k
    22489U, // AMOADD_W
471
75.3k
    21954U, // AMOADD_W_AQ
472
75.3k
    21526U, // AMOADD_W_AQ_RL
473
75.3k
    21228U, // AMOADD_W_RL
474
75.3k
    20602U, // AMOAND_D
475
75.3k
    21830U, // AMOAND_D_AQ
476
75.3k
    21382U, // AMOAND_D_AQ_RL
477
75.3k
    21104U, // AMOAND_D_RL
478
75.3k
    22499U, // AMOAND_W
479
75.3k
    21967U, // AMOAND_W_AQ
480
75.3k
    21541U, // AMOAND_W_AQ_RL
481
75.3k
    21241U, // AMOAND_W_RL
482
75.3k
    20786U, // AMOMAXU_D
483
75.3k
    21918U, // AMOMAXU_D_AQ
484
75.3k
    21484U, // AMOMAXU_D_AQ_RL
485
75.3k
    21192U, // AMOMAXU_D_RL
486
75.3k
    22576U, // AMOMAXU_W
487
75.3k
    22055U, // AMOMAXU_W_AQ
488
75.3k
    21643U, // AMOMAXU_W_AQ_RL
489
75.3k
    21329U, // AMOMAXU_W_RL
490
75.3k
    20832U, // AMOMAX_D
491
75.3k
    21932U, // AMOMAX_D_AQ
492
75.3k
    21500U, // AMOMAX_D_AQ_RL
493
75.3k
    21206U, // AMOMAX_D_RL
494
75.3k
    22596U, // AMOMAX_W
495
75.3k
    22069U, // AMOMAX_W_AQ
496
75.3k
    21659U, // AMOMAX_W_AQ_RL
497
75.3k
    21343U, // AMOMAX_W_RL
498
75.3k
    20764U, // AMOMINU_D
499
75.3k
    21904U, // AMOMINU_D_AQ
500
75.3k
    21468U, // AMOMINU_D_AQ_RL
501
75.3k
    21178U, // AMOMINU_D_RL
502
75.3k
    22565U, // AMOMINU_W
503
75.3k
    22041U, // AMOMINU_W_AQ
504
75.3k
    21627U, // AMOMINU_W_AQ_RL
505
75.3k
    21315U, // AMOMINU_W_RL
506
75.3k
    20654U, // AMOMIN_D
507
75.3k
    21843U, // AMOMIN_D_AQ
508
75.3k
    21397U, // AMOMIN_D_AQ_RL
509
75.3k
    21117U, // AMOMIN_D_RL
510
75.3k
    22509U, // AMOMIN_W
511
75.3k
    21980U, // AMOMIN_W_AQ
512
75.3k
    21556U, // AMOMIN_W_AQ_RL
513
75.3k
    21254U, // AMOMIN_W_RL
514
75.3k
    20698U, // AMOOR_D
515
75.3k
    21879U, // AMOOR_D_AQ
516
75.3k
    21439U, // AMOOR_D_AQ_RL
517
75.3k
    21153U, // AMOOR_D_RL
518
75.3k
    22536U, // AMOOR_W
519
75.3k
    22016U, // AMOOR_W_AQ
520
75.3k
    21598U, // AMOOR_W_AQ_RL
521
75.3k
    21290U, // AMOOR_W_RL
522
75.3k
    20674U, // AMOSWAP_D
523
75.3k
    21856U, // AMOSWAP_D_AQ
524
75.3k
    21412U, // AMOSWAP_D_AQ_RL
525
75.3k
    21130U, // AMOSWAP_D_RL
526
75.3k
    22519U, // AMOSWAP_W
527
75.3k
    21993U, // AMOSWAP_W_AQ
528
75.3k
    21571U, // AMOSWAP_W_AQ_RL
529
75.3k
    21267U, // AMOSWAP_W_RL
530
75.3k
    20707U, // AMOXOR_D
531
75.3k
    21891U, // AMOXOR_D_AQ
532
75.3k
    21453U, // AMOXOR_D_AQ_RL
533
75.3k
    21165U, // AMOXOR_D_RL
534
75.3k
    22545U, // AMOXOR_W
535
75.3k
    22028U, // AMOXOR_W_AQ
536
75.3k
    21612U, // AMOXOR_W_AQ_RL
537
75.3k
    21302U, // AMOXOR_W_RL
538
75.3k
    20874U, // AND
539
75.3k
    20954U, // ANDI
540
75.3k
    20518U, // AUIPC
541
75.3k
    22082U, // BEQ
542
75.3k
    20899U, // BGE
543
75.3k
    22361U, // BGEU
544
75.3k
    22346U, // BLT
545
75.3k
    22417U, // BLTU
546
75.3k
    20904U, // BNE
547
75.3k
    20525U, // CSRRC
548
75.3k
    20936U, // CSRRCI
549
75.3k
    22321U, // CSRRS
550
75.3k
    20993U, // CSRRSI
551
75.3k
    22695U, // CSRRW
552
75.3k
    21014U, // CSRRWI
553
75.3k
    8564U,  // C_ADD
554
75.3k
    8656U,  // C_ADDI
555
75.3k
    9440U,  // C_ADDI16SP
556
75.3k
    21689U, // C_ADDI4SPN
557
75.3k
    10347U, // C_ADDIW
558
75.3k
    10332U, // C_ADDW
559
75.3k
    8584U,  // C_AND
560
75.3k
    8664U,  // C_ANDI
561
75.3k
    22761U, // C_BEQZ
562
75.3k
    22753U, // C_BNEZ
563
75.3k
    547U, // C_EBREAK
564
75.3k
    20865U, // C_FLD
565
75.3k
    21748U, // C_FLDSP
566
75.3k
    22664U, // C_FLW
567
75.3k
    21782U, // C_FLWSP
568
75.3k
    20885U, // C_FSD
569
75.3k
    21765U, // C_FSDSP
570
75.3k
    22708U, // C_FSW
571
75.3k
    21799U, // C_FSWSP
572
75.3k
    4638U,  // C_J
573
75.3k
    4673U,  // C_JAL
574
75.3k
    5709U,  // C_JALR
575
75.3k
    5703U,  // C_JR
576
75.3k
    20859U, // C_LD
577
75.3k
    21740U, // C_LDSP
578
75.3k
    20965U, // C_LI
579
75.3k
    21007U, // C_LUI
580
75.3k
    22658U, // C_LW
581
75.3k
    21774U, // C_LWSP
582
75.3k
    22467U, // C_MV
583
75.3k
    1241U,  // C_NOP
584
75.3k
    9813U,  // C_OR
585
75.3k
    20879U, // C_SD
586
75.3k
    21757U, // C_SDSP
587
75.3k
    8683U,  // C_SLLI
588
75.3k
    8640U,  // C_SRAI
589
75.3k
    8691U,  // C_SRLI
590
75.3k
    8223U,  // C_SUB
591
75.3k
    10324U, // C_SUBW
592
75.3k
    22702U, // C_SW
593
75.3k
    21791U, // C_SWSP
594
75.3k
    1232U,  // C_UNIMP
595
75.3k
    9819U,  // C_XOR
596
75.3k
    22462U, // DIV
597
75.3k
    22429U, // DIVU
598
75.3k
    22722U, // DIVUW
599
75.3k
    22729U, // DIVW
600
75.3k
    549U, // EBREAK
601
75.3k
    590U, // ECALL
602
75.3k
    20565U, // FADD_D
603
75.3k
    22151U, // FADD_S
604
75.3k
    20727U, // FCLASS_D
605
75.3k
    22237U, // FCLASS_S
606
75.3k
    21037U, // FCVT_D_L
607
75.3k
    22381U, // FCVT_D_LU
608
75.3k
    22141U, // FCVT_D_S
609
75.3k
    22479U, // FCVT_D_W
610
75.3k
    22435U, // FCVT_D_WU
611
75.3k
    20753U, // FCVT_LU_D
612
75.3k
    22263U, // FCVT_LU_S
613
75.3k
    20628U, // FCVT_L_D
614
75.3k
    22194U, // FCVT_L_S
615
75.3k
    20717U, // FCVT_S_D
616
75.3k
    21047U, // FCVT_S_L
617
75.3k
    22392U, // FCVT_S_LU
618
75.3k
    22555U, // FCVT_S_W
619
75.3k
    22446U, // FCVT_S_WU
620
75.3k
    20775U, // FCVT_WU_D
621
75.3k
    22274U, // FCVT_WU_S
622
75.3k
    20805U, // FCVT_W_D
623
75.3k
    22293U, // FCVT_W_S
624
75.3k
    20797U, // FDIV_D
625
75.3k
    22285U, // FDIV_S
626
75.3k
    12700U, // FENCE
627
75.3k
    439U, // FENCE_I
628
75.3k
    1221U,  // FENCE_TSO
629
75.3k
    20685U, // FEQ_D
630
75.3k
    22230U, // FEQ_S
631
75.3k
    20867U, // FLD
632
75.3k
    20612U, // FLE_D
633
75.3k
    22178U, // FLE_S
634
75.3k
    20737U, // FLT_D
635
75.3k
    22247U, // FLT_S
636
75.3k
    22666U, // FLW
637
75.3k
    20573U, // FMADD_D
638
75.3k
    22159U, // FMADD_S
639
75.3k
    20824U, // FMAX_D
640
75.3k
    22303U, // FMAX_S
641
75.3k
    20646U, // FMIN_D
642
75.3k
    22212U, // FMIN_S
643
75.3k
    20540U, // FMSUB_D
644
75.3k
    22122U, // FMSUB_S
645
75.3k
    20638U, // FMUL_D
646
75.3k
    22204U, // FMUL_S
647
75.3k
    22735U, // FMV_D_X
648
75.3k
    22744U, // FMV_W_X
649
75.3k
    20815U, // FMV_X_D
650
75.3k
    22587U, // FMV_X_W
651
75.3k
    20582U, // FNMADD_D
652
75.3k
    22168U, // FNMADD_S
653
75.3k
    20549U, // FNMSUB_D
654
75.3k
    22131U, // FNMSUB_S
655
75.3k
    20887U, // FSD
656
75.3k
    20664U, // FSGNJN_D
657
75.3k
    22220U, // FSGNJN_S
658
75.3k
    20842U, // FSGNJX_D
659
75.3k
    22311U, // FSGNJX_S
660
75.3k
    20619U, // FSGNJ_D
661
75.3k
    22185U, // FSGNJ_S
662
75.3k
    20744U, // FSQRT_D
663
75.3k
    22254U, // FSQRT_S
664
75.3k
    20532U, // FSUB_D
665
75.3k
    22114U, // FSUB_S
666
75.3k
    22710U, // FSW
667
75.3k
    21059U, // JAL
668
75.3k
    22095U, // JALR
669
75.3k
    20503U, // LB
670
75.3k
    22356U, // LBU
671
75.3k
    20861U, // LD
672
75.3k
    20911U, // LH
673
75.3k
    22369U, // LHU
674
75.3k
    37076U, // LR_D
675
75.3k
    38254U, // LR_D_AQ
676
75.3k
    37812U, // LR_D_AQ_RL
677
75.3k
    37528U, // LR_D_RL
678
75.3k
    38914U, // LR_W
679
75.3k
    38391U, // LR_W_AQ
680
75.3k
    37971U, // LR_W_AQ_RL
681
75.3k
    37665U, // LR_W_RL
682
75.3k
    21009U, // LUI
683
75.3k
    22660U, // LW
684
75.3k
    22457U, // LWU
685
75.3k
    1848U,  // MRET
686
75.3k
    21679U, // MUL
687
75.3k
    20909U, // MULH
688
75.3k
    22409U, // MULHSU
689
75.3k
    22367U, // MULHU
690
75.3k
    22683U, // MULW
691
75.3k
    22103U, // OR
692
75.3k
    20988U, // ORI
693
75.3k
    21684U, // REM
694
75.3k
    22403U, // REMU
695
75.3k
    22715U, // REMUW
696
75.3k
    22689U, // REMW
697
75.3k
    20507U, // SB
698
75.3k
    20559U, // SC_D
699
75.3k
    21808U, // SC_D_AQ
700
75.3k
    21356U, // SC_D_AQ_RL
701
75.3k
    21082U, // SC_D_RL
702
75.3k
    22473U, // SC_W
703
75.3k
    21945U, // SC_W_AQ
704
75.3k
    21515U, // SC_W_AQ_RL
705
75.3k
    21219U, // SC_W_RL
706
75.3k
    20881U, // SD
707
75.3k
    20486U, // SFENCE_VMA
708
75.3k
    20915U, // SH
709
75.3k
    21077U, // SLL
710
75.3k
    20973U, // SLLI
711
75.3k
    22644U, // SLLIW
712
75.3k
    22671U, // SLLW
713
75.3k
    22351U, // SLT
714
75.3k
    21001U, // SLTI
715
75.3k
    22374U, // SLTIU
716
75.3k
    22423U, // SLTU
717
75.3k
    20498U, // SRA
718
75.3k
    20930U, // SRAI
719
75.3k
    22628U, // SRAIW
720
75.3k
    22606U, // SRAW
721
75.3k
    1854U,  // SRET
722
75.3k
    21674U, // SRL
723
75.3k
    20981U, // SRLI
724
75.3k
    22651U, // SRLIW
725
75.3k
    22677U, // SRLW
726
75.3k
    20513U, // SUB
727
75.3k
    22614U, // SUBW
728
75.3k
    22704U, // SW
729
75.3k
    1234U,  // UNIMP
730
75.3k
    1860U,  // URET
731
75.3k
    480U, // WFI
732
75.3k
    22109U, // XOR
733
75.3k
    20987U, // XORI
734
75.3k
  };
735
736
75.3k
  static const uint8_t OpInfo1[] = {
737
75.3k
    0U, // PHI
738
75.3k
    0U, // INLINEASM
739
75.3k
    0U, // INLINEASM_BR
740
75.3k
    0U, // CFI_INSTRUCTION
741
75.3k
    0U, // EH_LABEL
742
75.3k
    0U, // GC_LABEL
743
75.3k
    0U, // ANNOTATION_LABEL
744
75.3k
    0U, // KILL
745
75.3k
    0U, // EXTRACT_SUBREG
746
75.3k
    0U, // INSERT_SUBREG
747
75.3k
    0U, // IMPLICIT_DEF
748
75.3k
    0U, // SUBREG_TO_REG
749
75.3k
    0U, // COPY_TO_REGCLASS
750
75.3k
    0U, // DBG_VALUE
751
75.3k
    0U, // DBG_LABEL
752
75.3k
    0U, // REG_SEQUENCE
753
75.3k
    0U, // COPY
754
75.3k
    0U, // BUNDLE
755
75.3k
    0U, // LIFETIME_START
756
75.3k
    0U, // LIFETIME_END
757
75.3k
    0U, // STACKMAP
758
75.3k
    0U, // FENTRY_CALL
759
75.3k
    0U, // PATCHPOINT
760
75.3k
    0U, // LOAD_STACK_GUARD
761
75.3k
    0U, // STATEPOINT
762
75.3k
    0U, // LOCAL_ESCAPE
763
75.3k
    0U, // FAULTING_OP
764
75.3k
    0U, // PATCHABLE_OP
765
75.3k
    0U, // PATCHABLE_FUNCTION_ENTER
766
75.3k
    0U, // PATCHABLE_RET
767
75.3k
    0U, // PATCHABLE_FUNCTION_EXIT
768
75.3k
    0U, // PATCHABLE_TAIL_CALL
769
75.3k
    0U, // PATCHABLE_EVENT_CALL
770
75.3k
    0U, // PATCHABLE_TYPED_EVENT_CALL
771
75.3k
    0U, // ICALL_BRANCH_FUNNEL
772
75.3k
    0U, // G_ADD
773
75.3k
    0U, // G_SUB
774
75.3k
    0U, // G_MUL
775
75.3k
    0U, // G_SDIV
776
75.3k
    0U, // G_UDIV
777
75.3k
    0U, // G_SREM
778
75.3k
    0U, // G_UREM
779
75.3k
    0U, // G_AND
780
75.3k
    0U, // G_OR
781
75.3k
    0U, // G_XOR
782
75.3k
    0U, // G_IMPLICIT_DEF
783
75.3k
    0U, // G_PHI
784
75.3k
    0U, // G_FRAME_INDEX
785
75.3k
    0U, // G_GLOBAL_VALUE
786
75.3k
    0U, // G_EXTRACT
787
75.3k
    0U, // G_UNMERGE_VALUES
788
75.3k
    0U, // G_INSERT
789
75.3k
    0U, // G_MERGE_VALUES
790
75.3k
    0U, // G_BUILD_VECTOR
791
75.3k
    0U, // G_BUILD_VECTOR_TRUNC
792
75.3k
    0U, // G_CONCAT_VECTORS
793
75.3k
    0U, // G_PTRTOINT
794
75.3k
    0U, // G_INTTOPTR
795
75.3k
    0U, // G_BITCAST
796
75.3k
    0U, // G_INTRINSIC_TRUNC
797
75.3k
    0U, // G_INTRINSIC_ROUND
798
75.3k
    0U, // G_LOAD
799
75.3k
    0U, // G_SEXTLOAD
800
75.3k
    0U, // G_ZEXTLOAD
801
75.3k
    0U, // G_STORE
802
75.3k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
803
75.3k
    0U, // G_ATOMIC_CMPXCHG
804
75.3k
    0U, // G_ATOMICRMW_XCHG
805
75.3k
    0U, // G_ATOMICRMW_ADD
806
75.3k
    0U, // G_ATOMICRMW_SUB
807
75.3k
    0U, // G_ATOMICRMW_AND
808
75.3k
    0U, // G_ATOMICRMW_NAND
809
75.3k
    0U, // G_ATOMICRMW_OR
810
75.3k
    0U, // G_ATOMICRMW_XOR
811
75.3k
    0U, // G_ATOMICRMW_MAX
812
75.3k
    0U, // G_ATOMICRMW_MIN
813
75.3k
    0U, // G_ATOMICRMW_UMAX
814
75.3k
    0U, // G_ATOMICRMW_UMIN
815
75.3k
    0U, // G_BRCOND
816
75.3k
    0U, // G_BRINDIRECT
817
75.3k
    0U, // G_INTRINSIC
818
75.3k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
819
75.3k
    0U, // G_ANYEXT
820
75.3k
    0U, // G_TRUNC
821
75.3k
    0U, // G_CONSTANT
822
75.3k
    0U, // G_FCONSTANT
823
75.3k
    0U, // G_VASTART
824
75.3k
    0U, // G_VAARG
825
75.3k
    0U, // G_SEXT
826
75.3k
    0U, // G_ZEXT
827
75.3k
    0U, // G_SHL
828
75.3k
    0U, // G_LSHR
829
75.3k
    0U, // G_ASHR
830
75.3k
    0U, // G_ICMP
831
75.3k
    0U, // G_FCMP
832
75.3k
    0U, // G_SELECT
833
75.3k
    0U, // G_UADDO
834
75.3k
    0U, // G_UADDE
835
75.3k
    0U, // G_USUBO
836
75.3k
    0U, // G_USUBE
837
75.3k
    0U, // G_SADDO
838
75.3k
    0U, // G_SADDE
839
75.3k
    0U, // G_SSUBO
840
75.3k
    0U, // G_SSUBE
841
75.3k
    0U, // G_UMULO
842
75.3k
    0U, // G_SMULO
843
75.3k
    0U, // G_UMULH
844
75.3k
    0U, // G_SMULH
845
75.3k
    0U, // G_FADD
846
75.3k
    0U, // G_FSUB
847
75.3k
    0U, // G_FMUL
848
75.3k
    0U, // G_FMA
849
75.3k
    0U, // G_FDIV
850
75.3k
    0U, // G_FREM
851
75.3k
    0U, // G_FPOW
852
75.3k
    0U, // G_FEXP
853
75.3k
    0U, // G_FEXP2
854
75.3k
    0U, // G_FLOG
855
75.3k
    0U, // G_FLOG2
856
75.3k
    0U, // G_FLOG10
857
75.3k
    0U, // G_FNEG
858
75.3k
    0U, // G_FPEXT
859
75.3k
    0U, // G_FPTRUNC
860
75.3k
    0U, // G_FPTOSI
861
75.3k
    0U, // G_FPTOUI
862
75.3k
    0U, // G_SITOFP
863
75.3k
    0U, // G_UITOFP
864
75.3k
    0U, // G_FABS
865
75.3k
    0U, // G_FCANONICALIZE
866
75.3k
    0U, // G_GEP
867
75.3k
    0U, // G_PTR_MASK
868
75.3k
    0U, // G_BR
869
75.3k
    0U, // G_INSERT_VECTOR_ELT
870
75.3k
    0U, // G_EXTRACT_VECTOR_ELT
871
75.3k
    0U, // G_SHUFFLE_VECTOR
872
75.3k
    0U, // G_CTTZ
873
75.3k
    0U, // G_CTTZ_ZERO_UNDEF
874
75.3k
    0U, // G_CTLZ
875
75.3k
    0U, // G_CTLZ_ZERO_UNDEF
876
75.3k
    0U, // G_CTPOP
877
75.3k
    0U, // G_BSWAP
878
75.3k
    0U, // G_FCEIL
879
75.3k
    0U, // G_FCOS
880
75.3k
    0U, // G_FSIN
881
75.3k
    0U, // G_FSQRT
882
75.3k
    0U, // G_FFLOOR
883
75.3k
    0U, // G_ADDRSPACE_CAST
884
75.3k
    0U, // G_BLOCK_ADDR
885
75.3k
    0U, // ADJCALLSTACKDOWN
886
75.3k
    0U, // ADJCALLSTACKUP
887
75.3k
    0U, // BuildPairF64Pseudo
888
75.3k
    0U, // PseudoAtomicLoadNand32
889
75.3k
    0U, // PseudoAtomicLoadNand64
890
75.3k
    0U, // PseudoBR
891
75.3k
    0U, // PseudoBRIND
892
75.3k
    0U, // PseudoCALL
893
75.3k
    0U, // PseudoCALLIndirect
894
75.3k
    0U, // PseudoCmpXchg32
895
75.3k
    0U, // PseudoCmpXchg64
896
75.3k
    0U, // PseudoLA
897
75.3k
    0U, // PseudoLI
898
75.3k
    0U, // PseudoLLA
899
75.3k
    0U, // PseudoMaskedAtomicLoadAdd32
900
75.3k
    0U, // PseudoMaskedAtomicLoadMax32
901
75.3k
    0U, // PseudoMaskedAtomicLoadMin32
902
75.3k
    0U, // PseudoMaskedAtomicLoadNand32
903
75.3k
    0U, // PseudoMaskedAtomicLoadSub32
904
75.3k
    0U, // PseudoMaskedAtomicLoadUMax32
905
75.3k
    0U, // PseudoMaskedAtomicLoadUMin32
906
75.3k
    0U, // PseudoMaskedAtomicSwap32
907
75.3k
    0U, // PseudoMaskedCmpXchg32
908
75.3k
    0U, // PseudoRET
909
75.3k
    0U, // PseudoTAIL
910
75.3k
    0U, // PseudoTAILIndirect
911
75.3k
    0U, // Select_FPR32_Using_CC_GPR
912
75.3k
    0U, // Select_FPR64_Using_CC_GPR
913
75.3k
    0U, // Select_GPR_Using_CC_GPR
914
75.3k
    0U, // SplitF64Pseudo
915
75.3k
    4U, // ADD
916
75.3k
    4U, // ADDI
917
75.3k
    4U, // ADDIW
918
75.3k
    4U, // ADDW
919
75.3k
    9U, // AMOADD_D
920
75.3k
    9U, // AMOADD_D_AQ
921
75.3k
    9U, // AMOADD_D_AQ_RL
922
75.3k
    9U, // AMOADD_D_RL
923
75.3k
    9U, // AMOADD_W
924
75.3k
    9U, // AMOADD_W_AQ
925
75.3k
    9U, // AMOADD_W_AQ_RL
926
75.3k
    9U, // AMOADD_W_RL
927
75.3k
    9U, // AMOAND_D
928
75.3k
    9U, // AMOAND_D_AQ
929
75.3k
    9U, // AMOAND_D_AQ_RL
930
75.3k
    9U, // AMOAND_D_RL
931
75.3k
    9U, // AMOAND_W
932
75.3k
    9U, // AMOAND_W_AQ
933
75.3k
    9U, // AMOAND_W_AQ_RL
934
75.3k
    9U, // AMOAND_W_RL
935
75.3k
    9U, // AMOMAXU_D
936
75.3k
    9U, // AMOMAXU_D_AQ
937
75.3k
    9U, // AMOMAXU_D_AQ_RL
938
75.3k
    9U, // AMOMAXU_D_RL
939
75.3k
    9U, // AMOMAXU_W
940
75.3k
    9U, // AMOMAXU_W_AQ
941
75.3k
    9U, // AMOMAXU_W_AQ_RL
942
75.3k
    9U, // AMOMAXU_W_RL
943
75.3k
    9U, // AMOMAX_D
944
75.3k
    9U, // AMOMAX_D_AQ
945
75.3k
    9U, // AMOMAX_D_AQ_RL
946
75.3k
    9U, // AMOMAX_D_RL
947
75.3k
    9U, // AMOMAX_W
948
75.3k
    9U, // AMOMAX_W_AQ
949
75.3k
    9U, // AMOMAX_W_AQ_RL
950
75.3k
    9U, // AMOMAX_W_RL
951
75.3k
    9U, // AMOMINU_D
952
75.3k
    9U, // AMOMINU_D_AQ
953
75.3k
    9U, // AMOMINU_D_AQ_RL
954
75.3k
    9U, // AMOMINU_D_RL
955
75.3k
    9U, // AMOMINU_W
956
75.3k
    9U, // AMOMINU_W_AQ
957
75.3k
    9U, // AMOMINU_W_AQ_RL
958
75.3k
    9U, // AMOMINU_W_RL
959
75.3k
    9U, // AMOMIN_D
960
75.3k
    9U, // AMOMIN_D_AQ
961
75.3k
    9U, // AMOMIN_D_AQ_RL
962
75.3k
    9U, // AMOMIN_D_RL
963
75.3k
    9U, // AMOMIN_W
964
75.3k
    9U, // AMOMIN_W_AQ
965
75.3k
    9U, // AMOMIN_W_AQ_RL
966
75.3k
    9U, // AMOMIN_W_RL
967
75.3k
    9U, // AMOOR_D
968
75.3k
    9U, // AMOOR_D_AQ
969
75.3k
    9U, // AMOOR_D_AQ_RL
970
75.3k
    9U, // AMOOR_D_RL
971
75.3k
    9U, // AMOOR_W
972
75.3k
    9U, // AMOOR_W_AQ
973
75.3k
    9U, // AMOOR_W_AQ_RL
974
75.3k
    9U, // AMOOR_W_RL
975
75.3k
    9U, // AMOSWAP_D
976
75.3k
    9U, // AMOSWAP_D_AQ
977
75.3k
    9U, // AMOSWAP_D_AQ_RL
978
75.3k
    9U, // AMOSWAP_D_RL
979
75.3k
    9U, // AMOSWAP_W
980
75.3k
    9U, // AMOSWAP_W_AQ
981
75.3k
    9U, // AMOSWAP_W_AQ_RL
982
75.3k
    9U, // AMOSWAP_W_RL
983
75.3k
    9U, // AMOXOR_D
984
75.3k
    9U, // AMOXOR_D_AQ
985
75.3k
    9U, // AMOXOR_D_AQ_RL
986
75.3k
    9U, // AMOXOR_D_RL
987
75.3k
    9U, // AMOXOR_W
988
75.3k
    9U, // AMOXOR_W_AQ
989
75.3k
    9U, // AMOXOR_W_AQ_RL
990
75.3k
    9U, // AMOXOR_W_RL
991
75.3k
    4U, // AND
992
75.3k
    4U, // ANDI
993
75.3k
    0U, // AUIPC
994
75.3k
    4U, // BEQ
995
75.3k
    4U, // BGE
996
75.3k
    4U, // BGEU
997
75.3k
    4U, // BLT
998
75.3k
    4U, // BLTU
999
75.3k
    4U, // BNE
1000
75.3k
    2U, // CSRRC
1001
75.3k
    2U, // CSRRCI
1002
75.3k
    2U, // CSRRS
1003
75.3k
    2U, // CSRRSI
1004
75.3k
    2U, // CSRRW
1005
75.3k
    2U, // CSRRWI
1006
75.3k
    0U, // C_ADD
1007
75.3k
    0U, // C_ADDI
1008
75.3k
    0U, // C_ADDI16SP
1009
75.3k
    4U, // C_ADDI4SPN
1010
75.3k
    0U, // C_ADDIW
1011
75.3k
    0U, // C_ADDW
1012
75.3k
    0U, // C_AND
1013
75.3k
    0U, // C_ANDI
1014
75.3k
    0U, // C_BEQZ
1015
75.3k
    0U, // C_BNEZ
1016
75.3k
    0U, // C_EBREAK
1017
75.3k
    13U,  // C_FLD
1018
75.3k
    13U,  // C_FLDSP
1019
75.3k
    13U,  // C_FLW
1020
75.3k
    13U,  // C_FLWSP
1021
75.3k
    13U,  // C_FSD
1022
75.3k
    13U,  // C_FSDSP
1023
75.3k
    13U,  // C_FSW
1024
75.3k
    13U,  // C_FSWSP
1025
75.3k
    0U, // C_J
1026
75.3k
    0U, // C_JAL
1027
75.3k
    0U, // C_JALR
1028
75.3k
    0U, // C_JR
1029
75.3k
    13U,  // C_LD
1030
75.3k
    13U,  // C_LDSP
1031
75.3k
    0U, // C_LI
1032
75.3k
    0U, // C_LUI
1033
75.3k
    13U,  // C_LW
1034
75.3k
    13U,  // C_LWSP
1035
75.3k
    0U, // C_MV
1036
75.3k
    0U, // C_NOP
1037
75.3k
    0U, // C_OR
1038
75.3k
    13U,  // C_SD
1039
75.3k
    13U,  // C_SDSP
1040
75.3k
    0U, // C_SLLI
1041
75.3k
    0U, // C_SRAI
1042
75.3k
    0U, // C_SRLI
1043
75.3k
    0U, // C_SUB
1044
75.3k
    0U, // C_SUBW
1045
75.3k
    13U,  // C_SW
1046
75.3k
    13U,  // C_SWSP
1047
75.3k
    0U, // C_UNIMP
1048
75.3k
    0U, // C_XOR
1049
75.3k
    4U, // DIV
1050
75.3k
    4U, // DIVU
1051
75.3k
    4U, // DIVUW
1052
75.3k
    4U, // DIVW
1053
75.3k
    0U, // EBREAK
1054
75.3k
    0U, // ECALL
1055
75.3k
    36U,  // FADD_D
1056
75.3k
    36U,  // FADD_S
1057
75.3k
    0U, // FCLASS_D
1058
75.3k
    0U, // FCLASS_S
1059
75.3k
    20U,  // FCVT_D_L
1060
75.3k
    20U,  // FCVT_D_LU
1061
75.3k
    0U, // FCVT_D_S
1062
75.3k
    0U, // FCVT_D_W
1063
75.3k
    0U, // FCVT_D_WU
1064
75.3k
    20U,  // FCVT_LU_D
1065
75.3k
    20U,  // FCVT_LU_S
1066
75.3k
    20U,  // FCVT_L_D
1067
75.3k
    20U,  // FCVT_L_S
1068
75.3k
    20U,  // FCVT_S_D
1069
75.3k
    20U,  // FCVT_S_L
1070
75.3k
    20U,  // FCVT_S_LU
1071
75.3k
    20U,  // FCVT_S_W
1072
75.3k
    20U,  // FCVT_S_WU
1073
75.3k
    20U,  // FCVT_WU_D
1074
75.3k
    20U,  // FCVT_WU_S
1075
75.3k
    20U,  // FCVT_W_D
1076
75.3k
    20U,  // FCVT_W_S
1077
75.3k
    36U,  // FDIV_D
1078
75.3k
    36U,  // FDIV_S
1079
75.3k
    0U, // FENCE
1080
75.3k
    0U, // FENCE_I
1081
75.3k
    0U, // FENCE_TSO
1082
75.3k
    4U, // FEQ_D
1083
75.3k
    4U, // FEQ_S
1084
75.3k
    13U,  // FLD
1085
75.3k
    4U, // FLE_D
1086
75.3k
    4U, // FLE_S
1087
75.3k
    4U, // FLT_D
1088
75.3k
    4U, // FLT_S
1089
75.3k
    13U,  // FLW
1090
75.3k
    100U, // FMADD_D
1091
75.3k
    100U, // FMADD_S
1092
75.3k
    4U, // FMAX_D
1093
75.3k
    4U, // FMAX_S
1094
75.3k
    4U, // FMIN_D
1095
75.3k
    4U, // FMIN_S
1096
75.3k
    100U, // FMSUB_D
1097
75.3k
    100U, // FMSUB_S
1098
75.3k
    36U,  // FMUL_D
1099
75.3k
    36U,  // FMUL_S
1100
75.3k
    0U, // FMV_D_X
1101
75.3k
    0U, // FMV_W_X
1102
75.3k
    0U, // FMV_X_D
1103
75.3k
    0U, // FMV_X_W
1104
75.3k
    100U, // FNMADD_D
1105
75.3k
    100U, // FNMADD_S
1106
75.3k
    100U, // FNMSUB_D
1107
75.3k
    100U, // FNMSUB_S
1108
75.3k
    13U,  // FSD
1109
75.3k
    4U, // FSGNJN_D
1110
75.3k
    4U, // FSGNJN_S
1111
75.3k
    4U, // FSGNJX_D
1112
75.3k
    4U, // FSGNJX_S
1113
75.3k
    4U, // FSGNJ_D
1114
75.3k
    4U, // FSGNJ_S
1115
75.3k
    20U,  // FSQRT_D
1116
75.3k
    20U,  // FSQRT_S
1117
75.3k
    36U,  // FSUB_D
1118
75.3k
    36U,  // FSUB_S
1119
75.3k
    13U,  // FSW
1120
75.3k
    0U, // JAL
1121
75.3k
    4U, // JALR
1122
75.3k
    13U,  // LB
1123
75.3k
    13U,  // LBU
1124
75.3k
    13U,  // LD
1125
75.3k
    13U,  // LH
1126
75.3k
    13U,  // LHU
1127
75.3k
    0U, // LR_D
1128
75.3k
    0U, // LR_D_AQ
1129
75.3k
    0U, // LR_D_AQ_RL
1130
75.3k
    0U, // LR_D_RL
1131
75.3k
    0U, // LR_W
1132
75.3k
    0U, // LR_W_AQ
1133
75.3k
    0U, // LR_W_AQ_RL
1134
75.3k
    0U, // LR_W_RL
1135
75.3k
    0U, // LUI
1136
75.3k
    13U,  // LW
1137
75.3k
    13U,  // LWU
1138
75.3k
    0U, // MRET
1139
75.3k
    4U, // MUL
1140
75.3k
    4U, // MULH
1141
75.3k
    4U, // MULHSU
1142
75.3k
    4U, // MULHU
1143
75.3k
    4U, // MULW
1144
75.3k
    4U, // OR
1145
75.3k
    4U, // ORI
1146
75.3k
    4U, // REM
1147
75.3k
    4U, // REMU
1148
75.3k
    4U, // REMUW
1149
75.3k
    4U, // REMW
1150
75.3k
    13U,  // SB
1151
75.3k
    9U, // SC_D
1152
75.3k
    9U, // SC_D_AQ
1153
75.3k
    9U, // SC_D_AQ_RL
1154
75.3k
    9U, // SC_D_RL
1155
75.3k
    9U, // SC_W
1156
75.3k
    9U, // SC_W_AQ
1157
75.3k
    9U, // SC_W_AQ_RL
1158
75.3k
    9U, // SC_W_RL
1159
75.3k
    13U,  // SD
1160
75.3k
    0U, // SFENCE_VMA
1161
75.3k
    13U,  // SH
1162
75.3k
    4U, // SLL
1163
75.3k
    4U, // SLLI
1164
75.3k
    4U, // SLLIW
1165
75.3k
    4U, // SLLW
1166
75.3k
    4U, // SLT
1167
75.3k
    4U, // SLTI
1168
75.3k
    4U, // SLTIU
1169
75.3k
    4U, // SLTU
1170
75.3k
    4U, // SRA
1171
75.3k
    4U, // SRAI
1172
75.3k
    4U, // SRAIW
1173
75.3k
    4U, // SRAW
1174
75.3k
    0U, // SRET
1175
75.3k
    4U, // SRL
1176
75.3k
    4U, // SRLI
1177
75.3k
    4U, // SRLIW
1178
75.3k
    4U, // SRLW
1179
75.3k
    4U, // SUB
1180
75.3k
    4U, // SUBW
1181
75.3k
    13U,  // SW
1182
75.3k
    0U, // UNIMP
1183
75.3k
    0U, // URET
1184
75.3k
    0U, // WFI
1185
75.3k
    4U, // XOR
1186
75.3k
    4U, // XORI
1187
75.3k
  };
1188
1189
  // Emit the opcode for the instruction.
1190
75.3k
  uint32_t Bits = 0;
1191
75.3k
  Bits |= OpInfo0[MCInst_getOpcode(MI)] << 0;
1192
75.3k
  Bits |= OpInfo1[MCInst_getOpcode(MI)] << 16;
1193
75.3k
  CS_ASSERT(Bits != 0 && "Cannot print this instruction.");
1194
75.3k
#ifndef CAPSTONE_DIET
1195
75.3k
  SStream_concat0(O, AsmStrs+(Bits & 4095)-1);
1196
75.3k
#endif
1197
1198
1199
  // Fragment 0 encoded into 2 bits for 4 unique commands.
1200
75.3k
  switch ((Bits >> 12) & 3) {
1201
0
  default: CS_ASSERT(0 && "Invalid command number.");
1202
141
  case 0:
1203
    // DBG_VALUE, DBG_LABEL, BUNDLE, LIFETIME_START, LIFETIME_END, FENTRY_CAL...
1204
141
    return;
1205
0
    break;
1206
73.7k
  case 1:
1207
    // PseudoCALL, PseudoLA, PseudoLI, PseudoLLA, PseudoTAIL, ADD, ADDI, ADDI...
1208
73.7k
    printOperand(MI, 0, O);
1209
73.7k
    break;
1210
0
  case 2:
1211
    // C_ADD, C_ADDI, C_ADDI16SP, C_ADDIW, C_ADDW, C_AND, C_ANDI, C_OR, C_SLL...
1212
0
    printOperand(MI, 1, O);
1213
0
    SStream_concat0(O, ", ");
1214
0
    printOperand(MI, 2, O);
1215
0
    return;
1216
0
    break;
1217
1.45k
  case 3:
1218
    // FENCE
1219
1.45k
    printFenceArg(MI, 0, O);
1220
1.45k
    SStream_concat0(O, ", ");
1221
1.45k
    printFenceArg(MI, 1, O);
1222
1.45k
    return;
1223
0
    break;
1224
75.3k
  }
1225
1226
1227
  // Fragment 1 encoded into 2 bits for 3 unique commands.
1228
73.7k
  switch ((Bits >> 14) & 3) {
1229
0
  default: CS_ASSERT(0 && "Invalid command number.");
1230
0
  case 0:
1231
    // PseudoCALL, PseudoTAIL, C_J, C_JAL, C_JALR, C_JR
1232
0
    return;
1233
0
    break;
1234
73.6k
  case 1:
1235
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AMOADD_D, AMOAD...
1236
73.6k
    SStream_concat0(O, ", ");
1237
73.6k
    break;
1238
77
  case 2:
1239
    // LR_D, LR_D_AQ, LR_D_AQ_RL, LR_D_RL, LR_W, LR_W_AQ, LR_W_AQ_RL, LR_W_RL
1240
77
    SStream_concat0(O, ", (");
1241
77
    printOperand(MI, 1, O);
1242
77
    SStream_concat0(O, ")");
1243
77
    return;
1244
0
    break;
1245
73.7k
  }
1246
1247
1248
  // Fragment 2 encoded into 2 bits for 3 unique commands.
1249
73.6k
  switch ((Bits >> 16) & 3) {
1250
0
  default: CS_ASSERT(0 && "Invalid command number.");
1251
18.8k
  case 0:
1252
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AND, ANDI, AUIP...
1253
18.8k
    printOperand(MI, 1, O);
1254
18.8k
    break;
1255
1.75k
  case 1:
1256
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1257
1.75k
    printOperand(MI, 2, O);
1258
1.75k
    break;
1259
53.0k
  case 2:
1260
    // CSRRC, CSRRCI, CSRRS, CSRRSI, CSRRW, CSRRWI
1261
53.0k
    printCSRSystemRegister(MI, 1, O);
1262
53.0k
    SStream_concat0(O, ", ");
1263
53.0k
    printOperand(MI, 2, O);
1264
53.0k
    return;
1265
0
    break;
1266
73.6k
  }
1267
1268
1269
  // Fragment 3 encoded into 2 bits for 4 unique commands.
1270
20.6k
  switch ((Bits >> 18) & 3) {
1271
0
  default: CS_ASSERT(0 && "Invalid command number.");
1272
2.26k
  case 0:
1273
    // PseudoLA, PseudoLI, PseudoLLA, AUIPC, C_BEQZ, C_BNEZ, C_LI, C_LUI, C_M...
1274
2.26k
    return;
1275
0
    break;
1276
16.6k
  case 1:
1277
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1278
16.6k
    SStream_concat0(O, ", ");
1279
16.6k
    break;
1280
240
  case 2:
1281
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1282
240
    SStream_concat0(O, ", (");
1283
240
    printOperand(MI, 1, O);
1284
240
    SStream_concat0(O, ")");
1285
240
    return;
1286
0
    break;
1287
1.51k
  case 3:
1288
    // C_FLD, C_FLDSP, C_FLW, C_FLWSP, C_FSD, C_FSDSP, C_FSW, C_FSWSP, C_LD, ...
1289
1.51k
    SStream_concat0(O, "(");
1290
1.51k
    printOperand(MI, 1, O);
1291
1.51k
    SStream_concat0(O, ")");
1292
1.51k
    return;
1293
0
    break;
1294
20.6k
  }
1295
1296
1297
  // Fragment 4 encoded into 1 bits for 2 unique commands.
1298
16.6k
  if ((Bits >> 20) & 1) {
1299
    // FCVT_D_L, FCVT_D_LU, FCVT_LU_D, FCVT_LU_S, FCVT_L_D, FCVT_L_S, FCVT_S_...
1300
5.88k
    printFRMArg(MI, 2, O);
1301
5.88k
    return;
1302
10.7k
  } else {
1303
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1304
10.7k
    printOperand(MI, 2, O);
1305
10.7k
  }
1306
1307
1308
  // Fragment 5 encoded into 1 bits for 2 unique commands.
1309
10.7k
  if ((Bits >> 21) & 1) {
1310
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FM...
1311
3.84k
    SStream_concat0(O, ", ");
1312
6.88k
  } else {
1313
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1314
6.88k
    return;
1315
6.88k
  }
1316
1317
1318
  // Fragment 6 encoded into 1 bits for 2 unique commands.
1319
3.84k
  if ((Bits >> 22) & 1) {
1320
    // FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FNMADD_D, FNMADD_S, FNMSUB_D, FNMS...
1321
1.71k
    printOperand(MI, 3, O);
1322
1.71k
    SStream_concat0(O, ", ");
1323
1.71k
    printFRMArg(MI, 4, O);
1324
1.71k
    return;
1325
2.13k
  } else {
1326
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMUL_D, FMUL_S, FSUB_D, FSUB_S
1327
2.13k
    printFRMArg(MI, 3, O);
1328
2.13k
    return;
1329
2.13k
  }
1330
1331
3.84k
}
1332
1333
1334
/// getRegisterName - This method is automatically generated by tblgen
1335
/// from the register set description.  This returns the assembler name
1336
/// for the specified register.
1337
static const char *
1338
getRegisterName(unsigned RegNo, unsigned AltIdx)
1339
166k
{
1340
166k
  CS_ASSERT(RegNo && RegNo < 97 && "Invalid register number!");
1341
1342
166k
#ifndef CAPSTONE_DIET
1343
166k
  static const char AsmStrsABIRegAltName[] = {
1344
166k
  /* 0 */ 'f', 's', '1', '0', 0,
1345
166k
  /* 5 */ 'f', 't', '1', '0', 0,
1346
166k
  /* 10 */ 'f', 'a', '0', 0,
1347
166k
  /* 14 */ 'f', 's', '0', 0,
1348
166k
  /* 18 */ 'f', 't', '0', 0,
1349
166k
  /* 22 */ 'f', 's', '1', '1', 0,
1350
166k
  /* 27 */ 'f', 't', '1', '1', 0,
1351
166k
  /* 32 */ 'f', 'a', '1', 0,
1352
166k
  /* 36 */ 'f', 's', '1', 0,
1353
166k
  /* 40 */ 'f', 't', '1', 0,
1354
166k
  /* 44 */ 'f', 'a', '2', 0,
1355
166k
  /* 48 */ 'f', 's', '2', 0,
1356
166k
  /* 52 */ 'f', 't', '2', 0,
1357
166k
  /* 56 */ 'f', 'a', '3', 0,
1358
166k
  /* 60 */ 'f', 's', '3', 0,
1359
166k
  /* 64 */ 'f', 't', '3', 0,
1360
166k
  /* 68 */ 'f', 'a', '4', 0,
1361
166k
  /* 72 */ 'f', 's', '4', 0,
1362
166k
  /* 76 */ 'f', 't', '4', 0,
1363
166k
  /* 80 */ 'f', 'a', '5', 0,
1364
166k
  /* 84 */ 'f', 's', '5', 0,
1365
166k
  /* 88 */ 'f', 't', '5', 0,
1366
166k
  /* 92 */ 'f', 'a', '6', 0,
1367
166k
  /* 96 */ 'f', 's', '6', 0,
1368
166k
  /* 100 */ 'f', 't', '6', 0,
1369
166k
  /* 104 */ 'f', 'a', '7', 0,
1370
166k
  /* 108 */ 'f', 's', '7', 0,
1371
166k
  /* 112 */ 'f', 't', '7', 0,
1372
166k
  /* 116 */ 'f', 's', '8', 0,
1373
166k
  /* 120 */ 'f', 't', '8', 0,
1374
166k
  /* 124 */ 'f', 's', '9', 0,
1375
166k
  /* 128 */ 'f', 't', '9', 0,
1376
166k
  /* 132 */ 'r', 'a', 0,
1377
166k
  /* 135 */ 'z', 'e', 'r', 'o', 0,
1378
166k
  /* 140 */ 'g', 'p', 0,
1379
166k
  /* 143 */ 's', 'p', 0,
1380
166k
  /* 146 */ 't', 'p', 0,
1381
166k
  };
1382
1383
166k
  static const uint8_t RegAsmOffsetABIRegAltName[] = {
1384
166k
    135, 132, 143, 140, 146, 19, 41, 53, 15, 37, 11, 33, 45, 57, 
1385
166k
    69, 81, 93, 105, 49, 61, 73, 85, 97, 109, 117, 125, 1, 23, 
1386
166k
    65, 77, 89, 101, 18, 18, 40, 40, 52, 52, 64, 64, 76, 76, 
1387
166k
    88, 88, 100, 100, 112, 112, 14, 14, 36, 36, 10, 10, 32, 32, 
1388
166k
    44, 44, 56, 56, 68, 68, 80, 80, 92, 92, 104, 104, 48, 48, 
1389
166k
    60, 60, 72, 72, 84, 84, 96, 96, 108, 108, 116, 116, 124, 124, 
1390
166k
    0, 0, 22, 22, 120, 120, 128, 128, 5, 5, 27, 27, 
1391
166k
  };
1392
1393
166k
  static const char AsmStrsNoRegAltName[] = {
1394
166k
  /* 0 */ 'f', '1', '0', 0,
1395
166k
  /* 4 */ 'x', '1', '0', 0,
1396
166k
  /* 8 */ 'f', '2', '0', 0,
1397
166k
  /* 12 */ 'x', '2', '0', 0,
1398
166k
  /* 16 */ 'f', '3', '0', 0,
1399
166k
  /* 20 */ 'x', '3', '0', 0,
1400
166k
  /* 24 */ 'f', '0', 0,
1401
166k
  /* 27 */ 'x', '0', 0,
1402
166k
  /* 30 */ 'f', '1', '1', 0,
1403
166k
  /* 34 */ 'x', '1', '1', 0,
1404
166k
  /* 38 */ 'f', '2', '1', 0,
1405
166k
  /* 42 */ 'x', '2', '1', 0,
1406
166k
  /* 46 */ 'f', '3', '1', 0,
1407
166k
  /* 50 */ 'x', '3', '1', 0,
1408
166k
  /* 54 */ 'f', '1', 0,
1409
166k
  /* 57 */ 'x', '1', 0,
1410
166k
  /* 60 */ 'f', '1', '2', 0,
1411
166k
  /* 64 */ 'x', '1', '2', 0,
1412
166k
  /* 68 */ 'f', '2', '2', 0,
1413
166k
  /* 72 */ 'x', '2', '2', 0,
1414
166k
  /* 76 */ 'f', '2', 0,
1415
166k
  /* 79 */ 'x', '2', 0,
1416
166k
  /* 82 */ 'f', '1', '3', 0,
1417
166k
  /* 86 */ 'x', '1', '3', 0,
1418
166k
  /* 90 */ 'f', '2', '3', 0,
1419
166k
  /* 94 */ 'x', '2', '3', 0,
1420
166k
  /* 98 */ 'f', '3', 0,
1421
166k
  /* 101 */ 'x', '3', 0,
1422
166k
  /* 104 */ 'f', '1', '4', 0,
1423
166k
  /* 108 */ 'x', '1', '4', 0,
1424
166k
  /* 112 */ 'f', '2', '4', 0,
1425
166k
  /* 116 */ 'x', '2', '4', 0,
1426
166k
  /* 120 */ 'f', '4', 0,
1427
166k
  /* 123 */ 'x', '4', 0,
1428
166k
  /* 126 */ 'f', '1', '5', 0,
1429
166k
  /* 130 */ 'x', '1', '5', 0,
1430
166k
  /* 134 */ 'f', '2', '5', 0,
1431
166k
  /* 138 */ 'x', '2', '5', 0,
1432
166k
  /* 142 */ 'f', '5', 0,
1433
166k
  /* 145 */ 'x', '5', 0,
1434
166k
  /* 148 */ 'f', '1', '6', 0,
1435
166k
  /* 152 */ 'x', '1', '6', 0,
1436
166k
  /* 156 */ 'f', '2', '6', 0,
1437
166k
  /* 160 */ 'x', '2', '6', 0,
1438
166k
  /* 164 */ 'f', '6', 0,
1439
166k
  /* 167 */ 'x', '6', 0,
1440
166k
  /* 170 */ 'f', '1', '7', 0,
1441
166k
  /* 174 */ 'x', '1', '7', 0,
1442
166k
  /* 178 */ 'f', '2', '7', 0,
1443
166k
  /* 182 */ 'x', '2', '7', 0,
1444
166k
  /* 186 */ 'f', '7', 0,
1445
166k
  /* 189 */ 'x', '7', 0,
1446
166k
  /* 192 */ 'f', '1', '8', 0,
1447
166k
  /* 196 */ 'x', '1', '8', 0,
1448
166k
  /* 200 */ 'f', '2', '8', 0,
1449
166k
  /* 204 */ 'x', '2', '8', 0,
1450
166k
  /* 208 */ 'f', '8', 0,
1451
166k
  /* 211 */ 'x', '8', 0,
1452
166k
  /* 214 */ 'f', '1', '9', 0,
1453
166k
  /* 218 */ 'x', '1', '9', 0,
1454
166k
  /* 222 */ 'f', '2', '9', 0,
1455
166k
  /* 226 */ 'x', '2', '9', 0,
1456
166k
  /* 230 */ 'f', '9', 0,
1457
166k
  /* 233 */ 'x', '9', 0,
1458
166k
  };
1459
1460
166k
  static const uint8_t RegAsmOffsetNoRegAltName[] = {
1461
166k
    27, 57, 79, 101, 123, 145, 167, 189, 211, 233, 4, 34, 64, 86, 
1462
166k
    108, 130, 152, 174, 196, 218, 12, 42, 72, 94, 116, 138, 160, 182, 
1463
166k
    204, 226, 20, 50, 24, 24, 54, 54, 76, 76, 98, 98, 120, 120, 
1464
166k
    142, 142, 164, 164, 186, 186, 208, 208, 230, 230, 0, 0, 30, 30, 
1465
166k
    60, 60, 82, 82, 104, 104, 126, 126, 148, 148, 170, 170, 192, 192, 
1466
166k
    214, 214, 8, 8, 38, 38, 68, 68, 90, 90, 112, 112, 134, 134, 
1467
166k
    156, 156, 178, 178, 200, 200, 222, 222, 16, 16, 46, 46, 
1468
166k
  };
1469
1470
166k
  switch(AltIdx) {
1471
0
  default: CS_ASSERT(0 && "Invalid register alt name index!");
1472
166k
  case RISCV_ABIRegAltName:
1473
166k
    CS_ASSERT(*(AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1]) &&
1474
166k
           "Invalid alt name index for register!");
1475
166k
    return AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1];
1476
0
  case RISCV_NoRegAltName:
1477
0
    CS_ASSERT(*(AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1]) &&
1478
0
           "Invalid alt name index for register!");
1479
0
    return AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1];
1480
166k
  }
1481
#else
1482
  return NULL;
1483
#endif
1484
166k
}
1485
1486
#ifdef PRINT_ALIAS_INSTR
1487
#undef PRINT_ALIAS_INSTR
1488
1489
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
1490
                  unsigned PredicateIndex);
1491
1492
static bool printAliasInstr(MCInst *MI, SStream * OS, void *info)
1493
104k
{
1494
104k
  MCRegisterInfo *MRI = (MCRegisterInfo *) info;
1495
104k
  const char *AsmString;
1496
104k
  unsigned I = 0;
1497
104k
#define ASMSTRING_CONTAIN_SIZE 64
1498
104k
  unsigned AsmStringLen = 0;
1499
104k
  char tmpString_[ASMSTRING_CONTAIN_SIZE];
1500
104k
  char *tmpString = tmpString_;
1501
104k
  switch (MCInst_getOpcode(MI)) {
1502
4.72k
  default: return false;
1503
386
  case RISCV_ADDI:
1504
386
    if (MCInst_getNumOperands(MI) == 3 &&
1505
386
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1506
386
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1507
386
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1508
386
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1509
      // (ADDI X0, X0, 0)
1510
68
      AsmString = "nop";
1511
68
      break;
1512
68
    }
1513
318
    if (MCInst_getNumOperands(MI) == 3 &&
1514
318
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1515
318
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1516
318
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1517
318
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1518
318
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1519
318
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1520
      // (ADDI GPR:$rd, GPR:$rs, 0)
1521
80
      AsmString = "mv $\x01, $\x02";
1522
80
      break;
1523
80
    }
1524
238
    return false;
1525
273
  case RISCV_ADDIW:
1526
273
    if (MCInst_getNumOperands(MI) == 3 &&
1527
273
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1528
273
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1529
273
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1530
273
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1531
273
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1532
273
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1533
      // (ADDIW GPR:$rd, GPR:$rs, 0)
1534
21
      AsmString = "sext.w $\x01, $\x02";
1535
21
      break;
1536
21
    }
1537
252
    return false;
1538
479
  case RISCV_BEQ:
1539
479
    if (MCInst_getNumOperands(MI) == 3 &&
1540
479
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1541
479
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1542
479
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1543
479
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1544
      // (BEQ GPR:$rs, X0, simm13_lsb0:$offset)
1545
221
      AsmString = "beqz $\x01, $\x03";
1546
221
      break;
1547
221
    }
1548
258
    return false;
1549
366
  case RISCV_BGE:
1550
366
    if (MCInst_getNumOperands(MI) == 3 &&
1551
366
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1552
366
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1553
366
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1554
366
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1555
      // (BGE X0, GPR:$rs, simm13_lsb0:$offset)
1556
69
      AsmString = "blez $\x02, $\x03";
1557
69
      break;
1558
69
    }
1559
297
    if (MCInst_getNumOperands(MI) == 3 &&
1560
297
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1561
297
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1562
297
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1563
297
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1564
      // (BGE GPR:$rs, X0, simm13_lsb0:$offset)
1565
69
      AsmString = "bgez $\x01, $\x03";
1566
69
      break;
1567
69
    }
1568
228
    return false;
1569
559
  case RISCV_BLT:
1570
559
    if (MCInst_getNumOperands(MI) == 3 &&
1571
559
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1572
559
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1573
559
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1574
559
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1575
      // (BLT GPR:$rs, X0, simm13_lsb0:$offset)
1576
197
      AsmString = "bltz $\x01, $\x03";
1577
197
      break;
1578
197
    }
1579
362
    if (MCInst_getNumOperands(MI) == 3 &&
1580
362
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1581
362
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1582
362
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1583
362
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1584
      // (BLT X0, GPR:$rs, simm13_lsb0:$offset)
1585
218
      AsmString = "bgtz $\x02, $\x03";
1586
218
      break;
1587
218
    }
1588
144
    return false;
1589
284
  case RISCV_BNE:
1590
284
    if (MCInst_getNumOperands(MI) == 3 &&
1591
284
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1592
284
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1593
284
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1594
284
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1595
      // (BNE GPR:$rs, X0, simm13_lsb0:$offset)
1596
80
      AsmString = "bnez $\x01, $\x03";
1597
80
      break;
1598
80
    }
1599
204
    return false;
1600
7.21k
  case RISCV_CSRRC:
1601
7.21k
    if (MCInst_getNumOperands(MI) == 3 &&
1602
7.21k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1603
7.21k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1604
7.21k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1605
      // (CSRRC X0, csr_sysreg:$csr, GPR:$rs)
1606
840
      AsmString = "csrc $\xFF\x02\x01, $\x03";
1607
840
      break;
1608
840
    }
1609
6.37k
    return false;
1610
15.1k
  case RISCV_CSRRCI:
1611
15.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1612
15.1k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1613
      // (CSRRCI X0, csr_sysreg:$csr, uimm5:$imm)
1614
1.49k
      AsmString = "csrci $\xFF\x02\x01, $\x03";
1615
1.49k
      break;
1616
1.49k
    }
1617
13.6k
    return false;
1618
23.4k
  case RISCV_CSRRS:
1619
23.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1620
23.4k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1621
23.4k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1622
23.4k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1623
23.4k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1624
23.4k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1625
      // (CSRRS GPR:$rd, 3, X0)
1626
237
      AsmString = "frcsr $\x01";
1627
237
      break;
1628
237
    }
1629
23.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1630
23.1k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1631
23.1k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1632
23.1k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1633
23.1k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1634
23.1k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1635
      // (CSRRS GPR:$rd, 2, X0)
1636
350
      AsmString = "frrm $\x01";
1637
350
      break;
1638
350
    }
1639
22.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1640
22.8k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1641
22.8k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1642
22.8k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1643
22.8k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1644
22.8k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1645
      // (CSRRS GPR:$rd, 1, X0)
1646
13
      AsmString = "frflags $\x01";
1647
13
      break;
1648
13
    }
1649
22.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1650
22.8k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1651
22.8k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1652
22.8k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1653
22.8k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3074 &&
1654
22.8k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1655
      // (CSRRS GPR:$rd, 3074, X0)
1656
628
      AsmString = "rdinstret $\x01";
1657
628
      break;
1658
628
    }
1659
22.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1660
22.1k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1661
22.1k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1662
22.1k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1663
22.1k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3072 &&
1664
22.1k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1665
      // (CSRRS GPR:$rd, 3072, X0)
1666
52
      AsmString = "rdcycle $\x01";
1667
52
      break;
1668
52
    }
1669
22.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1670
22.1k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1671
22.1k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1672
22.1k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1673
22.1k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3073 &&
1674
22.1k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1675
      // (CSRRS GPR:$rd, 3073, X0)
1676
66
      AsmString = "rdtime $\x01";
1677
66
      break;
1678
66
    }
1679
22.0k
    if (MCInst_getNumOperands(MI) == 3 &&
1680
22.0k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1681
22.0k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1682
22.0k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1683
22.0k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3202 &&
1684
22.0k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1685
      // (CSRRS GPR:$rd, 3202, X0)
1686
251
      AsmString = "rdinstreth $\x01";
1687
251
      break;
1688
251
    }
1689
21.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1690
21.8k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1691
21.8k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1692
21.8k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1693
21.8k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3200 &&
1694
21.8k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1695
      // (CSRRS GPR:$rd, 3200, X0)
1696
318
      AsmString = "rdcycleh $\x01";
1697
318
      break;
1698
318
    }
1699
21.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1700
21.4k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1701
21.4k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1702
21.4k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1703
21.4k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3201 &&
1704
21.4k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1705
      // (CSRRS GPR:$rd, 3201, X0)
1706
67
      AsmString = "rdtimeh $\x01";
1707
67
      break;
1708
67
    }
1709
21.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1710
21.4k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1711
21.4k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1712
21.4k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1713
      // (CSRRS GPR:$rd, csr_sysreg:$csr, X0)
1714
3.77k
      AsmString = "csrr $\x01, $\xFF\x02\x01";
1715
3.77k
      break;
1716
3.77k
    }
1717
17.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1718
17.6k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1719
17.6k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1720
17.6k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1721
      // (CSRRS X0, csr_sysreg:$csr, GPR:$rs)
1722
4.03k
      AsmString = "csrs $\xFF\x02\x01, $\x03";
1723
4.03k
      break;
1724
4.03k
    }
1725
13.6k
    return false;
1726
5.40k
  case RISCV_CSRRSI:
1727
5.40k
    if (MCInst_getNumOperands(MI) == 3 &&
1728
5.40k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1729
      // (CSRRSI X0, csr_sysreg:$csr, uimm5:$imm)
1730
1.01k
      AsmString = "csrsi $\xFF\x02\x01, $\x03";
1731
1.01k
      break;
1732
1.01k
    }
1733
4.39k
    return false;
1734
9.62k
  case RISCV_CSRRW:
1735
9.62k
    if (MCInst_getNumOperands(MI) == 3 &&
1736
9.62k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1737
9.62k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1738
9.62k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1739
9.62k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1740
9.62k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1741
      // (CSRRW X0, 3, GPR:$rs)
1742
21
      AsmString = "fscsr $\x03";
1743
21
      break;
1744
21
    }
1745
9.60k
    if (MCInst_getNumOperands(MI) == 3 &&
1746
9.60k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1747
9.60k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1748
9.60k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1749
9.60k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1750
9.60k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1751
      // (CSRRW X0, 2, GPR:$rs)
1752
86
      AsmString = "fsrm $\x03";
1753
86
      break;
1754
86
    }
1755
9.52k
    if (MCInst_getNumOperands(MI) == 3 &&
1756
9.52k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1757
9.52k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1758
9.52k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1759
9.52k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1760
9.52k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1761
      // (CSRRW X0, 1, GPR:$rs)
1762
194
      AsmString = "fsflags $\x03";
1763
194
      break;
1764
194
    }
1765
9.32k
    if (MCInst_getNumOperands(MI) == 3 &&
1766
9.32k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1767
9.32k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1768
9.32k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1769
      // (CSRRW X0, csr_sysreg:$csr, GPR:$rs)
1770
679
      AsmString = "csrw $\xFF\x02\x01, $\x03";
1771
679
      break;
1772
679
    }
1773
8.64k
    if (MCInst_getNumOperands(MI) == 3 &&
1774
8.64k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1775
8.64k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1776
8.64k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1777
8.64k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1778
8.64k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1779
8.64k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1780
      // (CSRRW GPR:$rd, 3, GPR:$rs)
1781
90
      AsmString = "fscsr $\x01, $\x03";
1782
90
      break;
1783
90
    }
1784
8.55k
    if (MCInst_getNumOperands(MI) == 3 &&
1785
8.55k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1786
8.55k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1787
8.55k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1788
8.55k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1789
8.55k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1790
8.55k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1791
      // (CSRRW GPR:$rd, 2, GPR:$rs)
1792
80
      AsmString = "fsrm $\x01, $\x03";
1793
80
      break;
1794
80
    }
1795
8.47k
    if (MCInst_getNumOperands(MI) == 3 &&
1796
8.47k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1797
8.47k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1798
8.47k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1799
8.47k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1800
8.47k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1801
8.47k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1802
      // (CSRRW GPR:$rd, 1, GPR:$rs)
1803
111
      AsmString = "fsflags $\x01, $\x03";
1804
111
      break;
1805
111
    }
1806
8.36k
    return false;
1807
10.2k
  case RISCV_CSRRWI:
1808
10.2k
    if (MCInst_getNumOperands(MI) == 3 &&
1809
10.2k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1810
10.2k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1811
10.2k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1812
      // (CSRRWI X0, 2, uimm5:$imm)
1813
259
      AsmString = "fsrmi $\x03";
1814
259
      break;
1815
259
    }
1816
10.0k
    if (MCInst_getNumOperands(MI) == 3 &&
1817
10.0k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1818
10.0k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1819
10.0k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1820
      // (CSRRWI X0, 1, uimm5:$imm)
1821
900
      AsmString = "fsflagsi $\x03";
1822
900
      break;
1823
900
    }
1824
9.10k
    if (MCInst_getNumOperands(MI) == 3 &&
1825
9.10k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1826
      // (CSRRWI X0, csr_sysreg:$csr, uimm5:$imm)
1827
2.15k
      AsmString = "csrwi $\xFF\x02\x01, $\x03";
1828
2.15k
      break;
1829
2.15k
    }
1830
6.94k
    if (MCInst_getNumOperands(MI) == 3 &&
1831
6.94k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1832
6.94k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1833
6.94k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1834
6.94k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1835
      // (CSRRWI GPR:$rd, 2, uimm5:$imm)
1836
132
      AsmString = "fsrmi $\x01, $\x03";
1837
132
      break;
1838
132
    }
1839
6.81k
    if (MCInst_getNumOperands(MI) == 3 &&
1840
6.81k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1841
6.81k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1842
6.81k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1843
6.81k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1844
      // (CSRRWI GPR:$rd, 1, uimm5:$imm)
1845
155
      AsmString = "fsflagsi $\x01, $\x03";
1846
155
      break;
1847
155
    }
1848
6.66k
    return false;
1849
261
  case RISCV_FADD_D:
1850
261
    if (MCInst_getNumOperands(MI) == 4 &&
1851
261
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1852
261
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1853
261
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1854
261
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1855
261
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1856
261
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1857
261
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1858
261
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1859
      // (FADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
1860
45
      AsmString = "fadd.d $\x01, $\x02, $\x03";
1861
45
      break;
1862
45
    }
1863
216
    return false;
1864
982
  case RISCV_FADD_S:
1865
982
    if (MCInst_getNumOperands(MI) == 4 &&
1866
982
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1867
982
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1868
982
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1869
982
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1870
982
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1871
982
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1872
982
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1873
982
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1874
      // (FADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
1875
533
      AsmString = "fadd.s $\x01, $\x02, $\x03";
1876
533
      break;
1877
533
    }
1878
449
    return false;
1879
1.10k
  case RISCV_FCVT_D_L:
1880
1.10k
    if (MCInst_getNumOperands(MI) == 3 &&
1881
1.10k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1882
1.10k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1883
1.10k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1884
1.10k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1885
1.10k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1886
1.10k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1887
      // (FCVT_D_L FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1888
242
      AsmString = "fcvt.d.l $\x01, $\x02";
1889
242
      break;
1890
242
    }
1891
864
    return false;
1892
885
  case RISCV_FCVT_D_LU:
1893
885
    if (MCInst_getNumOperands(MI) == 3 &&
1894
885
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1895
885
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1896
885
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1897
885
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1898
885
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1899
885
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1900
      // (FCVT_D_LU FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1901
427
      AsmString = "fcvt.d.lu $\x01, $\x02";
1902
427
      break;
1903
427
    }
1904
458
    return false;
1905
877
  case RISCV_FCVT_LU_D:
1906
877
    if (MCInst_getNumOperands(MI) == 3 &&
1907
877
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1908
877
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1909
877
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1910
877
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1911
877
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1912
877
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1913
      // (FCVT_LU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1914
681
      AsmString = "fcvt.lu.d $\x01, $\x02";
1915
681
      break;
1916
681
    }
1917
196
    return false;
1918
250
  case RISCV_FCVT_LU_S:
1919
250
    if (MCInst_getNumOperands(MI) == 3 &&
1920
250
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1921
250
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1922
250
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1923
250
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1924
250
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1925
250
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1926
      // (FCVT_LU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1927
35
      AsmString = "fcvt.lu.s $\x01, $\x02";
1928
35
      break;
1929
35
    }
1930
215
    return false;
1931
411
  case RISCV_FCVT_L_D:
1932
411
    if (MCInst_getNumOperands(MI) == 3 &&
1933
411
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1934
411
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1935
411
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1936
411
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1937
411
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1938
411
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1939
      // (FCVT_L_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1940
103
      AsmString = "fcvt.l.d $\x01, $\x02";
1941
103
      break;
1942
103
    }
1943
308
    return false;
1944
44
  case RISCV_FCVT_L_S:
1945
44
    if (MCInst_getNumOperands(MI) == 3 &&
1946
44
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1947
44
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1948
44
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1949
44
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1950
44
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1951
44
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1952
      // (FCVT_L_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1953
25
      AsmString = "fcvt.l.s $\x01, $\x02";
1954
25
      break;
1955
25
    }
1956
19
    return false;
1957
231
  case RISCV_FCVT_S_D:
1958
231
    if (MCInst_getNumOperands(MI) == 3 &&
1959
231
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1960
231
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1961
231
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1962
231
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1963
231
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1964
231
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1965
      // (FCVT_S_D FPR32:$rd, FPR64:$rs1, { 1, 1, 1 })
1966
11
      AsmString = "fcvt.s.d $\x01, $\x02";
1967
11
      break;
1968
11
    }
1969
220
    return false;
1970
835
  case RISCV_FCVT_S_L:
1971
835
    if (MCInst_getNumOperands(MI) == 3 &&
1972
835
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1973
835
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1974
835
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1975
835
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1976
835
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1977
835
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1978
      // (FCVT_S_L FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
1979
455
      AsmString = "fcvt.s.l $\x01, $\x02";
1980
455
      break;
1981
455
    }
1982
380
    return false;
1983
464
  case RISCV_FCVT_S_LU:
1984
464
    if (MCInst_getNumOperands(MI) == 3 &&
1985
464
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1986
464
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1987
464
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1988
464
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1989
464
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1990
464
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1991
      // (FCVT_S_LU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
1992
390
      AsmString = "fcvt.s.lu $\x01, $\x02";
1993
390
      break;
1994
390
    }
1995
74
    return false;
1996
273
  case RISCV_FCVT_S_W:
1997
273
    if (MCInst_getNumOperands(MI) == 3 &&
1998
273
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1999
273
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2000
273
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2001
273
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2002
273
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2003
273
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2004
      // (FCVT_S_W FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2005
130
      AsmString = "fcvt.s.w $\x01, $\x02";
2006
130
      break;
2007
130
    }
2008
143
    return false;
2009
1.51k
  case RISCV_FCVT_S_WU:
2010
1.51k
    if (MCInst_getNumOperands(MI) == 3 &&
2011
1.51k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2012
1.51k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2013
1.51k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2014
1.51k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2015
1.51k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2016
1.51k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2017
      // (FCVT_S_WU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2018
826
      AsmString = "fcvt.s.wu $\x01, $\x02";
2019
826
      break;
2020
826
    }
2021
687
    return false;
2022
129
  case RISCV_FCVT_WU_D:
2023
129
    if (MCInst_getNumOperands(MI) == 3 &&
2024
129
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2025
129
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2026
129
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2027
129
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2028
129
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2029
129
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2030
      // (FCVT_WU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2031
34
      AsmString = "fcvt.wu.d $\x01, $\x02";
2032
34
      break;
2033
34
    }
2034
95
    return false;
2035
463
  case RISCV_FCVT_WU_S:
2036
463
    if (MCInst_getNumOperands(MI) == 3 &&
2037
463
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2038
463
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2039
463
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2040
463
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2041
463
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2042
463
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2043
      // (FCVT_WU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2044
137
      AsmString = "fcvt.wu.s $\x01, $\x02";
2045
137
      break;
2046
137
    }
2047
326
    return false;
2048
988
  case RISCV_FCVT_W_D:
2049
988
    if (MCInst_getNumOperands(MI) == 3 &&
2050
988
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2051
988
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2052
988
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2053
988
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2054
988
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2055
988
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2056
      // (FCVT_W_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2057
10
      AsmString = "fcvt.w.d $\x01, $\x02";
2058
10
      break;
2059
10
    }
2060
978
    return false;
2061
328
  case RISCV_FCVT_W_S:
2062
328
    if (MCInst_getNumOperands(MI) == 3 &&
2063
328
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2064
328
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2065
328
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2066
328
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2067
328
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2068
328
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2069
      // (FCVT_W_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2070
75
      AsmString = "fcvt.w.s $\x01, $\x02";
2071
75
      break;
2072
75
    }
2073
253
    return false;
2074
497
  case RISCV_FDIV_D:
2075
497
    if (MCInst_getNumOperands(MI) == 4 &&
2076
497
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2077
497
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2078
497
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2079
497
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2080
497
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2081
497
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2082
497
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2083
497
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2084
      // (FDIV_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2085
174
      AsmString = "fdiv.d $\x01, $\x02, $\x03";
2086
174
      break;
2087
174
    }
2088
323
    return false;
2089
1.34k
  case RISCV_FDIV_S:
2090
1.34k
    if (MCInst_getNumOperands(MI) == 4 &&
2091
1.34k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2092
1.34k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2093
1.34k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2094
1.34k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2095
1.34k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2096
1.34k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2097
1.34k
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2098
1.34k
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2099
      // (FDIV_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2100
906
      AsmString = "fdiv.s $\x01, $\x02, $\x03";
2101
906
      break;
2102
906
    }
2103
443
    return false;
2104
1.50k
  case RISCV_FENCE:
2105
1.50k
    if (MCInst_getNumOperands(MI) == 2 &&
2106
1.50k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
2107
1.50k
        MCOperand_getImm(MCInst_getOperand(MI, 0)) == 15 &&
2108
1.50k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
2109
1.50k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 15) {
2110
      // (FENCE 15, 15)
2111
46
      AsmString = "fence";
2112
46
      break;
2113
46
    }
2114
1.45k
    return false;
2115
454
  case RISCV_FMADD_D:
2116
454
    if (MCInst_getNumOperands(MI) == 5 &&
2117
454
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2118
454
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2119
454
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2120
454
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2121
454
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2122
454
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2123
454
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2124
454
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2125
454
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2126
454
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2127
      // (FMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2128
146
      AsmString = "fmadd.d $\x01, $\x02, $\x03, $\x04";
2129
146
      break;
2130
146
    }
2131
308
    return false;
2132
298
  case RISCV_FMADD_S:
2133
298
    if (MCInst_getNumOperands(MI) == 5 &&
2134
298
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2135
298
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2136
298
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2137
298
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2138
298
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2139
298
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2140
298
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2141
298
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2142
298
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2143
298
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2144
      // (FMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2145
74
      AsmString = "fmadd.s $\x01, $\x02, $\x03, $\x04";
2146
74
      break;
2147
74
    }
2148
224
    return false;
2149
271
  case RISCV_FMSUB_D:
2150
271
    if (MCInst_getNumOperands(MI) == 5 &&
2151
271
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2152
271
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2153
271
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2154
271
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2155
271
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2156
271
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2157
271
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2158
271
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2159
271
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2160
271
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2161
      // (FMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2162
99
      AsmString = "fmsub.d $\x01, $\x02, $\x03, $\x04";
2163
99
      break;
2164
99
    }
2165
172
    return false;
2166
604
  case RISCV_FMSUB_S:
2167
604
    if (MCInst_getNumOperands(MI) == 5 &&
2168
604
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2169
604
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2170
604
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2171
604
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2172
604
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2173
604
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2174
604
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2175
604
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2176
604
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2177
604
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2178
      // (FMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2179
291
      AsmString = "fmsub.s $\x01, $\x02, $\x03, $\x04";
2180
291
      break;
2181
291
    }
2182
313
    return false;
2183
84
  case RISCV_FMUL_D:
2184
84
    if (MCInst_getNumOperands(MI) == 4 &&
2185
84
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2186
84
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2187
84
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2188
84
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2189
84
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2190
84
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2191
84
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2192
84
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2193
      // (FMUL_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2194
18
      AsmString = "fmul.d $\x01, $\x02, $\x03";
2195
18
      break;
2196
18
    }
2197
66
    return false;
2198
756
  case RISCV_FMUL_S:
2199
756
    if (MCInst_getNumOperands(MI) == 4 &&
2200
756
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2201
756
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2202
756
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2203
756
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2204
756
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2205
756
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2206
756
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2207
756
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2208
      // (FMUL_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2209
475
      AsmString = "fmul.s $\x01, $\x02, $\x03";
2210
475
      break;
2211
475
    }
2212
281
    return false;
2213
275
  case RISCV_FNMADD_D:
2214
275
    if (MCInst_getNumOperands(MI) == 5 &&
2215
275
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2216
275
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2217
275
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2218
275
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2219
275
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2220
275
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2221
275
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2222
275
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2223
275
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2224
275
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2225
      // (FNMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2226
69
      AsmString = "fnmadd.d $\x01, $\x02, $\x03, $\x04";
2227
69
      break;
2228
69
    }
2229
206
    return false;
2230
198
  case RISCV_FNMADD_S:
2231
198
    if (MCInst_getNumOperands(MI) == 5 &&
2232
198
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2233
198
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2234
198
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2235
198
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2236
198
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2237
198
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2238
198
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2239
198
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2240
198
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2241
198
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2242
      // (FNMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2243
35
      AsmString = "fnmadd.s $\x01, $\x02, $\x03, $\x04";
2244
35
      break;
2245
35
    }
2246
163
    return false;
2247
319
  case RISCV_FNMSUB_D:
2248
319
    if (MCInst_getNumOperands(MI) == 5 &&
2249
319
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2250
319
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2251
319
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2252
319
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2253
319
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2254
319
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2255
319
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2256
319
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2257
319
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2258
319
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2259
      // (FNMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2260
90
      AsmString = "fnmsub.d $\x01, $\x02, $\x03, $\x04";
2261
90
      break;
2262
90
    }
2263
229
    return false;
2264
316
  case RISCV_FNMSUB_S:
2265
316
    if (MCInst_getNumOperands(MI) == 5 &&
2266
316
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2267
316
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2268
316
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2269
316
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2270
316
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2271
316
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2272
316
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2273
316
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2274
316
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2275
316
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2276
      // (FNMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2277
218
      AsmString = "fnmsub.s $\x01, $\x02, $\x03, $\x04";
2278
218
      break;
2279
218
    }
2280
98
    return false;
2281
774
  case RISCV_FSGNJN_D:
2282
774
    if (MCInst_getNumOperands(MI) == 3 &&
2283
774
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2284
774
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2285
774
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2286
774
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2287
774
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2288
774
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2289
      // (FSGNJN_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2290
12
      AsmString = "fneg.d $\x01, $\x02";
2291
12
      break;
2292
12
    }
2293
762
    return false;
2294
439
  case RISCV_FSGNJN_S:
2295
439
    if (MCInst_getNumOperands(MI) == 3 &&
2296
439
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2297
439
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2298
439
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2299
439
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2300
439
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2301
439
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2302
      // (FSGNJN_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2303
313
      AsmString = "fneg.s $\x01, $\x02";
2304
313
      break;
2305
313
    }
2306
126
    return false;
2307
656
  case RISCV_FSGNJX_D:
2308
656
    if (MCInst_getNumOperands(MI) == 3 &&
2309
656
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2310
656
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2311
656
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2312
656
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2313
656
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2314
656
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2315
      // (FSGNJX_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2316
526
      AsmString = "fabs.d $\x01, $\x02";
2317
526
      break;
2318
526
    }
2319
130
    return false;
2320
568
  case RISCV_FSGNJX_S:
2321
568
    if (MCInst_getNumOperands(MI) == 3 &&
2322
568
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2323
568
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2324
568
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2325
568
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2326
568
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2327
568
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2328
      // (FSGNJX_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2329
204
      AsmString = "fabs.s $\x01, $\x02";
2330
204
      break;
2331
204
    }
2332
364
    return false;
2333
920
  case RISCV_FSGNJ_D:
2334
920
    if (MCInst_getNumOperands(MI) == 3 &&
2335
920
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2336
920
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2337
920
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2338
920
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2339
920
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2340
920
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2341
      // (FSGNJ_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2342
492
      AsmString = "fmv.d $\x01, $\x02";
2343
492
      break;
2344
492
    }
2345
428
    return false;
2346
884
  case RISCV_FSGNJ_S:
2347
884
    if (MCInst_getNumOperands(MI) == 3 &&
2348
884
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2349
884
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2350
884
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2351
884
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2352
884
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2353
884
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2354
      // (FSGNJ_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2355
371
      AsmString = "fmv.s $\x01, $\x02";
2356
371
      break;
2357
371
    }
2358
513
    return false;
2359
137
  case RISCV_FSQRT_D:
2360
137
    if (MCInst_getNumOperands(MI) == 3 &&
2361
137
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2362
137
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2363
137
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2364
137
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2365
137
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2366
137
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2367
      // (FSQRT_D FPR64:$rd, FPR64:$rs1, { 1, 1, 1 })
2368
71
      AsmString = "fsqrt.d $\x01, $\x02";
2369
71
      break;
2370
71
    }
2371
66
    return false;
2372
807
  case RISCV_FSQRT_S:
2373
807
    if (MCInst_getNumOperands(MI) == 3 &&
2374
807
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2375
807
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2376
807
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2377
807
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2378
807
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2379
807
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2380
      // (FSQRT_S FPR32:$rd, FPR32:$rs1, { 1, 1, 1 })
2381
203
      AsmString = "fsqrt.s $\x01, $\x02";
2382
203
      break;
2383
203
    }
2384
604
    return false;
2385
201
  case RISCV_FSUB_D:
2386
201
    if (MCInst_getNumOperands(MI) == 4 &&
2387
201
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2388
201
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2389
201
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2390
201
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2391
201
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2392
201
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2393
201
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2394
201
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2395
      // (FSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2396
114
      AsmString = "fsub.d $\x01, $\x02, $\x03";
2397
114
      break;
2398
114
    }
2399
87
    return false;
2400
294
  case RISCV_FSUB_S:
2401
294
    if (MCInst_getNumOperands(MI) == 4 &&
2402
294
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2403
294
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2404
294
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2405
294
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2406
294
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2407
294
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2408
294
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2409
294
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2410
      // (FSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2411
23
      AsmString = "fsub.s $\x01, $\x02, $\x03";
2412
23
      break;
2413
23
    }
2414
271
    return false;
2415
1.03k
  case RISCV_JAL:
2416
1.03k
    if (MCInst_getNumOperands(MI) == 2 &&
2417
1.03k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2418
1.03k
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2419
      // (JAL X0, simm21_lsb0_jal:$offset)
2420
76
      AsmString = "j $\x02";
2421
76
      break;
2422
76
    }
2423
956
    if (MCInst_getNumOperands(MI) == 2 &&
2424
956
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2425
956
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2426
      // (JAL X1, simm21_lsb0_jal:$offset)
2427
168
      AsmString = "jal $\x02";
2428
168
      break;
2429
168
    }
2430
788
    return false;
2431
1.38k
  case RISCV_JALR:
2432
1.38k
    if (MCInst_getNumOperands(MI) == 3 &&
2433
1.38k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2434
1.38k
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X1 &&
2435
1.38k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2436
1.38k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2437
      // (JALR X0, X1, 0)
2438
51
      AsmString = "ret";
2439
51
      break;
2440
51
    }
2441
1.33k
    if (MCInst_getNumOperands(MI) == 3 &&
2442
1.33k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2443
1.33k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2444
1.33k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2445
1.33k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2446
1.33k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2447
      // (JALR X0, GPR:$rs, 0)
2448
225
      AsmString = "jr $\x02";
2449
225
      break;
2450
225
    }
2451
1.11k
    if (MCInst_getNumOperands(MI) == 3 &&
2452
1.11k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2453
1.11k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2454
1.11k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2455
1.11k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2456
1.11k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2457
      // (JALR X1, GPR:$rs, 0)
2458
141
      AsmString = "jalr $\x02";
2459
141
      break;
2460
141
    }
2461
970
    return false;
2462
198
  case RISCV_SFENCE_VMA:
2463
198
    if (MCInst_getNumOperands(MI) == 2 &&
2464
198
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2465
198
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2466
      // (SFENCE_VMA X0, X0)
2467
47
      AsmString = "sfence.vma";
2468
47
      break;
2469
47
    }
2470
151
    if (MCInst_getNumOperands(MI) == 2 &&
2471
151
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2472
151
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2473
151
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2474
      // (SFENCE_VMA GPR:$rs, X0)
2475
66
      AsmString = "sfence.vma $\x01";
2476
66
      break;
2477
66
    }
2478
85
    return false;
2479
119
  case RISCV_SLT:
2480
119
    if (MCInst_getNumOperands(MI) == 3 &&
2481
119
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2482
119
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2483
119
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2484
119
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2485
119
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
2486
      // (SLT GPR:$rd, GPR:$rs, X0)
2487
35
      AsmString = "sltz $\x01, $\x02";
2488
35
      break;
2489
35
    }
2490
84
    if (MCInst_getNumOperands(MI) == 3 &&
2491
84
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2492
84
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2493
84
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2494
84
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2495
84
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2496
      // (SLT GPR:$rd, X0, GPR:$rs)
2497
18
      AsmString = "sgtz $\x01, $\x03";
2498
18
      break;
2499
18
    }
2500
66
    return false;
2501
243
  case RISCV_SLTIU:
2502
243
    if (MCInst_getNumOperands(MI) == 3 &&
2503
243
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2504
243
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2505
243
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2506
243
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2507
243
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2508
243
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 1) {
2509
      // (SLTIU GPR:$rd, GPR:$rs, 1)
2510
34
      AsmString = "seqz $\x01, $\x02";
2511
34
      break;
2512
34
    }
2513
209
    return false;
2514
44
  case RISCV_SLTU:
2515
44
    if (MCInst_getNumOperands(MI) == 3 &&
2516
44
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2517
44
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2518
44
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2519
44
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2520
44
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2521
      // (SLTU GPR:$rd, X0, GPR:$rs)
2522
10
      AsmString = "snez $\x01, $\x03";
2523
10
      break;
2524
10
    }
2525
34
    return false;
2526
102
  case RISCV_SUB:
2527
102
    if (MCInst_getNumOperands(MI) == 3 &&
2528
102
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2529
102
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2530
102
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2531
102
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2532
102
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2533
      // (SUB GPR:$rd, X0, GPR:$rs)
2534
36
      AsmString = "neg $\x01, $\x03";
2535
36
      break;
2536
36
    }
2537
66
    return false;
2538
371
  case RISCV_SUBW:
2539
371
    if (MCInst_getNumOperands(MI) == 3 &&
2540
371
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2541
371
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2542
371
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2543
371
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2544
371
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2545
      // (SUBW GPR:$rd, X0, GPR:$rs)
2546
143
      AsmString = "negw $\x01, $\x03";
2547
143
      break;
2548
143
    }
2549
228
    return false;
2550
316
  case RISCV_XORI:
2551
316
    if (MCInst_getNumOperands(MI) == 3 &&
2552
316
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2553
316
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2554
316
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2555
316
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2556
316
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2557
316
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1) {
2558
      // (XORI GPR:$rd, GPR:$rs, -1)
2559
18
      AsmString = "not $\x01, $\x02";
2560
18
      break;
2561
18
    }
2562
298
    return false;
2563
104k
  }
2564
2565
29.2k
  AsmStringLen = strlen(AsmString);
2566
29.2k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2567
0
    tmpString = cs_strdup(AsmString);
2568
29.2k
  else
2569
29.2k
    tmpString = memcpy(tmpString, AsmString, 1 + AsmStringLen);
2570
2571
191k
  while (AsmString[I] != ' ' && AsmString[I] != '\t' &&
2572
191k
         AsmString[I] != '$' && AsmString[I] != '\0')
2573
162k
    ++I;
2574
29.2k
  tmpString[I] = 0;
2575
29.2k
  SStream_concat0(OS, tmpString);
2576
29.2k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2577
    /* Free the possible cs_strdup() memory. PR#1424. */
2578
0
    cs_mem_free(tmpString);
2579
29.2k
#undef ASMSTRING_CONTAIN_SIZE
2580
2581
29.2k
  if (AsmString[I] != '\0') {
2582
29.0k
    if (AsmString[I] == ' ' || AsmString[I] == '\t') {
2583
29.0k
      SStream_concat0(OS, " ");
2584
29.0k
      ++I;
2585
29.0k
    }
2586
116k
    do {
2587
116k
      if (AsmString[I] == '$') {
2588
58.2k
        ++I;
2589
58.2k
        if (AsmString[I] == (char)0xff) {
2590
13.9k
          ++I;
2591
13.9k
          int OpIdx = AsmString[I++] - 1;
2592
13.9k
          int PrintMethodIdx = AsmString[I++] - 1;
2593
13.9k
          printCustomAliasOperand(MI, OpIdx, PrintMethodIdx, OS);
2594
13.9k
        } else
2595
44.2k
          printOperand(MI, (unsigned)(AsmString[I++]) - 1, OS);
2596
58.4k
      } else {
2597
58.4k
        SStream_concat1(OS, AsmString[I++]);
2598
58.4k
      }
2599
116k
    } while (AsmString[I] != '\0');
2600
29.0k
  }
2601
2602
29.2k
  return true;
2603
104k
}
2604
2605
static void printCustomAliasOperand(
2606
         MCInst *MI, unsigned OpIdx,
2607
         unsigned PrintMethodIdx,
2608
13.9k
         SStream *OS) {
2609
13.9k
  switch (PrintMethodIdx) {
2610
0
  default:
2611
0
    CS_ASSERT(0 && "Unknown PrintMethod kind");
2612
0
    break;
2613
13.9k
  case 0:
2614
13.9k
    printCSRSystemRegister(MI, OpIdx, OS);
2615
13.9k
    break;
2616
13.9k
  }
2617
13.9k
}
2618
2619
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
2620
1.09k
                  unsigned PredicateIndex) {
2621
  // TODO: need some constant untils operate the MCOperand,
2622
  // but current CAPSTONE does't have.
2623
  // So, We just return true
2624
1.09k
  return true;
2625
2626
#if 0
2627
  switch (PredicateIndex) {
2628
  default:
2629
    llvm_unreachable("Unknown MCOperandPredicate kind");
2630
    break;
2631
  case 1: {
2632
2633
    int64_t Imm;
2634
    if (MCOp.evaluateAsConstantImm(Imm))
2635
      return isShiftedInt<12, 1>(Imm);
2636
    return MCOp.isBareSymbolRef();
2637
  
2638
    }
2639
  case 2: {
2640
2641
    int64_t Imm;
2642
    if (MCOp.evaluateAsConstantImm(Imm))
2643
      return isShiftedInt<20, 1>(Imm);
2644
    return MCOp.isBareSymbolRef();
2645
  
2646
    }
2647
  }
2648
#endif
2649
1.09k
}
2650
2651
#endif // PRINT_ALIAS_INSTR