Coverage Report

Created: 2025-07-18 06:43

/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
1.81k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
2.64k
#define BIT_5(A)  ((A) & 0x00000020)
61
8.42k
#define BIT_6(A)  ((A) & 0x00000040)
62
8.42k
#define BIT_7(A)  ((A) & 0x00000080)
63
19.9k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.07k
#define BIT_A(A)  ((A) & 0x00000400)
66
21.4k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
20.4k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.05k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
93.8k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
167k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
11.5k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
19.9k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
8.42k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
8.42k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
16.5k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
26.5k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
16.5k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
16.5k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
8.42k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
3.87k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
8.42k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
2.05k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
15.7k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
15.7k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
625k
{
149
625k
  const uint16_t v0 = info->code[addr + 0];
150
625k
  const uint16_t v1 = info->code[addr + 1];
151
625k
  return (v0 << 8) | v1;
152
625k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
274k
{
156
274k
  const uint32_t v0 = info->code[addr + 0];
157
274k
  const uint32_t v1 = info->code[addr + 1];
158
274k
  const uint32_t v2 = info->code[addr + 2];
159
274k
  const uint32_t v3 = info->code[addr + 3];
160
274k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
274k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
110
{
165
110
  const uint64_t v0 = info->code[addr + 0];
166
110
  const uint64_t v1 = info->code[addr + 1];
167
110
  const uint64_t v2 = info->code[addr + 2];
168
110
  const uint64_t v3 = info->code[addr + 3];
169
110
  const uint64_t v4 = info->code[addr + 4];
170
110
  const uint64_t v5 = info->code[addr + 5];
171
110
  const uint64_t v6 = info->code[addr + 6];
172
110
  const uint64_t v7 = info->code[addr + 7];
173
110
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
110
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
626k
{
178
626k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
626k
  if (info->code_len < addr + 2) {
180
948
    return 0xaaaa;
181
948
  }
182
625k
  return m68k_read_disassembler_16(info, addr);
183
626k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
276k
{
187
276k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
276k
  if (info->code_len < addr + 4) {
189
2.82k
    return 0xaaaaaaaa;
190
2.82k
  }
191
274k
  return m68k_read_disassembler_32(info, addr);
192
276k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
116
{
196
116
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
116
  if (info->code_len < addr + 8) {
198
6
    return 0xaaaaaaaaaaaaaaaaLL;
199
6
  }
200
110
  return m68k_read_disassembler_64(info, addr);
201
116
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
57.4k
  do {           \
269
57.4k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
19.1k
      d68000_invalid(info);   \
271
19.1k
      return;       \
272
19.1k
    }          \
273
57.4k
  } while (0)
274
275
21.3k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
604k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
276k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
116
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
21.3k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
342k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
13.5k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
116
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
13.5k
{
302
13.5k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
13.5k
}
304
305
static int make_int_16(int value)
306
4.31k
{
307
4.31k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
4.31k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
19.9k
{
312
19.9k
  uint32_t extension = read_imm_16(info);
313
314
19.9k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
19.9k
  if (EXT_FULL(extension)) {
317
8.42k
    uint32_t preindex;
318
8.42k
    uint32_t postindex;
319
320
8.42k
    op->mem.base_reg = M68K_REG_INVALID;
321
8.42k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
8.42k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
8.42k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
8.42k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
4.47k
      if (is_pc) {
335
227
        op->mem.base_reg = M68K_REG_PC;
336
4.24k
      } else {
337
4.24k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
4.24k
      }
339
4.47k
    }
340
341
8.42k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
4.98k
      if (EXT_INDEX_AR(extension)) {
343
1.77k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
3.21k
      } else {
345
3.21k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
3.21k
      }
347
348
4.98k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
4.98k
      if (EXT_INDEX_SCALE(extension)) {
351
2.74k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.74k
      }
353
4.98k
    }
354
355
8.42k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
8.42k
    postindex = (extension & 7) > 4;
357
358
8.42k
    if (preindex) {
359
3.24k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
5.17k
    } else if (postindex) {
361
2.85k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
2.85k
    }
363
364
8.42k
    return;
365
8.42k
  }
366
367
11.5k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
11.5k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
11.5k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.29k
    if (is_pc) {
372
245
      op->mem.base_reg = M68K_REG_PC;
373
245
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.04k
    } else {
375
1.04k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.04k
    }
377
10.2k
  } else {
378
10.2k
    if (is_pc) {
379
904
      op->mem.base_reg = M68K_REG_PC;
380
904
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
9.35k
    } else {
382
9.35k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
9.35k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
9.35k
    }
385
386
10.2k
    op->mem.disp = (int8_t)(extension & 0xff);
387
10.2k
  }
388
389
11.5k
  if (EXT_INDEX_SCALE(extension)) {
390
7.27k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
7.27k
  }
392
11.5k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
181k
{
397
  // default to memory
398
399
181k
  op->type = M68K_OP_MEM;
400
401
181k
  switch (instruction & 0x3f) {
402
57.3k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
57.3k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
57.3k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
57.3k
      op->type = M68K_OP_REG;
407
57.3k
      break;
408
409
9.19k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
9.19k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
9.19k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
9.19k
      op->type = M68K_OP_REG;
414
9.19k
      break;
415
416
22.0k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
22.0k
      op->address_mode = M68K_AM_REGI_ADDR;
419
22.0k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
22.0k
      break;
421
422
19.5k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
19.5k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
19.5k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
19.5k
      break;
427
428
29.7k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
29.7k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
29.7k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
29.7k
      break;
433
434
12.9k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
12.9k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
12.9k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
12.9k
      op->mem.disp = (int16_t)read_imm_16(info);
439
12.9k
      break;
440
441
18.3k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
18.3k
      get_with_index_address_mode(info, op, instruction, size, false);
444
18.3k
      break;
445
446
2.05k
    case 0x38:
447
      /* absolute short address */
448
2.05k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
2.05k
      op->imm = read_imm_16(info);
450
2.05k
      break;
451
452
1.35k
    case 0x39:
453
      /* absolute long address */
454
1.35k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.35k
      op->imm = read_imm_32(info);
456
1.35k
      break;
457
458
3.57k
    case 0x3a:
459
      /* program counter with displacement */
460
3.57k
      op->address_mode = M68K_AM_PCI_DISP;
461
3.57k
      op->mem.disp = (int16_t)read_imm_16(info);
462
3.57k
      break;
463
464
1.61k
    case 0x3b:
465
      /* program counter with index */
466
1.61k
      get_with_index_address_mode(info, op, instruction, size, true);
467
1.61k
      break;
468
469
3.38k
    case 0x3c:
470
3.38k
      op->address_mode = M68K_AM_IMMEDIATE;
471
3.38k
      op->type = M68K_OP_IMM;
472
473
3.38k
      if (size == 1)
474
1.05k
        op->imm = read_imm_8(info) & 0xff;
475
2.32k
      else if (size == 2)
476
1.56k
        op->imm = read_imm_16(info) & 0xffff;
477
765
      else if (size == 4)
478
649
        op->imm = read_imm_32(info);
479
116
      else
480
116
        op->imm = read_imm_64(info);
481
482
3.38k
      break;
483
484
504
    default:
485
504
      break;
486
181k
  }
487
181k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
44.0k
{
491
44.0k
  info->groups[info->groups_count++] = (uint8_t)group;
492
44.0k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
252k
{
496
252k
  cs_m68k* ext;
497
498
252k
  MCInst_setOpcode(info->inst, opcode);
499
500
252k
  ext = &info->extension;
501
502
252k
  ext->op_count = (uint8_t)count;
503
252k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
252k
  ext->op_size.cpu_size = size;
505
506
252k
  return ext;
507
252k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
21.2k
{
511
21.2k
  cs_m68k_op* op0;
512
21.2k
  cs_m68k_op* op1;
513
21.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
21.2k
  op0 = &ext->operands[0];
516
21.2k
  op1 = &ext->operands[1];
517
518
21.2k
  if (isDreg) {
519
21.2k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
21.2k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
21.2k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
21.2k
  get_ea_mode_op(info, op1, info->ir, size);
527
21.2k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
21.2k
{
531
21.2k
  build_re_gen_1(info, true, opcode, size);
532
21.2k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
21.6k
{
536
21.6k
  cs_m68k_op* op0;
537
21.6k
  cs_m68k_op* op1;
538
21.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
21.6k
  op0 = &ext->operands[0];
541
21.6k
  op1 = &ext->operands[1];
542
543
21.6k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
21.6k
  if (isDreg) {
546
21.6k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
21.6k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
21.6k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
21.6k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
5.09k
{
556
5.09k
  cs_m68k_op* op0;
557
5.09k
  cs_m68k_op* op1;
558
5.09k
  cs_m68k_op* op2;
559
5.09k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
5.09k
  op0 = &ext->operands[0];
562
5.09k
  op1 = &ext->operands[1];
563
5.09k
  op2 = &ext->operands[2];
564
565
5.09k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
5.09k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
5.09k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
5.09k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
5.09k
  if (imm > 0) {
572
914
    ext->op_count = 3;
573
914
    op2->type = M68K_OP_IMM;
574
914
    op2->address_mode = M68K_AM_IMMEDIATE;
575
914
    op2->imm = imm;
576
914
  }
577
5.09k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
5.87k
{
581
5.87k
  cs_m68k_op* op0;
582
5.87k
  cs_m68k_op* op1;
583
5.87k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
5.87k
  op0 = &ext->operands[0];
586
5.87k
  op1 = &ext->operands[1];
587
588
5.87k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
5.87k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
5.87k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
5.87k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
5.87k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
26.6k
{
597
26.6k
  cs_m68k_op* op0;
598
26.6k
  cs_m68k_op* op1;
599
26.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
26.6k
  op0 = &ext->operands[0];
602
26.6k
  op1 = &ext->operands[1];
603
604
26.6k
  op0->type = M68K_OP_IMM;
605
26.6k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
26.6k
  op0->imm = imm;
607
608
26.6k
  get_ea_mode_op(info, op1, info->ir, size);
609
26.6k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
7.63k
{
613
7.63k
  cs_m68k_op* op0;
614
7.63k
  cs_m68k_op* op1;
615
7.63k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
7.63k
  op0 = &ext->operands[0];
618
7.63k
  op1 = &ext->operands[1];
619
620
7.63k
  op0->type = M68K_OP_IMM;
621
7.63k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
7.63k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
7.63k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
7.63k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
7.63k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
7.06k
{
630
7.06k
  cs_m68k_op* op0;
631
7.06k
  cs_m68k_op* op1;
632
7.06k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
7.06k
  op0 = &ext->operands[0];
635
7.06k
  op1 = &ext->operands[1];
636
637
7.06k
  op0->type = M68K_OP_IMM;
638
7.06k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
7.06k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
7.06k
  get_ea_mode_op(info, op1, info->ir, size);
642
7.06k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
3.07k
{
646
3.07k
  cs_m68k_op* op0;
647
3.07k
  cs_m68k_op* op1;
648
3.07k
  cs_m68k_op* op2;
649
3.07k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
3.07k
  op0 = &ext->operands[0];
652
3.07k
  op1 = &ext->operands[1];
653
3.07k
  op2 = &ext->operands[2];
654
655
3.07k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
3.07k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
3.07k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
3.07k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
3.07k
  if (imm > 0) {
662
1.16k
    ext->op_count = 3;
663
1.16k
    op2->type = M68K_OP_IMM;
664
1.16k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.16k
    op2->imm = imm;
666
1.16k
  }
667
3.07k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
16.9k
{
671
16.9k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
16.9k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
16.9k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
10.9k
{
677
10.9k
  cs_m68k_op* op0;
678
10.9k
  cs_m68k_op* op1;
679
10.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
10.9k
  op0 = &ext->operands[0];
682
10.9k
  op1 = &ext->operands[1];
683
684
10.9k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
10.9k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
10.9k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
10.9k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
27.6k
{
692
27.6k
  cs_m68k_op* op0;
693
27.6k
  cs_m68k_op* op1;
694
27.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
27.6k
  op0 = &ext->operands[0];
697
27.6k
  op1 = &ext->operands[1];
698
699
27.6k
  get_ea_mode_op(info, op0, info->ir, size);
700
27.6k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
27.6k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
972
{
705
972
  cs_m68k_op* op0;
706
972
  cs_m68k_op* op1;
707
972
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
972
  op0 = &ext->operands[0];
710
972
  op1 = &ext->operands[1];
711
712
972
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
972
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
972
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
972
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
972
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
625
{
721
625
  cs_m68k_op* op0;
722
625
  cs_m68k_op* op1;
723
625
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
625
  op0 = &ext->operands[0];
726
625
  op1 = &ext->operands[1];
727
728
625
  op0->type = M68K_OP_IMM;
729
625
  op0->address_mode = M68K_AM_IMMEDIATE;
730
625
  op0->imm = imm;
731
732
625
  op1->address_mode = M68K_AM_NONE;
733
625
  op1->reg = reg;
734
625
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
15.5k
{
738
15.5k
  cs_m68k_op* op;
739
15.5k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
15.5k
  op = &ext->operands[0];
742
743
15.5k
  op->type = M68K_OP_BR_DISP;
744
15.5k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
15.5k
  op->br_disp.disp = displacement;
746
15.5k
  op->br_disp.disp_size = size;
747
748
15.5k
  set_insn_group(info, M68K_GRP_JUMP);
749
15.5k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
15.5k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
3.42k
{
754
3.42k
  cs_m68k_op* op;
755
3.42k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
3.42k
  op = &ext->operands[0];
758
759
3.42k
  op->type = M68K_OP_IMM;
760
3.42k
  op->address_mode = M68K_AM_IMMEDIATE;
761
3.42k
  op->imm = immediate;
762
763
3.42k
  set_insn_group(info, M68K_GRP_JUMP);
764
3.42k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
11.2k
{
768
11.2k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
11.2k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
856
{
773
856
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
856
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
985
{
778
985
  cs_m68k_op* op0;
779
985
  cs_m68k_op* op1;
780
985
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
985
  op0 = &ext->operands[0];
783
985
  op1 = &ext->operands[1];
784
785
985
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
985
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
985
  op1->type = M68K_OP_BR_DISP;
789
985
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
985
  op1->br_disp.disp = displacement;
791
985
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
985
  set_insn_group(info, M68K_GRP_JUMP);
794
985
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
985
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
685
{
799
685
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
685
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
371
{
804
371
  cs_m68k_op* op0;
805
371
  cs_m68k_op* op1;
806
371
  cs_m68k_op* op2;
807
371
  uint32_t extension = read_imm_16(info);
808
371
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
371
  op0 = &ext->operands[0];
811
371
  op1 = &ext->operands[1];
812
371
  op2 = &ext->operands[2];
813
814
371
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
371
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
371
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
371
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
371
  get_ea_mode_op(info, op2, info->ir, size);
821
371
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
2.64k
{
825
2.64k
  uint8_t offset;
826
2.64k
  uint8_t width;
827
2.64k
  cs_m68k_op* op_ea;
828
2.64k
  cs_m68k_op* op1;
829
2.64k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
2.64k
  uint32_t extension = read_imm_16(info);
831
832
2.64k
  op_ea = &ext->operands[0];
833
2.64k
  op1 = &ext->operands[1];
834
835
2.64k
  if (BIT_B(extension))
836
1.41k
    offset = (extension >> 6) & 7;
837
1.22k
  else
838
1.22k
    offset = (extension >> 6) & 31;
839
840
2.64k
  if (BIT_5(extension))
841
1.90k
    width = extension & 7;
842
735
  else
843
735
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
2.64k
  if (has_d_arg) {
846
1.48k
    ext->op_count = 2;
847
1.48k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.48k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.48k
  }
850
851
2.64k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
2.64k
  op_ea->mem.bitfield = 1;
854
2.64k
  op_ea->mem.width = width;
855
2.64k
  op_ea->mem.offset = offset;
856
2.64k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
443
{
860
443
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
443
  cs_m68k_op* op;
862
863
443
  op = &ext->operands[0];
864
865
443
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
443
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
443
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
444
{
871
444
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
444
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
4.08k
  for (v >>= 1; v; v >>= 1) {
875
3.64k
    r <<= 1;
876
3.64k
    r |= v & 1;
877
3.64k
    s--;
878
3.64k
  }
879
880
444
  return r <<= s; // shift when v's highest bits are zero
881
444
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.04k
{
885
1.04k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.04k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
5.87k
  for (v >>= 1; v; v >>= 1) {
889
4.82k
    r <<= 1;
890
4.82k
    r |= v & 1;
891
4.82k
    s--;
892
4.82k
  }
893
894
1.04k
  return r <<= s; // shift when v's highest bits are zero
895
1.04k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
1.52k
{
900
1.52k
  cs_m68k_op* op0;
901
1.52k
  cs_m68k_op* op1;
902
1.52k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
1.52k
  op0 = &ext->operands[0];
905
1.52k
  op1 = &ext->operands[1];
906
907
1.52k
  op0->type = M68K_OP_REG_BITS;
908
1.52k
  op0->register_bits = read_imm_16(info);
909
910
1.52k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
1.52k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
444
    op0->register_bits = reverse_bits(op0->register_bits);
914
1.52k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.50k
{
918
1.50k
  cs_m68k_op* op0;
919
1.50k
  cs_m68k_op* op1;
920
1.50k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.50k
  op0 = &ext->operands[0];
923
1.50k
  op1 = &ext->operands[1];
924
925
1.50k
  op1->type = M68K_OP_REG_BITS;
926
1.50k
  op1->register_bits = read_imm_16(info);
927
928
1.50k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.50k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
40.2k
{
933
40.2k
  cs_m68k_op* op;
934
40.2k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
40.2k
  MCInst_setOpcode(info->inst, opcode);
937
938
40.2k
  op = &ext->operands[0];
939
940
40.2k
  op->type = M68K_OP_IMM;
941
40.2k
  op->address_mode = M68K_AM_IMMEDIATE;
942
40.2k
  op->imm = data;
943
40.2k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
211
{
947
211
  build_imm(info, M68K_INS_ILLEGAL, data);
948
211
}
949
950
static void build_invalid(m68k_info *info, int data)
951
40.0k
{
952
40.0k
  build_imm(info, M68K_INS_INVALID, data);
953
40.0k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.66k
{
957
1.66k
  uint32_t word3;
958
1.66k
  uint32_t extension;
959
1.66k
  cs_m68k_op* op0;
960
1.66k
  cs_m68k_op* op1;
961
1.66k
  cs_m68k_op* op2;
962
1.66k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.66k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.66k
  word3 = peek_imm_32(info) & 0xffff;
967
1.66k
  if (!instruction_is_valid(info, word3))
968
611
    return;
969
970
1.05k
  op0 = &ext->operands[0];
971
1.05k
  op1 = &ext->operands[1];
972
1.05k
  op2 = &ext->operands[2];
973
974
1.05k
  extension = read_imm_32(info);
975
976
1.05k
  op0->address_mode = M68K_AM_NONE;
977
1.05k
  op0->type = M68K_OP_REG_PAIR;
978
1.05k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.05k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.05k
  op1->address_mode = M68K_AM_NONE;
982
1.05k
  op1->type = M68K_OP_REG_PAIR;
983
1.05k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.05k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.05k
  reg_0 = (extension >> 28) & 7;
987
1.05k
  reg_1 = (extension >> 12) & 7;
988
989
1.05k
  op2->address_mode = M68K_AM_NONE;
990
1.05k
  op2->type = M68K_OP_REG_PAIR;
991
1.05k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.05k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.05k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
425
{
997
425
  cs_m68k_op* op0;
998
425
  cs_m68k_op* op1;
999
425
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
425
  uint32_t extension = read_imm_16(info);
1002
1003
425
  if (BIT_B(extension))
1004
68
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
357
  else
1006
357
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
425
  op0 = &ext->operands[0];
1009
425
  op1 = &ext->operands[1];
1010
1011
425
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
425
  op1->address_mode = M68K_AM_NONE;
1014
425
  op1->type = M68K_OP_REG;
1015
425
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
425
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.01k
{
1020
1.01k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.01k
  int i;
1022
1023
3.04k
  for (i = 0; i < 2; ++i) {
1024
2.02k
    cs_m68k_op* op = &ext->operands[i];
1025
2.02k
    const int d = data[i];
1026
2.02k
    const int m = modes[i];
1027
1028
2.02k
    op->type = M68K_OP_MEM;
1029
1030
2.02k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.28k
      op->address_mode = m;
1032
1.28k
      op->reg = M68K_REG_A0 + d;
1033
1.28k
    } else {
1034
742
      op->address_mode = m;
1035
742
      op->imm = d;
1036
742
    }
1037
2.02k
  }
1038
1.01k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
403
{
1042
403
  cs_m68k_op* op0;
1043
403
  cs_m68k_op* op1;
1044
403
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
403
  op0 = &ext->operands[0];
1047
403
  op1 = &ext->operands[1];
1048
1049
403
  op0->address_mode = M68K_AM_NONE;
1050
403
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
403
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
403
  op1->type = M68K_OP_IMM;
1054
403
  op1->imm = disp;
1055
403
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.31k
{
1059
1.31k
  cs_m68k_op* op0;
1060
1.31k
  cs_m68k_op* op1;
1061
1.31k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.31k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
369
    case 0:
1066
369
      d68000_invalid(info);
1067
369
      return;
1068
      // Line
1069
113
    case 1:
1070
113
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
113
      break;
1072
      // Page
1073
633
    case 2:
1074
633
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
633
      break;
1076
      // All
1077
202
    case 3:
1078
202
      ext->op_count = 1;
1079
202
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
202
      break;
1081
1.31k
  }
1082
1083
948
  op0 = &ext->operands[0];
1084
948
  op1 = &ext->operands[1];
1085
1086
948
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
948
  op0->type = M68K_OP_IMM;
1088
948
  op0->imm = (info->ir >> 6) & 3;
1089
1090
948
  op1->type = M68K_OP_MEM;
1091
948
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
948
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
948
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
747
{
1097
747
  cs_m68k_op* op0;
1098
747
  cs_m68k_op* op1;
1099
747
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
747
  op0 = &ext->operands[0];
1102
747
  op1 = &ext->operands[1];
1103
1104
747
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
747
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
747
  op1->type = M68K_OP_MEM;
1108
747
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
747
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
747
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.24k
{
1114
1.24k
  cs_m68k_op* op0;
1115
1.24k
  cs_m68k_op* op1;
1116
1.24k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.24k
  op0 = &ext->operands[0];
1119
1.24k
  op1 = &ext->operands[1];
1120
1121
1.24k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.24k
  op0->type = M68K_OP_MEM;
1123
1.24k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.24k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.24k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.24k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
615
{
1131
615
  cs_m68k_op* op0;
1132
615
  cs_m68k_op* op1;
1133
615
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
615
  uint32_t extension = read_imm_16(info);
1135
1136
615
  op0 = &ext->operands[0];
1137
615
  op1 = &ext->operands[1];
1138
1139
615
  if (BIT_B(extension)) {
1140
473
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
473
    get_ea_mode_op(info, op1, info->ir, size);
1142
473
  } else {
1143
142
    get_ea_mode_op(info, op0, info->ir, size);
1144
142
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
142
  }
1146
615
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
21.6k
{
1150
21.6k
  build_er_gen_1(info, true, opcode, size);
1151
21.6k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
21.0k
{
1194
21.0k
  build_invalid(info, info->ir);
1195
21.0k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
211
{
1199
211
  build_illegal(info, info->ir);
1200
211
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
8.46k
{
1204
8.46k
  build_invalid(info, info->ir);
1205
8.46k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
10.5k
{
1209
10.5k
  build_invalid(info, info->ir);
1210
10.5k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
647
{
1214
647
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
647
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
121
{
1219
121
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
121
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
646
{
1224
646
  build_er_1(info, M68K_INS_ADD, 1);
1225
646
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
803
{
1229
803
  build_er_1(info, M68K_INS_ADD, 2);
1230
803
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
643
{
1234
643
  build_er_1(info, M68K_INS_ADD, 4);
1235
643
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
363
{
1239
363
  build_re_1(info, M68K_INS_ADD, 1);
1240
363
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
492
{
1244
492
  build_re_1(info, M68K_INS_ADD, 2);
1245
492
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
924
{
1249
924
  build_re_1(info, M68K_INS_ADD, 4);
1250
924
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
1.50k
{
1254
1.50k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
1.50k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
1.73k
{
1259
1.73k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
1.73k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
1.46k
{
1264
1.46k
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
1.46k
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
482
{
1269
482
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
482
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
248
{
1274
248
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
248
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
595
{
1279
595
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
595
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
1.86k
{
1284
1.86k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
1.86k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
555
{
1289
555
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
555
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
510
{
1294
510
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
510
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
375
{
1299
375
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
375
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
72
{
1304
72
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
72
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
587
{
1309
587
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
587
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
351
{
1314
351
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
351
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
123
{
1319
123
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
123
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
911
{
1324
911
  build_er_1(info, M68K_INS_AND, 1);
1325
911
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
416
{
1329
416
  build_er_1(info, M68K_INS_AND, 2);
1330
416
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
715
{
1334
715
  build_er_1(info, M68K_INS_AND, 4);
1335
715
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
306
{
1339
306
  build_re_1(info, M68K_INS_AND, 1);
1340
306
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
542
{
1344
542
  build_re_1(info, M68K_INS_AND, 2);
1345
542
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
323
{
1349
323
  build_re_1(info, M68K_INS_AND, 4);
1350
323
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
874
{
1354
874
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
874
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
263
{
1359
263
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
263
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
646
{
1364
646
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
646
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
85
{
1369
85
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
85
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
27
{
1374
27
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
27
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
850
{
1379
850
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
850
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
318
{
1384
318
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
318
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
580
{
1389
580
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
580
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
124
{
1394
124
  build_r(info, M68K_INS_ASR, 1);
1395
124
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
137
{
1399
137
  build_r(info, M68K_INS_ASR, 2);
1400
137
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
416
{
1404
416
  build_r(info, M68K_INS_ASR, 4);
1405
416
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
384
{
1409
384
  build_ea(info, M68K_INS_ASR, 2);
1410
384
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
594
{
1414
594
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
594
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
539
{
1419
539
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
539
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
139
{
1424
139
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
139
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
313
{
1429
313
  build_r(info, M68K_INS_ASL, 1);
1430
313
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
311
{
1434
311
  build_r(info, M68K_INS_ASL, 2);
1435
311
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
301
{
1439
301
  build_r(info, M68K_INS_ASL, 4);
1440
301
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
383
{
1444
383
  build_ea(info, M68K_INS_ASL, 2);
1445
383
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
10.1k
{
1449
10.1k
  build_bcc(info, 1, make_int_8(info->ir));
1450
10.1k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
962
{
1454
962
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
962
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
506
{
1459
506
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
126
  build_bcc(info, 4, read_imm_32(info));
1461
126
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
1.42k
{
1465
1.42k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
1.42k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
282
{
1470
282
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
282
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.78k
{
1475
1.78k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.78k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
47
{
1480
47
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
47
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
942
{
1485
942
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
609
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
609
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
627
{
1491
627
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
431
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
431
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
342
{
1498
342
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
251
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
251
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
496
{
1504
496
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
267
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
267
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
424
{
1510
424
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
216
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
216
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
829
{
1516
829
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
559
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
559
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
553
{
1522
553
  cs_m68k* ext = &info->extension;
1523
553
  cs_m68k_op temp;
1524
1525
553
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
439
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
439
  temp = ext->operands[0];
1531
439
  ext->operands[0] = ext->operands[1];
1532
439
  ext->operands[1] = temp;
1533
439
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
202
{
1537
202
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
131
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
131
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
348
{
1543
348
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
348
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
2.16k
{
1548
2.16k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
2.16k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
260
{
1553
260
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
260
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
191
{
1558
191
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
148
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
148
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
2.53k
{
1564
2.53k
  build_re_1(info, M68K_INS_BSET, 1);
1565
2.53k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
76
{
1569
76
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
76
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
1.29k
{
1574
1.29k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
1.29k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
357
{
1579
357
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
357
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
608
{
1584
608
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
74
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
74
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
3.19k
{
1590
3.19k
  build_re_1(info, M68K_INS_BTST, 4);
1591
3.19k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
143
{
1595
143
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
143
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
251
{
1600
251
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
281
{
1606
281
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
34
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
34
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
498
{
1612
498
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
261
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
261
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
143
{
1618
143
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
76
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
76
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
1.54k
{
1624
1.54k
  build_cas2(info, 2);
1625
1.54k
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
125
{
1629
125
  build_cas2(info, 4);
1630
125
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
368
{
1634
368
  build_er_1(info, M68K_INS_CHK, 2);
1635
368
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
844
{
1639
844
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
444
  build_er_1(info, M68K_INS_CHK, 4);
1641
444
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
292
{
1645
292
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
177
  build_chk2_cmp2(info, 1);
1647
177
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
605
{
1651
605
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
205
  build_chk2_cmp2(info, 2);
1653
205
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
110
{
1657
110
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
43
  build_chk2_cmp2(info, 4);
1659
43
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
686
{
1663
686
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
433
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
433
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
362
{
1669
362
  build_ea(info, M68K_INS_CLR, 1);
1670
362
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
504
{
1674
504
  build_ea(info, M68K_INS_CLR, 2);
1675
504
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
290
{
1679
290
  build_ea(info, M68K_INS_CLR, 4);
1680
290
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
1.25k
{
1684
1.25k
  build_er_1(info, M68K_INS_CMP, 1);
1685
1.25k
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
931
{
1689
931
  build_er_1(info, M68K_INS_CMP, 2);
1690
931
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.99k
{
1694
1.99k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.99k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
368
{
1699
368
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
368
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
471
{
1704
471
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
471
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
532
{
1709
532
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
532
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
315
{
1714
315
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
128
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
128
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
276
{
1720
276
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
70
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
70
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
160
{
1726
160
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
160
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
384
{
1731
384
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
313
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
313
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
116
{
1737
116
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
39
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
39
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
139
{
1743
139
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
139
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
239
{
1748
239
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
137
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
137
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
427
{
1754
427
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
226
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
226
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
344
{
1760
344
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
344
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
510
{
1765
510
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
510
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
118
{
1770
118
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
118
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
2.88k
{
1775
2.88k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
2.88k
  op->type = M68K_OP_BR_DISP;
1777
2.88k
  op->br_disp.disp = displacement;
1778
2.88k
  op->br_disp.disp_size = size;
1779
2.88k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
1.63k
{
1783
1.63k
  cs_m68k_op* op0;
1784
1.63k
  cs_m68k* ext;
1785
1.63k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.23k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
70
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
70
    info->pc += 2;
1791
70
    return;
1792
70
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.16k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.16k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.16k
  op0 = &ext->operands[0];
1799
1800
1.16k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.16k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.16k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.16k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
2.32k
{
1808
2.32k
  cs_m68k* ext;
1809
2.32k
  cs_m68k_op* op0;
1810
1811
2.32k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.13k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.13k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.13k
  op0 = &ext->operands[0];
1818
1819
1.13k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.13k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.13k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.13k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
912
{
1827
912
  cs_m68k* ext;
1828
912
  cs_m68k_op* op0;
1829
912
  cs_m68k_op* op1;
1830
912
  uint32_t ext1, ext2;
1831
1832
912
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
584
  ext1 = read_imm_16(info);
1835
584
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
584
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
584
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
584
  op0 = &ext->operands[0];
1842
584
  op1 = &ext->operands[1];
1843
1844
584
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
584
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
584
  set_insn_group(info, M68K_GRP_JUMP);
1849
584
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
584
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.08k
{
1854
1.08k
  cs_m68k_op* special;
1855
1.08k
  cs_m68k_op* op_ea;
1856
1857
1.08k
  int regsel = (extension >> 10) & 0x7;
1858
1.08k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.08k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.08k
  special = &ext->operands[0];
1863
1.08k
  op_ea = &ext->operands[1];
1864
1865
1.08k
  if (!dir) {
1866
861
    cs_m68k_op* t = special;
1867
861
    special = op_ea;
1868
861
    op_ea = t;
1869
861
  }
1870
1871
1.08k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.08k
  if (regsel & 4)
1874
478
    special->reg = M68K_REG_FPCR;
1875
609
  else if (regsel & 2)
1876
144
    special->reg = M68K_REG_FPSR;
1877
465
  else if (regsel & 1)
1878
278
    special->reg = M68K_REG_FPIAR;
1879
1.08k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.12k
{
1883
2.12k
  cs_m68k_op* op_reglist;
1884
2.12k
  cs_m68k_op* op_ea;
1885
2.12k
  int dir = (extension >> 13) & 0x1;
1886
2.12k
  int mode = (extension >> 11) & 0x3;
1887
2.12k
  uint32_t reglist = extension & 0xff;
1888
2.12k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.12k
  op_reglist = &ext->operands[0];
1891
2.12k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.12k
  if (!dir) {
1896
507
    cs_m68k_op* t = op_reglist;
1897
507
    op_reglist = op_ea;
1898
507
    op_ea = t;
1899
507
  }
1900
1901
2.12k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.12k
  switch (mode) {
1904
206
    case 1 : // Dynamic list in dn register
1905
206
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
206
      break;
1907
1908
449
    case 0 :
1909
449
      op_reglist->address_mode = M68K_AM_NONE;
1910
449
      op_reglist->type = M68K_OP_REG_BITS;
1911
449
      op_reglist->register_bits = reglist << 16;
1912
449
      break;
1913
1914
1.04k
    case 2 : // Static list
1915
1.04k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.04k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.04k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.04k
      break;
1919
2.12k
  }
1920
2.12k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
14.2k
{
1924
14.2k
  cs_m68k *ext;
1925
14.2k
  cs_m68k_op* op0;
1926
14.2k
  cs_m68k_op* op1;
1927
14.2k
  bool supports_single_op;
1928
14.2k
  uint32_t next;
1929
14.2k
  int rm, src, dst, opmode;
1930
1931
1932
14.2k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
13.0k
  supports_single_op = true;
1935
1936
13.0k
  next = read_imm_16(info);
1937
1938
13.0k
  rm = (next >> 14) & 0x1;
1939
13.0k
  src = (next >> 10) & 0x7;
1940
13.0k
  dst = (next >> 7) & 0x7;
1941
13.0k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
13.0k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
79
    cs_m68k_op* op0;
1947
79
    cs_m68k_op* op1;
1948
79
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
79
    op0 = &ext->operands[0];
1951
79
    op1 = &ext->operands[1];
1952
1953
79
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
79
    op0->type = M68K_OP_IMM;
1955
79
    op0->imm = next & 0x3f;
1956
1957
79
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
79
    return;
1960
79
  }
1961
1962
  // deal with extended move stuff
1963
1964
12.9k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
861
    case 0x4: // FMOVEM ea, FPCR
1967
1.08k
    case 0x5: // FMOVEM FPCR, ea
1968
1.08k
      fmove_fpcr(info, next);
1969
1.08k
      return;
1970
1971
    // fmovem list
1972
507
    case 0x6:
1973
2.12k
    case 0x7:
1974
2.12k
      fmovem(info, next);
1975
2.12k
      return;
1976
12.9k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
9.71k
  if ((next >> 6) & 1)
1981
5.02k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
9.71k
  switch (opmode) {
1986
712
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
209
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
239
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
234
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
41
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
84
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
245
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
110
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
95
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
116
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
215
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
291
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
104
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
986
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
124
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
45
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
90
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
70
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
227
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
454
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
266
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
227
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
211
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
81
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
51
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
254
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
292
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
466
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
182
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
551
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
51
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
41
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
355
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
33
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
344
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
402
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
309
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
905
    default:
2024
905
      break;
2025
9.71k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
9.71k
  if ((next >> 6) & 1) {
2032
5.02k
    if ((next >> 2) & 1)
2033
1.29k
      info->inst->Opcode += 2;
2034
3.73k
    else
2035
3.73k
      info->inst->Opcode += 1;
2036
5.02k
  }
2037
2038
9.71k
  ext = &info->extension;
2039
2040
9.71k
  ext->op_count = 2;
2041
9.71k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
9.71k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
9.71k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
313
    op0 = &ext->operands[1];
2047
313
    op1 = &ext->operands[0];
2048
9.39k
  } else {
2049
9.39k
    op0 = &ext->operands[0];
2050
9.39k
    op1 = &ext->operands[1];
2051
9.39k
  }
2052
2053
9.71k
  if (rm == 0 && supports_single_op && src == dst) {
2054
451
    ext->op_count = 1;
2055
451
    op0->reg = M68K_REG_FP0 + dst;
2056
451
    return;
2057
451
  }
2058
2059
9.26k
  if (rm == 1) {
2060
4.73k
    switch (src) {
2061
512
      case 0x00 :
2062
512
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
512
        get_ea_mode_op(info, op0, info->ir, 4);
2064
512
        break;
2065
2066
744
      case 0x06 :
2067
744
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
744
        get_ea_mode_op(info, op0, info->ir, 1);
2069
744
        break;
2070
2071
1.66k
      case 0x04 :
2072
1.66k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.66k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.66k
        break;
2075
2076
812
      case 0x01 :
2077
812
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
812
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
812
        get_ea_mode_op(info, op0, info->ir, 4);
2080
812
        op0->type = M68K_OP_FP_SINGLE;
2081
812
        break;
2082
2083
809
      case 0x05:
2084
809
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
809
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
809
        get_ea_mode_op(info, op0, info->ir, 8);
2087
809
        op0->type = M68K_OP_FP_DOUBLE;
2088
809
        break;
2089
2090
186
      default :
2091
186
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
186
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
186
        break;
2094
4.73k
    }
2095
4.73k
  } else {
2096
4.52k
    op0->reg = M68K_REG_FP0 + src;
2097
4.52k
  }
2098
2099
9.26k
  op1->reg = M68K_REG_FP0 + dst;
2100
9.26k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.88k
{
2104
1.88k
  cs_m68k* ext;
2105
1.88k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
1.20k
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
1.20k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
1.20k
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
734
{
2113
734
  cs_m68k* ext;
2114
2115
734
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
467
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
467
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
467
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.50k
{
2123
1.50k
  cs_m68k* ext;
2124
2125
1.50k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
823
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
823
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
823
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
823
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
381
{
2136
381
  uint32_t extension1;
2137
381
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
97
  extension1 = read_imm_16(info);
2140
2141
97
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
97
  info->inst->Opcode += (extension1 & 0x2f);
2145
97
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
572
{
2149
572
  uint32_t extension1, extension2;
2150
572
  cs_m68k_op* op0;
2151
572
  cs_m68k* ext;
2152
2153
572
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
470
  extension1 = read_imm_16(info);
2156
470
  extension2 = read_imm_16(info);
2157
2158
470
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
470
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
470
  op0 = &ext->operands[0];
2164
2165
470
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
470
  op0->type = M68K_OP_IMM;
2167
470
  op0->imm = extension2;
2168
470
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
171
{
2172
171
  uint32_t extension1, extension2;
2173
171
  cs_m68k* ext;
2174
171
  cs_m68k_op* op0;
2175
2176
171
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
91
  extension1 = read_imm_16(info);
2179
91
  extension2 = read_imm_32(info);
2180
2181
91
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
91
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
91
  op0 = &ext->operands[0];
2187
2188
91
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
91
  op0->type = M68K_OP_IMM;
2190
91
  op0->imm = extension2;
2191
91
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
1.16k
{
2195
1.16k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
884
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
884
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
300
{
2201
300
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
300
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
685
{
2206
685
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
685
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
1.17k
{
2211
1.17k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
1.17k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
741
{
2216
741
  build_er_1(info, M68K_INS_DIVU, 2);
2217
741
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
997
{
2221
997
  uint32_t extension, insn_signed;
2222
997
  cs_m68k* ext;
2223
997
  cs_m68k_op* op0;
2224
997
  cs_m68k_op* op1;
2225
997
  uint32_t reg_0, reg_1;
2226
2227
997
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
798
  extension = read_imm_16(info);
2230
798
  insn_signed = 0;
2231
2232
798
  if (BIT_B((extension)))
2233
91
    insn_signed = 1;
2234
2235
798
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
798
  op0 = &ext->operands[0];
2238
798
  op1 = &ext->operands[1];
2239
2240
798
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
798
  reg_0 = extension & 7;
2243
798
  reg_1 = (extension >> 12) & 7;
2244
2245
798
  op1->address_mode = M68K_AM_NONE;
2246
798
  op1->type = M68K_OP_REG_PAIR;
2247
798
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
798
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
798
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
238
    op1->type = M68K_OP_REG;
2252
238
    op1->reg = M68K_REG_D0 + reg_1;
2253
238
  }
2254
798
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
673
{
2258
673
  build_re_1(info, M68K_INS_EOR, 1);
2259
673
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
775
{
2263
775
  build_re_1(info, M68K_INS_EOR, 2);
2264
775
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.88k
{
2268
1.88k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.88k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
474
{
2273
474
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
474
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
340
{
2278
340
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
340
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
142
{
2283
142
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
142
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
34
{
2288
34
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
34
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
138
{
2293
138
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
138
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
82
{
2298
82
  build_r(info, M68K_INS_EXG, 4);
2299
82
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
373
{
2303
373
  cs_m68k_op* op0;
2304
373
  cs_m68k_op* op1;
2305
373
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
373
  op0 = &ext->operands[0];
2308
373
  op1 = &ext->operands[1];
2309
2310
373
  op0->address_mode = M68K_AM_NONE;
2311
373
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
373
  op1->address_mode = M68K_AM_NONE;
2314
373
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
373
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
200
{
2319
200
  cs_m68k_op* op0;
2320
200
  cs_m68k_op* op1;
2321
200
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
200
  op0 = &ext->operands[0];
2324
200
  op1 = &ext->operands[1];
2325
2326
200
  op0->address_mode = M68K_AM_NONE;
2327
200
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
200
  op1->address_mode = M68K_AM_NONE;
2330
200
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
200
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
70
{
2335
70
  build_d(info, M68K_INS_EXT, 2);
2336
70
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
224
{
2340
224
  build_d(info, M68K_INS_EXT, 4);
2341
224
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
90
{
2345
90
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
71
  build_d(info, M68K_INS_EXTB, 4);
2347
71
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
424
{
2351
424
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
424
  set_insn_group(info, M68K_GRP_JUMP);
2353
424
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
424
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
247
{
2358
247
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
247
  set_insn_group(info, M68K_GRP_JUMP);
2360
247
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
247
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
613
{
2365
613
  build_ea_a(info, M68K_INS_LEA, 4);
2366
613
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
210
{
2370
210
  build_link(info, read_imm_16(info), 2);
2371
210
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
307
{
2375
307
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
193
  build_link(info, read_imm_32(info), 4);
2377
193
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
396
{
2381
396
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
396
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
427
{
2386
427
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
427
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
241
{
2391
241
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
241
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
249
{
2396
249
  build_r(info, M68K_INS_LSR, 1);
2397
249
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
222
{
2401
222
  build_r(info, M68K_INS_LSR, 2);
2402
222
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
360
{
2406
360
  build_r(info, M68K_INS_LSR, 4);
2407
360
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
326
{
2411
326
  build_ea(info, M68K_INS_LSR, 2);
2412
326
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
250
{
2416
250
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
250
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
148
{
2421
148
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
148
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
117
{
2426
117
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
117
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
254
{
2431
254
  build_r(info, M68K_INS_LSL, 1);
2432
254
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
114
{
2436
114
  build_r(info, M68K_INS_LSL, 2);
2437
114
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
269
{
2441
269
  build_r(info, M68K_INS_LSL, 4);
2442
269
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
328
{
2446
328
  build_ea(info, M68K_INS_LSL, 2);
2447
328
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
8.60k
{
2451
8.60k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
8.60k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
6.71k
{
2456
6.71k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
6.71k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
12.3k
{
2461
12.3k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
12.3k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
2.28k
{
2466
2.28k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
2.28k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
1.52k
{
2471
1.52k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
1.52k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
452
{
2476
452
  cs_m68k_op* op0;
2477
452
  cs_m68k_op* op1;
2478
452
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
452
  op0 = &ext->operands[0];
2481
452
  op1 = &ext->operands[1];
2482
2483
452
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
452
  op1->address_mode = M68K_AM_NONE;
2486
452
  op1->reg = M68K_REG_CCR;
2487
452
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
506
{
2491
506
  cs_m68k_op* op0;
2492
506
  cs_m68k_op* op1;
2493
506
  cs_m68k* ext;
2494
2495
506
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
291
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
291
  op0 = &ext->operands[0];
2500
291
  op1 = &ext->operands[1];
2501
2502
291
  op0->address_mode = M68K_AM_NONE;
2503
291
  op0->reg = M68K_REG_CCR;
2504
2505
291
  get_ea_mode_op(info, op1, info->ir, 1);
2506
291
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
682
{
2510
682
  cs_m68k_op* op0;
2511
682
  cs_m68k_op* op1;
2512
682
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
682
  op0 = &ext->operands[0];
2515
682
  op1 = &ext->operands[1];
2516
2517
682
  op0->address_mode = M68K_AM_NONE;
2518
682
  op0->reg = M68K_REG_SR;
2519
2520
682
  get_ea_mode_op(info, op1, info->ir, 2);
2521
682
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
112
{
2525
112
  cs_m68k_op* op0;
2526
112
  cs_m68k_op* op1;
2527
112
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
112
  op0 = &ext->operands[0];
2530
112
  op1 = &ext->operands[1];
2531
2532
112
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
112
  op1->address_mode = M68K_AM_NONE;
2535
112
  op1->reg = M68K_REG_SR;
2536
112
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
368
{
2540
368
  cs_m68k_op* op0;
2541
368
  cs_m68k_op* op1;
2542
368
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
368
  op0 = &ext->operands[0];
2545
368
  op1 = &ext->operands[1];
2546
2547
368
  op0->address_mode = M68K_AM_NONE;
2548
368
  op0->reg = M68K_REG_USP;
2549
2550
368
  op1->address_mode = M68K_AM_NONE;
2551
368
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
368
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
216
{
2556
216
  cs_m68k_op* op0;
2557
216
  cs_m68k_op* op1;
2558
216
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
216
  op0 = &ext->operands[0];
2561
216
  op1 = &ext->operands[1];
2562
2563
216
  op0->address_mode = M68K_AM_NONE;
2564
216
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
216
  op1->address_mode = M68K_AM_NONE;
2567
216
  op1->reg = M68K_REG_USP;
2568
216
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
2.01k
{
2572
2.01k
  uint32_t extension;
2573
2.01k
  m68k_reg reg;
2574
2.01k
  cs_m68k* ext;
2575
2.01k
  cs_m68k_op* op0;
2576
2.01k
  cs_m68k_op* op1;
2577
2578
2579
2.01k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
1.81k
  extension = read_imm_16(info);
2582
1.81k
  reg = M68K_REG_INVALID;
2583
2584
1.81k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
1.81k
  op0 = &ext->operands[0];
2587
1.81k
  op1 = &ext->operands[1];
2588
2589
1.81k
  switch (extension & 0xfff) {
2590
135
    case 0x000: reg = M68K_REG_SFC; break;
2591
99
    case 0x001: reg = M68K_REG_DFC; break;
2592
22
    case 0x800: reg = M68K_REG_USP; break;
2593
68
    case 0x801: reg = M68K_REG_VBR; break;
2594
93
    case 0x002: reg = M68K_REG_CACR; break;
2595
83
    case 0x802: reg = M68K_REG_CAAR; break;
2596
22
    case 0x803: reg = M68K_REG_MSP; break;
2597
154
    case 0x804: reg = M68K_REG_ISP; break;
2598
22
    case 0x003: reg = M68K_REG_TC; break;
2599
431
    case 0x004: reg = M68K_REG_ITT0; break;
2600
66
    case 0x005: reg = M68K_REG_ITT1; break;
2601
67
    case 0x006: reg = M68K_REG_DTT0; break;
2602
36
    case 0x007: reg = M68K_REG_DTT1; break;
2603
91
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
34
    case 0x806: reg = M68K_REG_URP; break;
2605
79
    case 0x807: reg = M68K_REG_SRP; break;
2606
1.81k
  }
2607
2608
1.81k
  if (BIT_0(info->ir)) {
2609
297
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
297
    op1->reg = reg;
2611
1.51k
  } else {
2612
1.51k
    op0->reg = reg;
2613
1.51k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
1.51k
  }
2615
1.81k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
255
{
2619
255
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
255
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
189
{
2624
189
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
189
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
901
{
2629
901
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
901
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
599
{
2634
599
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
599
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
295
{
2639
295
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
295
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
786
{
2644
786
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
786
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
471
{
2649
471
  build_movep_re(info, 2);
2650
471
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
276
{
2654
276
  build_movep_re(info, 4);
2655
276
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
545
{
2659
545
  build_movep_er(info, 2);
2660
545
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
704
{
2664
704
  build_movep_er(info, 4);
2665
704
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
304
{
2669
304
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
194
  build_moves(info, 1);
2671
194
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
194
{
2675
  //uint32_t extension;
2676
194
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
122
  build_moves(info, 2);
2678
122
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
426
{
2682
426
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
299
  build_moves(info, 4);
2684
299
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
5.73k
{
2688
5.73k
  cs_m68k_op* op0;
2689
5.73k
  cs_m68k_op* op1;
2690
2691
5.73k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
5.73k
  op0 = &ext->operands[0];
2694
5.73k
  op1 = &ext->operands[1];
2695
2696
5.73k
  op0->type = M68K_OP_IMM;
2697
5.73k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
5.73k
  op0->imm = (info->ir & 0xff);
2699
2700
5.73k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
5.73k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
5.73k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
345
{
2706
345
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
345
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
345
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
272
  build_move16(info, data, modes);
2712
272
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
781
{
2716
781
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
781
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
781
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
390
  build_move16(info, data, modes);
2722
390
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
478
{
2726
478
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
478
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
478
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
222
  build_move16(info, data, modes);
2732
222
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
215
{
2736
215
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
215
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
215
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
93
  build_move16(info, data, modes);
2742
93
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
107
{
2746
107
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
107
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
107
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
37
  build_move16(info, data, modes);
2752
37
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.43k
{
2756
1.43k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.43k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.00k
{
2761
1.00k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.00k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
536
{
2766
536
  uint32_t extension, insn_signed;
2767
536
  cs_m68k* ext;
2768
536
  cs_m68k_op* op0;
2769
536
  cs_m68k_op* op1;
2770
536
  uint32_t reg_0, reg_1;
2771
2772
536
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
415
  extension = read_imm_16(info);
2775
415
  insn_signed = 0;
2776
2777
415
  if (BIT_B((extension)))
2778
228
    insn_signed = 1;
2779
2780
415
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
415
  op0 = &ext->operands[0];
2783
415
  op1 = &ext->operands[1];
2784
2785
415
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
415
  reg_0 = extension & 7;
2788
415
  reg_1 = (extension >> 12) & 7;
2789
2790
415
  op1->address_mode = M68K_AM_NONE;
2791
415
  op1->type = M68K_OP_REG_PAIR;
2792
415
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
415
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
415
  if (!BIT_A(extension)) {
2796
87
    op1->type = M68K_OP_REG;
2797
87
    op1->reg = M68K_REG_D0 + reg_1;
2798
87
  }
2799
415
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
533
{
2803
533
  build_ea(info, M68K_INS_NBCD, 1);
2804
533
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
840
{
2808
840
  build_ea(info, M68K_INS_NEG, 1);
2809
840
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
797
{
2813
797
  build_ea(info, M68K_INS_NEG, 2);
2814
797
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
494
{
2818
494
  build_ea(info, M68K_INS_NEG, 4);
2819
494
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
548
{
2823
548
  build_ea(info, M68K_INS_NEGX, 1);
2824
548
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
428
{
2828
428
  build_ea(info, M68K_INS_NEGX, 2);
2829
428
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
276
{
2833
276
  build_ea(info, M68K_INS_NEGX, 4);
2834
276
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
74
{
2838
74
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
74
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
279
{
2843
279
  build_ea(info, M68K_INS_NOT, 1);
2844
279
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
751
{
2848
751
  build_ea(info, M68K_INS_NOT, 2);
2849
751
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
817
{
2853
817
  build_ea(info, M68K_INS_NOT, 4);
2854
817
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.94k
{
2858
1.94k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.94k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
402
{
2863
402
  build_er_1(info, M68K_INS_OR, 2);
2864
402
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
1.00k
{
2868
1.00k
  build_er_1(info, M68K_INS_OR, 4);
2869
1.00k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
859
{
2873
859
  build_re_1(info, M68K_INS_OR, 1);
2874
859
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
1.22k
{
2878
1.22k
  build_re_1(info, M68K_INS_OR, 2);
2879
1.22k
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
684
{
2883
684
  build_re_1(info, M68K_INS_OR, 4);
2884
684
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
15.1k
{
2888
15.1k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
15.1k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.55k
{
2893
1.55k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.55k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
1.20k
{
2898
1.20k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
1.20k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
215
{
2903
215
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
215
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
126
{
2908
126
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
126
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
856
{
2913
856
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
527
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
527
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
871
{
2919
871
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
388
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
388
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
246
{
2925
246
  build_ea(info, M68K_INS_PEA, 4);
2926
246
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
61
{
2930
61
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
61
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
286
{
2935
286
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
286
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
104
{
2940
104
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
104
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
223
{
2945
223
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
223
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
232
{
2950
232
  build_r(info, M68K_INS_ROR, 1);
2951
232
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
120
{
2955
120
  build_r(info, M68K_INS_ROR, 2);
2956
120
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
322
{
2960
322
  build_r(info, M68K_INS_ROR, 4);
2961
322
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
309
{
2965
309
  build_ea(info, M68K_INS_ROR, 2);
2966
309
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
116
{
2970
116
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
116
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
265
{
2975
265
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
265
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
136
{
2980
136
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
136
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
160
{
2985
160
  build_r(info, M68K_INS_ROL, 1);
2986
160
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
296
{
2990
296
  build_r(info, M68K_INS_ROL, 2);
2991
296
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
243
{
2995
243
  build_r(info, M68K_INS_ROL, 4);
2996
243
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
501
{
3000
501
  build_ea(info, M68K_INS_ROL, 2);
3001
501
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
157
{
3005
157
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
157
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
262
{
3010
262
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
262
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
55
{
3015
55
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
55
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
430
{
3020
430
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
430
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
102
{
3025
102
  build_r(info, M68K_INS_ROXR, 2);
3026
102
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
660
{
3030
660
  build_r(info, M68K_INS_ROXR, 4);
3031
660
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
538
{
3035
538
  build_ea(info, M68K_INS_ROXR, 2);
3036
538
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
490
{
3040
490
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
490
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
325
{
3045
325
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
325
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
189
{
3050
189
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
189
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
56
{
3055
56
  build_r(info, M68K_INS_ROXL, 1);
3056
56
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
322
{
3060
322
  build_r(info, M68K_INS_ROXL, 2);
3061
322
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
206
{
3065
206
  build_r(info, M68K_INS_ROXL, 4);
3066
206
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
514
{
3070
514
  build_ea(info, M68K_INS_ROXL, 2);
3071
514
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
765
{
3075
765
  set_insn_group(info, M68K_GRP_RET);
3076
765
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
569
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
569
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
69
{
3082
69
  set_insn_group(info, M68K_GRP_IRET);
3083
69
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
69
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
95
{
3088
95
  cs_m68k* ext;
3089
95
  cs_m68k_op* op;
3090
3091
95
  set_insn_group(info, M68K_GRP_RET);
3092
3093
95
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
79
{
3112
79
  set_insn_group(info, M68K_GRP_RET);
3113
79
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
79
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
196
{
3118
196
  set_insn_group(info, M68K_GRP_RET);
3119
196
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
196
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
1.34k
{
3124
1.34k
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
1.34k
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
433
{
3129
433
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
433
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
1.24k
{
3134
1.24k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
1.24k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
1.24k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
117
{
3140
117
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
117
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.00k
{
3145
1.00k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.00k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
946
{
3150
946
  build_er_1(info, M68K_INS_SUB, 2);
3151
946
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
2.84k
{
3155
2.84k
  build_er_1(info, M68K_INS_SUB, 4);
3156
2.84k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
392
{
3160
392
  build_re_1(info, M68K_INS_SUB, 1);
3161
392
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
633
{
3165
633
  build_re_1(info, M68K_INS_SUB, 2);
3166
633
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
2.28k
{
3170
2.28k
  build_re_1(info, M68K_INS_SUB, 4);
3171
2.28k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
1.53k
{
3175
1.53k
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
1.53k
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
935
{
3180
935
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
935
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
787
{
3185
787
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
787
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
310
{
3190
310
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
310
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
443
{
3195
443
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
443
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
883
{
3200
883
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
883
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
2.34k
{
3205
2.34k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
2.34k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
817
{
3210
817
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
817
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
289
{
3215
289
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
289
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
515
{
3220
515
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
515
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
138
{
3225
138
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
138
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
250
{
3230
250
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
250
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
169
{
3235
169
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
169
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
118
{
3240
118
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
118
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
78
{
3245
78
  build_d(info, M68K_INS_SWAP, 0);
3246
78
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
557
{
3250
557
  build_ea(info, M68K_INS_TAS, 1);
3251
557
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.27k
{
3255
1.27k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.27k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
355
{
3260
355
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
257
  build_trap(info, 0, 0);
3262
3263
257
  info->extension.op_count = 0;
3264
257
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
644
{
3268
644
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
387
  build_trap(info, 2, read_imm_16(info));
3270
387
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
288
{
3274
288
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
212
  build_trap(info, 4, read_imm_32(info));
3276
212
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
92
{
3280
92
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
92
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
757
{
3285
757
  build_ea(info, M68K_INS_TST, 1);
3286
757
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
190
{
3290
190
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
102
  build_ea(info, M68K_INS_TST, 1);
3292
102
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
678
{
3296
678
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
203
  build_ea(info, M68K_INS_TST, 1);
3298
203
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
928
{
3302
928
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
722
  build_ea(info, M68K_INS_TST, 1);
3304
722
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
762
{
3308
762
  build_ea(info, M68K_INS_TST, 2);
3309
762
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
2.20k
{
3313
2.20k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
1.37k
  build_ea(info, M68K_INS_TST, 2);
3315
1.37k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
560
{
3319
560
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
305
  build_ea(info, M68K_INS_TST, 2);
3321
305
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
147
{
3325
147
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
78
  build_ea(info, M68K_INS_TST, 2);
3327
78
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
451
{
3331
451
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
217
  build_ea(info, M68K_INS_TST, 2);
3333
217
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
744
{
3337
744
  build_ea(info, M68K_INS_TST, 4);
3338
744
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
569
{
3342
569
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
335
  build_ea(info, M68K_INS_TST, 4);
3344
335
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
179
{
3348
179
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
81
  build_ea(info, M68K_INS_TST, 4);
3350
81
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
498
{
3354
498
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
223
  build_ea(info, M68K_INS_TST, 4);
3356
223
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
123
{
3360
123
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
52
  build_ea(info, M68K_INS_TST, 4);
3362
52
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
52
{
3366
52
  cs_m68k_op* op;
3367
52
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
52
  op = &ext->operands[0];
3370
3371
52
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
52
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
52
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
2.03k
{
3377
2.03k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
679
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
679
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
921
{
3383
921
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
536
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
536
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
263k
{
3392
263k
  const unsigned int instruction = info->ir;
3393
263k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
263k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
263k
    (i->instruction == d68000_invalid) ) {
3397
1.52k
    d68000_invalid(info);
3398
1.52k
    return 0;
3399
1.52k
  }
3400
3401
261k
  return 1;
3402
263k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
329k
{
3406
329k
  uint8_t i;
3407
3408
447k
  for (i = 0; i < count; ++i) {
3409
123k
    if (regs[i] == (uint16_t)reg)
3410
6.00k
      return 1;
3411
123k
  }
3412
3413
323k
  return 0;
3414
329k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
353k
{
3418
353k
  if (reg == M68K_REG_INVALID)
3419
23.4k
    return;
3420
3421
329k
  if (write)
3422
188k
  {
3423
188k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
2.83k
      return;
3425
3426
186k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
186k
    info->regs_write_count++;
3428
186k
  }
3429
140k
  else
3430
140k
  {
3431
140k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
3.17k
      return;
3433
3434
137k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
137k
    info->regs_read_count++;
3436
137k
  }
3437
329k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
116k
{
3441
116k
  switch (op->address_mode) {
3442
876
    case M68K_AM_REG_DIRECT_ADDR:
3443
876
    case M68K_AM_REG_DIRECT_DATA:
3444
876
      add_reg_to_rw_list(info, op->reg, write);
3445
876
      break;
3446
3447
20.4k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
50.1k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
50.1k
      add_reg_to_rw_list(info, op->reg, 1);
3450
50.1k
      break;
3451
3452
21.9k
    case M68K_AM_REGI_ADDR:
3453
36.9k
    case M68K_AM_REGI_ADDR_DISP:
3454
36.9k
      add_reg_to_rw_list(info, op->reg, 0);
3455
36.9k
      break;
3456
3457
9.35k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
12.7k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
15.3k
    case M68K_AM_MEMI_POST_INDEX:
3460
18.4k
    case M68K_AM_MEMI_PRE_INDEX:
3461
19.3k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
19.5k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
19.7k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
19.9k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
19.9k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
19.9k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
19.9k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
8.15k
    default:
3471
8.15k
      break;
3472
116k
  }
3473
116k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
13.5k
{
3477
13.5k
  int i;
3478
3479
121k
  for (i = 0; i < 8; ++i) {
3480
108k
    if (bits & (1 << i)) {
3481
21.9k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
21.9k
    }
3483
108k
  }
3484
13.5k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
4.51k
{
3488
4.51k
  uint32_t bits = op->register_bits;
3489
4.51k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
4.51k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
4.51k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
4.51k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
438k
{
3496
438k
  switch ((int)op->type) {
3497
195k
    case M68K_OP_REG:
3498
195k
      add_reg_to_rw_list(info, op->reg, write);
3499
195k
      break;
3500
3501
116k
    case M68K_OP_MEM:
3502
116k
      update_am_reg_list(info, op, write);
3503
116k
      break;
3504
3505
4.51k
    case M68K_OP_REG_BITS:
3506
4.51k
      update_reg_list_regbits(info, op, write);
3507
4.51k
      break;
3508
3509
4.05k
    case M68K_OP_REG_PAIR:
3510
4.05k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
4.05k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
4.05k
      break;
3513
438k
  }
3514
438k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
260k
{
3518
260k
  int i;
3519
3520
260k
  if (!info->extension.op_count)
3521
995
    return;
3522
3523
259k
  if (info->extension.op_count == 1) {
3524
84.5k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
175k
  } else {
3526
    // first operand is always read
3527
175k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
353k
    for (i = 1; i < info->extension.op_count; ++i)
3531
178k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
175k
  }
3533
259k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
261k
{
3537
261k
  info->inst = inst;
3538
261k
  info->pc = pc;
3539
261k
  info->ir = 0;
3540
261k
  info->type = cpu_type;
3541
261k
  info->address_mask = 0xffffffff;
3542
3543
261k
  switch(info->type) {
3544
93.8k
    case M68K_CPU_TYPE_68000:
3545
93.8k
      info->type = TYPE_68000;
3546
93.8k
      info->address_mask = 0x00ffffff;
3547
93.8k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
167k
    case M68K_CPU_TYPE_68040:
3565
167k
      info->type = TYPE_68040;
3566
167k
      info->address_mask = 0xffffffff;
3567
167k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
261k
  }
3572
261k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
261k
{
3581
261k
  MCInst *inst = info->inst;
3582
261k
  cs_m68k* ext = &info->extension;
3583
261k
  int i;
3584
261k
  unsigned int size;
3585
3586
261k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
261k
  memset(ext, 0, sizeof(cs_m68k));
3589
261k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.30M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.04M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
261k
  info->ir = peek_imm_16(info);
3595
261k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
260k
    info->ir = read_imm_16(info);
3597
260k
    g_instruction_table[info->ir].instruction(info);
3598
260k
  }
3599
3600
261k
  size = info->pc - (unsigned int)pc;
3601
261k
  info->pc = (unsigned int)pc;
3602
3603
261k
  return size;
3604
261k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
262k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
262k
  int s;
3612
262k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
262k
  cs_struct* handle = instr->csh;
3614
262k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
262k
  if (code_len < 2) {
3619
956
    *size = 0;
3620
956
    return false;
3621
956
  }
3622
3623
261k
  if (instr->flat_insn->detail) {
3624
261k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
261k
  }
3626
3627
261k
  info->groups_count = 0;
3628
261k
  info->regs_read_count = 0;
3629
261k
  info->regs_write_count = 0;
3630
261k
  info->code = code;
3631
261k
  info->code_len = code_len;
3632
261k
  info->baseAddress = address;
3633
3634
261k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
261k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
261k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
261k
  if (handle->mode & CS_MODE_M68K_040)
3641
167k
    cpu_type = M68K_CPU_TYPE_68040;
3642
261k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
261k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
261k
  s = m68k_disassemble(info, address);
3647
3648
261k
  if (s == 0) {
3649
913
    *size = 2;
3650
913
    return false;
3651
913
  }
3652
3653
260k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
260k
  if (s > (int)code_len)
3662
1.06k
    *size = (uint16_t)code_len;
3663
259k
  else
3664
259k
    *size = (uint16_t)s;
3665
3666
260k
  return true;
3667
261k
}
3668