Coverage Report

Created: 2025-08-26 06:30

/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
2.53k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
1.71k
#define BIT_5(A)  ((A) & 0x00000020)
61
6.12k
#define BIT_6(A)  ((A) & 0x00000040)
62
6.12k
#define BIT_7(A)  ((A) & 0x00000080)
63
17.0k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
810
#define BIT_A(A)  ((A) & 0x00000400)
66
19.8k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
21.0k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.52k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
80.4k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
146k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
10.9k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
17.0k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
6.12k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
6.12k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
15.4k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
25.1k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
15.4k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
15.4k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
6.12k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
2.82k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
6.12k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.80k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
13.6k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
13.6k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
539k
{
149
539k
  const uint16_t v0 = info->code[addr + 0];
150
539k
  const uint16_t v1 = info->code[addr + 1];
151
539k
  return (v0 << 8) | v1;
152
539k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
239k
{
156
239k
  const uint32_t v0 = info->code[addr + 0];
157
239k
  const uint32_t v1 = info->code[addr + 1];
158
239k
  const uint32_t v2 = info->code[addr + 2];
159
239k
  const uint32_t v3 = info->code[addr + 3];
160
239k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
239k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
359
{
165
359
  const uint64_t v0 = info->code[addr + 0];
166
359
  const uint64_t v1 = info->code[addr + 1];
167
359
  const uint64_t v2 = info->code[addr + 2];
168
359
  const uint64_t v3 = info->code[addr + 3];
169
359
  const uint64_t v4 = info->code[addr + 4];
170
359
  const uint64_t v5 = info->code[addr + 5];
171
359
  const uint64_t v6 = info->code[addr + 6];
172
359
  const uint64_t v7 = info->code[addr + 7];
173
359
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
359
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
540k
{
178
540k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
540k
  if (info->code_len < addr + 2) {
180
970
    return 0xaaaa;
181
970
  }
182
539k
  return m68k_read_disassembler_16(info, addr);
183
540k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
242k
{
187
242k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
242k
  if (info->code_len < addr + 4) {
189
3.04k
    return 0xaaaaaaaa;
190
3.04k
  }
191
239k
  return m68k_read_disassembler_32(info, addr);
192
242k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
366
{
196
366
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
366
  if (info->code_len < addr + 8) {
198
7
    return 0xaaaaaaaaaaaaaaaaLL;
199
7
  }
200
359
  return m68k_read_disassembler_64(info, addr);
201
366
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
55.1k
  do {           \
269
55.1k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
17.7k
      d68000_invalid(info);   \
271
17.7k
      return;       \
272
17.7k
    }          \
273
55.1k
  } while (0)
274
275
14.7k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
526k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
242k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
366
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
14.7k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
298k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
13.6k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
366
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
11.0k
{
302
11.0k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
11.0k
}
304
305
static int make_int_16(int value)
306
3.75k
{
307
3.75k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
3.75k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
17.0k
{
312
17.0k
  uint32_t extension = read_imm_16(info);
313
314
17.0k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
17.0k
  if (EXT_FULL(extension)) {
317
6.12k
    uint32_t preindex;
318
6.12k
    uint32_t postindex;
319
320
6.12k
    op->mem.base_reg = M68K_REG_INVALID;
321
6.12k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
6.12k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
6.12k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
6.12k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
3.21k
      if (is_pc) {
335
504
        op->mem.base_reg = M68K_REG_PC;
336
2.71k
      } else {
337
2.71k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
2.71k
      }
339
3.21k
    }
340
341
6.12k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
4.54k
      if (EXT_INDEX_AR(extension)) {
343
1.71k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.83k
      } else {
345
2.83k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.83k
      }
347
348
4.54k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
4.54k
      if (EXT_INDEX_SCALE(extension)) {
351
2.99k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.99k
      }
353
4.54k
    }
354
355
6.12k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
6.12k
    postindex = (extension & 7) > 4;
357
358
6.12k
    if (preindex) {
359
2.16k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.95k
    } else if (postindex) {
361
1.96k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.96k
    }
363
364
6.12k
    return;
365
6.12k
  }
366
367
10.9k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
10.9k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
10.9k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.55k
    if (is_pc) {
372
531
      op->mem.base_reg = M68K_REG_PC;
373
531
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.02k
    } else {
375
1.02k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.02k
    }
377
9.36k
  } else {
378
9.36k
    if (is_pc) {
379
1.20k
      op->mem.base_reg = M68K_REG_PC;
380
1.20k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
8.16k
    } else {
382
8.16k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
8.16k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
8.16k
    }
385
386
9.36k
    op->mem.disp = (int8_t)(extension & 0xff);
387
9.36k
  }
388
389
10.9k
  if (EXT_INDEX_SCALE(extension)) {
390
6.66k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
6.66k
  }
392
10.9k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
142k
{
397
  // default to memory
398
399
142k
  op->type = M68K_OP_MEM;
400
401
142k
  switch (instruction & 0x3f) {
402
42.5k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
42.5k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
42.5k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
42.5k
      op->type = M68K_OP_REG;
407
42.5k
      break;
408
409
5.79k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
5.79k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
5.79k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
5.79k
      op->type = M68K_OP_REG;
414
5.79k
      break;
415
416
15.4k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
15.4k
      op->address_mode = M68K_AM_REGI_ADDR;
419
15.4k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
15.4k
      break;
421
422
14.7k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
14.7k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
14.7k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
14.7k
      break;
427
428
28.7k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
28.7k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
28.7k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
28.7k
      break;
433
434
9.28k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
9.28k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
9.28k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
9.28k
      op->mem.disp = (int16_t)read_imm_16(info);
439
9.28k
      break;
440
441
14.6k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
14.6k
      get_with_index_address_mode(info, op, instruction, size, false);
444
14.6k
      break;
445
446
2.99k
    case 0x38:
447
      /* absolute short address */
448
2.99k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
2.99k
      op->imm = read_imm_16(info);
450
2.99k
      break;
451
452
1.51k
    case 0x39:
453
      /* absolute long address */
454
1.51k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.51k
      op->imm = read_imm_32(info);
456
1.51k
      break;
457
458
2.00k
    case 0x3a:
459
      /* program counter with displacement */
460
2.00k
      op->address_mode = M68K_AM_PCI_DISP;
461
2.00k
      op->mem.disp = (int16_t)read_imm_16(info);
462
2.00k
      break;
463
464
2.36k
    case 0x3b:
465
      /* program counter with index */
466
2.36k
      get_with_index_address_mode(info, op, instruction, size, true);
467
2.36k
      break;
468
469
2.65k
    case 0x3c:
470
2.65k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.65k
      op->type = M68K_OP_IMM;
472
473
2.65k
      if (size == 1)
474
481
        op->imm = read_imm_8(info) & 0xff;
475
2.17k
      else if (size == 2)
476
1.38k
        op->imm = read_imm_16(info) & 0xffff;
477
790
      else if (size == 4)
478
424
        op->imm = read_imm_32(info);
479
366
      else
480
366
        op->imm = read_imm_64(info);
481
482
2.65k
      break;
483
484
113
    default:
485
113
      break;
486
142k
  }
487
142k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
36.8k
{
491
36.8k
  info->groups[info->groups_count++] = (uint8_t)group;
492
36.8k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
217k
{
496
217k
  cs_m68k* ext;
497
498
217k
  MCInst_setOpcode(info->inst, opcode);
499
500
217k
  ext = &info->extension;
501
502
217k
  ext->op_count = (uint8_t)count;
503
217k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
217k
  ext->op_size.cpu_size = size;
505
506
217k
  return ext;
507
217k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
16.0k
{
511
16.0k
  cs_m68k_op* op0;
512
16.0k
  cs_m68k_op* op1;
513
16.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
16.0k
  op0 = &ext->operands[0];
516
16.0k
  op1 = &ext->operands[1];
517
518
16.0k
  if (isDreg) {
519
16.0k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
16.0k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
16.0k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
16.0k
  get_ea_mode_op(info, op1, info->ir, size);
527
16.0k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
16.0k
{
531
16.0k
  build_re_gen_1(info, true, opcode, size);
532
16.0k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
17.6k
{
536
17.6k
  cs_m68k_op* op0;
537
17.6k
  cs_m68k_op* op1;
538
17.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
17.6k
  op0 = &ext->operands[0];
541
17.6k
  op1 = &ext->operands[1];
542
543
17.6k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
17.6k
  if (isDreg) {
546
17.6k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
17.6k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
17.6k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
17.6k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
4.14k
{
556
4.14k
  cs_m68k_op* op0;
557
4.14k
  cs_m68k_op* op1;
558
4.14k
  cs_m68k_op* op2;
559
4.14k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
4.14k
  op0 = &ext->operands[0];
562
4.14k
  op1 = &ext->operands[1];
563
4.14k
  op2 = &ext->operands[2];
564
565
4.14k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
4.14k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
4.14k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
4.14k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
4.14k
  if (imm > 0) {
572
719
    ext->op_count = 3;
573
719
    op2->type = M68K_OP_IMM;
574
719
    op2->address_mode = M68K_AM_IMMEDIATE;
575
719
    op2->imm = imm;
576
719
  }
577
4.14k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
7.16k
{
581
7.16k
  cs_m68k_op* op0;
582
7.16k
  cs_m68k_op* op1;
583
7.16k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
7.16k
  op0 = &ext->operands[0];
586
7.16k
  op1 = &ext->operands[1];
587
588
7.16k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
7.16k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
7.16k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
7.16k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
7.16k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
19.7k
{
597
19.7k
  cs_m68k_op* op0;
598
19.7k
  cs_m68k_op* op1;
599
19.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
19.7k
  op0 = &ext->operands[0];
602
19.7k
  op1 = &ext->operands[1];
603
604
19.7k
  op0->type = M68K_OP_IMM;
605
19.7k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
19.7k
  op0->imm = imm;
607
608
19.7k
  get_ea_mode_op(info, op1, info->ir, size);
609
19.7k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
7.53k
{
613
7.53k
  cs_m68k_op* op0;
614
7.53k
  cs_m68k_op* op1;
615
7.53k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
7.53k
  op0 = &ext->operands[0];
618
7.53k
  op1 = &ext->operands[1];
619
620
7.53k
  op0->type = M68K_OP_IMM;
621
7.53k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
7.53k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
7.53k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
7.53k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
7.53k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
6.19k
{
630
6.19k
  cs_m68k_op* op0;
631
6.19k
  cs_m68k_op* op1;
632
6.19k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
6.19k
  op0 = &ext->operands[0];
635
6.19k
  op1 = &ext->operands[1];
636
637
6.19k
  op0->type = M68K_OP_IMM;
638
6.19k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
6.19k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
6.19k
  get_ea_mode_op(info, op1, info->ir, size);
642
6.19k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
5.00k
{
646
5.00k
  cs_m68k_op* op0;
647
5.00k
  cs_m68k_op* op1;
648
5.00k
  cs_m68k_op* op2;
649
5.00k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
5.00k
  op0 = &ext->operands[0];
652
5.00k
  op1 = &ext->operands[1];
653
5.00k
  op2 = &ext->operands[2];
654
655
5.00k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
5.00k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
5.00k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
5.00k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
5.00k
  if (imm > 0) {
662
1.50k
    ext->op_count = 3;
663
1.50k
    op2->type = M68K_OP_IMM;
664
1.50k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.50k
    op2->imm = imm;
666
1.50k
  }
667
5.00k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
13.2k
{
671
13.2k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
13.2k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
13.2k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
7.33k
{
677
7.33k
  cs_m68k_op* op0;
678
7.33k
  cs_m68k_op* op1;
679
7.33k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
7.33k
  op0 = &ext->operands[0];
682
7.33k
  op1 = &ext->operands[1];
683
684
7.33k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
7.33k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
7.33k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
7.33k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
20.4k
{
692
20.4k
  cs_m68k_op* op0;
693
20.4k
  cs_m68k_op* op1;
694
20.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
20.4k
  op0 = &ext->operands[0];
697
20.4k
  op1 = &ext->operands[1];
698
699
20.4k
  get_ea_mode_op(info, op0, info->ir, size);
700
20.4k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
20.4k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
1.82k
{
705
1.82k
  cs_m68k_op* op0;
706
1.82k
  cs_m68k_op* op1;
707
1.82k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
1.82k
  op0 = &ext->operands[0];
710
1.82k
  op1 = &ext->operands[1];
711
712
1.82k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
1.82k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
1.82k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
1.82k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
1.82k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
706
{
721
706
  cs_m68k_op* op0;
722
706
  cs_m68k_op* op1;
723
706
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
706
  op0 = &ext->operands[0];
726
706
  op1 = &ext->operands[1];
727
728
706
  op0->type = M68K_OP_IMM;
729
706
  op0->address_mode = M68K_AM_IMMEDIATE;
730
706
  op0->imm = imm;
731
732
706
  op1->address_mode = M68K_AM_NONE;
733
706
  op1->reg = reg;
734
706
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
12.8k
{
738
12.8k
  cs_m68k_op* op;
739
12.8k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
12.8k
  op = &ext->operands[0];
742
743
12.8k
  op->type = M68K_OP_BR_DISP;
744
12.8k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
12.8k
  op->br_disp.disp = displacement;
746
12.8k
  op->br_disp.disp_size = size;
747
748
12.8k
  set_insn_group(info, M68K_GRP_JUMP);
749
12.8k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
12.8k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
2.32k
{
754
2.32k
  cs_m68k_op* op;
755
2.32k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
2.32k
  op = &ext->operands[0];
758
759
2.32k
  op->type = M68K_OP_IMM;
760
2.32k
  op->address_mode = M68K_AM_IMMEDIATE;
761
2.32k
  op->imm = immediate;
762
763
2.32k
  set_insn_group(info, M68K_GRP_JUMP);
764
2.32k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
9.39k
{
768
9.39k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
9.39k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
748
{
773
748
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
748
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
774
{
778
774
  cs_m68k_op* op0;
779
774
  cs_m68k_op* op1;
780
774
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
774
  op0 = &ext->operands[0];
783
774
  op1 = &ext->operands[1];
784
785
774
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
774
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
774
  op1->type = M68K_OP_BR_DISP;
789
774
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
774
  op1->br_disp.disp = displacement;
791
774
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
774
  set_insn_group(info, M68K_GRP_JUMP);
794
774
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
774
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
359
{
799
359
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
359
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
709
{
804
709
  cs_m68k_op* op0;
805
709
  cs_m68k_op* op1;
806
709
  cs_m68k_op* op2;
807
709
  uint32_t extension = read_imm_16(info);
808
709
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
709
  op0 = &ext->operands[0];
811
709
  op1 = &ext->operands[1];
812
709
  op2 = &ext->operands[2];
813
814
709
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
709
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
709
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
709
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
709
  get_ea_mode_op(info, op2, info->ir, size);
821
709
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
1.71k
{
825
1.71k
  uint8_t offset;
826
1.71k
  uint8_t width;
827
1.71k
  cs_m68k_op* op_ea;
828
1.71k
  cs_m68k_op* op1;
829
1.71k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
1.71k
  uint32_t extension = read_imm_16(info);
831
832
1.71k
  op_ea = &ext->operands[0];
833
1.71k
  op1 = &ext->operands[1];
834
835
1.71k
  if (BIT_B(extension))
836
536
    offset = (extension >> 6) & 7;
837
1.18k
  else
838
1.18k
    offset = (extension >> 6) & 31;
839
840
1.71k
  if (BIT_5(extension))
841
811
    width = extension & 7;
842
905
  else
843
905
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
1.71k
  if (has_d_arg) {
846
1.09k
    ext->op_count = 2;
847
1.09k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.09k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.09k
  }
850
851
1.71k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
1.71k
  op_ea->mem.bitfield = 1;
854
1.71k
  op_ea->mem.width = width;
855
1.71k
  op_ea->mem.offset = offset;
856
1.71k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
461
{
860
461
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
461
  cs_m68k_op* op;
862
863
461
  op = &ext->operands[0];
864
865
461
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
461
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
461
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.38k
{
871
1.38k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.38k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
10.4k
  for (v >>= 1; v; v >>= 1) {
875
9.11k
    r <<= 1;
876
9.11k
    r |= v & 1;
877
9.11k
    s--;
878
9.11k
  }
879
880
1.38k
  return r <<= s; // shift when v's highest bits are zero
881
1.38k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.50k
{
885
1.50k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.50k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
7.29k
  for (v >>= 1; v; v >>= 1) {
889
5.79k
    r <<= 1;
890
5.79k
    r |= v & 1;
891
5.79k
    s--;
892
5.79k
  }
893
894
1.50k
  return r <<= s; // shift when v's highest bits are zero
895
1.50k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
2.67k
{
900
2.67k
  cs_m68k_op* op0;
901
2.67k
  cs_m68k_op* op1;
902
2.67k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
2.67k
  op0 = &ext->operands[0];
905
2.67k
  op1 = &ext->operands[1];
906
907
2.67k
  op0->type = M68K_OP_REG_BITS;
908
2.67k
  op0->register_bits = read_imm_16(info);
909
910
2.67k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
2.67k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.38k
    op0->register_bits = reverse_bits(op0->register_bits);
914
2.67k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.22k
{
918
1.22k
  cs_m68k_op* op0;
919
1.22k
  cs_m68k_op* op1;
920
1.22k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.22k
  op0 = &ext->operands[0];
923
1.22k
  op1 = &ext->operands[1];
924
925
1.22k
  op1->type = M68K_OP_REG_BITS;
926
1.22k
  op1->register_bits = read_imm_16(info);
927
928
1.22k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.22k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
32.0k
{
933
32.0k
  cs_m68k_op* op;
934
32.0k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
32.0k
  MCInst_setOpcode(info->inst, opcode);
937
938
32.0k
  op = &ext->operands[0];
939
940
32.0k
  op->type = M68K_OP_IMM;
941
32.0k
  op->address_mode = M68K_AM_IMMEDIATE;
942
32.0k
  op->imm = data;
943
32.0k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
242
{
947
242
  build_imm(info, M68K_INS_ILLEGAL, data);
948
242
}
949
950
static void build_invalid(m68k_info *info, int data)
951
31.7k
{
952
31.7k
  build_imm(info, M68K_INS_INVALID, data);
953
31.7k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.73k
{
957
1.73k
  uint32_t word3;
958
1.73k
  uint32_t extension;
959
1.73k
  cs_m68k_op* op0;
960
1.73k
  cs_m68k_op* op1;
961
1.73k
  cs_m68k_op* op2;
962
1.73k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.73k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.73k
  word3 = peek_imm_32(info) & 0xffff;
967
1.73k
  if (!instruction_is_valid(info, word3))
968
214
    return;
969
970
1.52k
  op0 = &ext->operands[0];
971
1.52k
  op1 = &ext->operands[1];
972
1.52k
  op2 = &ext->operands[2];
973
974
1.52k
  extension = read_imm_32(info);
975
976
1.52k
  op0->address_mode = M68K_AM_NONE;
977
1.52k
  op0->type = M68K_OP_REG_PAIR;
978
1.52k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.52k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.52k
  op1->address_mode = M68K_AM_NONE;
982
1.52k
  op1->type = M68K_OP_REG_PAIR;
983
1.52k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.52k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.52k
  reg_0 = (extension >> 28) & 7;
987
1.52k
  reg_1 = (extension >> 12) & 7;
988
989
1.52k
  op2->address_mode = M68K_AM_NONE;
990
1.52k
  op2->type = M68K_OP_REG_PAIR;
991
1.52k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.52k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.52k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.21k
{
997
1.21k
  cs_m68k_op* op0;
998
1.21k
  cs_m68k_op* op1;
999
1.21k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.21k
  uint32_t extension = read_imm_16(info);
1002
1003
1.21k
  if (BIT_B(extension))
1004
375
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
843
  else
1006
843
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.21k
  op0 = &ext->operands[0];
1009
1.21k
  op1 = &ext->operands[1];
1010
1011
1.21k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.21k
  op1->address_mode = M68K_AM_NONE;
1014
1.21k
  op1->type = M68K_OP_REG;
1015
1.21k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.21k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
921
{
1020
921
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
921
  int i;
1022
1023
2.76k
  for (i = 0; i < 2; ++i) {
1024
1.84k
    cs_m68k_op* op = &ext->operands[i];
1025
1.84k
    const int d = data[i];
1026
1.84k
    const int m = modes[i];
1027
1028
1.84k
    op->type = M68K_OP_MEM;
1029
1030
1.84k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.09k
      op->address_mode = m;
1032
1.09k
      op->reg = M68K_REG_A0 + d;
1033
1.09k
    } else {
1034
749
      op->address_mode = m;
1035
749
      op->imm = d;
1036
749
    }
1037
1.84k
  }
1038
921
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
584
{
1042
584
  cs_m68k_op* op0;
1043
584
  cs_m68k_op* op1;
1044
584
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
584
  op0 = &ext->operands[0];
1047
584
  op1 = &ext->operands[1];
1048
1049
584
  op0->address_mode = M68K_AM_NONE;
1050
584
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
584
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
584
  op1->type = M68K_OP_IMM;
1054
584
  op1->imm = disp;
1055
584
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.61k
{
1059
1.61k
  cs_m68k_op* op0;
1060
1.61k
  cs_m68k_op* op1;
1061
1.61k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.61k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
256
    case 0:
1066
256
      d68000_invalid(info);
1067
256
      return;
1068
      // Line
1069
290
    case 1:
1070
290
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
290
      break;
1072
      // Page
1073
840
    case 2:
1074
840
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
840
      break;
1076
      // All
1077
224
    case 3:
1078
224
      ext->op_count = 1;
1079
224
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
224
      break;
1081
1.61k
  }
1082
1083
1.35k
  op0 = &ext->operands[0];
1084
1.35k
  op1 = &ext->operands[1];
1085
1086
1.35k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.35k
  op0->type = M68K_OP_IMM;
1088
1.35k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.35k
  op1->type = M68K_OP_MEM;
1091
1.35k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.35k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.35k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
568
{
1097
568
  cs_m68k_op* op0;
1098
568
  cs_m68k_op* op1;
1099
568
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
568
  op0 = &ext->operands[0];
1102
568
  op1 = &ext->operands[1];
1103
1104
568
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
568
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
568
  op1->type = M68K_OP_MEM;
1108
568
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
568
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
568
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.35k
{
1114
1.35k
  cs_m68k_op* op0;
1115
1.35k
  cs_m68k_op* op1;
1116
1.35k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.35k
  op0 = &ext->operands[0];
1119
1.35k
  op1 = &ext->operands[1];
1120
1121
1.35k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.35k
  op0->type = M68K_OP_MEM;
1123
1.35k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.35k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.35k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.35k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
268
{
1131
268
  cs_m68k_op* op0;
1132
268
  cs_m68k_op* op1;
1133
268
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
268
  uint32_t extension = read_imm_16(info);
1135
1136
268
  op0 = &ext->operands[0];
1137
268
  op1 = &ext->operands[1];
1138
1139
268
  if (BIT_B(extension)) {
1140
123
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
123
    get_ea_mode_op(info, op1, info->ir, size);
1142
145
  } else {
1143
145
    get_ea_mode_op(info, op0, info->ir, size);
1144
145
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
145
  }
1146
268
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
17.6k
{
1150
17.6k
  build_er_gen_1(info, true, opcode, size);
1151
17.6k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
18.9k
{
1194
18.9k
  build_invalid(info, info->ir);
1195
18.9k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
242
{
1199
242
  build_illegal(info, info->ir);
1200
242
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
6.15k
{
1204
6.15k
  build_invalid(info, info->ir);
1205
6.15k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
6.66k
{
1209
6.66k
  build_invalid(info, info->ir);
1210
6.66k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
703
{
1214
703
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
703
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
214
{
1219
214
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
214
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
382
{
1224
382
  build_er_1(info, M68K_INS_ADD, 1);
1225
382
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
437
{
1229
437
  build_er_1(info, M68K_INS_ADD, 2);
1230
437
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
509
{
1234
509
  build_er_1(info, M68K_INS_ADD, 4);
1235
509
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
295
{
1239
295
  build_re_1(info, M68K_INS_ADD, 1);
1240
295
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
379
{
1244
379
  build_re_1(info, M68K_INS_ADD, 2);
1245
379
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
535
{
1249
535
  build_re_1(info, M68K_INS_ADD, 4);
1250
535
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
877
{
1254
877
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
877
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
1.72k
{
1259
1.72k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
1.72k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
520
{
1264
520
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
520
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
228
{
1269
228
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
228
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
379
{
1274
379
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
379
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
978
{
1279
978
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
978
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
2.16k
{
1284
2.16k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
2.16k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
963
{
1289
963
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
963
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
437
{
1294
437
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
437
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
266
{
1299
266
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
266
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
232
{
1304
232
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
232
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
527
{
1309
527
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
527
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
341
{
1314
341
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
341
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
169
{
1319
169
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
169
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
793
{
1324
793
  build_er_1(info, M68K_INS_AND, 1);
1325
793
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
295
{
1329
295
  build_er_1(info, M68K_INS_AND, 2);
1330
295
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
587
{
1334
587
  build_er_1(info, M68K_INS_AND, 4);
1335
587
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
139
{
1339
139
  build_re_1(info, M68K_INS_AND, 1);
1340
139
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
442
{
1344
442
  build_re_1(info, M68K_INS_AND, 2);
1345
442
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
270
{
1349
270
  build_re_1(info, M68K_INS_AND, 4);
1350
270
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
643
{
1354
643
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
643
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
272
{
1359
272
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
272
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
354
{
1364
354
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
354
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
24
{
1369
24
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
24
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
91
{
1374
91
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
91
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
678
{
1379
678
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
678
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
347
{
1384
347
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
347
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
286
{
1389
286
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
286
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
269
{
1394
269
  build_r(info, M68K_INS_ASR, 1);
1395
269
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
335
{
1399
335
  build_r(info, M68K_INS_ASR, 2);
1400
335
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
343
{
1404
343
  build_r(info, M68K_INS_ASR, 4);
1405
343
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
329
{
1409
329
  build_ea(info, M68K_INS_ASR, 2);
1410
329
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
511
{
1414
511
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
511
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
415
{
1419
415
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
415
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
270
{
1424
270
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
270
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
264
{
1429
264
  build_r(info, M68K_INS_ASL, 1);
1430
264
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
108
{
1434
108
  build_r(info, M68K_INS_ASL, 2);
1435
108
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
236
{
1439
236
  build_r(info, M68K_INS_ASL, 4);
1440
236
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
338
{
1444
338
  build_ea(info, M68K_INS_ASL, 2);
1445
338
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
8.36k
{
1449
8.36k
  build_bcc(info, 1, make_int_8(info->ir));
1450
8.36k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
673
{
1454
673
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
673
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
573
{
1459
573
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
354
  build_bcc(info, 4, read_imm_32(info));
1461
354
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
760
{
1465
760
  build_re_1(info, M68K_INS_BCHG, 1);
1466
760
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
39
{
1470
39
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
39
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
950
{
1475
950
  build_re_1(info, M68K_INS_BCLR, 1);
1476
950
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
68
{
1480
68
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
68
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
858
{
1485
858
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
635
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
635
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
276
{
1491
276
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
208
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
208
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
146
{
1498
146
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
73
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
73
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
144
{
1504
144
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
74
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
74
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
614
{
1510
614
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
414
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
414
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
271
{
1516
271
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
71
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
71
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
819
{
1522
819
  cs_m68k* ext = &info->extension;
1523
819
  cs_m68k_op temp;
1524
1525
819
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
540
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
540
  temp = ext->operands[0];
1531
540
  ext->operands[0] = ext->operands[1];
1532
540
  ext->operands[1] = temp;
1533
540
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
143
{
1537
143
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
76
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
76
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
260
{
1543
260
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
260
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
1.90k
{
1548
1.90k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
1.90k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
373
{
1553
373
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
373
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
142
{
1558
142
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
75
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
75
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
1.34k
{
1564
1.34k
  build_re_1(info, M68K_INS_BSET, 1);
1565
1.34k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
77
{
1569
77
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
77
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
749
{
1574
749
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
749
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
275
{
1579
275
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
275
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
138
{
1584
138
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
68
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
68
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
3.42k
{
1590
3.42k
  build_re_1(info, M68K_INS_BTST, 4);
1591
3.42k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
281
{
1595
281
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
281
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
34
{
1600
34
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
394
{
1606
394
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
199
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
199
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
701
{
1612
701
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
432
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
432
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
147
{
1618
147
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
78
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
78
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
1.02k
{
1624
1.02k
  build_cas2(info, 2);
1625
1.02k
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
708
{
1629
708
  build_cas2(info, 4);
1630
708
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
469
{
1634
469
  build_er_1(info, M68K_INS_CHK, 2);
1635
469
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.08k
{
1639
1.08k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
796
  build_er_1(info, M68K_INS_CHK, 4);
1641
796
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
817
{
1645
817
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
512
  build_chk2_cmp2(info, 1);
1647
512
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
174
{
1651
174
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
92
  build_chk2_cmp2(info, 2);
1653
92
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
809
{
1657
809
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
614
  build_chk2_cmp2(info, 4);
1659
614
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
760
{
1663
760
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
517
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
517
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
251
{
1669
251
  build_ea(info, M68K_INS_CLR, 1);
1670
251
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
299
{
1674
299
  build_ea(info, M68K_INS_CLR, 2);
1675
299
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
272
{
1679
272
  build_ea(info, M68K_INS_CLR, 4);
1680
272
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
454
{
1684
454
  build_er_1(info, M68K_INS_CMP, 1);
1685
454
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
779
{
1689
779
  build_er_1(info, M68K_INS_CMP, 2);
1690
779
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.96k
{
1694
1.96k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.96k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
818
{
1699
818
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
818
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
556
{
1704
556
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
556
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
171
{
1709
171
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
171
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
414
{
1714
414
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
218
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
218
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
507
{
1720
507
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
210
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
210
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
348
{
1726
348
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
348
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
300
{
1731
300
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
100
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
100
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
749
{
1737
749
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
364
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
364
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
141
{
1743
141
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
141
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
149
{
1748
149
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
73
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
73
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
460
{
1754
460
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
265
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
265
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
354
{
1760
354
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
354
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
979
{
1765
979
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
979
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
496
{
1770
496
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
496
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
3.05k
{
1775
3.05k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
3.05k
  op->type = M68K_OP_BR_DISP;
1777
3.05k
  op->br_disp.disp = displacement;
1778
3.05k
  op->br_disp.disp_size = size;
1779
3.05k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
1.93k
{
1783
1.93k
  cs_m68k_op* op0;
1784
1.93k
  cs_m68k* ext;
1785
1.93k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.24k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
201
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
201
    info->pc += 2;
1791
201
    return;
1792
201
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.04k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.04k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.04k
  op0 = &ext->operands[0];
1799
1800
1.04k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.04k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.04k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.04k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
2.27k
{
1808
2.27k
  cs_m68k* ext;
1809
2.27k
  cs_m68k_op* op0;
1810
1811
2.27k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.38k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.38k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.38k
  op0 = &ext->operands[0];
1818
1819
1.38k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.38k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.38k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.38k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.08k
{
1827
1.08k
  cs_m68k* ext;
1828
1.08k
  cs_m68k_op* op0;
1829
1.08k
  cs_m68k_op* op1;
1830
1.08k
  uint32_t ext1, ext2;
1831
1832
1.08k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
622
  ext1 = read_imm_16(info);
1835
622
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
622
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
622
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
622
  op0 = &ext->operands[0];
1842
622
  op1 = &ext->operands[1];
1843
1844
622
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
622
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
622
  set_insn_group(info, M68K_GRP_JUMP);
1849
622
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
622
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
968
{
1854
968
  cs_m68k_op* special;
1855
968
  cs_m68k_op* op_ea;
1856
1857
968
  int regsel = (extension >> 10) & 0x7;
1858
968
  int dir = (extension >> 13) & 0x1;
1859
1860
968
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
968
  special = &ext->operands[0];
1863
968
  op_ea = &ext->operands[1];
1864
1865
968
  if (!dir) {
1866
633
    cs_m68k_op* t = special;
1867
633
    special = op_ea;
1868
633
    op_ea = t;
1869
633
  }
1870
1871
968
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
968
  if (regsel & 4)
1874
417
    special->reg = M68K_REG_FPCR;
1875
551
  else if (regsel & 2)
1876
300
    special->reg = M68K_REG_FPSR;
1877
251
  else if (regsel & 1)
1878
111
    special->reg = M68K_REG_FPIAR;
1879
968
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.39k
{
1883
2.39k
  cs_m68k_op* op_reglist;
1884
2.39k
  cs_m68k_op* op_ea;
1885
2.39k
  int dir = (extension >> 13) & 0x1;
1886
2.39k
  int mode = (extension >> 11) & 0x3;
1887
2.39k
  uint32_t reglist = extension & 0xff;
1888
2.39k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.39k
  op_reglist = &ext->operands[0];
1891
2.39k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.39k
  if (!dir) {
1896
499
    cs_m68k_op* t = op_reglist;
1897
499
    op_reglist = op_ea;
1898
499
    op_ea = t;
1899
499
  }
1900
1901
2.39k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.39k
  switch (mode) {
1904
153
    case 1 : // Dynamic list in dn register
1905
153
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
153
      break;
1907
1908
258
    case 0 :
1909
258
      op_reglist->address_mode = M68K_AM_NONE;
1910
258
      op_reglist->type = M68K_OP_REG_BITS;
1911
258
      op_reglist->register_bits = reglist << 16;
1912
258
      break;
1913
1914
1.50k
    case 2 : // Static list
1915
1.50k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.50k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.50k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.50k
      break;
1919
2.39k
  }
1920
2.39k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
12.9k
{
1924
12.9k
  cs_m68k *ext;
1925
12.9k
  cs_m68k_op* op0;
1926
12.9k
  cs_m68k_op* op1;
1927
12.9k
  bool supports_single_op;
1928
12.9k
  uint32_t next;
1929
12.9k
  int rm, src, dst, opmode;
1930
1931
1932
12.9k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
12.0k
  supports_single_op = true;
1935
1936
12.0k
  next = read_imm_16(info);
1937
1938
12.0k
  rm = (next >> 14) & 0x1;
1939
12.0k
  src = (next >> 10) & 0x7;
1940
12.0k
  dst = (next >> 7) & 0x7;
1941
12.0k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
12.0k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
81
    cs_m68k_op* op0;
1947
81
    cs_m68k_op* op1;
1948
81
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
81
    op0 = &ext->operands[0];
1951
81
    op1 = &ext->operands[1];
1952
1953
81
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
81
    op0->type = M68K_OP_IMM;
1955
81
    op0->imm = next & 0x3f;
1956
1957
81
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
81
    return;
1960
81
  }
1961
1962
  // deal with extended move stuff
1963
1964
12.0k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
633
    case 0x4: // FMOVEM ea, FPCR
1967
968
    case 0x5: // FMOVEM FPCR, ea
1968
968
      fmove_fpcr(info, next);
1969
968
      return;
1970
1971
    // fmovem list
1972
499
    case 0x6:
1973
2.39k
    case 0x7:
1974
2.39k
      fmovem(info, next);
1975
2.39k
      return;
1976
12.0k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
8.64k
  if ((next >> 6) & 1)
1981
4.00k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
8.64k
  switch (opmode) {
1986
630
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
444
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
77
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
86
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
76
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
270
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
242
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
207
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
242
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
117
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
75
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
291
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
257
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
305
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
204
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
77
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
314
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
95
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
103
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
114
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
338
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
226
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
107
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
91
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
354
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
91
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
239
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
82
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
90
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
711
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
90
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
72
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
124
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
79
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
210
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
308
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
168
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.03k
    default:
2024
1.03k
      break;
2025
8.64k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
8.64k
  if ((next >> 6) & 1) {
2032
4.00k
    if ((next >> 2) & 1)
2033
1.29k
      info->inst->Opcode += 2;
2034
2.70k
    else
2035
2.70k
      info->inst->Opcode += 1;
2036
4.00k
  }
2037
2038
8.64k
  ext = &info->extension;
2039
2040
8.64k
  ext->op_count = 2;
2041
8.64k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
8.64k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
8.64k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
127
    op0 = &ext->operands[1];
2047
127
    op1 = &ext->operands[0];
2048
8.51k
  } else {
2049
8.51k
    op0 = &ext->operands[0];
2050
8.51k
    op1 = &ext->operands[1];
2051
8.51k
  }
2052
2053
8.64k
  if (rm == 0 && supports_single_op && src == dst) {
2054
811
    ext->op_count = 1;
2055
811
    op0->reg = M68K_REG_FP0 + dst;
2056
811
    return;
2057
811
  }
2058
2059
7.82k
  if (rm == 1) {
2060
4.22k
    switch (src) {
2061
892
      case 0x00 :
2062
892
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
892
        get_ea_mode_op(info, op0, info->ir, 4);
2064
892
        break;
2065
2066
274
      case 0x06 :
2067
274
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
274
        get_ea_mode_op(info, op0, info->ir, 1);
2069
274
        break;
2070
2071
986
      case 0x04 :
2072
986
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
986
        get_ea_mode_op(info, op0, info->ir, 2);
2074
986
        break;
2075
2076
418
      case 0x01 :
2077
418
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
418
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
418
        get_ea_mode_op(info, op0, info->ir, 4);
2080
418
        op0->type = M68K_OP_FP_SINGLE;
2081
418
        break;
2082
2083
854
      case 0x05:
2084
854
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
854
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
854
        get_ea_mode_op(info, op0, info->ir, 8);
2087
854
        op0->type = M68K_OP_FP_DOUBLE;
2088
854
        break;
2089
2090
805
      default :
2091
805
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
805
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
805
        break;
2094
4.22k
    }
2095
4.22k
  } else {
2096
3.60k
    op0->reg = M68K_REG_FP0 + src;
2097
3.60k
  }
2098
2099
7.82k
  op1->reg = M68K_REG_FP0 + dst;
2100
7.82k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.42k
{
2104
1.42k
  cs_m68k* ext;
2105
1.42k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
884
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
884
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
884
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.05k
{
2113
1.05k
  cs_m68k* ext;
2114
2115
1.05k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
536
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
536
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
536
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
907
{
2123
907
  cs_m68k* ext;
2124
2125
907
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
597
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
597
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
597
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
597
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
499
{
2136
499
  uint32_t extension1;
2137
499
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
259
  extension1 = read_imm_16(info);
2140
2141
259
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
259
  info->inst->Opcode += (extension1 & 0x2f);
2145
259
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
393
{
2149
393
  uint32_t extension1, extension2;
2150
393
  cs_m68k_op* op0;
2151
393
  cs_m68k* ext;
2152
2153
393
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
268
  extension1 = read_imm_16(info);
2156
268
  extension2 = read_imm_16(info);
2157
2158
268
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
268
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
268
  op0 = &ext->operands[0];
2164
2165
268
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
268
  op0->type = M68K_OP_IMM;
2167
268
  op0->imm = extension2;
2168
268
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
216
{
2172
216
  uint32_t extension1, extension2;
2173
216
  cs_m68k* ext;
2174
216
  cs_m68k_op* op0;
2175
2176
216
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
116
  extension1 = read_imm_16(info);
2179
116
  extension2 = read_imm_32(info);
2180
2181
116
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
116
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
116
  op0 = &ext->operands[0];
2187
2188
116
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
116
  op0->type = M68K_OP_IMM;
2190
116
  op0->imm = extension2;
2191
116
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
1.42k
{
2195
1.42k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
1.09k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
1.09k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
415
{
2201
415
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
415
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
359
{
2206
359
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
359
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
842
{
2211
842
  build_er_1(info, M68K_INS_DIVS, 2);
2212
842
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
444
{
2216
444
  build_er_1(info, M68K_INS_DIVU, 2);
2217
444
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
954
{
2221
954
  uint32_t extension, insn_signed;
2222
954
  cs_m68k* ext;
2223
954
  cs_m68k_op* op0;
2224
954
  cs_m68k_op* op1;
2225
954
  uint32_t reg_0, reg_1;
2226
2227
954
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
742
  extension = read_imm_16(info);
2230
742
  insn_signed = 0;
2231
2232
742
  if (BIT_B((extension)))
2233
83
    insn_signed = 1;
2234
2235
742
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
742
  op0 = &ext->operands[0];
2238
742
  op1 = &ext->operands[1];
2239
2240
742
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
742
  reg_0 = extension & 7;
2243
742
  reg_1 = (extension >> 12) & 7;
2244
2245
742
  op1->address_mode = M68K_AM_NONE;
2246
742
  op1->type = M68K_OP_REG_PAIR;
2247
742
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
742
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
742
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
453
    op1->type = M68K_OP_REG;
2252
453
    op1->reg = M68K_REG_D0 + reg_1;
2253
453
  }
2254
742
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
822
{
2258
822
  build_re_1(info, M68K_INS_EOR, 1);
2259
822
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
542
{
2263
542
  build_re_1(info, M68K_INS_EOR, 2);
2264
542
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
2.08k
{
2268
2.08k
  build_re_1(info, M68K_INS_EOR, 4);
2269
2.08k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
230
{
2273
230
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
230
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
246
{
2278
246
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
246
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
142
{
2283
142
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
142
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
70
{
2288
70
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
70
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
78
{
2293
78
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
78
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
99
{
2298
99
  build_r(info, M68K_INS_EXG, 4);
2299
99
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
285
{
2303
285
  cs_m68k_op* op0;
2304
285
  cs_m68k_op* op1;
2305
285
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
285
  op0 = &ext->operands[0];
2308
285
  op1 = &ext->operands[1];
2309
2310
285
  op0->address_mode = M68K_AM_NONE;
2311
285
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
285
  op1->address_mode = M68K_AM_NONE;
2314
285
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
285
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
73
{
2319
73
  cs_m68k_op* op0;
2320
73
  cs_m68k_op* op1;
2321
73
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
73
  op0 = &ext->operands[0];
2324
73
  op1 = &ext->operands[1];
2325
2326
73
  op0->address_mode = M68K_AM_NONE;
2327
73
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
73
  op1->address_mode = M68K_AM_NONE;
2330
73
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
73
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
75
{
2335
75
  build_d(info, M68K_INS_EXT, 2);
2336
75
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
116
{
2340
116
  build_d(info, M68K_INS_EXT, 4);
2341
116
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
538
{
2345
538
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
202
  build_d(info, M68K_INS_EXTB, 4);
2347
202
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
162
{
2351
162
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
162
  set_insn_group(info, M68K_GRP_JUMP);
2353
162
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
162
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
226
{
2358
226
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
226
  set_insn_group(info, M68K_GRP_JUMP);
2360
226
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
226
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
401
{
2365
401
  build_ea_a(info, M68K_INS_LEA, 4);
2366
401
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
214
{
2370
214
  build_link(info, read_imm_16(info), 2);
2371
214
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
437
{
2375
437
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
370
  build_link(info, read_imm_32(info), 4);
2377
370
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
250
{
2381
250
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
250
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
351
{
2386
351
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
351
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
228
{
2391
228
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
228
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
226
{
2396
226
  build_r(info, M68K_INS_LSR, 1);
2397
226
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
302
{
2401
302
  build_r(info, M68K_INS_LSR, 2);
2402
302
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
198
{
2406
198
  build_r(info, M68K_INS_LSR, 4);
2407
198
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
477
{
2411
477
  build_ea(info, M68K_INS_LSR, 2);
2412
477
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
256
{
2416
256
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
256
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
230
{
2421
230
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
230
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
217
{
2426
217
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
217
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
444
{
2431
444
  build_r(info, M68K_INS_LSL, 1);
2432
444
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
260
{
2436
260
  build_r(info, M68K_INS_LSL, 2);
2437
260
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
231
{
2441
231
  build_r(info, M68K_INS_LSL, 4);
2442
231
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
383
{
2446
383
  build_ea(info, M68K_INS_LSL, 2);
2447
383
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
4.94k
{
2451
4.94k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
4.94k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
6.40k
{
2456
6.40k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
6.40k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
9.10k
{
2461
9.10k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
9.10k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
788
{
2466
788
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
788
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
888
{
2471
888
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
888
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
1.06k
{
2476
1.06k
  cs_m68k_op* op0;
2477
1.06k
  cs_m68k_op* op1;
2478
1.06k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
1.06k
  op0 = &ext->operands[0];
2481
1.06k
  op1 = &ext->operands[1];
2482
2483
1.06k
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
1.06k
  op1->address_mode = M68K_AM_NONE;
2486
1.06k
  op1->reg = M68K_REG_CCR;
2487
1.06k
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
431
{
2491
431
  cs_m68k_op* op0;
2492
431
  cs_m68k_op* op1;
2493
431
  cs_m68k* ext;
2494
2495
431
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
209
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
209
  op0 = &ext->operands[0];
2500
209
  op1 = &ext->operands[1];
2501
2502
209
  op0->address_mode = M68K_AM_NONE;
2503
209
  op0->reg = M68K_REG_CCR;
2504
2505
209
  get_ea_mode_op(info, op1, info->ir, 1);
2506
209
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
794
{
2510
794
  cs_m68k_op* op0;
2511
794
  cs_m68k_op* op1;
2512
794
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
794
  op0 = &ext->operands[0];
2515
794
  op1 = &ext->operands[1];
2516
2517
794
  op0->address_mode = M68K_AM_NONE;
2518
794
  op0->reg = M68K_REG_SR;
2519
2520
794
  get_ea_mode_op(info, op1, info->ir, 2);
2521
794
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
230
{
2525
230
  cs_m68k_op* op0;
2526
230
  cs_m68k_op* op1;
2527
230
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
230
  op0 = &ext->operands[0];
2530
230
  op1 = &ext->operands[1];
2531
2532
230
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
230
  op1->address_mode = M68K_AM_NONE;
2535
230
  op1->reg = M68K_REG_SR;
2536
230
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
76
{
2540
76
  cs_m68k_op* op0;
2541
76
  cs_m68k_op* op1;
2542
76
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
76
  op0 = &ext->operands[0];
2545
76
  op1 = &ext->operands[1];
2546
2547
76
  op0->address_mode = M68K_AM_NONE;
2548
76
  op0->reg = M68K_REG_USP;
2549
2550
76
  op1->address_mode = M68K_AM_NONE;
2551
76
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
76
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
380
{
2556
380
  cs_m68k_op* op0;
2557
380
  cs_m68k_op* op1;
2558
380
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
380
  op0 = &ext->operands[0];
2561
380
  op1 = &ext->operands[1];
2562
2563
380
  op0->address_mode = M68K_AM_NONE;
2564
380
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
380
  op1->address_mode = M68K_AM_NONE;
2567
380
  op1->reg = M68K_REG_USP;
2568
380
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
2.80k
{
2572
2.80k
  uint32_t extension;
2573
2.80k
  m68k_reg reg;
2574
2.80k
  cs_m68k* ext;
2575
2.80k
  cs_m68k_op* op0;
2576
2.80k
  cs_m68k_op* op1;
2577
2578
2579
2.80k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
2.53k
  extension = read_imm_16(info);
2582
2.53k
  reg = M68K_REG_INVALID;
2583
2584
2.53k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
2.53k
  op0 = &ext->operands[0];
2587
2.53k
  op1 = &ext->operands[1];
2588
2589
2.53k
  switch (extension & 0xfff) {
2590
80
    case 0x000: reg = M68K_REG_SFC; break;
2591
137
    case 0x001: reg = M68K_REG_DFC; break;
2592
71
    case 0x800: reg = M68K_REG_USP; break;
2593
69
    case 0x801: reg = M68K_REG_VBR; break;
2594
206
    case 0x002: reg = M68K_REG_CACR; break;
2595
70
    case 0x802: reg = M68K_REG_CAAR; break;
2596
346
    case 0x803: reg = M68K_REG_MSP; break;
2597
96
    case 0x804: reg = M68K_REG_ISP; break;
2598
206
    case 0x003: reg = M68K_REG_TC; break;
2599
140
    case 0x004: reg = M68K_REG_ITT0; break;
2600
110
    case 0x005: reg = M68K_REG_ITT1; break;
2601
66
    case 0x006: reg = M68K_REG_DTT0; break;
2602
180
    case 0x007: reg = M68K_REG_DTT1; break;
2603
67
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
76
    case 0x806: reg = M68K_REG_URP; break;
2605
70
    case 0x807: reg = M68K_REG_SRP; break;
2606
2.53k
  }
2607
2608
2.53k
  if (BIT_0(info->ir)) {
2609
462
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
462
    op1->reg = reg;
2611
2.07k
  } else {
2612
2.07k
    op0->reg = reg;
2613
2.07k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.07k
  }
2615
2.53k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.03k
{
2619
1.03k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.03k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
349
{
2624
349
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
349
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
638
{
2629
638
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
638
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
583
{
2634
583
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
583
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
794
{
2639
794
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
794
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
500
{
2644
500
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
500
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
231
{
2649
231
  build_movep_re(info, 2);
2650
231
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
337
{
2654
337
  build_movep_re(info, 4);
2655
337
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
581
{
2659
581
  build_movep_er(info, 2);
2660
581
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
776
{
2664
776
  build_movep_er(info, 4);
2665
776
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
176
{
2669
176
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
101
  build_moves(info, 1);
2671
101
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
136
{
2675
  //uint32_t extension;
2676
136
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
67
  build_moves(info, 2);
2678
67
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
225
{
2682
225
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
100
  build_moves(info, 4);
2684
100
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
9.99k
{
2688
9.99k
  cs_m68k_op* op0;
2689
9.99k
  cs_m68k_op* op1;
2690
2691
9.99k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
9.99k
  op0 = &ext->operands[0];
2694
9.99k
  op1 = &ext->operands[1];
2695
2696
9.99k
  op0->type = M68K_OP_IMM;
2697
9.99k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
9.99k
  op0->imm = (info->ir & 0xff);
2699
2700
9.99k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
9.99k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
9.99k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
244
{
2706
244
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
244
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
244
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
172
  build_move16(info, data, modes);
2712
172
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
470
{
2716
470
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
470
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
470
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
252
  build_move16(info, data, modes);
2722
252
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
407
{
2726
407
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
407
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
407
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
205
  build_move16(info, data, modes);
2732
205
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
159
{
2736
159
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
159
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
159
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
80
  build_move16(info, data, modes);
2742
80
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
290
{
2746
290
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
290
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
290
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
212
  build_move16(info, data, modes);
2752
212
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
733
{
2756
733
  build_er_1(info, M68K_INS_MULS, 2);
2757
733
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.40k
{
2761
1.40k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.40k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
662
{
2766
662
  uint32_t extension, insn_signed;
2767
662
  cs_m68k* ext;
2768
662
  cs_m68k_op* op0;
2769
662
  cs_m68k_op* op1;
2770
662
  uint32_t reg_0, reg_1;
2771
2772
662
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
459
  extension = read_imm_16(info);
2775
459
  insn_signed = 0;
2776
2777
459
  if (BIT_B((extension)))
2778
199
    insn_signed = 1;
2779
2780
459
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
459
  op0 = &ext->operands[0];
2783
459
  op1 = &ext->operands[1];
2784
2785
459
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
459
  reg_0 = extension & 7;
2788
459
  reg_1 = (extension >> 12) & 7;
2789
2790
459
  op1->address_mode = M68K_AM_NONE;
2791
459
  op1->type = M68K_OP_REG_PAIR;
2792
459
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
459
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
459
  if (!BIT_A(extension)) {
2796
39
    op1->type = M68K_OP_REG;
2797
39
    op1->reg = M68K_REG_D0 + reg_1;
2798
39
  }
2799
459
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
335
{
2803
335
  build_ea(info, M68K_INS_NBCD, 1);
2804
335
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
570
{
2808
570
  build_ea(info, M68K_INS_NEG, 1);
2809
570
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
641
{
2813
641
  build_ea(info, M68K_INS_NEG, 2);
2814
641
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
338
{
2818
338
  build_ea(info, M68K_INS_NEG, 4);
2819
338
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
649
{
2823
649
  build_ea(info, M68K_INS_NEGX, 1);
2824
649
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
674
{
2828
674
  build_ea(info, M68K_INS_NEGX, 2);
2829
674
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
499
{
2833
499
  build_ea(info, M68K_INS_NEGX, 4);
2834
499
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
38
{
2838
38
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
38
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
286
{
2843
286
  build_ea(info, M68K_INS_NOT, 1);
2844
286
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
331
{
2848
331
  build_ea(info, M68K_INS_NOT, 2);
2849
331
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
516
{
2853
516
  build_ea(info, M68K_INS_NOT, 4);
2854
516
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.16k
{
2858
1.16k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.16k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
504
{
2863
504
  build_er_1(info, M68K_INS_OR, 2);
2864
504
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
1.14k
{
2868
1.14k
  build_er_1(info, M68K_INS_OR, 4);
2869
1.14k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
705
{
2873
705
  build_re_1(info, M68K_INS_OR, 1);
2874
705
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
554
{
2878
554
  build_re_1(info, M68K_INS_OR, 2);
2879
554
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
631
{
2883
631
  build_re_1(info, M68K_INS_OR, 4);
2884
631
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
10.7k
{
2888
10.7k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
10.7k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.09k
{
2893
1.09k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.09k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
1.30k
{
2898
1.30k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
1.30k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
206
{
2903
206
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
206
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
237
{
2908
237
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
237
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
801
{
2913
801
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
576
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
576
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
790
{
2919
790
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
437
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
437
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
141
{
2925
141
  build_ea(info, M68K_INS_PEA, 4);
2926
141
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
77
{
2930
77
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
77
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
550
{
2935
550
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
550
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
291
{
2940
291
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
291
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
224
{
2945
224
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
224
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
261
{
2950
261
  build_r(info, M68K_INS_ROR, 1);
2951
261
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
456
{
2955
456
  build_r(info, M68K_INS_ROR, 2);
2956
456
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
239
{
2960
239
  build_r(info, M68K_INS_ROR, 4);
2961
239
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
381
{
2965
381
  build_ea(info, M68K_INS_ROR, 2);
2966
381
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
212
{
2970
212
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
212
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
375
{
2975
375
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
375
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
272
{
2980
272
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
272
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
362
{
2985
362
  build_r(info, M68K_INS_ROL, 1);
2986
362
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
288
{
2990
288
  build_r(info, M68K_INS_ROL, 2);
2991
288
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
455
{
2995
455
  build_r(info, M68K_INS_ROL, 4);
2996
455
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
752
{
3000
752
  build_ea(info, M68K_INS_ROL, 2);
3001
752
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
110
{
3005
110
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
110
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
332
{
3010
332
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
332
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
269
{
3015
269
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
269
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
229
{
3020
229
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
229
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
211
{
3025
211
  build_r(info, M68K_INS_ROXR, 2);
3026
211
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
210
{
3030
210
  build_r(info, M68K_INS_ROXR, 4);
3031
210
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
636
{
3035
636
  build_ea(info, M68K_INS_ROXR, 2);
3036
636
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
219
{
3040
219
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
219
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
329
{
3045
329
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
329
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
88
{
3050
88
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
88
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
368
{
3055
368
  build_r(info, M68K_INS_ROXL, 1);
3056
368
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
253
{
3060
253
  build_r(info, M68K_INS_ROXL, 2);
3061
253
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
743
{
3065
743
  build_r(info, M68K_INS_ROXL, 4);
3066
743
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
291
{
3070
291
  build_ea(info, M68K_INS_ROXL, 2);
3071
291
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
159
{
3075
159
  set_insn_group(info, M68K_GRP_RET);
3076
159
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
90
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
90
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
67
{
3082
67
  set_insn_group(info, M68K_GRP_IRET);
3083
67
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
67
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
239
{
3088
239
  cs_m68k* ext;
3089
239
  cs_m68k_op* op;
3090
3091
239
  set_insn_group(info, M68K_GRP_RET);
3092
3093
239
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
102
{
3112
102
  set_insn_group(info, M68K_GRP_RET);
3113
102
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
102
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
198
{
3118
198
  set_insn_group(info, M68K_GRP_RET);
3119
198
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
198
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
660
{
3124
660
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
660
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
670
{
3129
670
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
670
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
1.21k
{
3134
1.21k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
1.21k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
1.21k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
83
{
3140
83
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
83
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
880
{
3145
880
  build_er_1(info, M68K_INS_SUB, 1);
3146
880
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
757
{
3150
757
  build_er_1(info, M68K_INS_SUB, 2);
3151
757
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
2.30k
{
3155
2.30k
  build_er_1(info, M68K_INS_SUB, 4);
3156
2.30k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
344
{
3160
344
  build_re_1(info, M68K_INS_SUB, 1);
3161
344
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
582
{
3165
582
  build_re_1(info, M68K_INS_SUB, 2);
3166
582
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
1.28k
{
3170
1.28k
  build_re_1(info, M68K_INS_SUB, 4);
3171
1.28k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
776
{
3175
776
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
776
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
512
{
3180
512
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
512
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
690
{
3185
690
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
690
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
266
{
3190
266
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
266
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
248
{
3195
248
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
248
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
518
{
3200
518
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
518
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
1.18k
{
3205
1.18k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
1.18k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
378
{
3210
378
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
378
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
481
{
3215
481
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
481
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
96
{
3220
96
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
96
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
270
{
3225
270
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
270
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
470
{
3230
470
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
470
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
1.07k
{
3235
1.07k
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
1.07k
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
299
{
3240
299
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
299
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
68
{
3245
68
  build_d(info, M68K_INS_SWAP, 0);
3246
68
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
417
{
3250
417
  build_ea(info, M68K_INS_TAS, 1);
3251
417
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
769
{
3255
769
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
769
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
652
{
3260
652
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
433
  build_trap(info, 0, 0);
3262
3263
433
  info->extension.op_count = 0;
3264
433
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
193
{
3268
193
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
118
  build_trap(info, 2, read_imm_16(info));
3270
118
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
393
{
3274
393
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
197
  build_trap(info, 4, read_imm_32(info));
3276
197
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
260
{
3280
260
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
260
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
380
{
3285
380
  build_ea(info, M68K_INS_TST, 1);
3286
380
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
590
{
3290
590
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
378
  build_ea(info, M68K_INS_TST, 1);
3292
378
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
506
{
3296
506
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
397
  build_ea(info, M68K_INS_TST, 1);
3298
397
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
314
{
3302
314
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
106
  build_ea(info, M68K_INS_TST, 1);
3304
106
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
199
{
3308
199
  build_ea(info, M68K_INS_TST, 2);
3309
199
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
1.43k
{
3313
1.43k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
329
  build_ea(info, M68K_INS_TST, 2);
3315
329
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
427
{
3319
427
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
201
  build_ea(info, M68K_INS_TST, 2);
3321
201
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
225
{
3325
225
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
155
  build_ea(info, M68K_INS_TST, 2);
3327
155
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
259
{
3331
259
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
139
  build_ea(info, M68K_INS_TST, 2);
3333
139
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
371
{
3337
371
  build_ea(info, M68K_INS_TST, 4);
3338
371
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
447
{
3342
447
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
225
  build_ea(info, M68K_INS_TST, 4);
3344
225
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
430
{
3348
430
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
230
  build_ea(info, M68K_INS_TST, 4);
3350
230
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
531
{
3354
531
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
242
  build_ea(info, M68K_INS_TST, 4);
3356
242
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
268
{
3360
268
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
67
  build_ea(info, M68K_INS_TST, 4);
3362
67
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
217
{
3366
217
  cs_m68k_op* op;
3367
217
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
217
  op = &ext->operands[0];
3370
3371
217
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
217
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
217
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.28k
{
3377
1.28k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
428
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
428
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.44k
{
3383
1.44k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
802
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
802
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
228k
{
3392
228k
  const unsigned int instruction = info->ir;
3393
228k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
228k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
228k
    (i->instruction == d68000_invalid) ) {
3397
1.00k
    d68000_invalid(info);
3398
1.00k
    return 0;
3399
1.00k
  }
3400
3401
227k
  return 1;
3402
228k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
303k
{
3406
303k
  uint8_t i;
3407
3408
443k
  for (i = 0; i < count; ++i) {
3409
147k
    if (regs[i] == (uint16_t)reg)
3410
6.99k
      return 1;
3411
147k
  }
3412
3413
296k
  return 0;
3414
303k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
320k
{
3418
320k
  if (reg == M68K_REG_INVALID)
3419
17.6k
    return;
3420
3421
303k
  if (write)
3422
179k
  {
3423
179k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
4.62k
      return;
3425
3426
174k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
174k
    info->regs_write_count++;
3428
174k
  }
3429
123k
  else
3430
123k
  {
3431
123k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
2.37k
      return;
3433
3434
121k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
121k
    info->regs_read_count++;
3436
121k
  }
3437
303k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
96.1k
{
3441
96.1k
  switch (op->address_mode) {
3442
1.42k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.42k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.42k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.42k
      break;
3446
3447
15.2k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
43.9k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
43.9k
      add_reg_to_rw_list(info, op->reg, 1);
3450
43.9k
      break;
3451
3452
15.1k
    case M68K_AM_REGI_ADDR:
3453
26.4k
    case M68K_AM_REGI_ADDR_DISP:
3454
26.4k
      add_reg_to_rw_list(info, op->reg, 0);
3455
26.4k
      break;
3456
3457
8.16k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
11.1k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
13.0k
    case M68K_AM_MEMI_POST_INDEX:
3460
14.7k
    case M68K_AM_MEMI_PRE_INDEX:
3461
16.0k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
16.5k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
16.9k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
17.0k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
17.0k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
17.0k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
17.0k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
7.37k
    default:
3471
7.37k
      break;
3472
96.1k
  }
3473
96.1k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
16.9k
{
3477
16.9k
  int i;
3478
3479
152k
  for (i = 0; i < 8; ++i) {
3480
135k
    if (bits & (1 << i)) {
3481
27.8k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
27.8k
    }
3483
135k
  }
3484
16.9k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
5.65k
{
3488
5.65k
  uint32_t bits = op->register_bits;
3489
5.65k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
5.65k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
5.65k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
5.65k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
385k
{
3496
385k
  switch ((int)op->type) {
3497
176k
    case M68K_OP_REG:
3498
176k
      add_reg_to_rw_list(info, op->reg, write);
3499
176k
      break;
3500
3501
96.1k
    case M68K_OP_MEM:
3502
96.1k
      update_am_reg_list(info, op, write);
3503
96.1k
      break;
3504
3505
5.65k
    case M68K_OP_REG_BITS:
3506
5.65k
      update_reg_list_regbits(info, op, write);
3507
5.65k
      break;
3508
3509
5.27k
    case M68K_OP_REG_PAIR:
3510
5.27k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
5.27k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
5.27k
      break;
3513
385k
  }
3514
385k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
226k
{
3518
226k
  int i;
3519
3520
226k
  if (!info->extension.op_count)
3521
1.63k
    return;
3522
3523
224k
  if (info->extension.op_count == 1) {
3524
67.9k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
156k
  } else {
3526
    // first operand is always read
3527
156k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
317k
    for (i = 1; i < info->extension.op_count; ++i)
3531
161k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
156k
  }
3533
224k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
227k
{
3537
227k
  info->inst = inst;
3538
227k
  info->pc = pc;
3539
227k
  info->ir = 0;
3540
227k
  info->type = cpu_type;
3541
227k
  info->address_mask = 0xffffffff;
3542
3543
227k
  switch(info->type) {
3544
80.4k
    case M68K_CPU_TYPE_68000:
3545
80.4k
      info->type = TYPE_68000;
3546
80.4k
      info->address_mask = 0x00ffffff;
3547
80.4k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
146k
    case M68K_CPU_TYPE_68040:
3565
146k
      info->type = TYPE_68040;
3566
146k
      info->address_mask = 0xffffffff;
3567
146k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
227k
  }
3572
227k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
227k
{
3581
227k
  MCInst *inst = info->inst;
3582
227k
  cs_m68k* ext = &info->extension;
3583
227k
  int i;
3584
227k
  unsigned int size;
3585
3586
227k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
227k
  memset(ext, 0, sizeof(cs_m68k));
3589
227k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.13M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
908k
    ext->operands[i].type = M68K_OP_REG;
3593
3594
227k
  info->ir = peek_imm_16(info);
3595
227k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
226k
    info->ir = read_imm_16(info);
3597
226k
    g_instruction_table[info->ir].instruction(info);
3598
226k
  }
3599
3600
227k
  size = info->pc - (unsigned int)pc;
3601
227k
  info->pc = (unsigned int)pc;
3602
3603
227k
  return size;
3604
227k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
227k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
227k
  int s;
3612
227k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
227k
  cs_struct* handle = instr->csh;
3614
227k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
227k
  if (code_len < 2) {
3619
946
    *size = 0;
3620
946
    return false;
3621
946
  }
3622
3623
227k
  if (instr->flat_insn->detail) {
3624
227k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
227k
  }
3626
3627
227k
  info->groups_count = 0;
3628
227k
  info->regs_read_count = 0;
3629
227k
  info->regs_write_count = 0;
3630
227k
  info->code = code;
3631
227k
  info->code_len = code_len;
3632
227k
  info->baseAddress = address;
3633
3634
227k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
227k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
227k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
227k
  if (handle->mode & CS_MODE_M68K_040)
3641
146k
    cpu_type = M68K_CPU_TYPE_68040;
3642
227k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
227k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
227k
  s = m68k_disassemble(info, address);
3647
3648
227k
  if (s == 0) {
3649
786
    *size = 2;
3650
786
    return false;
3651
786
  }
3652
3653
226k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
226k
  if (s > (int)code_len)
3662
1.09k
    *size = (uint16_t)code_len;
3663
225k
  else
3664
225k
    *size = (uint16_t)s;
3665
3666
226k
  return true;
3667
227k
}
3668