Coverage Report

Created: 2025-08-26 06:30

/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
36.1k
{
38
36.1k
  SStream ss;
39
36.1k
  char *p, *p2, tmp[8];
40
36.1k
  unsigned int unit = 0;
41
36.1k
  int i;
42
36.1k
  cs_tms320c64x *tms320c64x;
43
44
36.1k
  if (mci->csh->detail) {
45
36.1k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
36.1k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
36.1k
      switch(insn->detail->groups[i]) {
49
10.5k
        case TMS320C64X_GRP_FUNIT_D:
50
10.5k
          unit = TMS320C64X_FUNIT_D;
51
10.5k
          break;
52
7.62k
        case TMS320C64X_GRP_FUNIT_L:
53
7.62k
          unit = TMS320C64X_FUNIT_L;
54
7.62k
          break;
55
2.29k
        case TMS320C64X_GRP_FUNIT_M:
56
2.29k
          unit = TMS320C64X_FUNIT_M;
57
2.29k
          break;
58
14.4k
        case TMS320C64X_GRP_FUNIT_S:
59
14.4k
          unit = TMS320C64X_FUNIT_S;
60
14.4k
          break;
61
1.25k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.25k
          unit = TMS320C64X_FUNIT_NO;
63
1.25k
          break;
64
36.1k
      }
65
36.1k
      if (unit != 0)
66
36.1k
        break;
67
36.1k
    }
68
36.1k
    tms320c64x->funit.unit = unit;
69
70
36.1k
    SStream_Init(&ss);
71
36.1k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
23.9k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
36.1k
    p = strchr(insn_asm, '\t');
75
36.1k
    if (p != NULL)
76
35.3k
      *p++ = '\0';
77
78
36.1k
    SStream_concat0(&ss, insn_asm);
79
36.1k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
28.5k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
21.4k
        p2--;
82
7.09k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
7.09k
      if (*p2 == 'a')
87
4.98k
        strcpy(tmp, "1T");
88
2.11k
      else
89
2.11k
        strcpy(tmp, "2T");
90
29.0k
    } else {
91
29.0k
      tmp[0] = '\0';
92
29.0k
    }
93
36.1k
    switch(tms320c64x->funit.unit) {
94
10.5k
      case TMS320C64X_FUNIT_D:
95
10.5k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
10.5k
        break;
97
7.62k
      case TMS320C64X_FUNIT_L:
98
7.62k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
7.62k
        break;
100
2.29k
      case TMS320C64X_FUNIT_M:
101
2.29k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.29k
        break;
103
14.4k
      case TMS320C64X_FUNIT_S:
104
14.4k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
14.4k
        break;
106
36.1k
    }
107
36.1k
    if (tms320c64x->funit.crosspath > 0)
108
8.18k
      SStream_concat0(&ss, "X");
109
110
36.1k
    if (p != NULL)
111
35.3k
      SStream_concat(&ss, "\t%s", p);
112
113
36.1k
    if (tms320c64x->parallel != 0)
114
17.0k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
36.1k
    strcpy(insn_asm, ss.buffer);
118
36.1k
  }
119
36.1k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
67.2k
{
129
67.2k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
67.2k
  unsigned reg;
131
132
67.2k
  if (MCOperand_isReg(Op)) {
133
45.3k
    reg = MCOperand_getReg(Op);
134
45.3k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
846
      switch(reg) {
136
487
        case TMS320C64X_REG_EFR:
137
487
          SStream_concat0(O, "EFR");
138
487
          break;
139
179
        case TMS320C64X_REG_IFR:
140
179
          SStream_concat0(O, "IFR");
141
179
          break;
142
180
        default:
143
180
          SStream_concat0(O, getRegisterName(reg));
144
180
          break;
145
846
      }
146
44.4k
    } else {
147
44.4k
      SStream_concat0(O, getRegisterName(reg));
148
44.4k
    }
149
150
45.3k
    if (MI->csh->detail) {
151
45.3k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
45.3k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
45.3k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
45.3k
    }
155
45.3k
  } else if (MCOperand_isImm(Op)) {
156
21.9k
    int64_t Imm = MCOperand_getImm(Op);
157
158
21.9k
    if (Imm >= 0) {
159
17.9k
      if (Imm > HEX_THRESHOLD)
160
10.2k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
7.67k
      else
162
7.67k
        SStream_concat(O, "%"PRIu64, Imm);
163
17.9k
    } else {
164
4.01k
      if (Imm < -HEX_THRESHOLD)
165
3.64k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
371
      else
167
371
        SStream_concat(O, "-%"PRIu64, -Imm);
168
4.01k
    }
169
170
21.9k
    if (MI->csh->detail) {
171
21.9k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
21.9k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
21.9k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
21.9k
    }
175
21.9k
  }
176
67.2k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
4.98k
{
180
4.98k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
4.98k
  int64_t Val = MCOperand_getImm(Op);
182
4.98k
  unsigned scaled, base, offset, mode, unit;
183
4.98k
  cs_tms320c64x *tms320c64x;
184
4.98k
  char st, nd;
185
186
4.98k
  scaled = (Val >> 19) & 1;
187
4.98k
  base = (Val >> 12) & 0x7f;
188
4.98k
  offset = (Val >> 5) & 0x7f;
189
4.98k
  mode = (Val >> 1) & 0xf;
190
4.98k
  unit = Val & 1;
191
192
4.98k
  if (scaled) {
193
4.40k
    st = '[';
194
4.40k
    nd = ']';
195
4.40k
  } else {
196
577
    st = '(';
197
577
    nd = ')';
198
577
  }
199
200
4.98k
  switch(mode) {
201
789
    case 0:
202
789
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
789
      break;
204
378
    case 1:
205
378
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
378
      break;
207
230
    case 4:
208
230
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
230
      break;
210
359
    case 5:
211
359
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
359
      break;
213
433
    case 8:
214
433
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
433
      break;
216
677
    case 9:
217
677
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
677
      break;
219
390
    case 10:
220
390
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
390
      break;
222
370
    case 11:
223
370
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
370
      break;
225
708
    case 12:
226
708
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
708
      break;
228
212
    case 13:
229
212
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
212
      break;
231
207
    case 14:
232
207
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
207
      break;
234
228
    case 15:
235
228
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
228
      break;
237
4.98k
  }
238
239
4.98k
  if (MI->csh->detail) {
240
4.98k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
4.98k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
4.98k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
4.98k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
4.98k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
4.98k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
4.98k
    switch(mode) {
248
789
      case 0:
249
789
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
789
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
789
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
789
        break;
253
378
      case 1:
254
378
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
378
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
378
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
378
        break;
258
230
      case 4:
259
230
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
230
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
230
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
230
        break;
263
359
      case 5:
264
359
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
359
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
359
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
359
        break;
268
433
      case 8:
269
433
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
433
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
433
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
433
        break;
273
677
      case 9:
274
677
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
677
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
677
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
677
        break;
278
390
      case 10:
279
390
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
390
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
390
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
390
        break;
283
370
      case 11:
284
370
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
370
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
370
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
370
        break;
288
708
      case 12:
289
708
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
708
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
708
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
708
        break;
293
212
      case 13:
294
212
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
212
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
212
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
212
        break;
298
207
      case 14:
299
207
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
207
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
207
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
207
        break;
303
228
      case 15:
304
228
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
228
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
228
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
228
        break;
308
4.98k
    }
309
4.98k
    tms320c64x->op_count++;
310
4.98k
  }
311
4.98k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
2.11k
{
315
2.11k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
2.11k
  int64_t Val = MCOperand_getImm(Op);
317
2.11k
  uint16_t offset;
318
2.11k
  unsigned basereg;
319
2.11k
  cs_tms320c64x *tms320c64x;
320
321
2.11k
  basereg = Val & 0x7f;
322
2.11k
  offset = (Val >> 7) & 0x7fff;
323
2.11k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
2.11k
  if (MI->csh->detail) {
326
2.11k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
2.11k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
2.11k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
2.11k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
2.11k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
2.11k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
2.11k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
2.11k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
2.11k
    tms320c64x->op_count++;
336
2.11k
  }
337
2.11k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
12.5k
{
341
12.5k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
12.5k
  unsigned reg = MCOperand_getReg(Op);
343
12.5k
  cs_tms320c64x *tms320c64x;
344
345
12.5k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
12.5k
  if (MI->csh->detail) {
348
12.5k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
12.5k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
12.5k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
12.5k
    tms320c64x->op_count++;
353
12.5k
  }
354
12.5k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
36.1k
{
358
36.1k
  unsigned opcode = MCInst_getOpcode(MI);
359
36.1k
  MCOperand *op;
360
361
36.1k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
119
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
338
    case TMS320C64x_ADD_l1_irr:
366
462
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
685
    case TMS320C64x_ADD_s1_irr:
369
685
      if ((MCInst_getNumOperands(MI) == 3) &&
370
685
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
685
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
685
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
685
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
112
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
112
        op = MCInst_getOperand(MI, 2);
377
112
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
112
        SStream_concat0(O, "SUB\t");
380
112
        printOperand(MI, 1, O);
381
112
        SStream_concat0(O, ", ");
382
112
        printOperand(MI, 2, O);
383
112
        SStream_concat0(O, ", ");
384
112
        printOperand(MI, 0, O);
385
386
112
        return true;
387
112
      }
388
573
      break;
389
36.1k
  }
390
36.0k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
115
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
326
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
532
    case TMS320C64x_ADD_l1_irr:
397
607
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
702
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
919
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
956
    case TMS320C64x_OR_s1_irr:
404
956
      if ((MCInst_getNumOperands(MI) == 3) &&
405
956
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
956
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
956
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
956
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
88
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
88
        MI->size--;
412
413
88
        SStream_concat0(O, "MV\t");
414
88
        printOperand(MI, 1, O);
415
88
        SStream_concat0(O, ", ");
416
88
        printOperand(MI, 0, O);
417
418
88
        return true;
419
88
      }
420
868
      break;
421
36.0k
  }
422
35.9k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
255
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
323
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
562
    case TMS320C64x_XOR_s1_irr:
429
562
      if ((MCInst_getNumOperands(MI) == 3) &&
430
562
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
562
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
562
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
562
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
86
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
86
        MI->size--;
437
438
86
        SStream_concat0(O, "NOT\t");
439
86
        printOperand(MI, 1, O);
440
86
        SStream_concat0(O, ", ");
441
86
        printOperand(MI, 0, O);
442
443
86
        return true;
444
86
      }
445
476
      break;
446
35.9k
  }
447
35.8k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
1.39k
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
2.02k
    case TMS320C64x_MVK_l2_ir:
452
2.02k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
2.02k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
2.02k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
2.02k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
40
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
40
        MI->size--;
459
460
40
        SStream_concat0(O, "ZERO\t");
461
40
        printOperand(MI, 0, O);
462
463
40
        return true;
464
40
      }
465
1.98k
      break;
466
35.8k
  }
467
35.7k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
266
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
474
    case TMS320C64x_SUB_s1_rrr:
472
474
      if ((MCInst_getNumOperands(MI) == 3) &&
473
474
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
474
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
474
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
474
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
75
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
75
        MI->size -= 2;
480
481
75
        SStream_concat0(O, "ZERO\t");
482
75
        printOperand(MI, 0, O);
483
484
75
        return true;
485
75
      }
486
399
      break;
487
35.7k
  }
488
35.7k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
93
    case TMS320C64x_SUB_l1_irr:
491
316
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
527
    case TMS320C64x_SUB_s1_irr:
494
527
      if ((MCInst_getNumOperands(MI) == 3) &&
495
527
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
527
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
527
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
527
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
86
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
86
        MI->size--;
502
503
86
        SStream_concat0(O, "NEG\t");
504
86
        printOperand(MI, 1, O);
505
86
        SStream_concat0(O, ", ");
506
86
        printOperand(MI, 0, O);
507
508
86
        return true;
509
86
      }
510
441
      break;
511
35.7k
  }
512
35.6k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
224
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
488
    case TMS320C64x_PACKLH2_s1_rrr:
517
488
      if ((MCInst_getNumOperands(MI) == 3) &&
518
488
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
488
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
488
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
488
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
74
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
74
        MI->size--;
525
526
74
        SStream_concat0(O, "SWAP2\t");
527
74
        printOperand(MI, 1, O);
528
74
        SStream_concat0(O, ", ");
529
74
        printOperand(MI, 0, O);
530
531
74
        return true;
532
74
      }
533
414
      break;
534
35.6k
  }
535
35.5k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.25k
    case TMS320C64x_NOP_n:
539
1.25k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.25k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.25k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
334
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
334
        MI->size--;
545
546
334
        SStream_concat0(O, "IDLE");
547
548
334
        return true;
549
334
      }
550
924
      if ((MCInst_getNumOperands(MI) == 1) &&
551
924
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
924
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
399
        MI->size--;
555
556
399
        SStream_concat0(O, "NOP");
557
558
399
        return true;
559
399
      }
560
525
      break;
561
35.5k
  }
562
563
34.8k
  return false;
564
35.5k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
36.1k
{
568
36.1k
  if (!printAliasInstruction(MI, O, Info))
569
34.8k
    printInstruction(MI, O, Info);
570
36.1k
}
571
572
#endif