Coverage Report

Created: 2025-08-26 06:30

/src/capstonev5/arch/X86/X86IntelInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)
21
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
22
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
23
#endif
24
25
#if !defined(CAPSTONE_HAS_OSXKERNEL)
26
#include <ctype.h>
27
#endif
28
#include <capstone/platform.h>
29
30
#if defined(CAPSTONE_HAS_OSXKERNEL)
31
#include <Availability.h>
32
#include <libkern/libkern.h>
33
#else
34
#include <stdio.h>
35
#include <stdlib.h>
36
#endif
37
#include <string.h>
38
39
#include "../../utils.h"
40
#include "../../MCInst.h"
41
#include "../../SStream.h"
42
#include "../../MCRegisterInfo.h"
43
44
#include "X86InstPrinter.h"
45
#include "X86Mapping.h"
46
#include "X86InstPrinterCommon.h"
47
48
#define GET_INSTRINFO_ENUM
49
#ifdef CAPSTONE_X86_REDUCE
50
#include "X86GenInstrInfo_reduce.inc"
51
#else
52
#include "X86GenInstrInfo.inc"
53
#endif
54
55
#define GET_REGINFO_ENUM
56
#include "X86GenRegisterInfo.inc"
57
58
#include "X86BaseInfo.h"
59
60
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
61
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
62
63
64
static void set_mem_access(MCInst *MI, bool status)
65
72.4k
{
66
72.4k
  if (MI->csh->detail != CS_OPT_ON)
67
0
    return;
68
69
72.4k
  MI->csh->doing_mem = status;
70
72.4k
  if (!status)
71
    // done, create the next operand slot
72
36.2k
    MI->flat_insn->detail->x86.op_count++;
73
74
72.4k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
7.72k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
7.72k
  switch(MI->flat_insn->id) {
81
2.72k
    default:
82
2.72k
      SStream_concat0(O, "ptr ");
83
2.72k
      break;
84
729
    case X86_INS_SGDT:
85
1.47k
    case X86_INS_SIDT:
86
2.27k
    case X86_INS_LGDT:
87
2.88k
    case X86_INS_LIDT:
88
3.30k
    case X86_INS_FXRSTOR:
89
3.67k
    case X86_INS_FXSAVE:
90
4.31k
    case X86_INS_LJMP:
91
4.99k
    case X86_INS_LCALL:
92
      // do not print "ptr"
93
4.99k
      break;
94
7.72k
  }
95
96
7.72k
  switch(MI->csh->mode) {
97
2.50k
    case CS_MODE_16:
98
2.50k
      switch(MI->flat_insn->id) {
99
984
        default:
100
984
          MI->x86opsize = 2;
101
984
          break;
102
210
        case X86_INS_LJMP:
103
482
        case X86_INS_LCALL:
104
482
          MI->x86opsize = 4;
105
482
          break;
106
216
        case X86_INS_SGDT:
107
449
        case X86_INS_SIDT:
108
839
        case X86_INS_LGDT:
109
1.03k
        case X86_INS_LIDT:
110
1.03k
          MI->x86opsize = 6;
111
1.03k
          break;
112
2.50k
      }
113
2.50k
      break;
114
3.24k
    case CS_MODE_32:
115
3.24k
      switch(MI->flat_insn->id) {
116
1.45k
        default:
117
1.45k
          MI->x86opsize = 4;
118
1.45k
          break;
119
223
        case X86_INS_LJMP:
120
634
        case X86_INS_JMP:
121
834
        case X86_INS_LCALL:
122
1.14k
        case X86_INS_SGDT:
123
1.37k
        case X86_INS_SIDT:
124
1.57k
        case X86_INS_LGDT:
125
1.79k
        case X86_INS_LIDT:
126
1.79k
          MI->x86opsize = 6;
127
1.79k
          break;
128
3.24k
      }
129
3.24k
      break;
130
3.24k
    case CS_MODE_64:
131
1.97k
      switch(MI->flat_insn->id) {
132
671
        default:
133
671
          MI->x86opsize = 8;
134
671
          break;
135
202
        case X86_INS_LJMP:
136
413
        case X86_INS_LCALL:
137
617
        case X86_INS_SGDT:
138
901
        case X86_INS_SIDT:
139
1.10k
        case X86_INS_LGDT:
140
1.30k
        case X86_INS_LIDT:
141
1.30k
          MI->x86opsize = 10;
142
1.30k
          break;
143
1.97k
      }
144
1.97k
      break;
145
1.97k
    default:  // never reach
146
0
      break;
147
7.72k
  }
148
149
7.72k
  printMemReference(MI, OpNo, O);
150
7.72k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
45.4k
{
154
45.4k
  SStream_concat0(O, "byte ptr ");
155
45.4k
  MI->x86opsize = 1;
156
45.4k
  printMemReference(MI, OpNo, O);
157
45.4k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
13.3k
{
161
13.3k
  MI->x86opsize = 2;
162
13.3k
  SStream_concat0(O, "word ptr ");
163
13.3k
  printMemReference(MI, OpNo, O);
164
13.3k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
26.4k
{
168
26.4k
  MI->x86opsize = 4;
169
26.4k
  SStream_concat0(O, "dword ptr ");
170
26.4k
  printMemReference(MI, OpNo, O);
171
26.4k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
12.7k
{
175
12.7k
  SStream_concat0(O, "qword ptr ");
176
12.7k
  MI->x86opsize = 8;
177
12.7k
  printMemReference(MI, OpNo, O);
178
12.7k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
4.07k
{
182
4.07k
  SStream_concat0(O, "xmmword ptr ");
183
4.07k
  MI->x86opsize = 16;
184
4.07k
  printMemReference(MI, OpNo, O);
185
4.07k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
2.20k
{
189
2.20k
  SStream_concat0(O, "zmmword ptr ");
190
2.20k
  MI->x86opsize = 64;
191
2.20k
  printMemReference(MI, OpNo, O);
192
2.20k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
2.38k
{
197
2.38k
  SStream_concat0(O, "ymmword ptr ");
198
2.38k
  MI->x86opsize = 32;
199
2.38k
  printMemReference(MI, OpNo, O);
200
2.38k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
3.67k
{
204
3.67k
  switch(MCInst_getOpcode(MI)) {
205
2.72k
    default:
206
2.72k
      SStream_concat0(O, "dword ptr ");
207
2.72k
      MI->x86opsize = 4;
208
2.72k
      break;
209
228
    case X86_FSTENVm:
210
941
    case X86_FLDENVm:
211
      // TODO: fix this in tablegen instead
212
941
      switch(MI->csh->mode) {
213
0
        default:    // never reach
214
0
          break;
215
249
        case CS_MODE_16:
216
249
          MI->x86opsize = 14;
217
249
          break;
218
427
        case CS_MODE_32:
219
692
        case CS_MODE_64:
220
692
          MI->x86opsize = 28;
221
692
          break;
222
941
      }
223
941
      break;
224
3.67k
  }
225
226
3.67k
  printMemReference(MI, OpNo, O);
227
3.67k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
3.35k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
3.35k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
1.82k
    switch(MCInst_getOpcode(MI)) {
235
1.59k
      default:
236
1.59k
        SStream_concat0(O, "qword ptr ");
237
1.59k
        MI->x86opsize = 8;
238
1.59k
        break;
239
0
      case X86_MOVPQI2QImr:
240
236
      case X86_COMISDrm:
241
236
        SStream_concat0(O, "xmmword ptr ");
242
236
        MI->x86opsize = 16;
243
236
        break;
244
1.82k
    }
245
1.82k
  } else {
246
1.52k
    SStream_concat0(O, "qword ptr ");
247
1.52k
    MI->x86opsize = 8;
248
1.52k
  }
249
250
3.35k
  printMemReference(MI, OpNo, O);
251
3.35k
}
252
253
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
254
521
{
255
521
  switch(MCInst_getOpcode(MI)) {
256
290
    default:
257
290
      SStream_concat0(O, "xword ptr ");
258
290
      break;
259
227
    case X86_FBLDm:
260
231
    case X86_FBSTPm:
261
231
      break;
262
521
  }
263
264
521
  MI->x86opsize = 10;
265
521
  printMemReference(MI, OpNo, O);
266
521
}
267
268
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
269
2.43k
{
270
2.43k
  SStream_concat0(O, "xmmword ptr ");
271
2.43k
  MI->x86opsize = 16;
272
2.43k
  printMemReference(MI, OpNo, O);
273
2.43k
}
274
275
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
276
2.37k
{
277
2.37k
  SStream_concat0(O, "ymmword ptr ");
278
2.37k
  MI->x86opsize = 32;
279
2.37k
  printMemReference(MI, OpNo, O);
280
2.37k
}
281
282
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
283
1.80k
{
284
1.80k
  SStream_concat0(O, "zmmword ptr ");
285
1.80k
  MI->x86opsize = 64;
286
1.80k
  printMemReference(MI, OpNo, O);
287
1.80k
}
288
#endif
289
290
static const char *getRegisterName(unsigned RegNo);
291
static void printRegName(SStream *OS, unsigned RegNo)
292
458k
{
293
458k
  SStream_concat0(OS, getRegisterName(RegNo));
294
458k
}
295
296
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
297
// this function tell us if we need to have prefix 0 in front of a number
298
static bool need_zero_prefix(uint64_t imm)
299
0
{
300
  // find the first hex letter representing imm
301
0
  while(imm >= 0x10)
302
0
    imm >>= 4;
303
304
0
  if (imm < 0xa)
305
0
    return false;
306
0
  else  // this need 0 prefix
307
0
    return true;
308
0
}
309
310
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
311
121k
{
312
121k
  if (positive) {
313
    // always print this number in positive form
314
104k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
315
0
      if (imm < 0) {
316
0
        if (MI->op1_size) {
317
0
          switch(MI->op1_size) {
318
0
            default:
319
0
              break;
320
0
            case 1:
321
0
              imm &= 0xff;
322
0
              break;
323
0
            case 2:
324
0
              imm &= 0xffff;
325
0
              break;
326
0
            case 4:
327
0
              imm &= 0xffffffff;
328
0
              break;
329
0
          }
330
0
        }
331
332
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
333
0
          SStream_concat0(O, "8000000000000000h");
334
0
        else if (need_zero_prefix(imm))
335
0
          SStream_concat(O, "0%"PRIx64"h", imm);
336
0
        else
337
0
          SStream_concat(O, "%"PRIx64"h", imm);
338
0
      } else {
339
0
        if (imm > HEX_THRESHOLD) {
340
0
          if (need_zero_prefix(imm))
341
0
            SStream_concat(O, "0%"PRIx64"h", imm);
342
0
          else
343
0
            SStream_concat(O, "%"PRIx64"h", imm);
344
0
        } else
345
0
          SStream_concat(O, "%"PRIu64, imm);
346
0
      }
347
104k
    } else { // Intel syntax
348
104k
      if (imm < 0) {
349
1.54k
        if (MI->op1_size) {
350
433
          switch(MI->op1_size) {
351
433
            default:
352
433
              break;
353
433
            case 1:
354
0
              imm &= 0xff;
355
0
              break;
356
0
            case 2:
357
0
              imm &= 0xffff;
358
0
              break;
359
0
            case 4:
360
0
              imm &= 0xffffffff;
361
0
              break;
362
433
          }
363
433
        }
364
365
1.54k
        SStream_concat(O, "0x%"PRIx64, imm);
366
102k
      } else {
367
102k
        if (imm > HEX_THRESHOLD)
368
96.5k
          SStream_concat(O, "0x%"PRIx64, imm);
369
6.37k
        else
370
6.37k
          SStream_concat(O, "%"PRIu64, imm);
371
102k
      }
372
104k
    }
373
104k
  } else {
374
17.3k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
375
0
      if (imm < 0) {
376
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
377
0
          SStream_concat0(O, "8000000000000000h");
378
0
        else if (imm < -HEX_THRESHOLD) {
379
0
          if (need_zero_prefix(imm))
380
0
            SStream_concat(O, "-0%"PRIx64"h", -imm);
381
0
          else
382
0
            SStream_concat(O, "-%"PRIx64"h", -imm);
383
0
        } else
384
0
          SStream_concat(O, "-%"PRIu64, -imm);
385
0
      } else {
386
0
        if (imm > HEX_THRESHOLD) {
387
0
          if (need_zero_prefix(imm))
388
0
            SStream_concat(O, "0%"PRIx64"h", imm);
389
0
          else
390
0
            SStream_concat(O, "%"PRIx64"h", imm);
391
0
        } else
392
0
          SStream_concat(O, "%"PRIu64, imm);
393
0
      }
394
17.3k
    } else { // Intel syntax
395
17.3k
      if (imm < 0) {
396
2.33k
        if (imm == 0x8000000000000000LL)  // imm == -imm
397
0
          SStream_concat0(O, "0x8000000000000000");
398
2.33k
        else if (imm < -HEX_THRESHOLD)
399
2.06k
          SStream_concat(O, "-0x%"PRIx64, -imm);
400
267
        else
401
267
          SStream_concat(O, "-%"PRIu64, -imm);
402
403
14.9k
      } else {
404
14.9k
        if (imm > HEX_THRESHOLD)
405
12.0k
          SStream_concat(O, "0x%"PRIx64, imm);
406
2.88k
        else
407
2.88k
          SStream_concat(O, "%"PRIu64, imm);
408
14.9k
      }
409
17.3k
    }
410
17.3k
  }
411
121k
}
412
413
// local printOperand, without updating public operands
414
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
415
163k
{
416
163k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
417
163k
  if (MCOperand_isReg(Op)) {
418
163k
    printRegName(O, MCOperand_getReg(Op));
419
163k
  } else if (MCOperand_isImm(Op)) {
420
0
    int64_t imm = MCOperand_getImm(Op);
421
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
422
0
  }
423
163k
}
424
425
#ifndef CAPSTONE_DIET
426
// copy & normalize access info
427
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
428
824k
{
429
824k
#ifndef CAPSTONE_DIET
430
824k
  uint8_t i;
431
824k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
432
433
824k
  if (!arr) {
434
0
    access[0] = 0;
435
0
    return;
436
0
  }
437
438
  // copy to access but zero out CS_AC_IGNORE
439
2.41M
  for(i = 0; arr[i]; i++) {
440
1.59M
    if (arr[i] != CS_AC_IGNORE)
441
1.33M
      access[i] = arr[i];
442
259k
    else
443
259k
      access[i] = 0;
444
1.59M
  }
445
446
  // mark the end of array
447
824k
  access[i] = 0;
448
824k
#endif
449
824k
}
450
#endif
451
452
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
453
17.1k
{
454
17.1k
  MCOperand *SegReg;
455
17.1k
  int reg;
456
457
17.1k
  if (MI->csh->detail) {
458
17.1k
#ifndef CAPSTONE_DIET
459
17.1k
    uint8_t access[6];
460
17.1k
#endif
461
462
17.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
463
17.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
464
17.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
465
17.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
466
17.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
467
17.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
468
17.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
469
470
17.1k
#ifndef CAPSTONE_DIET
471
17.1k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
472
17.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
473
17.1k
#endif
474
17.1k
  }
475
476
17.1k
  SegReg = MCInst_getOperand(MI, Op + 1);
477
17.1k
  reg = MCOperand_getReg(SegReg);
478
479
  // If this has a segment register, print it.
480
17.1k
  if (reg) {
481
514
    _printOperand(MI, Op + 1, O);
482
514
    if (MI->csh->detail) {
483
514
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
484
514
    }
485
514
    SStream_concat0(O, ":");
486
514
  }
487
488
17.1k
  SStream_concat0(O, "[");
489
17.1k
  set_mem_access(MI, true);
490
17.1k
  printOperand(MI, Op, O);
491
17.1k
  SStream_concat0(O, "]");
492
17.1k
  set_mem_access(MI, false);
493
17.1k
}
494
495
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
496
19.0k
{
497
19.0k
  if (MI->csh->detail) {
498
19.0k
#ifndef CAPSTONE_DIET
499
19.0k
    uint8_t access[6];
500
19.0k
#endif
501
502
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
503
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
504
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
505
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
506
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
507
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
508
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
509
510
19.0k
#ifndef CAPSTONE_DIET
511
19.0k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
512
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
513
19.0k
#endif
514
19.0k
  }
515
516
  // DI accesses are always ES-based on non-64bit mode
517
19.0k
  if (MI->csh->mode != CS_MODE_64) {
518
10.5k
    SStream_concat0(O, "es:[");
519
10.5k
    if (MI->csh->detail) {
520
10.5k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
521
10.5k
    }
522
10.5k
  } else
523
8.50k
    SStream_concat0(O, "[");
524
525
19.0k
  set_mem_access(MI, true);
526
19.0k
  printOperand(MI, Op, O);
527
19.0k
  SStream_concat0(O, "]");
528
19.0k
  set_mem_access(MI, false);
529
19.0k
}
530
531
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
532
5.64k
{
533
5.64k
  SStream_concat0(O, "byte ptr ");
534
5.64k
  MI->x86opsize = 1;
535
5.64k
  printSrcIdx(MI, OpNo, O);
536
5.64k
}
537
538
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
539
4.76k
{
540
4.76k
  SStream_concat0(O, "word ptr ");
541
4.76k
  MI->x86opsize = 2;
542
4.76k
  printSrcIdx(MI, OpNo, O);
543
4.76k
}
544
545
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
546
5.70k
{
547
5.70k
  SStream_concat0(O, "dword ptr ");
548
5.70k
  MI->x86opsize = 4;
549
5.70k
  printSrcIdx(MI, OpNo, O);
550
5.70k
}
551
552
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
553
1.06k
{
554
1.06k
  SStream_concat0(O, "qword ptr ");
555
1.06k
  MI->x86opsize = 8;
556
1.06k
  printSrcIdx(MI, OpNo, O);
557
1.06k
}
558
559
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
560
6.03k
{
561
6.03k
  SStream_concat0(O, "byte ptr ");
562
6.03k
  MI->x86opsize = 1;
563
6.03k
  printDstIdx(MI, OpNo, O);
564
6.03k
}
565
566
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
567
3.48k
{
568
3.48k
  SStream_concat0(O, "word ptr ");
569
3.48k
  MI->x86opsize = 2;
570
3.48k
  printDstIdx(MI, OpNo, O);
571
3.48k
}
572
573
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
574
8.38k
{
575
8.38k
  SStream_concat0(O, "dword ptr ");
576
8.38k
  MI->x86opsize = 4;
577
8.38k
  printDstIdx(MI, OpNo, O);
578
8.38k
}
579
580
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
581
1.14k
{
582
1.14k
  SStream_concat0(O, "qword ptr ");
583
1.14k
  MI->x86opsize = 8;
584
1.14k
  printDstIdx(MI, OpNo, O);
585
1.14k
}
586
587
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
588
3.77k
{
589
3.77k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
590
3.77k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
591
3.77k
  int reg;
592
593
3.77k
  if (MI->csh->detail) {
594
3.77k
#ifndef CAPSTONE_DIET
595
3.77k
    uint8_t access[6];
596
3.77k
#endif
597
598
3.77k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
599
3.77k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
600
3.77k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
601
3.77k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
602
3.77k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
603
3.77k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
604
3.77k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
605
606
3.77k
#ifndef CAPSTONE_DIET
607
3.77k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
608
3.77k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
609
3.77k
#endif
610
3.77k
  }
611
612
  // If this has a segment register, print it.
613
3.77k
  reg = MCOperand_getReg(SegReg);
614
3.77k
  if (reg) {
615
230
    _printOperand(MI, Op + 1, O);
616
230
    SStream_concat0(O, ":");
617
230
    if (MI->csh->detail) {
618
230
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
619
230
    }
620
230
  }
621
622
3.77k
  SStream_concat0(O, "[");
623
624
3.77k
  if (MCOperand_isImm(DispSpec)) {
625
3.77k
    int64_t imm = MCOperand_getImm(DispSpec);
626
3.77k
    if (MI->csh->detail)
627
3.77k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
628
629
3.77k
    if (imm < 0)
630
706
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
631
3.06k
    else
632
3.06k
      printImm(MI, O, imm, true);
633
3.77k
  }
634
635
3.77k
  SStream_concat0(O, "]");
636
637
3.77k
  if (MI->csh->detail)
638
3.77k
    MI->flat_insn->detail->x86.op_count++;
639
640
3.77k
  if (MI->op1_size == 0)
641
3.77k
    MI->op1_size = MI->x86opsize;
642
3.77k
}
643
644
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
645
23.4k
{
646
23.4k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
647
648
23.4k
  printImm(MI, O, val, true);
649
650
23.4k
  if (MI->csh->detail) {
651
23.4k
#ifndef CAPSTONE_DIET
652
23.4k
    uint8_t access[6];
653
23.4k
#endif
654
655
23.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
656
23.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
657
23.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
658
659
23.4k
#ifndef CAPSTONE_DIET
660
23.4k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
661
23.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
662
23.4k
#endif
663
664
23.4k
    MI->flat_insn->detail->x86.op_count++;
665
23.4k
  }
666
23.4k
}
667
668
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
669
1.92k
{
670
1.92k
  SStream_concat0(O, "byte ptr ");
671
1.92k
  MI->x86opsize = 1;
672
1.92k
  printMemOffset(MI, OpNo, O);
673
1.92k
}
674
675
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
676
610
{
677
610
  SStream_concat0(O, "word ptr ");
678
610
  MI->x86opsize = 2;
679
610
  printMemOffset(MI, OpNo, O);
680
610
}
681
682
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
683
1.01k
{
684
1.01k
  SStream_concat0(O, "dword ptr ");
685
1.01k
  MI->x86opsize = 4;
686
1.01k
  printMemOffset(MI, OpNo, O);
687
1.01k
}
688
689
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
690
218
{
691
218
  SStream_concat0(O, "qword ptr ");
692
218
  MI->x86opsize = 8;
693
218
  printMemOffset(MI, OpNo, O);
694
218
}
695
696
static void printInstruction(MCInst *MI, SStream *O);
697
698
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
699
311k
{
700
311k
  x86_reg reg, reg2;
701
311k
  enum cs_ac_type access1, access2;
702
703
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
704
705
  // perhaps this instruction does not need printer
706
311k
  if (MI->assembly[0]) {
707
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
708
0
    return;
709
0
  }
710
711
311k
  X86_lockrep(MI, O);
712
311k
  printInstruction(MI, O);
713
714
311k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
715
311k
  if (MI->csh->detail) {
716
311k
#ifndef CAPSTONE_DIET
717
311k
    uint8_t access[6] = {0};
718
311k
#endif
719
720
    // first op can be embedded in the asm by llvm.
721
    // so we have to add the missing register as the first operand
722
311k
    if (reg) {
723
      // shift all the ops right to leave 1st slot for this new register op
724
29.5k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
725
29.5k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
726
29.5k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
727
29.5k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
728
29.5k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
729
29.5k
      MI->flat_insn->detail->x86.operands[0].access = access1;
730
29.5k
      MI->flat_insn->detail->x86.op_count++;
731
282k
    } else {
732
282k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
733
3.75k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
734
3.75k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
735
3.75k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
736
3.75k
        MI->flat_insn->detail->x86.operands[0].access = access1;
737
3.75k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
738
3.75k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
739
3.75k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
740
3.75k
        MI->flat_insn->detail->x86.operands[1].access = access2;
741
3.75k
        MI->flat_insn->detail->x86.op_count = 2;
742
3.75k
      }
743
282k
    }
744
745
311k
#ifndef CAPSTONE_DIET
746
311k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
747
311k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
748
311k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
749
311k
#endif
750
311k
  }
751
752
311k
  if (MI->op1_size == 0 && reg)
753
19.7k
    MI->op1_size = MI->csh->regsize_map[reg];
754
311k
}
755
756
/// printPCRelImm - This is used to print an immediate value that ends up
757
/// being encoded as a pc-relative value.
758
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
759
20.8k
{
760
20.8k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
761
20.8k
  if (MCOperand_isImm(Op)) {
762
20.8k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
763
20.8k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
764
765
    // truncat imm for non-64bit
766
20.8k
    if (MI->csh->mode != CS_MODE_64) {
767
13.2k
      imm = imm & 0xffffffff;
768
13.2k
    }
769
770
20.8k
    printImm(MI, O, imm, true);
771
772
20.8k
    if (MI->csh->detail) {
773
20.8k
#ifndef CAPSTONE_DIET
774
20.8k
      uint8_t access[6];
775
20.8k
#endif
776
777
20.8k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
778
      // if op_count > 0, then this operand's size is taken from the destination op
779
20.8k
      if (MI->flat_insn->detail->x86.op_count > 0)
780
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size;
781
20.8k
      else if (opsize > 0)
782
663
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
783
20.2k
      else
784
20.2k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
785
20.8k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
786
787
20.8k
#ifndef CAPSTONE_DIET
788
20.8k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
789
20.8k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
790
20.8k
#endif
791
792
20.8k
      MI->flat_insn->detail->x86.op_count++;
793
20.8k
    }
794
795
20.8k
    if (MI->op1_size == 0)
796
20.8k
      MI->op1_size = MI->imm_size;
797
20.8k
  }
798
20.8k
}
799
800
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
801
331k
{
802
331k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
803
804
331k
  if (MCOperand_isReg(Op)) {
805
294k
    unsigned int reg = MCOperand_getReg(Op);
806
807
294k
    printRegName(O, reg);
808
294k
    if (MI->csh->detail) {
809
294k
      if (MI->csh->doing_mem) {
810
36.2k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
811
258k
      } else {
812
258k
#ifndef CAPSTONE_DIET
813
258k
        uint8_t access[6];
814
258k
#endif
815
816
258k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
817
258k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
818
258k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
819
820
258k
#ifndef CAPSTONE_DIET
821
258k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
822
258k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
823
258k
#endif
824
825
258k
        MI->flat_insn->detail->x86.op_count++;
826
258k
      }
827
294k
    }
828
829
294k
    if (MI->op1_size == 0)
830
148k
      MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)];
831
294k
  } else if (MCOperand_isImm(Op)) {
832
36.3k
    uint8_t encsize;
833
36.3k
    int64_t imm = MCOperand_getImm(Op);
834
36.3k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
835
836
36.3k
    if (opsize == 1)    // print 1 byte immediate in positive form
837
14.6k
      imm = imm & 0xff;
838
839
    // printf(">>> id = %u\n", MI->flat_insn->id);
840
36.3k
    switch(MI->flat_insn->id) {
841
17.3k
      default:
842
17.3k
        printImm(MI, O, imm, MI->csh->imm_unsigned);
843
17.3k
        break;
844
845
224
      case X86_INS_MOVABS:
846
4.41k
      case X86_INS_MOV:
847
        // do not print number in negative form
848
4.41k
        printImm(MI, O, imm, true);
849
4.41k
        break;
850
851
0
      case X86_INS_IN:
852
0
      case X86_INS_OUT:
853
0
      case X86_INS_INT:
854
        // do not print number in negative form
855
0
        imm = imm & 0xff;
856
0
        printImm(MI, O, imm, true);
857
0
        break;
858
859
606
      case X86_INS_LCALL:
860
1.53k
      case X86_INS_LJMP:
861
1.53k
      case X86_INS_JMP:
862
        // always print address in positive form
863
1.53k
        if (OpNo == 1) { // ptr16 part
864
769
          imm = imm & 0xffff;
865
769
          opsize = 2;
866
769
        } else
867
769
          opsize = 4;
868
1.53k
        printImm(MI, O, imm, true);
869
1.53k
        break;
870
871
3.43k
      case X86_INS_AND:
872
6.43k
      case X86_INS_OR:
873
8.92k
      case X86_INS_XOR:
874
        // do not print number in negative form
875
8.92k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
876
1.18k
          printImm(MI, O, imm, true);
877
7.74k
        else {
878
7.74k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
879
7.74k
          printImm(MI, O, imm, true);
880
7.74k
        }
881
8.92k
        break;
882
883
3.46k
      case X86_INS_RET:
884
4.15k
      case X86_INS_RETF:
885
        // RET imm16
886
4.15k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
887
366
          printImm(MI, O, imm, true);
888
3.78k
        else {
889
3.78k
          imm = 0xffff & imm;
890
3.78k
          printImm(MI, O, imm, true);
891
3.78k
        }
892
4.15k
        break;
893
36.3k
    }
894
895
36.3k
    if (MI->csh->detail) {
896
36.3k
      if (MI->csh->doing_mem) {
897
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
898
36.3k
      } else {
899
36.3k
#ifndef CAPSTONE_DIET
900
36.3k
        uint8_t access[6];
901
36.3k
#endif
902
903
36.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
904
36.3k
        if (opsize > 0) {
905
29.9k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
906
29.9k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
907
29.9k
        } else if (MI->flat_insn->detail->x86.op_count > 0) {
908
1.44k
          if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) {
909
1.44k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size =
910
1.44k
              MI->flat_insn->detail->x86.operands[0].size;
911
1.44k
          } else
912
0
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
913
1.44k
        } else
914
4.89k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
915
36.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
916
917
36.3k
#ifndef CAPSTONE_DIET
918
36.3k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
919
36.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
920
36.3k
#endif
921
922
36.3k
        MI->flat_insn->detail->x86.op_count++;
923
36.3k
      }
924
36.3k
    }
925
36.3k
  }
926
331k
}
927
928
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
929
132k
{
930
132k
  bool NeedPlus = false;
931
132k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
932
132k
  uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
933
132k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
934
132k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
935
132k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
936
132k
  int reg;
937
938
132k
  if (MI->csh->detail) {
939
132k
#ifndef CAPSTONE_DIET
940
132k
    uint8_t access[6];
941
132k
#endif
942
943
132k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
944
132k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
945
132k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
946
132k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
947
132k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
948
132k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
949
132k
        }
950
132k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
951
132k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
952
953
132k
#ifndef CAPSTONE_DIET
954
132k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
955
132k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
956
132k
#endif
957
132k
  }
958
959
  // If this has a segment register, print it.
960
132k
  reg = MCOperand_getReg(SegReg);
961
132k
  if (reg) {
962
2.70k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
963
2.70k
    if (MI->csh->detail) {
964
2.70k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
965
2.70k
    }
966
2.70k
    SStream_concat0(O, ":");
967
2.70k
  }
968
969
132k
  SStream_concat0(O, "[");
970
971
132k
  if (MCOperand_getReg(BaseReg)) {
972
130k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
973
130k
    NeedPlus = true;
974
130k
  }
975
976
132k
  if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
977
30.1k
    if (NeedPlus) SStream_concat0(O, " + ");
978
30.1k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
979
30.1k
    if (ScaleVal != 1)
980
4.82k
      SStream_concat(O, "*%u", ScaleVal);
981
30.1k
    NeedPlus = true;
982
30.1k
  }
983
984
132k
  if (MCOperand_isImm(DispSpec)) {
985
132k
    int64_t DispVal = MCOperand_getImm(DispSpec);
986
132k
    if (MI->csh->detail)
987
132k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
988
132k
    if (DispVal) {
989
37.2k
      if (NeedPlus) {
990
35.2k
        if (DispVal < 0) {
991
14.8k
          SStream_concat0(O, " - ");
992
14.8k
          printImm(MI, O, -DispVal, true);
993
20.3k
        } else {
994
20.3k
          SStream_concat0(O, " + ");
995
20.3k
          printImm(MI, O, DispVal, true);
996
20.3k
        }
997
35.2k
      } else {
998
        // memory reference to an immediate address
999
2.06k
        if (MI->csh->mode == CS_MODE_64)
1000
423
          MI->op1_size = 8;
1001
2.06k
        if (DispVal < 0) {
1002
578
          printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true);
1003
1.49k
        } else {
1004
1.49k
          printImm(MI, O, DispVal, true);
1005
1.49k
        }
1006
2.06k
      }
1007
1008
95.5k
    } else {
1009
      // DispVal = 0
1010
95.5k
      if (!NeedPlus)  // [0]
1011
234
        SStream_concat0(O, "0");
1012
95.5k
    }
1013
132k
  }
1014
1015
132k
  SStream_concat0(O, "]");
1016
1017
132k
  if (MI->csh->detail)
1018
132k
    MI->flat_insn->detail->x86.op_count++;
1019
1020
132k
  if (MI->op1_size == 0)
1021
84.3k
    MI->op1_size = MI->x86opsize;
1022
132k
}
1023
1024
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1025
4.28k
{
1026
4.28k
  switch(MI->Opcode) {
1027
196
    default: break;
1028
298
    case X86_LEA16r:
1029
298
         MI->x86opsize = 2;
1030
298
         break;
1031
603
    case X86_LEA32r:
1032
1.08k
    case X86_LEA64_32r:
1033
1.08k
         MI->x86opsize = 4;
1034
1.08k
         break;
1035
214
    case X86_LEA64r:
1036
214
         MI->x86opsize = 8;
1037
214
         break;
1038
212
    case X86_BNDCL32rm:
1039
408
    case X86_BNDCN32rm:
1040
604
    case X86_BNDCU32rm:
1041
960
    case X86_BNDSTXmr:
1042
1.29k
    case X86_BNDLDXrm:
1043
1.50k
    case X86_BNDCL64rm:
1044
2.27k
    case X86_BNDCN64rm:
1045
2.49k
    case X86_BNDCU64rm:
1046
2.49k
         MI->x86opsize = 16;
1047
2.49k
         break;
1048
4.28k
  }
1049
1050
4.28k
  printMemReference(MI, OpNo, O);
1051
4.28k
}
1052
1053
#ifdef CAPSTONE_X86_REDUCE
1054
#include "X86GenAsmWriter1_reduce.inc"
1055
#else
1056
#include "X86GenAsmWriter1.inc"
1057
#endif
1058
1059
#include "X86GenRegisterName1.inc"
1060
1061
#endif