/src/capstonenext/arch/RISCV/RISCVInstPrinter.c
Line | Count | Source (jump to first uncovered line) |
1 | | //===-- RISCVInstPrinter.cpp - Convert RISCV MCInst to asm syntax ---------===// |
2 | | // |
3 | | // The LLVM Compiler Infrastructure |
4 | | // |
5 | | // This file is distributed under the University of Illinois Open Source |
6 | | // License. See LICENSE.TXT for details. |
7 | | // |
8 | | //===----------------------------------------------------------------------===// |
9 | | // |
10 | | // This class prints an RISCV MCInst to a .s file. |
11 | | // |
12 | | //===----------------------------------------------------------------------===// |
13 | | |
14 | | #ifdef CAPSTONE_HAS_RISCV |
15 | | |
16 | | #include <stdio.h> // DEBUG |
17 | | #include <stdlib.h> |
18 | | #include <string.h> |
19 | | #include <capstone/platform.h> |
20 | | |
21 | | #include "RISCVInstPrinter.h" |
22 | | #include "RISCVBaseInfo.h" |
23 | | #include "../../MCInst.h" |
24 | | #include "../../SStream.h" |
25 | | #include "../../MCRegisterInfo.h" |
26 | | #include "../../utils.h" |
27 | | #include "../../Mapping.h" |
28 | | #include "RISCVMapping.h" |
29 | | |
30 | | //#include "RISCVDisassembler.h" |
31 | | |
32 | | #define GET_REGINFO_ENUM |
33 | | #define GET_REGINFO_MC_DESC |
34 | | #include "RISCVGenRegisterInfo.inc" |
35 | | #define GET_INSTRINFO_ENUM |
36 | | #include "RISCVGenInstrInfo.inc" |
37 | | |
38 | | // Autogenerated by tblgen. |
39 | | static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI); |
40 | | static bool printAliasInstr(MCInst *MI, SStream *OS, void *info); |
41 | | static void printOperand(MCInst *MI, unsigned OpNo, SStream *O); |
42 | | static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O); |
43 | | static void printCSRSystemRegister(MCInst *, unsigned, SStream *); |
44 | | static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O); |
45 | | static void printCustomAliasOperand(MCInst *, unsigned, unsigned, SStream *); |
46 | | /// getRegisterName - This method is automatically generated by tblgen |
47 | | /// from the register set description. This returns the assembler name |
48 | | /// for the specified register. |
49 | | static const char *getRegisterName(unsigned RegNo, unsigned AltIdx); |
50 | | |
51 | | // Include the auto-generated portion of the assembly writer. |
52 | | #define PRINT_ALIAS_INSTR |
53 | | #include "RISCVGenAsmWriter.inc" |
54 | | |
55 | | static void fixDetailOfEffectiveAddr(MCInst *MI) |
56 | 7.14k | { |
57 | | // Operands for load and store instructions in RISCV vary widely |
58 | 7.14k | unsigned id = MI->flat_insn->id; |
59 | 7.14k | unsigned reg = 0; |
60 | 7.14k | int64_t imm = 0; |
61 | 7.14k | uint8_t access = 0; |
62 | | |
63 | 7.14k | switch (id) { |
64 | 0 | case RISCV_INS_C_FLD: |
65 | 0 | case RISCV_INS_C_LW: |
66 | 0 | case RISCV_INS_C_FLW: |
67 | 0 | case RISCV_INS_C_LD: |
68 | 0 | case RISCV_INS_C_FSD: |
69 | 0 | case RISCV_INS_C_SW: |
70 | 0 | case RISCV_INS_C_FSW: |
71 | 0 | case RISCV_INS_C_SD: |
72 | 0 | case RISCV_INS_C_FLDSP: |
73 | 0 | case RISCV_INS_C_LWSP: |
74 | 0 | case RISCV_INS_C_FLWSP: |
75 | 0 | case RISCV_INS_C_LDSP: |
76 | 0 | case RISCV_INS_C_FSDSP: |
77 | 0 | case RISCV_INS_C_SWSP: |
78 | 0 | case RISCV_INS_C_FSWSP: |
79 | 0 | case RISCV_INS_C_SDSP: |
80 | 21 | case RISCV_INS_FLW: |
81 | 119 | case RISCV_INS_FSW: |
82 | 126 | case RISCV_INS_FLD: |
83 | 139 | case RISCV_INS_FSD: |
84 | 291 | case RISCV_INS_LB: |
85 | 436 | case RISCV_INS_LBU: |
86 | 499 | case RISCV_INS_LD: |
87 | 567 | case RISCV_INS_LH: |
88 | 652 | case RISCV_INS_LHU: |
89 | 722 | case RISCV_INS_LW: |
90 | 759 | case RISCV_INS_LWU: |
91 | 773 | case RISCV_INS_SB: |
92 | 1.33k | case RISCV_INS_SD: |
93 | 1.52k | case RISCV_INS_SH: |
94 | 2.69k | case RISCV_INS_SW: { |
95 | 2.69k | CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count); |
96 | 2.69k | CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type); |
97 | 2.69k | CS_ASSERT(RISCV_OP_IMM == RISCV_get_detail_op(MI, -2)->type); |
98 | 2.69k | CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type); |
99 | | |
100 | 2.69k | imm = RISCV_get_detail_op(MI, -2)->imm; |
101 | 2.69k | reg = RISCV_get_detail_op(MI, -1)->reg; |
102 | 2.69k | access = RISCV_get_detail_op(MI, -1)->access; |
103 | | |
104 | 2.69k | RISCV_get_detail_op(MI, -2)->type = RISCV_OP_MEM; |
105 | 2.69k | RISCV_get_detail_op(MI, -2)->mem.base = reg; |
106 | 2.69k | RISCV_get_detail_op(MI, -2)->mem.disp = imm; |
107 | 2.69k | RISCV_get_detail_op(MI, -2)->access = access; |
108 | | |
109 | 2.69k | RISCV_dec_op_count(MI); |
110 | | |
111 | 2.69k | break; |
112 | 1.52k | } |
113 | 6 | case RISCV_INS_LR_W: |
114 | 31 | case RISCV_INS_LR_W_AQ: |
115 | 84 | case RISCV_INS_LR_W_AQ_RL: |
116 | 113 | case RISCV_INS_LR_W_RL: |
117 | 115 | case RISCV_INS_LR_D: |
118 | 122 | case RISCV_INS_LR_D_AQ: |
119 | 327 | case RISCV_INS_LR_D_AQ_RL: |
120 | 338 | case RISCV_INS_LR_D_RL: { |
121 | 338 | CS_ASSERT(2 == MI->flat_insn->detail->riscv.op_count); |
122 | 338 | CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type); |
123 | 338 | CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type); |
124 | | |
125 | 338 | reg = RISCV_get_detail_op(MI, -1)->reg; |
126 | | |
127 | 338 | RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM; |
128 | 338 | RISCV_get_detail_op(MI, -1)->mem.base = reg; |
129 | 338 | RISCV_get_detail_op(MI, -1)->mem.disp = 0; |
130 | | |
131 | 338 | break; |
132 | 327 | } |
133 | 57 | case RISCV_INS_SC_W: |
134 | 67 | case RISCV_INS_SC_W_AQ: |
135 | 70 | case RISCV_INS_SC_W_AQ_RL: |
136 | 73 | case RISCV_INS_SC_W_RL: |
137 | 426 | case RISCV_INS_SC_D: |
138 | 435 | case RISCV_INS_SC_D_AQ: |
139 | 485 | case RISCV_INS_SC_D_AQ_RL: |
140 | 496 | case RISCV_INS_SC_D_RL: |
141 | 1.00k | case RISCV_INS_AMOADD_D: |
142 | 1.02k | case RISCV_INS_AMOADD_D_AQ: |
143 | 1.10k | case RISCV_INS_AMOADD_D_AQ_RL: |
144 | 1.11k | case RISCV_INS_AMOADD_D_RL: |
145 | 1.14k | case RISCV_INS_AMOADD_W: |
146 | 1.16k | case RISCV_INS_AMOADD_W_AQ: |
147 | 1.20k | case RISCV_INS_AMOADD_W_AQ_RL: |
148 | 1.26k | case RISCV_INS_AMOADD_W_RL: |
149 | 1.26k | case RISCV_INS_AMOAND_D: |
150 | 1.29k | case RISCV_INS_AMOAND_D_AQ: |
151 | 1.30k | case RISCV_INS_AMOAND_D_AQ_RL: |
152 | 1.30k | case RISCV_INS_AMOAND_D_RL: |
153 | 1.31k | case RISCV_INS_AMOAND_W: |
154 | 1.32k | case RISCV_INS_AMOAND_W_AQ: |
155 | 1.35k | case RISCV_INS_AMOAND_W_AQ_RL: |
156 | 1.35k | case RISCV_INS_AMOAND_W_RL: |
157 | 1.36k | case RISCV_INS_AMOMAXU_D: |
158 | 1.40k | case RISCV_INS_AMOMAXU_D_AQ: |
159 | 1.44k | case RISCV_INS_AMOMAXU_D_AQ_RL: |
160 | 1.45k | case RISCV_INS_AMOMAXU_D_RL: |
161 | 1.46k | case RISCV_INS_AMOMAXU_W: |
162 | 1.47k | case RISCV_INS_AMOMAXU_W_AQ: |
163 | 1.50k | case RISCV_INS_AMOMAXU_W_AQ_RL: |
164 | 1.52k | case RISCV_INS_AMOMAXU_W_RL: |
165 | 1.53k | case RISCV_INS_AMOMAX_D: |
166 | 1.54k | case RISCV_INS_AMOMAX_D_AQ: |
167 | 1.55k | case RISCV_INS_AMOMAX_D_AQ_RL: |
168 | 1.58k | case RISCV_INS_AMOMAX_D_RL: |
169 | 1.61k | case RISCV_INS_AMOMAX_W: |
170 | 1.66k | case RISCV_INS_AMOMAX_W_AQ: |
171 | 1.69k | case RISCV_INS_AMOMAX_W_AQ_RL: |
172 | 1.84k | case RISCV_INS_AMOMAX_W_RL: |
173 | 1.85k | case RISCV_INS_AMOMINU_D: |
174 | 1.86k | case RISCV_INS_AMOMINU_D_AQ: |
175 | 2.17k | case RISCV_INS_AMOMINU_D_AQ_RL: |
176 | 2.17k | case RISCV_INS_AMOMINU_D_RL: |
177 | 2.21k | case RISCV_INS_AMOMINU_W: |
178 | 2.26k | case RISCV_INS_AMOMINU_W_AQ: |
179 | 2.90k | case RISCV_INS_AMOMINU_W_AQ_RL: |
180 | 2.98k | case RISCV_INS_AMOMINU_W_RL: |
181 | 3.11k | case RISCV_INS_AMOMIN_D: |
182 | 3.13k | case RISCV_INS_AMOMIN_D_AQ: |
183 | 3.19k | case RISCV_INS_AMOMIN_D_AQ_RL: |
184 | 3.20k | case RISCV_INS_AMOMIN_D_RL: |
185 | 3.22k | case RISCV_INS_AMOMIN_W: |
186 | 3.22k | case RISCV_INS_AMOMIN_W_AQ: |
187 | 3.23k | case RISCV_INS_AMOMIN_W_AQ_RL: |
188 | 3.43k | case RISCV_INS_AMOMIN_W_RL: |
189 | 3.44k | case RISCV_INS_AMOOR_D: |
190 | 3.50k | case RISCV_INS_AMOOR_D_AQ: |
191 | 3.57k | case RISCV_INS_AMOOR_D_AQ_RL: |
192 | 3.58k | case RISCV_INS_AMOOR_D_RL: |
193 | 3.59k | case RISCV_INS_AMOOR_W: |
194 | 3.60k | case RISCV_INS_AMOOR_W_AQ: |
195 | 3.62k | case RISCV_INS_AMOOR_W_AQ_RL: |
196 | 3.63k | case RISCV_INS_AMOOR_W_RL: |
197 | 3.64k | case RISCV_INS_AMOSWAP_D: |
198 | 3.73k | case RISCV_INS_AMOSWAP_D_AQ: |
199 | 3.76k | case RISCV_INS_AMOSWAP_D_AQ_RL: |
200 | 3.78k | case RISCV_INS_AMOSWAP_D_RL: |
201 | 3.79k | case RISCV_INS_AMOSWAP_W: |
202 | 3.80k | case RISCV_INS_AMOSWAP_W_AQ: |
203 | 3.83k | case RISCV_INS_AMOSWAP_W_AQ_RL: |
204 | 3.84k | case RISCV_INS_AMOSWAP_W_RL: |
205 | 3.89k | case RISCV_INS_AMOXOR_D: |
206 | 3.91k | case RISCV_INS_AMOXOR_D_AQ: |
207 | 3.94k | case RISCV_INS_AMOXOR_D_AQ_RL: |
208 | 3.95k | case RISCV_INS_AMOXOR_D_RL: |
209 | 4.01k | case RISCV_INS_AMOXOR_W: |
210 | 4.01k | case RISCV_INS_AMOXOR_W_AQ: |
211 | 4.04k | case RISCV_INS_AMOXOR_W_AQ_RL: |
212 | 4.10k | case RISCV_INS_AMOXOR_W_RL: { |
213 | 4.10k | CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count); |
214 | 4.10k | CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type); |
215 | 4.10k | CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type); |
216 | 4.10k | CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type); |
217 | | |
218 | 4.10k | reg = RISCV_get_detail_op(MI, -1)->reg; |
219 | | |
220 | 4.10k | RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM; |
221 | 4.10k | RISCV_get_detail_op(MI, -1)->mem.base = reg; |
222 | 4.10k | RISCV_get_detail_op(MI, -1)->mem.disp = 0; |
223 | | |
224 | 4.10k | break; |
225 | 4.04k | } |
226 | 0 | default: { |
227 | 0 | CS_ASSERT(0 && "id is not a RISC-V memory instruction"); |
228 | 0 | break; |
229 | 4.04k | } |
230 | 7.14k | } |
231 | 7.14k | return; |
232 | 7.14k | } |
233 | | |
234 | | //void RISCVInstPrinter::printInst(const MCInst *MI, raw_ostream &O, |
235 | | // StringRef Annot, const MCSubtargetInfo &STI) |
236 | | void RISCV_printInst(MCInst *MI, SStream *O, void *info) |
237 | 39.3k | { |
238 | 39.3k | MCRegisterInfo *MRI = (MCRegisterInfo *)info; |
239 | | //bool Res = false; |
240 | | //MCInst *NewMI = MI; |
241 | | // TODO: RISCV compressd instructions. |
242 | | //MCInst UncompressedMI; |
243 | | //if (!NoAliases) |
244 | | //Res = uncompressInst(UncompressedMI, *MI, MRI, STI); |
245 | | //if (Res) |
246 | | //NewMI = const_cast<MCInst *>(&UncompressedMI); |
247 | 39.3k | if (/*NoAliases ||*/ !printAliasInstr(MI, O, info)) |
248 | 29.7k | printInstruction(MI, O, MRI); |
249 | | //printAnnotation(O, Annot); |
250 | | // fix load/store type insttuction |
251 | 39.3k | if (MI->csh->detail_opt && |
252 | 39.3k | MI->flat_insn->detail->riscv.need_effective_addr) |
253 | 7.14k | fixDetailOfEffectiveAddr(MI); |
254 | | |
255 | 39.3k | return; |
256 | 39.3k | } |
257 | | |
258 | | static void printRegName(SStream *OS, unsigned RegNo) |
259 | 75.6k | { |
260 | 75.6k | SStream_concat0(OS, getRegisterName(RegNo, RISCV_ABIRegAltName)); |
261 | 75.6k | } |
262 | | |
263 | | /** |
264 | | void RISCVInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
265 | | raw_ostream &O, const char *Modifier) |
266 | | */ |
267 | | static void printOperand(MCInst *MI, unsigned OpNo, SStream *O) |
268 | 87.7k | { |
269 | 87.7k | unsigned reg; |
270 | 87.7k | int64_t Imm = 0; |
271 | | |
272 | 87.7k | RISCV_add_cs_detail(MI, OpNo); |
273 | | |
274 | 87.7k | MCOperand *MO = MCInst_getOperand(MI, OpNo); |
275 | | |
276 | 87.7k | if (MCOperand_isReg(MO)) { |
277 | 75.6k | reg = MCOperand_getReg(MO); |
278 | 75.6k | printRegName(O, reg); |
279 | 75.6k | } else { |
280 | 12.1k | CS_ASSERT(MCOperand_isImm(MO) && |
281 | 12.1k | "Unknown operand kind in printOperand"); |
282 | 12.1k | Imm = MCOperand_getImm(MO); |
283 | 12.1k | if (Imm >= 0) { |
284 | 10.7k | if (Imm > HEX_THRESHOLD) |
285 | 6.98k | SStream_concat(O, "0x%" PRIx64, Imm); |
286 | 3.81k | else |
287 | 3.81k | SStream_concat(O, "%" PRIu64, Imm); |
288 | 10.7k | } else { |
289 | 1.30k | if (Imm < -HEX_THRESHOLD) |
290 | 1.29k | SStream_concat(O, "-0x%" PRIx64, -Imm); |
291 | 9 | else |
292 | 9 | SStream_concat(O, "-%" PRIu64, -Imm); |
293 | 1.30k | } |
294 | 12.1k | } |
295 | | |
296 | | //CS_ASSERT(MO.isExpr() && "Unknown operand kind in printOperand"); |
297 | | |
298 | 87.7k | return; |
299 | 87.7k | } |
300 | | |
301 | | static const char *getCSRSystemRegisterName(unsigned CsrNo) |
302 | 15.9k | { |
303 | 15.9k | switch (CsrNo) { |
304 | | /* |
305 | | * From RISC-V Privileged Architecture Version 1.10. |
306 | | * In the same order as Table 2.5. |
307 | | */ |
308 | 34 | case 0x0000: |
309 | 34 | return "ustatus"; |
310 | 52 | case 0x0004: |
311 | 52 | return "uie"; |
312 | 11 | case 0x0005: |
313 | 11 | return "utvec"; |
314 | | |
315 | 33 | case 0x0040: |
316 | 33 | return "uscratch"; |
317 | 10 | case 0x0041: |
318 | 10 | return "uepc"; |
319 | 87 | case 0x0042: |
320 | 87 | return "ucause"; |
321 | 58 | case 0x0043: |
322 | 58 | return "utval"; |
323 | 25 | case 0x0044: |
324 | 25 | return "uip"; |
325 | | |
326 | 13 | case 0x0001: |
327 | 13 | return "fflags"; |
328 | 173 | case 0x0002: |
329 | 173 | return "frm"; |
330 | 79 | case 0x0003: |
331 | 79 | return "fcsr"; |
332 | | |
333 | 246 | case 0x0c00: |
334 | 246 | return "cycle"; |
335 | 629 | case 0x0c01: |
336 | 629 | return "time"; |
337 | 41 | case 0x0c02: |
338 | 41 | return "instret"; |
339 | 13 | case 0x0c03: |
340 | 13 | return "hpmcounter3"; |
341 | 7 | case 0x0c04: |
342 | 7 | return "hpmcounter4"; |
343 | 153 | case 0x0c05: |
344 | 153 | return "hpmcounter5"; |
345 | 123 | case 0x0c06: |
346 | 123 | return "hpmcounter6"; |
347 | 37 | case 0x0c07: |
348 | 37 | return "hpmcounter7"; |
349 | 123 | case 0x0c08: |
350 | 123 | return "hpmcounter8"; |
351 | 312 | case 0x0c09: |
352 | 312 | return "hpmcounter9"; |
353 | 3 | case 0x0c0a: |
354 | 3 | return "hpmcounter10"; |
355 | 22 | case 0x0c0b: |
356 | 22 | return "hpmcounter11"; |
357 | 54 | case 0x0c0c: |
358 | 54 | return "hpmcounter12"; |
359 | 260 | case 0x0c0d: |
360 | 260 | return "hpmcounter13"; |
361 | 126 | case 0x0c0e: |
362 | 126 | return "hpmcounter14"; |
363 | 58 | case 0x0c0f: |
364 | 58 | return "hpmcounter15"; |
365 | 61 | case 0x0c10: |
366 | 61 | return "hpmcounter16"; |
367 | 28 | case 0x0c11: |
368 | 28 | return "hpmcounter17"; |
369 | 66 | case 0x0c12: |
370 | 66 | return "hpmcounter18"; |
371 | 35 | case 0x0c13: |
372 | 35 | return "hpmcounter19"; |
373 | 75 | case 0x0c14: |
374 | 75 | return "hpmcounter20"; |
375 | 35 | case 0x0c15: |
376 | 35 | return "hpmcounter21"; |
377 | 12 | case 0x0c16: |
378 | 12 | return "hpmcounter22"; |
379 | 71 | case 0x0c17: |
380 | 71 | return "hpmcounter23"; |
381 | 150 | case 0x0c18: |
382 | 150 | return "hpmcounter24"; |
383 | 54 | case 0x0c19: |
384 | 54 | return "hpmcounter25"; |
385 | 21 | case 0x0c1a: |
386 | 21 | return "hpmcounter26"; |
387 | 122 | case 0x0c1b: |
388 | 122 | return "hpmcounter27"; |
389 | 13 | case 0x0c1c: |
390 | 13 | return "hpmcounter28"; |
391 | 7 | case 0x0c1d: |
392 | 7 | return "hpmcounter29"; |
393 | 168 | case 0x0c1e: |
394 | 168 | return "hpmcounter30"; |
395 | 30 | case 0x0c1f: |
396 | 30 | return "hpmcounter31"; |
397 | 22 | case 0x0c80: |
398 | 22 | return "cycleh"; |
399 | 45 | case 0x0c81: |
400 | 45 | return "timeh"; |
401 | 48 | case 0x0c82: |
402 | 48 | return "instreth"; |
403 | 15 | case 0x0c83: |
404 | 15 | return "hpmcounter3h"; |
405 | 26 | case 0x0c84: |
406 | 26 | return "hpmcounter4h"; |
407 | 7 | case 0x0c85: |
408 | 7 | return "hpmcounter5h"; |
409 | 210 | case 0x0c86: |
410 | 210 | return "hpmcounter6h"; |
411 | 28 | case 0x0c87: |
412 | 28 | return "hpmcounter7h"; |
413 | 20 | case 0x0c88: |
414 | 20 | return "hpmcounter8h"; |
415 | 14 | case 0x0c89: |
416 | 14 | return "hpmcounter9h"; |
417 | 196 | case 0x0c8a: |
418 | 196 | return "hpmcounter10h"; |
419 | 9 | case 0x0c8b: |
420 | 9 | return "hpmcounter11h"; |
421 | 30 | case 0x0c8c: |
422 | 30 | return "hpmcounter12h"; |
423 | 300 | case 0x0c8d: |
424 | 300 | return "hpmcounter13h"; |
425 | 18 | case 0x0c8e: |
426 | 18 | return "hpmcounter14h"; |
427 | 9 | case 0x0c8f: |
428 | 9 | return "hpmcounter15h"; |
429 | 226 | case 0x0c90: |
430 | 226 | return "hpmcounter16h"; |
431 | 101 | case 0x0c91: |
432 | 101 | return "hpmcounter17h"; |
433 | 327 | case 0x0c92: |
434 | 327 | return "hpmcounter18h"; |
435 | 70 | case 0x0c93: |
436 | 70 | return "hpmcounter19h"; |
437 | 24 | case 0x0c94: |
438 | 24 | return "hpmcounter20h"; |
439 | 154 | case 0x0c95: |
440 | 154 | return "hpmcounter21h"; |
441 | 4 | case 0x0c96: |
442 | 4 | return "hpmcounter22h"; |
443 | 8 | case 0x0c97: |
444 | 8 | return "hpmcounter23h"; |
445 | 30 | case 0x0c98: |
446 | 30 | return "hpmcounter24h"; |
447 | 7 | case 0x0c99: |
448 | 7 | return "hpmcounter25h"; |
449 | 28 | case 0x0c9a: |
450 | 28 | return "hpmcounter26h"; |
451 | 11 | case 0x0c9b: |
452 | 11 | return "hpmcounter27h"; |
453 | 56 | case 0x0c9c: |
454 | 56 | return "hpmcounter28h"; |
455 | 129 | case 0x0c9d: |
456 | 129 | return "hpmcounter29h"; |
457 | 103 | case 0x0c9e: |
458 | 103 | return "hpmcounter30h"; |
459 | 166 | case 0x0c9f: |
460 | 166 | return "hpmcounter31h"; |
461 | | |
462 | 17 | case 0x0100: |
463 | 17 | return "sstatus"; |
464 | 51 | case 0x0102: |
465 | 51 | return "sedeleg"; |
466 | 361 | case 0x0103: |
467 | 361 | return "sideleg"; |
468 | 108 | case 0x0104: |
469 | 108 | return "sie"; |
470 | 17 | case 0x0105: |
471 | 17 | return "stvec"; |
472 | 20 | case 0x0106: |
473 | 20 | return "scounteren"; |
474 | | |
475 | 6 | case 0x0140: |
476 | 6 | return "sscratch"; |
477 | 29 | case 0x0141: |
478 | 29 | return "sepc"; |
479 | 55 | case 0x0142: |
480 | 55 | return "scause"; |
481 | 50 | case 0x0143: |
482 | 50 | return "stval"; |
483 | 1 | case 0x0144: |
484 | 1 | return "sip"; |
485 | | |
486 | 18 | case 0x0180: |
487 | 18 | return "satp"; |
488 | | |
489 | 12 | case 0x0f11: |
490 | 12 | return "mvendorid"; |
491 | 6 | case 0x0f12: |
492 | 6 | return "marchid"; |
493 | 27 | case 0x0f13: |
494 | 27 | return "mimpid"; |
495 | 179 | case 0x0f14: |
496 | 179 | return "mhartid"; |
497 | | |
498 | 30 | case 0x0300: |
499 | 30 | return "mstatus"; |
500 | 24 | case 0x0301: |
501 | 24 | return "misa"; |
502 | 10 | case 0x0302: |
503 | 10 | return "medeleg"; |
504 | 38 | case 0x0303: |
505 | 38 | return "mideleg"; |
506 | 12 | case 0x0304: |
507 | 12 | return "mie"; |
508 | 240 | case 0x0305: |
509 | 240 | return "mtvec"; |
510 | 10 | case 0x0306: |
511 | 10 | return "mcounteren"; |
512 | | |
513 | 84 | case 0x0340: |
514 | 84 | return "mscratch"; |
515 | 354 | case 0x0341: |
516 | 354 | return "mepc"; |
517 | 5 | case 0x0342: |
518 | 5 | return "mcause"; |
519 | 67 | case 0x0343: |
520 | 67 | return "mtval"; |
521 | 31 | case 0x0344: |
522 | 31 | return "mip"; |
523 | | |
524 | 8 | case 0x03a0: |
525 | 8 | return "pmpcfg0"; |
526 | 42 | case 0x03a1: |
527 | 42 | return "pmpcfg1"; |
528 | 185 | case 0x03a2: |
529 | 185 | return "pmpcfg2"; |
530 | 83 | case 0x03a3: |
531 | 83 | return "pmpcfg3"; |
532 | 71 | case 0x03b0: |
533 | 71 | return "pmpaddr0"; |
534 | 69 | case 0x03b1: |
535 | 69 | return "pmpaddr1"; |
536 | 188 | case 0x03b2: |
537 | 188 | return "pmpaddr2"; |
538 | 114 | case 0x03b3: |
539 | 114 | return "pmpaddr3"; |
540 | 52 | case 0x03b4: |
541 | 52 | return "pmpaddr4"; |
542 | 14 | case 0x03b5: |
543 | 14 | return "pmpaddr5"; |
544 | 24 | case 0x03b6: |
545 | 24 | return "pmpaddr6"; |
546 | 22 | case 0x03b7: |
547 | 22 | return "pmpaddr7"; |
548 | 11 | case 0x03b8: |
549 | 11 | return "pmpaddr8"; |
550 | 41 | case 0x03b9: |
551 | 41 | return "pmpaddr9"; |
552 | 11 | case 0x03ba: |
553 | 11 | return "pmpaddr10"; |
554 | 17 | case 0x03bb: |
555 | 17 | return "pmpaddr11"; |
556 | 42 | case 0x03bc: |
557 | 42 | return "pmpaddr12"; |
558 | 6 | case 0x03bd: |
559 | 6 | return "pmpaddr13"; |
560 | 129 | case 0x03be: |
561 | 129 | return "pmpaddr14"; |
562 | 9 | case 0x03bf: |
563 | 9 | return "pmpaddr15"; |
564 | | |
565 | 41 | case 0x0b00: |
566 | 41 | return "mcycle"; |
567 | 40 | case 0x0b02: |
568 | 40 | return "minstret"; |
569 | 40 | case 0x0b03: |
570 | 40 | return "mhpmcounter3"; |
571 | 144 | case 0x0b04: |
572 | 144 | return "mhpmcounter4"; |
573 | 41 | case 0x0b05: |
574 | 41 | return "mhpmcounter5"; |
575 | 2 | case 0x0b06: |
576 | 2 | return "mhpmcounter6"; |
577 | 66 | case 0x0b07: |
578 | 66 | return "mhpmcounter7"; |
579 | 27 | case 0x0b08: |
580 | 27 | return "mhpmcounter8"; |
581 | 3 | case 0x0b09: |
582 | 3 | return "mhpmcounter9"; |
583 | 6 | case 0x0b0a: |
584 | 6 | return "mhpmcounter10"; |
585 | 49 | case 0x0b0b: |
586 | 49 | return "mhpmcounter11"; |
587 | 153 | case 0x0b0c: |
588 | 153 | return "mhpmcounter12"; |
589 | 34 | case 0x0b0d: |
590 | 34 | return "mhpmcounter13"; |
591 | 19 | case 0x0b0e: |
592 | 19 | return "mhpmcounter14"; |
593 | 54 | case 0x0b0f: |
594 | 54 | return "mhpmcounter15"; |
595 | 15 | case 0x0b10: |
596 | 15 | return "mhpmcounter16"; |
597 | 11 | case 0x0b11: |
598 | 11 | return "mhpmcounter17"; |
599 | 30 | case 0x0b12: |
600 | 30 | return "mhpmcounter18"; |
601 | 13 | case 0x0b13: |
602 | 13 | return "mhpmcounter19"; |
603 | 20 | case 0x0b14: |
604 | 20 | return "mhpmcounter20"; |
605 | 2 | case 0x0b15: |
606 | 2 | return "mhpmcounter21"; |
607 | 10 | case 0x0b16: |
608 | 10 | return "mhpmcounter22"; |
609 | 62 | case 0x0b17: |
610 | 62 | return "mhpmcounter23"; |
611 | 12 | case 0x0b18: |
612 | 12 | return "mhpmcounter24"; |
613 | 66 | case 0x0b19: |
614 | 66 | return "mhpmcounter25"; |
615 | 30 | case 0x0b1a: |
616 | 30 | return "mhpmcounter26"; |
617 | 29 | case 0x0b1b: |
618 | 29 | return "mhpmcounter27"; |
619 | 0 | case 0x0b1c: |
620 | 0 | return "mhpmcounter28"; |
621 | 5 | case 0x0b1d: |
622 | 5 | return "mhpmcounter29"; |
623 | 38 | case 0x0b1e: |
624 | 38 | return "mhpmcounter30"; |
625 | 31 | case 0x0b1f: |
626 | 31 | return "mhpmcounter31"; |
627 | 53 | case 0x0b80: |
628 | 53 | return "mcycleh"; |
629 | 12 | case 0x0b82: |
630 | 12 | return "minstreth"; |
631 | 28 | case 0x0b83: |
632 | 28 | return "mhpmcounter3h"; |
633 | 24 | case 0x0b84: |
634 | 24 | return "mhpmcounter4h"; |
635 | 15 | case 0x0b85: |
636 | 15 | return "mhpmcounter5h"; |
637 | 6 | case 0x0b86: |
638 | 6 | return "mhpmcounter6h"; |
639 | 30 | case 0x0b87: |
640 | 30 | return "mhpmcounter7h"; |
641 | 5 | case 0x0b88: |
642 | 5 | return "mhpmcounter8h"; |
643 | 14 | case 0x0b89: |
644 | 14 | return "mhpmcounter9h"; |
645 | 6 | case 0x0b8a: |
646 | 6 | return "mhpmcounter10h"; |
647 | 230 | case 0x0b8b: |
648 | 230 | return "mhpmcounter11h"; |
649 | 21 | case 0x0b8c: |
650 | 21 | return "mhpmcounter12h"; |
651 | 80 | case 0x0b8d: |
652 | 80 | return "mhpmcounter13h"; |
653 | 4 | case 0x0b8e: |
654 | 4 | return "mhpmcounter14h"; |
655 | 13 | case 0x0b8f: |
656 | 13 | return "mhpmcounter15h"; |
657 | 84 | case 0x0b90: |
658 | 84 | return "mhpmcounter16h"; |
659 | 4 | case 0x0b91: |
660 | 4 | return "mhpmcounter17h"; |
661 | 19 | case 0x0b92: |
662 | 19 | return "mhpmcounter18h"; |
663 | 70 | case 0x0b93: |
664 | 70 | return "mhpmcounter19h"; |
665 | 22 | case 0x0b94: |
666 | 22 | return "mhpmcounter20h"; |
667 | 4 | case 0x0b95: |
668 | 4 | return "mhpmcounter21h"; |
669 | 77 | case 0x0b96: |
670 | 77 | return "mhpmcounter22h"; |
671 | 24 | case 0x0b97: |
672 | 24 | return "mhpmcounter23h"; |
673 | 87 | case 0x0b98: |
674 | 87 | return "mhpmcounter24h"; |
675 | 88 | case 0x0b99: |
676 | 88 | return "mhpmcounter25h"; |
677 | 21 | case 0x0b9a: |
678 | 21 | return "mhpmcounter26h"; |
679 | 119 | case 0x0b9b: |
680 | 119 | return "mhpmcounter27h"; |
681 | 152 | case 0x0b9c: |
682 | 152 | return "mhpmcounter28h"; |
683 | 83 | case 0x0b9d: |
684 | 83 | return "mhpmcounter29h"; |
685 | 45 | case 0x0b9e: |
686 | 45 | return "mhpmcounter30h"; |
687 | 21 | case 0x0b9f: |
688 | 21 | return "mhpmcounter31h"; |
689 | | |
690 | 10 | case 0x0323: |
691 | 10 | return "mhpmevent3"; |
692 | 38 | case 0x0324: |
693 | 38 | return "mhpmevent4"; |
694 | 77 | case 0x0325: |
695 | 77 | return "mhpmevent5"; |
696 | 25 | case 0x0326: |
697 | 25 | return "mhpmevent6"; |
698 | 23 | case 0x0327: |
699 | 23 | return "mhpmevent7"; |
700 | 87 | case 0x0328: |
701 | 87 | return "mhpmevent8"; |
702 | 12 | case 0x0329: |
703 | 12 | return "mhpmevent9"; |
704 | 36 | case 0x032a: |
705 | 36 | return "mhpmevent10"; |
706 | 187 | case 0x032b: |
707 | 187 | return "mhpmevent11"; |
708 | 15 | case 0x032c: |
709 | 15 | return "mhpmevent12"; |
710 | 80 | case 0x032d: |
711 | 80 | return "mhpmevent13"; |
712 | 45 | case 0x032e: |
713 | 45 | return "mhpmevent14"; |
714 | 7 | case 0x032f: |
715 | 7 | return "mhpmevent15"; |
716 | 69 | case 0x0330: |
717 | 69 | return "mhpmevent16"; |
718 | 70 | case 0x0331: |
719 | 70 | return "mhpmevent17"; |
720 | 10 | case 0x0332: |
721 | 10 | return "mhpmevent18"; |
722 | 40 | case 0x0333: |
723 | 40 | return "mhpmevent19"; |
724 | 94 | case 0x0334: |
725 | 94 | return "mhpmevent20"; |
726 | 22 | case 0x0335: |
727 | 22 | return "mhpmevent21"; |
728 | 7 | case 0x0336: |
729 | 7 | return "mhpmevent22"; |
730 | 10 | case 0x0337: |
731 | 10 | return "mhpmevent23"; |
732 | 38 | case 0x0338: |
733 | 38 | return "mhpmevent24"; |
734 | 16 | case 0x0339: |
735 | 16 | return "mhpmevent25"; |
736 | 79 | case 0x033a: |
737 | 79 | return "mhpmevent26"; |
738 | 137 | case 0x033b: |
739 | 137 | return "mhpmevent27"; |
740 | 8 | case 0x033c: |
741 | 8 | return "mhpmevent28"; |
742 | 95 | case 0x033d: |
743 | 95 | return "mhpmevent29"; |
744 | 59 | case 0x033e: |
745 | 59 | return "mhpmevent30"; |
746 | 9 | case 0x033f: |
747 | 9 | return "mhpmevent31"; |
748 | | |
749 | 27 | case 0x07a0: |
750 | 27 | return "tselect"; |
751 | 45 | case 0x07a1: |
752 | 45 | return "tdata1"; |
753 | 13 | case 0x07a2: |
754 | 13 | return "tdata2"; |
755 | 13 | case 0x07a3: |
756 | 13 | return "tdata3"; |
757 | | |
758 | 38 | case 0x07b0: |
759 | 38 | return "dcsr"; |
760 | 27 | case 0x07b1: |
761 | 27 | return "dpc"; |
762 | 14 | case 0x07b2: |
763 | 14 | return "dscratch"; |
764 | 15.9k | } |
765 | 2.62k | return NULL; |
766 | 15.9k | } |
767 | | |
768 | | static void printCSRSystemRegister(MCInst *MI, unsigned OpNo, |
769 | | //const MCSubtargetInfo &STI, |
770 | | SStream *O) |
771 | 15.9k | { |
772 | 15.9k | unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, OpNo)); |
773 | 15.9k | const char *Name = getCSRSystemRegisterName(Imm); |
774 | | |
775 | 15.9k | if (Name) { |
776 | 13.3k | SStream_concat0(O, Name); |
777 | 13.3k | } else { |
778 | 2.62k | SStream_concat(O, "%u", Imm); |
779 | 2.62k | } |
780 | 15.9k | } |
781 | | |
782 | | static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O) |
783 | 828 | { |
784 | 828 | unsigned FenceArg = MCOperand_getImm(MCInst_getOperand(MI, OpNo)); |
785 | | //CS_ASSERT (((FenceArg >> 4) == 0) && "Invalid immediate in printFenceArg"); |
786 | | |
787 | 828 | if ((FenceArg & RISCVFenceField_I) != 0) |
788 | 413 | SStream_concat0(O, "i"); |
789 | 828 | if ((FenceArg & RISCVFenceField_O) != 0) |
790 | 225 | SStream_concat0(O, "o"); |
791 | 828 | if ((FenceArg & RISCVFenceField_R) != 0) |
792 | 401 | SStream_concat0(O, "r"); |
793 | 828 | if ((FenceArg & RISCVFenceField_W) != 0) |
794 | 376 | SStream_concat0(O, "w"); |
795 | 828 | if (FenceArg == 0) |
796 | 202 | SStream_concat0(O, "unknown"); |
797 | 828 | } |
798 | | |
799 | | static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O) |
800 | 4.04k | { |
801 | 4.04k | enum RoundingMode FRMArg = (enum RoundingMode)MCOperand_getImm( |
802 | 4.04k | MCInst_getOperand(MI, OpNo)); |
803 | | #if 0 |
804 | | auto FRMArg = |
805 | | static_cast<RISCVFPRndMode::RoundingMode>(MI->getOperand(OpNo).getImm()); |
806 | | O << RISCVFPRndMode::roundingModeToString(FRMArg); |
807 | | #endif |
808 | 4.04k | SStream_concat0(O, roundingModeToString(FRMArg)); |
809 | 4.04k | } |
810 | | |
811 | | #endif // CAPSTONE_HAS_RISCV |