Coverage Report

Created: 2025-08-29 06:29

/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
53.6k
{
67
53.6k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
53.6k
  MI->csh->doing_mem = status;
71
53.6k
  if (!status)
72
    // done, create the next operand slot
73
26.8k
    MI->flat_insn->detail->x86.op_count++;
74
53.6k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
3.11k
{
78
3.11k
  switch (MI->csh->mode) {
79
1.24k
  case CS_MODE_16:
80
1.24k
    switch (MI->flat_insn->id) {
81
558
    default:
82
558
      MI->x86opsize = 2;
83
558
      break;
84
186
    case X86_INS_LJMP:
85
260
    case X86_INS_LCALL:
86
260
      MI->x86opsize = 4;
87
260
      break;
88
227
    case X86_INS_SGDT:
89
269
    case X86_INS_SIDT:
90
387
    case X86_INS_LGDT:
91
429
    case X86_INS_LIDT:
92
429
      MI->x86opsize = 6;
93
429
      break;
94
1.24k
    }
95
1.24k
    break;
96
1.24k
  case CS_MODE_32:
97
887
    switch (MI->flat_insn->id) {
98
155
    default:
99
155
      MI->x86opsize = 4;
100
155
      break;
101
56
    case X86_INS_LJMP:
102
513
    case X86_INS_JMP:
103
545
    case X86_INS_LCALL:
104
597
    case X86_INS_SGDT:
105
627
    case X86_INS_SIDT:
106
657
    case X86_INS_LGDT:
107
732
    case X86_INS_LIDT:
108
732
      MI->x86opsize = 6;
109
732
      break;
110
887
    }
111
887
    break;
112
977
  case CS_MODE_64:
113
977
    switch (MI->flat_insn->id) {
114
191
    default:
115
191
      MI->x86opsize = 8;
116
191
      break;
117
166
    case X86_INS_LJMP:
118
319
    case X86_INS_LCALL:
119
415
    case X86_INS_SGDT:
120
467
    case X86_INS_SIDT:
121
566
    case X86_INS_LGDT:
122
786
    case X86_INS_LIDT:
123
786
      MI->x86opsize = 10;
124
786
      break;
125
977
    }
126
977
    break;
127
977
  default: // never reach
128
0
    break;
129
3.11k
  }
130
131
3.11k
  printMemReference(MI, OpNo, O);
132
3.11k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
41.9k
{
136
41.9k
  MI->x86opsize = 1;
137
41.9k
  printMemReference(MI, OpNo, O);
138
41.9k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
14.5k
{
142
14.5k
  MI->x86opsize = 2;
143
144
14.5k
  printMemReference(MI, OpNo, O);
145
14.5k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
14.3k
{
149
14.3k
  MI->x86opsize = 4;
150
151
14.3k
  printMemReference(MI, OpNo, O);
152
14.3k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
5.16k
{
156
5.16k
  MI->x86opsize = 8;
157
5.16k
  printMemReference(MI, OpNo, O);
158
5.16k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
2.41k
{
162
2.41k
  MI->x86opsize = 16;
163
2.41k
  printMemReference(MI, OpNo, O);
164
2.41k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
1.57k
{
168
1.57k
  MI->x86opsize = 64;
169
1.57k
  printMemReference(MI, OpNo, O);
170
1.57k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
1.83k
{
175
1.83k
  MI->x86opsize = 32;
176
1.83k
  printMemReference(MI, OpNo, O);
177
1.83k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
3.38k
{
181
3.38k
  switch (MCInst_getOpcode(MI)) {
182
2.47k
  default:
183
2.47k
    MI->x86opsize = 4;
184
2.47k
    break;
185
706
  case X86_FSTENVm:
186
916
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
916
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
26
    case CS_MODE_16:
192
26
      MI->x86opsize = 14;
193
26
      break;
194
254
    case CS_MODE_32:
195
890
    case CS_MODE_64:
196
890
      MI->x86opsize = 28;
197
890
      break;
198
916
    }
199
916
    break;
200
3.38k
  }
201
202
3.38k
  printMemReference(MI, OpNo, O);
203
3.38k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
1.52k
{
207
1.52k
  MI->x86opsize = 8;
208
1.52k
  printMemReference(MI, OpNo, O);
209
1.52k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
132
{
213
132
  MI->x86opsize = 10;
214
132
  printMemReference(MI, OpNo, O);
215
132
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
2.13k
{
219
2.13k
  MI->x86opsize = 16;
220
2.13k
  printMemReference(MI, OpNo, O);
221
2.13k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
1.37k
{
225
1.37k
  MI->x86opsize = 32;
226
1.37k
  printMemReference(MI, OpNo, O);
227
1.37k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
1.02k
{
231
1.02k
  MI->x86opsize = 64;
232
1.02k
  printMemReference(MI, OpNo, O);
233
1.02k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
129k
{
242
129k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
129k
  if (MCOperand_isReg(Op)) {
244
129k
    printRegName(O, MCOperand_getReg(Op));
245
129k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
129k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
576k
{
290
576k
  uint8_t count, i;
291
576k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
576k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
576k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
1.65M
  for (count = 0; arr[count]; count++)
301
1.08M
    ;
302
303
576k
  if (count == 0)
304
37.3k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
539k
  count--;
308
1.62M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
1.62M
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
1.08M
       i++) {
311
1.08M
    if (arr[count - i] != CS_AC_IGNORE)
312
928k
      access[i] = arr[count - i];
313
154k
    else
314
154k
      access[i] = 0;
315
1.08M
  }
316
539k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
11.8k
{
320
11.8k
  MCOperand *SegReg;
321
11.8k
  int reg;
322
323
11.8k
  if (MI->csh->detail_opt) {
324
11.8k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
11.8k
    MI->flat_insn->detail->x86
327
11.8k
      .operands[MI->flat_insn->detail->x86.op_count]
328
11.8k
      .type = X86_OP_MEM;
329
11.8k
    MI->flat_insn->detail->x86
330
11.8k
      .operands[MI->flat_insn->detail->x86.op_count]
331
11.8k
      .size = MI->x86opsize;
332
11.8k
    MI->flat_insn->detail->x86
333
11.8k
      .operands[MI->flat_insn->detail->x86.op_count]
334
11.8k
      .mem.segment = X86_REG_INVALID;
335
11.8k
    MI->flat_insn->detail->x86
336
11.8k
      .operands[MI->flat_insn->detail->x86.op_count]
337
11.8k
      .mem.base = X86_REG_INVALID;
338
11.8k
    MI->flat_insn->detail->x86
339
11.8k
      .operands[MI->flat_insn->detail->x86.op_count]
340
11.8k
      .mem.index = X86_REG_INVALID;
341
11.8k
    MI->flat_insn->detail->x86
342
11.8k
      .operands[MI->flat_insn->detail->x86.op_count]
343
11.8k
      .mem.scale = 1;
344
11.8k
    MI->flat_insn->detail->x86
345
11.8k
      .operands[MI->flat_insn->detail->x86.op_count]
346
11.8k
      .mem.disp = 0;
347
348
11.8k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
11.8k
            &MI->flat_insn->detail->x86.eflags);
350
11.8k
    MI->flat_insn->detail->x86
351
11.8k
      .operands[MI->flat_insn->detail->x86.op_count]
352
11.8k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
11.8k
  }
354
355
11.8k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
11.8k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
11.8k
  if (reg) {
359
389
    _printOperand(MI, Op + 1, O);
360
389
    SStream_concat0(O, ":");
361
362
389
    if (MI->csh->detail_opt) {
363
389
      MI->flat_insn->detail->x86
364
389
        .operands[MI->flat_insn->detail->x86.op_count]
365
389
        .mem.segment = X86_register_map(reg);
366
389
    }
367
389
  }
368
369
11.8k
  SStream_concat0(O, "(");
370
11.8k
  set_mem_access(MI, true);
371
372
11.8k
  printOperand(MI, Op, O);
373
374
11.8k
  SStream_concat0(O, ")");
375
11.8k
  set_mem_access(MI, false);
376
11.8k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
15.0k
{
380
15.0k
  if (MI->csh->detail_opt) {
381
15.0k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
15.0k
    MI->flat_insn->detail->x86
384
15.0k
      .operands[MI->flat_insn->detail->x86.op_count]
385
15.0k
      .type = X86_OP_MEM;
386
15.0k
    MI->flat_insn->detail->x86
387
15.0k
      .operands[MI->flat_insn->detail->x86.op_count]
388
15.0k
      .size = MI->x86opsize;
389
15.0k
    MI->flat_insn->detail->x86
390
15.0k
      .operands[MI->flat_insn->detail->x86.op_count]
391
15.0k
      .mem.segment = X86_REG_INVALID;
392
15.0k
    MI->flat_insn->detail->x86
393
15.0k
      .operands[MI->flat_insn->detail->x86.op_count]
394
15.0k
      .mem.base = X86_REG_INVALID;
395
15.0k
    MI->flat_insn->detail->x86
396
15.0k
      .operands[MI->flat_insn->detail->x86.op_count]
397
15.0k
      .mem.index = X86_REG_INVALID;
398
15.0k
    MI->flat_insn->detail->x86
399
15.0k
      .operands[MI->flat_insn->detail->x86.op_count]
400
15.0k
      .mem.scale = 1;
401
15.0k
    MI->flat_insn->detail->x86
402
15.0k
      .operands[MI->flat_insn->detail->x86.op_count]
403
15.0k
      .mem.disp = 0;
404
405
15.0k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
15.0k
            &MI->flat_insn->detail->x86.eflags);
407
15.0k
    MI->flat_insn->detail->x86
408
15.0k
      .operands[MI->flat_insn->detail->x86.op_count]
409
15.0k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
15.0k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
15.0k
  if (MI->csh->mode != CS_MODE_64) {
414
8.18k
    SStream_concat0(O, "%es:(");
415
8.18k
    if (MI->csh->detail_opt) {
416
8.18k
      MI->flat_insn->detail->x86
417
8.18k
        .operands[MI->flat_insn->detail->x86.op_count]
418
8.18k
        .mem.segment = X86_REG_ES;
419
8.18k
    }
420
8.18k
  } else
421
6.84k
    SStream_concat0(O, "(");
422
423
15.0k
  set_mem_access(MI, true);
424
425
15.0k
  printOperand(MI, Op, O);
426
427
15.0k
  SStream_concat0(O, ")");
428
15.0k
  set_mem_access(MI, false);
429
15.0k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
3.83k
{
433
3.83k
  MI->x86opsize = 1;
434
3.83k
  printSrcIdx(MI, OpNo, O);
435
3.83k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
3.03k
{
439
3.03k
  MI->x86opsize = 2;
440
3.03k
  printSrcIdx(MI, OpNo, O);
441
3.03k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
3.49k
{
445
3.49k
  MI->x86opsize = 4;
446
3.49k
  printSrcIdx(MI, OpNo, O);
447
3.49k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
1.43k
{
451
1.43k
  MI->x86opsize = 8;
452
1.43k
  printSrcIdx(MI, OpNo, O);
453
1.43k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
4.56k
{
457
4.56k
  MI->x86opsize = 1;
458
4.56k
  printDstIdx(MI, OpNo, O);
459
4.56k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
4.58k
{
463
4.58k
  MI->x86opsize = 2;
464
4.58k
  printDstIdx(MI, OpNo, O);
465
4.58k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
4.34k
{
469
4.34k
  MI->x86opsize = 4;
470
4.34k
  printDstIdx(MI, OpNo, O);
471
4.34k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
1.53k
{
475
1.53k
  MI->x86opsize = 8;
476
1.53k
  printDstIdx(MI, OpNo, O);
477
1.53k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
2.70k
{
481
2.70k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
2.70k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
2.70k
  int reg;
484
485
2.70k
  if (MI->csh->detail_opt) {
486
2.70k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
2.70k
    MI->flat_insn->detail->x86
489
2.70k
      .operands[MI->flat_insn->detail->x86.op_count]
490
2.70k
      .type = X86_OP_MEM;
491
2.70k
    MI->flat_insn->detail->x86
492
2.70k
      .operands[MI->flat_insn->detail->x86.op_count]
493
2.70k
      .size = MI->x86opsize;
494
2.70k
    MI->flat_insn->detail->x86
495
2.70k
      .operands[MI->flat_insn->detail->x86.op_count]
496
2.70k
      .mem.segment = X86_REG_INVALID;
497
2.70k
    MI->flat_insn->detail->x86
498
2.70k
      .operands[MI->flat_insn->detail->x86.op_count]
499
2.70k
      .mem.base = X86_REG_INVALID;
500
2.70k
    MI->flat_insn->detail->x86
501
2.70k
      .operands[MI->flat_insn->detail->x86.op_count]
502
2.70k
      .mem.index = X86_REG_INVALID;
503
2.70k
    MI->flat_insn->detail->x86
504
2.70k
      .operands[MI->flat_insn->detail->x86.op_count]
505
2.70k
      .mem.scale = 1;
506
2.70k
    MI->flat_insn->detail->x86
507
2.70k
      .operands[MI->flat_insn->detail->x86.op_count]
508
2.70k
      .mem.disp = 0;
509
510
2.70k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
2.70k
            &MI->flat_insn->detail->x86.eflags);
512
2.70k
    MI->flat_insn->detail->x86
513
2.70k
      .operands[MI->flat_insn->detail->x86.op_count]
514
2.70k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
2.70k
  }
516
517
  // If this has a segment register, print it.
518
2.70k
  reg = MCOperand_getReg(SegReg);
519
2.70k
  if (reg) {
520
68
    _printOperand(MI, Op + 1, O);
521
68
    SStream_concat0(O, ":");
522
523
68
    if (MI->csh->detail_opt) {
524
68
      MI->flat_insn->detail->x86
525
68
        .operands[MI->flat_insn->detail->x86.op_count]
526
68
        .mem.segment = X86_register_map(reg);
527
68
    }
528
68
  }
529
530
2.70k
  if (MCOperand_isImm(DispSpec)) {
531
2.70k
    int64_t imm = MCOperand_getImm(DispSpec);
532
2.70k
    if (MI->csh->detail_opt)
533
2.70k
      MI->flat_insn->detail->x86
534
2.70k
        .operands[MI->flat_insn->detail->x86.op_count]
535
2.70k
        .mem.disp = imm;
536
2.70k
    if (imm < 0) {
537
634
      SStream_concat(O, "0x%" PRIx64,
538
634
               arch_masks[MI->csh->mode] & imm);
539
2.07k
    } else {
540
2.07k
      if (imm > HEX_THRESHOLD)
541
1.92k
        SStream_concat(O, "0x%" PRIx64, imm);
542
147
      else
543
147
        SStream_concat(O, "%" PRIu64, imm);
544
2.07k
    }
545
2.70k
  }
546
547
2.70k
  if (MI->csh->detail_opt)
548
2.70k
    MI->flat_insn->detail->x86.op_count++;
549
2.70k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
15.2k
{
553
15.2k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
15.2k
  if (val > HEX_THRESHOLD)
556
13.5k
    SStream_concat(O, "$0x%x", val);
557
1.69k
  else
558
1.69k
    SStream_concat(O, "$%u", val);
559
560
15.2k
  if (MI->csh->detail_opt) {
561
15.2k
    MI->flat_insn->detail->x86
562
15.2k
      .operands[MI->flat_insn->detail->x86.op_count]
563
15.2k
      .type = X86_OP_IMM;
564
15.2k
    MI->flat_insn->detail->x86
565
15.2k
      .operands[MI->flat_insn->detail->x86.op_count]
566
15.2k
      .imm = val;
567
15.2k
    MI->flat_insn->detail->x86
568
15.2k
      .operands[MI->flat_insn->detail->x86.op_count]
569
15.2k
      .size = 1;
570
15.2k
    MI->flat_insn->detail->x86.op_count++;
571
15.2k
  }
572
15.2k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
1.81k
{
576
1.81k
  MI->x86opsize = 1;
577
1.81k
  printMemOffset(MI, OpNo, O);
578
1.81k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
487
{
582
487
  MI->x86opsize = 2;
583
487
  printMemOffset(MI, OpNo, O);
584
487
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
281
{
588
281
  MI->x86opsize = 4;
589
281
  printMemOffset(MI, OpNo, O);
590
281
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
120
{
594
120
  MI->x86opsize = 8;
595
120
  printMemOffset(MI, OpNo, O);
596
120
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
16.0k
{
604
16.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
16.0k
  if (MCOperand_isImm(Op)) {
606
16.0k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
16.0k
            MI->address;
608
609
    // truncate imm for non-64bit
610
16.0k
    if (MI->csh->mode != CS_MODE_64) {
611
10.3k
      imm = imm & 0xffffffff;
612
10.3k
    }
613
614
16.0k
    if (imm < 0) {
615
536
      SStream_concat(O, "0x%" PRIx64, imm);
616
15.5k
    } else {
617
15.5k
      if (imm > HEX_THRESHOLD)
618
15.4k
        SStream_concat(O, "0x%" PRIx64, imm);
619
12
      else
620
12
        SStream_concat(O, "%" PRIu64, imm);
621
15.5k
    }
622
16.0k
    if (MI->csh->detail_opt) {
623
16.0k
      MI->flat_insn->detail->x86
624
16.0k
        .operands[MI->flat_insn->detail->x86.op_count]
625
16.0k
        .type = X86_OP_IMM;
626
16.0k
      MI->has_imm = true;
627
16.0k
      MI->flat_insn->detail->x86
628
16.0k
        .operands[MI->flat_insn->detail->x86.op_count]
629
16.0k
        .imm = imm;
630
16.0k
      MI->flat_insn->detail->x86.op_count++;
631
16.0k
    }
632
16.0k
  }
633
16.0k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
249k
{
637
249k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
249k
  if (MCOperand_isReg(Op)) {
639
218k
    unsigned int reg = MCOperand_getReg(Op);
640
218k
    printRegName(O, reg);
641
218k
    if (MI->csh->detail_opt) {
642
218k
      if (MI->csh->doing_mem) {
643
26.8k
        MI->flat_insn->detail->x86
644
26.8k
          .operands[MI->flat_insn->detail->x86
645
26.8k
                .op_count]
646
26.8k
          .mem.base = X86_register_map(reg);
647
191k
      } else {
648
191k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
191k
        MI->flat_insn->detail->x86
651
191k
          .operands[MI->flat_insn->detail->x86
652
191k
                .op_count]
653
191k
          .type = X86_OP_REG;
654
191k
        MI->flat_insn->detail->x86
655
191k
          .operands[MI->flat_insn->detail->x86
656
191k
                .op_count]
657
191k
          .reg = X86_register_map(reg);
658
191k
        MI->flat_insn->detail->x86
659
191k
          .operands[MI->flat_insn->detail->x86
660
191k
                .op_count]
661
191k
          .size =
662
191k
          MI->csh->regsize_map[X86_register_map(
663
191k
            reg)];
664
665
191k
        get_op_access(
666
191k
          MI->csh, MCInst_getOpcode(MI), access,
667
191k
          &MI->flat_insn->detail->x86.eflags);
668
191k
        MI->flat_insn->detail->x86
669
191k
          .operands[MI->flat_insn->detail->x86
670
191k
                .op_count]
671
191k
          .access =
672
191k
          access[MI->flat_insn->detail->x86
673
191k
                   .op_count];
674
675
191k
        MI->flat_insn->detail->x86.op_count++;
676
191k
      }
677
218k
    }
678
218k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
30.7k
    uint8_t encsize;
681
30.7k
    int64_t imm = MCOperand_getImm(Op);
682
30.7k
    uint8_t opsize =
683
30.7k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
30.7k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
14.6k
      imm = imm & 0xff;
687
14.6k
    }
688
689
30.7k
    switch (MI->flat_insn->id) {
690
13.5k
    default:
691
13.5k
      if (imm >= 0) {
692
11.3k
        if (imm > HEX_THRESHOLD)
693
10.4k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
918
        else
695
918
          SStream_concat(O, "$%" PRIu64, imm);
696
11.3k
      } else {
697
2.20k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
2.20k
        } else {
716
2.20k
          if (imm ==
717
2.20k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
2.20k
          else if (imm < -HEX_THRESHOLD)
722
1.07k
            SStream_concat(O,
723
1.07k
                     "$-0x%" PRIx64,
724
1.07k
                     -imm);
725
1.12k
          else
726
1.12k
            SStream_concat(O, "$-%" PRIu64,
727
1.12k
                     -imm);
728
2.20k
        }
729
2.20k
      }
730
13.5k
      break;
731
732
13.5k
    case X86_INS_MOVABS:
733
5.10k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
5.10k
      if (imm > HEX_THRESHOLD)
736
4.67k
        SStream_concat(O, "$0x%" PRIx64, imm);
737
437
      else
738
437
        SStream_concat(O, "$%" PRIu64, imm);
739
5.10k
      break;
740
741
0
    case X86_INS_IN:
742
0
    case X86_INS_OUT:
743
0
    case X86_INS_INT:
744
      // do not print number in negative form
745
0
      imm = imm & 0xff;
746
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
747
0
        SStream_concat(O, "$%u", imm);
748
0
      else {
749
0
        SStream_concat(O, "$0x%x", imm);
750
0
      }
751
0
      break;
752
753
636
    case X86_INS_LCALL:
754
1.29k
    case X86_INS_LJMP:
755
1.29k
    case X86_INS_JMP:
756
      // always print address in positive form
757
1.29k
      if (OpNo == 1) { // selector is ptr16
758
645
        imm = imm & 0xffff;
759
645
        opsize = 2;
760
645
      } else
761
645
        opsize = 4;
762
1.29k
      SStream_concat(O, "$0x%" PRIx64, imm);
763
1.29k
      break;
764
765
2.55k
    case X86_INS_AND:
766
5.11k
    case X86_INS_OR:
767
7.55k
    case X86_INS_XOR:
768
      // do not print number in negative form
769
7.55k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
770
758
        SStream_concat(O, "$%u", imm);
771
6.79k
      else {
772
6.79k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
773
6.79k
              imm;
774
6.79k
        SStream_concat(O, "$0x%" PRIx64, imm);
775
6.79k
      }
776
7.55k
      break;
777
778
2.32k
    case X86_INS_RET:
779
3.23k
    case X86_INS_RETF:
780
      // RET imm16
781
3.23k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
782
240
        SStream_concat(O, "$%u", imm);
783
2.99k
      else {
784
2.99k
        imm = 0xffff & imm;
785
2.99k
        SStream_concat(O, "$0x%x", imm);
786
2.99k
      }
787
3.23k
      break;
788
30.7k
    }
789
790
30.7k
    if (MI->csh->detail_opt) {
791
30.7k
      if (MI->csh->doing_mem) {
792
0
        MI->flat_insn->detail->x86
793
0
          .operands[MI->flat_insn->detail->x86
794
0
                .op_count]
795
0
          .type = X86_OP_MEM;
796
0
        MI->flat_insn->detail->x86
797
0
          .operands[MI->flat_insn->detail->x86
798
0
                .op_count]
799
0
          .mem.disp = imm;
800
30.7k
      } else {
801
30.7k
        MI->flat_insn->detail->x86
802
30.7k
          .operands[MI->flat_insn->detail->x86
803
30.7k
                .op_count]
804
30.7k
          .type = X86_OP_IMM;
805
30.7k
        MI->has_imm = true;
806
30.7k
        MI->flat_insn->detail->x86
807
30.7k
          .operands[MI->flat_insn->detail->x86
808
30.7k
                .op_count]
809
30.7k
          .imm = imm;
810
811
30.7k
        if (opsize > 0) {
812
26.3k
          MI->flat_insn->detail->x86
813
26.3k
            .operands[MI->flat_insn->detail
814
26.3k
                  ->x86.op_count]
815
26.3k
            .size = opsize;
816
26.3k
          MI->flat_insn->detail->x86.encoding
817
26.3k
            .imm_size = encsize;
818
26.3k
        } else if (MI->op1_size > 0)
819
0
          MI->flat_insn->detail->x86
820
0
            .operands[MI->flat_insn->detail
821
0
                  ->x86.op_count]
822
0
            .size = MI->op1_size;
823
4.40k
        else
824
4.40k
          MI->flat_insn->detail->x86
825
4.40k
            .operands[MI->flat_insn->detail
826
4.40k
                  ->x86.op_count]
827
4.40k
            .size = MI->imm_size;
828
829
30.7k
        MI->flat_insn->detail->x86.op_count++;
830
30.7k
      }
831
30.7k
    }
832
30.7k
  }
833
249k
}
834
835
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
836
96.3k
{
837
96.3k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
838
96.3k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
839
96.3k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
840
96.3k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
841
96.3k
  uint64_t ScaleVal;
842
96.3k
  int segreg;
843
96.3k
  int64_t DispVal = 1;
844
845
96.3k
  if (MI->csh->detail_opt) {
846
96.3k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
847
848
96.3k
    MI->flat_insn->detail->x86
849
96.3k
      .operands[MI->flat_insn->detail->x86.op_count]
850
96.3k
      .type = X86_OP_MEM;
851
96.3k
    MI->flat_insn->detail->x86
852
96.3k
      .operands[MI->flat_insn->detail->x86.op_count]
853
96.3k
      .size = MI->x86opsize;
854
96.3k
    MI->flat_insn->detail->x86
855
96.3k
      .operands[MI->flat_insn->detail->x86.op_count]
856
96.3k
      .mem.segment = X86_REG_INVALID;
857
96.3k
    MI->flat_insn->detail->x86
858
96.3k
      .operands[MI->flat_insn->detail->x86.op_count]
859
96.3k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
860
96.3k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
861
95.7k
      MI->flat_insn->detail->x86
862
95.7k
        .operands[MI->flat_insn->detail->x86.op_count]
863
95.7k
        .mem.index =
864
95.7k
        X86_register_map(MCOperand_getReg(IndexReg));
865
95.7k
    }
866
96.3k
    MI->flat_insn->detail->x86
867
96.3k
      .operands[MI->flat_insn->detail->x86.op_count]
868
96.3k
      .mem.scale = 1;
869
96.3k
    MI->flat_insn->detail->x86
870
96.3k
      .operands[MI->flat_insn->detail->x86.op_count]
871
96.3k
      .mem.disp = 0;
872
873
96.3k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
874
96.3k
            &MI->flat_insn->detail->x86.eflags);
875
96.3k
    MI->flat_insn->detail->x86
876
96.3k
      .operands[MI->flat_insn->detail->x86.op_count]
877
96.3k
      .access = access[MI->flat_insn->detail->x86.op_count];
878
96.3k
  }
879
880
  // If this has a segment register, print it.
881
96.3k
  segreg = MCOperand_getReg(SegReg);
882
96.3k
  if (segreg) {
883
3.02k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
884
3.02k
    SStream_concat0(O, ":");
885
886
3.02k
    if (MI->csh->detail_opt) {
887
3.02k
      MI->flat_insn->detail->x86
888
3.02k
        .operands[MI->flat_insn->detail->x86.op_count]
889
3.02k
        .mem.segment = X86_register_map(segreg);
890
3.02k
    }
891
3.02k
  }
892
893
96.3k
  if (MCOperand_isImm(DispSpec)) {
894
96.3k
    DispVal = MCOperand_getImm(DispSpec);
895
96.3k
    if (MI->csh->detail_opt)
896
96.3k
      MI->flat_insn->detail->x86
897
96.3k
        .operands[MI->flat_insn->detail->x86.op_count]
898
96.3k
        .mem.disp = DispVal;
899
96.3k
    if (DispVal) {
900
33.9k
      if (MCOperand_getReg(IndexReg) ||
901
33.9k
          MCOperand_getReg(BaseReg)) {
902
32.3k
        printInt64(O, DispVal);
903
32.3k
      } else {
904
        // only immediate as address of memory
905
1.62k
        if (DispVal < 0) {
906
774
          SStream_concat(
907
774
            O, "0x%" PRIx64,
908
774
            arch_masks[MI->csh->mode] &
909
774
              DispVal);
910
851
        } else {
911
851
          if (DispVal > HEX_THRESHOLD)
912
801
            SStream_concat(O, "0x%" PRIx64,
913
801
                     DispVal);
914
50
          else
915
50
            SStream_concat(O, "%" PRIu64,
916
50
                     DispVal);
917
851
        }
918
1.62k
      }
919
33.9k
    }
920
96.3k
  }
921
922
96.3k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
923
94.6k
    SStream_concat0(O, "(");
924
925
94.6k
    if (MCOperand_getReg(BaseReg))
926
94.2k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
927
928
94.6k
    if (MCOperand_getReg(IndexReg) &&
929
94.6k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
930
31.7k
      SStream_concat0(O, ", ");
931
31.7k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
932
31.7k
      ScaleVal = MCOperand_getImm(
933
31.7k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
934
31.7k
      if (MI->csh->detail_opt)
935
31.7k
        MI->flat_insn->detail->x86
936
31.7k
          .operands[MI->flat_insn->detail->x86
937
31.7k
                .op_count]
938
31.7k
          .mem.scale = (int)ScaleVal;
939
31.7k
      if (ScaleVal != 1) {
940
4.01k
        SStream_concat(O, ", %u", ScaleVal);
941
4.01k
      }
942
31.7k
    }
943
944
94.6k
    SStream_concat0(O, ")");
945
94.6k
  } else {
946
1.72k
    if (!DispVal)
947
99
      SStream_concat0(O, "0");
948
1.72k
  }
949
950
96.3k
  if (MI->csh->detail_opt)
951
96.3k
    MI->flat_insn->detail->x86.op_count++;
952
96.3k
}
953
954
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
955
1.76k
{
956
1.76k
  switch (MI->Opcode) {
957
11
  default:
958
11
    break;
959
314
  case X86_LEA16r:
960
314
    MI->x86opsize = 2;
961
314
    break;
962
54
  case X86_LEA32r:
963
396
  case X86_LEA64_32r:
964
396
    MI->x86opsize = 4;
965
396
    break;
966
83
  case X86_LEA64r:
967
83
    MI->x86opsize = 8;
968
83
    break;
969
0
#ifndef CAPSTONE_X86_REDUCE
970
81
  case X86_BNDCL32rm:
971
144
  case X86_BNDCN32rm:
972
420
  case X86_BNDCU32rm:
973
487
  case X86_BNDSTXmr:
974
808
  case X86_BNDLDXrm:
975
852
  case X86_BNDCL64rm:
976
907
  case X86_BNDCN64rm:
977
957
  case X86_BNDCU64rm:
978
957
    MI->x86opsize = 16;
979
957
    break;
980
1.76k
#endif
981
1.76k
  }
982
983
1.76k
  printMemReference(MI, OpNo, O);
984
1.76k
}
985
986
#include "X86InstPrinter.h"
987
988
// Include the auto-generated portion of the assembly writer.
989
#ifdef CAPSTONE_X86_REDUCE
990
#include "X86GenAsmWriter_reduce.inc"
991
#else
992
#include "X86GenAsmWriter.inc"
993
#endif
994
995
#include "X86GenRegisterName.inc"
996
997
static void printRegName(SStream *OS, unsigned RegNo)
998
348k
{
999
348k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1000
348k
}
1001
1002
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1003
258k
{
1004
258k
  x86_reg reg, reg2;
1005
258k
  enum cs_ac_type access1, access2;
1006
258k
  int i;
1007
1008
  // perhaps this instruction does not need printer
1009
258k
  if (MI->assembly[0]) {
1010
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1011
0
    return;
1012
0
  }
1013
1014
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1015
  // In Intel annotation it's always emitted as "call".
1016
  //
1017
  // TODO: Probably this hack should be redesigned via InstAlias in
1018
  // InstrInfo.td as soon as Requires clause is supported properly
1019
  // for InstAlias.
1020
258k
  if (MI->csh->mode == CS_MODE_64 &&
1021
258k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1022
0
    SStream_concat0(OS, "callq\t");
1023
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1024
0
    printPCRelImm(MI, 0, OS);
1025
0
    return;
1026
0
  }
1027
1028
258k
  X86_lockrep(MI, OS);
1029
258k
  printInstruction(MI, OS);
1030
1031
258k
  if (MI->has_imm) {
1032
    // if op_count > 1, then this operand's size is taken from the destination op
1033
45.7k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1034
23.9k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1035
23.9k
          MI->flat_insn->id != X86_INS_LJMP &&
1036
23.9k
          MI->flat_insn->id != X86_INS_JMP) {
1037
23.3k
        for (i = 0;
1038
70.5k
             i < MI->flat_insn->detail->x86.op_count;
1039
47.2k
             i++) {
1040
47.2k
          if (MI->flat_insn->detail->x86
1041
47.2k
                .operands[i]
1042
47.2k
                .type == X86_OP_IMM)
1043
23.7k
            MI->flat_insn->detail->x86
1044
23.7k
              .operands[i]
1045
23.7k
              .size =
1046
23.7k
              MI->flat_insn->detail
1047
23.7k
                ->x86
1048
23.7k
                .operands
1049
23.7k
                  [MI->flat_insn
1050
23.7k
                     ->detail
1051
23.7k
                     ->x86
1052
23.7k
                     .op_count -
1053
23.7k
                   1]
1054
23.7k
                .size;
1055
47.2k
        }
1056
23.3k
      }
1057
23.9k
    } else
1058
21.7k
      MI->flat_insn->detail->x86.operands[0].size =
1059
21.7k
        MI->imm_size;
1060
45.7k
  }
1061
1062
258k
  if (MI->csh->detail_opt) {
1063
258k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1064
1065
    // some instructions need to supply immediate 1 in the first op
1066
258k
    switch (MCInst_getOpcode(MI)) {
1067
243k
    default:
1068
243k
      break;
1069
243k
    case X86_SHL8r1:
1070
286
    case X86_SHL16r1:
1071
332
    case X86_SHL32r1:
1072
383
    case X86_SHL64r1:
1073
539
    case X86_SAL8r1:
1074
755
    case X86_SAL16r1:
1075
1.01k
    case X86_SAL32r1:
1076
1.05k
    case X86_SAL64r1:
1077
1.14k
    case X86_SHR8r1:
1078
1.40k
    case X86_SHR16r1:
1079
1.91k
    case X86_SHR32r1:
1080
2.39k
    case X86_SHR64r1:
1081
2.47k
    case X86_SAR8r1:
1082
2.55k
    case X86_SAR16r1:
1083
2.66k
    case X86_SAR32r1:
1084
3.34k
    case X86_SAR64r1:
1085
4.28k
    case X86_RCL8r1:
1086
4.65k
    case X86_RCL16r1:
1087
4.97k
    case X86_RCL32r1:
1088
5.04k
    case X86_RCL64r1:
1089
5.11k
    case X86_RCR8r1:
1090
5.62k
    case X86_RCR16r1:
1091
5.92k
    case X86_RCR32r1:
1092
6.05k
    case X86_RCR64r1:
1093
6.31k
    case X86_ROL8r1:
1094
6.59k
    case X86_ROL16r1:
1095
6.75k
    case X86_ROL32r1:
1096
7.12k
    case X86_ROL64r1:
1097
7.33k
    case X86_ROR8r1:
1098
7.58k
    case X86_ROR16r1:
1099
7.93k
    case X86_ROR32r1:
1100
8.34k
    case X86_ROR64r1:
1101
8.57k
    case X86_SHL8m1:
1102
8.85k
    case X86_SHL16m1:
1103
9.04k
    case X86_SHL32m1:
1104
9.12k
    case X86_SHL64m1:
1105
9.23k
    case X86_SAL8m1:
1106
9.41k
    case X86_SAL16m1:
1107
9.55k
    case X86_SAL32m1:
1108
9.70k
    case X86_SAL64m1:
1109
9.75k
    case X86_SHR8m1:
1110
10.0k
    case X86_SHR16m1:
1111
10.2k
    case X86_SHR32m1:
1112
10.2k
    case X86_SHR64m1:
1113
10.4k
    case X86_SAR8m1:
1114
10.6k
    case X86_SAR16m1:
1115
10.8k
    case X86_SAR32m1:
1116
11.0k
    case X86_SAR64m1:
1117
11.1k
    case X86_RCL8m1:
1118
11.3k
    case X86_RCL16m1:
1119
11.5k
    case X86_RCL32m1:
1120
11.9k
    case X86_RCL64m1:
1121
12.0k
    case X86_RCR8m1:
1122
12.8k
    case X86_RCR16m1:
1123
13.0k
    case X86_RCR32m1:
1124
13.0k
    case X86_RCR64m1:
1125
13.2k
    case X86_ROL8m1:
1126
13.4k
    case X86_ROL16m1:
1127
14.0k
    case X86_ROL32m1:
1128
14.1k
    case X86_ROL64m1:
1129
14.2k
    case X86_ROR8m1:
1130
14.5k
    case X86_ROR16m1:
1131
14.7k
    case X86_ROR32m1:
1132
14.8k
    case X86_ROR64m1:
1133
      // shift all the ops right to leave 1st slot for this new register op
1134
14.8k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1135
14.8k
        &(MI->flat_insn->detail->x86.operands[0]),
1136
14.8k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1137
14.8k
          (ARR_SIZE(MI->flat_insn->detail->x86
1138
14.8k
                .operands) -
1139
14.8k
           1));
1140
14.8k
      MI->flat_insn->detail->x86.operands[0].type =
1141
14.8k
        X86_OP_IMM;
1142
14.8k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1143
14.8k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1144
14.8k
      MI->flat_insn->detail->x86.op_count++;
1145
258k
    }
1146
1147
    // special instruction needs to supply register op
1148
    // first op can be embedded in the asm by llvm.
1149
    // so we have to add the missing register as the first operand
1150
1151
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1152
1153
258k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1154
258k
    if (reg) {
1155
      // shift all the ops right to leave 1st slot for this new register op
1156
15.5k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1157
15.5k
        &(MI->flat_insn->detail->x86.operands[0]),
1158
15.5k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1159
15.5k
          (ARR_SIZE(MI->flat_insn->detail->x86
1160
15.5k
                .operands) -
1161
15.5k
           1));
1162
15.5k
      MI->flat_insn->detail->x86.operands[0].type =
1163
15.5k
        X86_OP_REG;
1164
15.5k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1165
15.5k
      MI->flat_insn->detail->x86.operands[0].size =
1166
15.5k
        MI->csh->regsize_map[reg];
1167
15.5k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1168
1169
15.5k
      MI->flat_insn->detail->x86.op_count++;
1170
243k
    } else {
1171
243k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1172
243k
                &access1, &reg2, &access2)) {
1173
8.37k
        MI->flat_insn->detail->x86.operands[0].type =
1174
8.37k
          X86_OP_REG;
1175
8.37k
        MI->flat_insn->detail->x86.operands[0].reg =
1176
8.37k
          reg;
1177
8.37k
        MI->flat_insn->detail->x86.operands[0].size =
1178
8.37k
          MI->csh->regsize_map[reg];
1179
8.37k
        MI->flat_insn->detail->x86.operands[0].access =
1180
8.37k
          access1;
1181
8.37k
        MI->flat_insn->detail->x86.operands[1].type =
1182
8.37k
          X86_OP_REG;
1183
8.37k
        MI->flat_insn->detail->x86.operands[1].reg =
1184
8.37k
          reg2;
1185
8.37k
        MI->flat_insn->detail->x86.operands[1].size =
1186
8.37k
          MI->csh->regsize_map[reg2];
1187
8.37k
        MI->flat_insn->detail->x86.operands[1].access =
1188
8.37k
          access2;
1189
8.37k
        MI->flat_insn->detail->x86.op_count = 2;
1190
8.37k
      }
1191
243k
    }
1192
1193
258k
#ifndef CAPSTONE_DIET
1194
258k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1195
258k
            &MI->flat_insn->detail->x86.eflags);
1196
258k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1197
258k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1198
258k
#endif
1199
258k
  }
1200
258k
}
1201
1202
#endif